table_walker.cc revision 9294
17404SAli.Saidi@ARM.com/* 27404SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited 37404SAli.Saidi@ARM.com * All rights reserved 47404SAli.Saidi@ARM.com * 57404SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall 67404SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual 77404SAli.Saidi@ARM.com * property including but not limited to intellectual property relating 87404SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software 97404SAli.Saidi@ARM.com * licensed hereunder. You may use the software subject to the license 107404SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated 117404SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software, 127404SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form. 137404SAli.Saidi@ARM.com * 147404SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without 157404SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are 167404SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright 177404SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer; 187404SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright 197404SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the 207404SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution; 217404SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its 227404SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from 237404SAli.Saidi@ARM.com * this software without specific prior written permission. 247404SAli.Saidi@ARM.com * 257404SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 267404SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 277404SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 287404SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 297404SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 307404SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 317404SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 327404SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 337404SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 347404SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 357404SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 367404SAli.Saidi@ARM.com * 377404SAli.Saidi@ARM.com * Authors: Ali Saidi 387404SAli.Saidi@ARM.com */ 397404SAli.Saidi@ARM.com 407404SAli.Saidi@ARM.com#include "arch/arm/faults.hh" 417404SAli.Saidi@ARM.com#include "arch/arm/table_walker.hh" 427404SAli.Saidi@ARM.com#include "arch/arm/tlb.hh" 437728SAli.Saidi@ARM.com#include "cpu/base.hh" 447404SAli.Saidi@ARM.com#include "cpu/thread_context.hh" 458245Snate@binkert.org#include "debug/Checkpoint.hh" 469152Satgutier@umich.edu#include "debug/Drain.hh" 478245Snate@binkert.org#include "debug/TLB.hh" 488245Snate@binkert.org#include "debug/TLBVerbose.hh" 497748SAli.Saidi@ARM.com#include "sim/system.hh" 507404SAli.Saidi@ARM.com 517404SAli.Saidi@ARM.comusing namespace ArmISA; 527404SAli.Saidi@ARM.com 537404SAli.Saidi@ARM.comTableWalker::TableWalker(const Params *p) 549165Sandreas.hansson@arm.com : MemObject(p), port(this, params()->sys), drainEvent(NULL), 558851Sandreas.hansson@arm.com tlb(NULL), currState(NULL), pending(false), 568832SAli.Saidi@ARM.com masterId(p->sys->getMasterId(name())), 579258SAli.Saidi@ARM.com numSquashable(p->num_squash_per_cycle), 587728SAli.Saidi@ARM.com doL1DescEvent(this), doL2DescEvent(this), doProcessEvent(this) 597439Sdam.sunwoo@arm.com{ 607576SAli.Saidi@ARM.com sctlr = 0; 617439Sdam.sunwoo@arm.com} 627404SAli.Saidi@ARM.com 637404SAli.Saidi@ARM.comTableWalker::~TableWalker() 647404SAli.Saidi@ARM.com{ 657404SAli.Saidi@ARM.com ; 667404SAli.Saidi@ARM.com} 677404SAli.Saidi@ARM.com 689152Satgutier@umich.eduvoid 699152Satgutier@umich.eduTableWalker::completeDrain() 709152Satgutier@umich.edu{ 719152Satgutier@umich.edu if (drainEvent && stateQueueL1.empty() && stateQueueL2.empty() && 729152Satgutier@umich.edu pendingQueue.empty()) { 739152Satgutier@umich.edu changeState(Drained); 749152Satgutier@umich.edu DPRINTF(Drain, "TableWalker done draining, processing drain event\n"); 759152Satgutier@umich.edu drainEvent->process(); 769152Satgutier@umich.edu drainEvent = NULL; 779152Satgutier@umich.edu } 789152Satgutier@umich.edu} 799152Satgutier@umich.edu 807748SAli.Saidi@ARM.comunsigned int 817748SAli.Saidi@ARM.comTableWalker::drain(Event *de) 827404SAli.Saidi@ARM.com{ 839152Satgutier@umich.edu unsigned int count = port.drain(de); 849152Satgutier@umich.edu 859152Satgutier@umich.edu if (stateQueueL1.empty() && stateQueueL2.empty() && 869152Satgutier@umich.edu pendingQueue.empty()) { 879152Satgutier@umich.edu changeState(Drained); 889152Satgutier@umich.edu DPRINTF(Drain, "TableWalker free, no need to drain\n"); 899152Satgutier@umich.edu 909152Satgutier@umich.edu // table walker is drained, but its ports may still need to be drained 919152Satgutier@umich.edu return count; 929152Satgutier@umich.edu } else { 939152Satgutier@umich.edu drainEvent = de; 947733SAli.Saidi@ARM.com changeState(Draining); 959152Satgutier@umich.edu DPRINTF(Drain, "TableWalker not drained\n"); 969152Satgutier@umich.edu 979152Satgutier@umich.edu // return port drain count plus the table walker itself needs to drain 989152Satgutier@umich.edu return count + 1; 999152Satgutier@umich.edu 1007733SAli.Saidi@ARM.com } 1017404SAli.Saidi@ARM.com} 1027404SAli.Saidi@ARM.com 1037748SAli.Saidi@ARM.comvoid 1047748SAli.Saidi@ARM.comTableWalker::resume() 1057748SAli.Saidi@ARM.com{ 1067748SAli.Saidi@ARM.com MemObject::resume(); 1077748SAli.Saidi@ARM.com if ((params()->sys->getMemoryMode() == Enums::timing) && currState) { 1089152Satgutier@umich.edu delete currState; 1099152Satgutier@umich.edu currState = NULL; 1107748SAli.Saidi@ARM.com } 1117748SAli.Saidi@ARM.com} 1127748SAli.Saidi@ARM.com 1139294Sandreas.hansson@arm.comBaseMasterPort& 1149294Sandreas.hansson@arm.comTableWalker::getMasterPort(const std::string &if_name, PortID idx) 1157404SAli.Saidi@ARM.com{ 1167404SAli.Saidi@ARM.com if (if_name == "port") { 1178922Swilliam.wang@arm.com return port; 1187404SAli.Saidi@ARM.com } 1198922Swilliam.wang@arm.com return MemObject::getMasterPort(if_name, idx); 1207404SAli.Saidi@ARM.com} 1217404SAli.Saidi@ARM.com 1227404SAli.Saidi@ARM.comFault 1237437Sdam.sunwoo@arm.comTableWalker::walk(RequestPtr _req, ThreadContext *_tc, uint8_t _cid, TLB::Mode _mode, 1248733Sgeoffrey.blake@arm.com TLB::Translation *_trans, bool _timing, bool _functional) 1257404SAli.Saidi@ARM.com{ 1268733Sgeoffrey.blake@arm.com assert(!(_functional && _timing)); 1277439Sdam.sunwoo@arm.com if (!currState) { 1287439Sdam.sunwoo@arm.com // For atomic mode, a new WalkerState instance should be only created 1297439Sdam.sunwoo@arm.com // once per TLB. For timing mode, a new instance is generated for every 1307439Sdam.sunwoo@arm.com // TLB miss. 1317439Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "creating new instance of WalkerState\n"); 1327404SAli.Saidi@ARM.com 1337439Sdam.sunwoo@arm.com currState = new WalkerState(); 1347439Sdam.sunwoo@arm.com currState->tableWalker = this; 1358202SAli.Saidi@ARM.com } else if (_timing) { 1368202SAli.Saidi@ARM.com // This is a translation that was completed and then faulted again 1378202SAli.Saidi@ARM.com // because some underlying parameters that affect the translation 1388202SAli.Saidi@ARM.com // changed out from under us (e.g. asid). It will either be a 1398202SAli.Saidi@ARM.com // misprediction, in which case nothing will happen or we'll use 1408202SAli.Saidi@ARM.com // this fault to re-execute the faulting instruction which should clean 1418202SAli.Saidi@ARM.com // up everything. 1428202SAli.Saidi@ARM.com if (currState->vaddr == _req->getVaddr()) { 1438202SAli.Saidi@ARM.com return new ReExec; 1448202SAli.Saidi@ARM.com } 1457439Sdam.sunwoo@arm.com panic("currState should always be empty in timing mode!\n"); 1467439Sdam.sunwoo@arm.com } 1477439Sdam.sunwoo@arm.com 1487439Sdam.sunwoo@arm.com currState->tc = _tc; 1497439Sdam.sunwoo@arm.com currState->transState = _trans; 1507439Sdam.sunwoo@arm.com currState->req = _req; 1517439Sdam.sunwoo@arm.com currState->fault = NoFault; 1527439Sdam.sunwoo@arm.com currState->contextId = _cid; 1537439Sdam.sunwoo@arm.com currState->timing = _timing; 1548733Sgeoffrey.blake@arm.com currState->functional = _functional; 1557439Sdam.sunwoo@arm.com currState->mode = _mode; 1567404SAli.Saidi@ARM.com 1577436Sdam.sunwoo@arm.com /** @todo These should be cached or grabbed from cached copies in 1587436Sdam.sunwoo@arm.com the TLB, all these miscreg reads are expensive */ 1597720Sgblack@eecs.umich.edu currState->vaddr = currState->req->getVaddr(); 1607439Sdam.sunwoo@arm.com currState->sctlr = currState->tc->readMiscReg(MISCREG_SCTLR); 1617439Sdam.sunwoo@arm.com sctlr = currState->sctlr; 1627439Sdam.sunwoo@arm.com currState->N = currState->tc->readMiscReg(MISCREG_TTBCR); 1637439Sdam.sunwoo@arm.com 1647439Sdam.sunwoo@arm.com currState->isFetch = (currState->mode == TLB::Execute); 1657439Sdam.sunwoo@arm.com currState->isWrite = (currState->mode == TLB::Write); 1667439Sdam.sunwoo@arm.com 1677728SAli.Saidi@ARM.com 1687728SAli.Saidi@ARM.com if (!currState->timing) 1697728SAli.Saidi@ARM.com return processWalk(); 1707728SAli.Saidi@ARM.com 1718067SAli.Saidi@ARM.com if (pending || pendingQueue.size()) { 1727728SAli.Saidi@ARM.com pendingQueue.push_back(currState); 1737728SAli.Saidi@ARM.com currState = NULL; 1747728SAli.Saidi@ARM.com } else { 1757728SAli.Saidi@ARM.com pending = true; 1768067SAli.Saidi@ARM.com return processWalk(); 1777728SAli.Saidi@ARM.com } 1787728SAli.Saidi@ARM.com 1797728SAli.Saidi@ARM.com return NoFault; 1807728SAli.Saidi@ARM.com} 1817728SAli.Saidi@ARM.com 1827728SAli.Saidi@ARM.comvoid 1837728SAli.Saidi@ARM.comTableWalker::processWalkWrapper() 1847728SAli.Saidi@ARM.com{ 1857728SAli.Saidi@ARM.com assert(!currState); 1867728SAli.Saidi@ARM.com assert(pendingQueue.size()); 1877728SAli.Saidi@ARM.com currState = pendingQueue.front(); 1889258SAli.Saidi@ARM.com 1899258SAli.Saidi@ARM.com 1909258SAli.Saidi@ARM.com if (!currState->transState->squashed()) { 1919258SAli.Saidi@ARM.com // We've got a valid request, lets process it 1929258SAli.Saidi@ARM.com pending = true; 1939258SAli.Saidi@ARM.com pendingQueue.pop_front(); 1949258SAli.Saidi@ARM.com processWalk(); 1959258SAli.Saidi@ARM.com return; 1969258SAli.Saidi@ARM.com } 1979258SAli.Saidi@ARM.com 1989258SAli.Saidi@ARM.com 1999258SAli.Saidi@ARM.com // If the instruction that we were translating for has been 2009258SAli.Saidi@ARM.com // squashed we shouldn't bother. 2019258SAli.Saidi@ARM.com unsigned num_squashed = 0; 2029258SAli.Saidi@ARM.com ThreadContext *tc = currState->tc; 2039258SAli.Saidi@ARM.com assert(currState->transState->squashed()); 2049258SAli.Saidi@ARM.com while ((num_squashed < numSquashable) && currState && 2059258SAli.Saidi@ARM.com currState->transState->squashed()) { 2069258SAli.Saidi@ARM.com pendingQueue.pop_front(); 2079258SAli.Saidi@ARM.com num_squashed++; 2089258SAli.Saidi@ARM.com 2099258SAli.Saidi@ARM.com DPRINTF(TLB, "Squashing table walk for address %#x\n", currState->vaddr); 2109258SAli.Saidi@ARM.com 2119258SAli.Saidi@ARM.com // finish the translation which will delete the translation object 2129258SAli.Saidi@ARM.com currState->transState->finish(new UnimpFault("Squashed Inst"), 2139258SAli.Saidi@ARM.com currState->req, currState->tc, currState->mode); 2149258SAli.Saidi@ARM.com 2159258SAli.Saidi@ARM.com // delete the current request 2169258SAli.Saidi@ARM.com delete currState; 2179258SAli.Saidi@ARM.com 2189258SAli.Saidi@ARM.com // peak at the next one 2199258SAli.Saidi@ARM.com if (pendingQueue.size()) 2209258SAli.Saidi@ARM.com currState = pendingQueue.front(); 2219258SAli.Saidi@ARM.com else 2229258SAli.Saidi@ARM.com currState = NULL; 2239258SAli.Saidi@ARM.com } 2249258SAli.Saidi@ARM.com 2259258SAli.Saidi@ARM.com // if we've still got pending translations schedule more work 2269258SAli.Saidi@ARM.com nextWalk(tc); 2279258SAli.Saidi@ARM.com currState = NULL; 2287728SAli.Saidi@ARM.com} 2297728SAli.Saidi@ARM.com 2307728SAli.Saidi@ARM.comFault 2317728SAli.Saidi@ARM.comTableWalker::processWalk() 2327728SAli.Saidi@ARM.com{ 2337404SAli.Saidi@ARM.com Addr ttbr = 0; 2347404SAli.Saidi@ARM.com 2357404SAli.Saidi@ARM.com // If translation isn't enabled, we shouldn't be here 2367439Sdam.sunwoo@arm.com assert(currState->sctlr.m); 2377404SAli.Saidi@ARM.com 2387406SAli.Saidi@ARM.com DPRINTF(TLB, "Begining table walk for address %#x, TTBCR: %#x, bits:%#x\n", 2397439Sdam.sunwoo@arm.com currState->vaddr, currState->N, mbits(currState->vaddr, 31, 2407439Sdam.sunwoo@arm.com 32-currState->N)); 2417406SAli.Saidi@ARM.com 2427439Sdam.sunwoo@arm.com if (currState->N == 0 || !mbits(currState->vaddr, 31, 32-currState->N)) { 2437406SAli.Saidi@ARM.com DPRINTF(TLB, " - Selecting TTBR0\n"); 2447439Sdam.sunwoo@arm.com ttbr = currState->tc->readMiscReg(MISCREG_TTBR0); 2457404SAli.Saidi@ARM.com } else { 2467406SAli.Saidi@ARM.com DPRINTF(TLB, " - Selecting TTBR1\n"); 2477439Sdam.sunwoo@arm.com ttbr = currState->tc->readMiscReg(MISCREG_TTBR1); 2487439Sdam.sunwoo@arm.com currState->N = 0; 2497404SAli.Saidi@ARM.com } 2507404SAli.Saidi@ARM.com 2517439Sdam.sunwoo@arm.com Addr l1desc_addr = mbits(ttbr, 31, 14-currState->N) | 2527439Sdam.sunwoo@arm.com (bits(currState->vaddr,31-currState->N,20) << 2); 2537406SAli.Saidi@ARM.com DPRINTF(TLB, " - Descriptor at address %#x\n", l1desc_addr); 2547404SAli.Saidi@ARM.com 2557404SAli.Saidi@ARM.com 2567404SAli.Saidi@ARM.com // Trickbox address check 2577439Sdam.sunwoo@arm.com Fault f; 2587439Sdam.sunwoo@arm.com f = tlb->walkTrickBoxCheck(l1desc_addr, currState->vaddr, sizeof(uint32_t), 2597439Sdam.sunwoo@arm.com currState->isFetch, currState->isWrite, 0, true); 2607439Sdam.sunwoo@arm.com if (f) { 2618067SAli.Saidi@ARM.com DPRINTF(TLB, "Trickbox check caused fault on %#x\n", currState->vaddr); 2627579Sminkyu.jeong@arm.com if (currState->timing) { 2637728SAli.Saidi@ARM.com pending = false; 2647728SAli.Saidi@ARM.com nextWalk(currState->tc); 2657579Sminkyu.jeong@arm.com currState = NULL; 2667579Sminkyu.jeong@arm.com } else { 2677579Sminkyu.jeong@arm.com currState->tc = NULL; 2687579Sminkyu.jeong@arm.com currState->req = NULL; 2697579Sminkyu.jeong@arm.com } 2707579Sminkyu.jeong@arm.com return f; 2717404SAli.Saidi@ARM.com } 2727404SAli.Saidi@ARM.com 2737946SGiacomo.Gabrielli@arm.com Request::Flags flag = 0; 2747946SGiacomo.Gabrielli@arm.com if (currState->sctlr.c == 0) { 2757946SGiacomo.Gabrielli@arm.com flag = Request::UNCACHEABLE; 2767946SGiacomo.Gabrielli@arm.com } 2777946SGiacomo.Gabrielli@arm.com 2787439Sdam.sunwoo@arm.com if (currState->timing) { 2798851Sandreas.hansson@arm.com port.dmaAction(MemCmd::ReadReq, l1desc_addr, sizeof(uint32_t), 2808851Sandreas.hansson@arm.com &doL1DescEvent, (uint8_t*)&currState->l1Desc.data, 2819180Sandreas.hansson@arm.com currState->tc->getCpuPtr()->clockPeriod(), flag); 2829180Sandreas.hansson@arm.com DPRINTF(TLBVerbose, "Adding to walker fifo: queue size before " 2839180Sandreas.hansson@arm.com "adding: %d\n", 2847653Sgene.wu@arm.com stateQueueL1.size()); 2857653Sgene.wu@arm.com stateQueueL1.push_back(currState); 2867439Sdam.sunwoo@arm.com currState = NULL; 2878733Sgeoffrey.blake@arm.com } else if (!currState->functional) { 2888851Sandreas.hansson@arm.com port.dmaAction(MemCmd::ReadReq, l1desc_addr, sizeof(uint32_t), 2898851Sandreas.hansson@arm.com NULL, (uint8_t*)&currState->l1Desc.data, 2909180Sandreas.hansson@arm.com currState->tc->getCpuPtr()->clockPeriod(), flag); 2917404SAli.Saidi@ARM.com doL1Descriptor(); 2927439Sdam.sunwoo@arm.com f = currState->fault; 2938733Sgeoffrey.blake@arm.com } else { 2948832SAli.Saidi@ARM.com RequestPtr req = new Request(l1desc_addr, sizeof(uint32_t), flag, masterId); 2958949Sandreas.hansson@arm.com PacketPtr pkt = new Packet(req, MemCmd::ReadReq); 2968733Sgeoffrey.blake@arm.com pkt->dataStatic((uint8_t*)&currState->l1Desc.data); 2978851Sandreas.hansson@arm.com port.sendFunctional(pkt); 2988733Sgeoffrey.blake@arm.com doL1Descriptor(); 2998733Sgeoffrey.blake@arm.com delete req; 3008733Sgeoffrey.blake@arm.com delete pkt; 3018733Sgeoffrey.blake@arm.com f = currState->fault; 3027404SAli.Saidi@ARM.com } 3037404SAli.Saidi@ARM.com 3047439Sdam.sunwoo@arm.com return f; 3057404SAli.Saidi@ARM.com} 3067404SAli.Saidi@ARM.com 3077404SAli.Saidi@ARM.comvoid 3087439Sdam.sunwoo@arm.comTableWalker::memAttrs(ThreadContext *tc, TlbEntry &te, SCTLR sctlr, 3097439Sdam.sunwoo@arm.com uint8_t texcb, bool s) 3107404SAli.Saidi@ARM.com{ 3117439Sdam.sunwoo@arm.com // Note: tc and sctlr local variables are hiding tc and sctrl class 3127439Sdam.sunwoo@arm.com // variables 3137436Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "memAttrs texcb:%d s:%d\n", texcb, s); 3147436Sdam.sunwoo@arm.com te.shareable = false; // default value 3157582SAli.Saidi@arm.com te.nonCacheable = false; 3167436Sdam.sunwoo@arm.com bool outer_shareable = false; 3177439Sdam.sunwoo@arm.com if (sctlr.tre == 0 || ((sctlr.tre == 1) && (sctlr.m == 0))) { 3187404SAli.Saidi@ARM.com switch(texcb) { 3197436Sdam.sunwoo@arm.com case 0: // Stongly-ordered 3207404SAli.Saidi@ARM.com te.nonCacheable = true; 3217436Sdam.sunwoo@arm.com te.mtype = TlbEntry::StronglyOrdered; 3227436Sdam.sunwoo@arm.com te.shareable = true; 3237436Sdam.sunwoo@arm.com te.innerAttrs = 1; 3247436Sdam.sunwoo@arm.com te.outerAttrs = 0; 3257404SAli.Saidi@ARM.com break; 3267436Sdam.sunwoo@arm.com case 1: // Shareable Device 3277436Sdam.sunwoo@arm.com te.nonCacheable = true; 3287436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Device; 3297436Sdam.sunwoo@arm.com te.shareable = true; 3307436Sdam.sunwoo@arm.com te.innerAttrs = 3; 3317436Sdam.sunwoo@arm.com te.outerAttrs = 0; 3327436Sdam.sunwoo@arm.com break; 3337436Sdam.sunwoo@arm.com case 2: // Outer and Inner Write-Through, no Write-Allocate 3347436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Normal; 3357436Sdam.sunwoo@arm.com te.shareable = s; 3367436Sdam.sunwoo@arm.com te.innerAttrs = 6; 3377436Sdam.sunwoo@arm.com te.outerAttrs = bits(texcb, 1, 0); 3387436Sdam.sunwoo@arm.com break; 3397436Sdam.sunwoo@arm.com case 3: // Outer and Inner Write-Back, no Write-Allocate 3407436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Normal; 3417436Sdam.sunwoo@arm.com te.shareable = s; 3427436Sdam.sunwoo@arm.com te.innerAttrs = 7; 3437436Sdam.sunwoo@arm.com te.outerAttrs = bits(texcb, 1, 0); 3447436Sdam.sunwoo@arm.com break; 3457436Sdam.sunwoo@arm.com case 4: // Outer and Inner Non-cacheable 3467436Sdam.sunwoo@arm.com te.nonCacheable = true; 3477436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Normal; 3487436Sdam.sunwoo@arm.com te.shareable = s; 3497436Sdam.sunwoo@arm.com te.innerAttrs = 0; 3507436Sdam.sunwoo@arm.com te.outerAttrs = bits(texcb, 1, 0); 3517436Sdam.sunwoo@arm.com break; 3527436Sdam.sunwoo@arm.com case 5: // Reserved 3537439Sdam.sunwoo@arm.com panic("Reserved texcb value!\n"); 3547436Sdam.sunwoo@arm.com break; 3557436Sdam.sunwoo@arm.com case 6: // Implementation Defined 3567439Sdam.sunwoo@arm.com panic("Implementation-defined texcb value!\n"); 3577436Sdam.sunwoo@arm.com break; 3587436Sdam.sunwoo@arm.com case 7: // Outer and Inner Write-Back, Write-Allocate 3597436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Normal; 3607436Sdam.sunwoo@arm.com te.shareable = s; 3617436Sdam.sunwoo@arm.com te.innerAttrs = 5; 3627436Sdam.sunwoo@arm.com te.outerAttrs = 1; 3637436Sdam.sunwoo@arm.com break; 3647436Sdam.sunwoo@arm.com case 8: // Non-shareable Device 3657436Sdam.sunwoo@arm.com te.nonCacheable = true; 3667436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Device; 3677436Sdam.sunwoo@arm.com te.shareable = false; 3687436Sdam.sunwoo@arm.com te.innerAttrs = 3; 3697436Sdam.sunwoo@arm.com te.outerAttrs = 0; 3707436Sdam.sunwoo@arm.com break; 3717436Sdam.sunwoo@arm.com case 9 ... 15: // Reserved 3727439Sdam.sunwoo@arm.com panic("Reserved texcb value!\n"); 3737436Sdam.sunwoo@arm.com break; 3747436Sdam.sunwoo@arm.com case 16 ... 31: // Cacheable Memory 3757436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Normal; 3767436Sdam.sunwoo@arm.com te.shareable = s; 3777404SAli.Saidi@ARM.com if (bits(texcb, 1,0) == 0 || bits(texcb, 3,2) == 0) 3787404SAli.Saidi@ARM.com te.nonCacheable = true; 3797436Sdam.sunwoo@arm.com te.innerAttrs = bits(texcb, 1, 0); 3807436Sdam.sunwoo@arm.com te.outerAttrs = bits(texcb, 3, 2); 3817404SAli.Saidi@ARM.com break; 3827436Sdam.sunwoo@arm.com default: 3837436Sdam.sunwoo@arm.com panic("More than 32 states for 5 bits?\n"); 3847404SAli.Saidi@ARM.com } 3857404SAli.Saidi@ARM.com } else { 3867438SAli.Saidi@ARM.com assert(tc); 3877404SAli.Saidi@ARM.com PRRR prrr = tc->readMiscReg(MISCREG_PRRR); 3887404SAli.Saidi@ARM.com NMRR nmrr = tc->readMiscReg(MISCREG_NMRR); 3897436Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "memAttrs PRRR:%08x NMRR:%08x\n", prrr, nmrr); 3907582SAli.Saidi@arm.com uint8_t curr_tr = 0, curr_ir = 0, curr_or = 0; 3917404SAli.Saidi@ARM.com switch(bits(texcb, 2,0)) { 3927404SAli.Saidi@ARM.com case 0: 3937436Sdam.sunwoo@arm.com curr_tr = prrr.tr0; 3947436Sdam.sunwoo@arm.com curr_ir = nmrr.ir0; 3957436Sdam.sunwoo@arm.com curr_or = nmrr.or0; 3967436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos0 == 0); 3977404SAli.Saidi@ARM.com break; 3987404SAli.Saidi@ARM.com case 1: 3997436Sdam.sunwoo@arm.com curr_tr = prrr.tr1; 4007436Sdam.sunwoo@arm.com curr_ir = nmrr.ir1; 4017436Sdam.sunwoo@arm.com curr_or = nmrr.or1; 4027436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos1 == 0); 4037404SAli.Saidi@ARM.com break; 4047404SAli.Saidi@ARM.com case 2: 4057436Sdam.sunwoo@arm.com curr_tr = prrr.tr2; 4067436Sdam.sunwoo@arm.com curr_ir = nmrr.ir2; 4077436Sdam.sunwoo@arm.com curr_or = nmrr.or2; 4087436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos2 == 0); 4097404SAli.Saidi@ARM.com break; 4107404SAli.Saidi@ARM.com case 3: 4117436Sdam.sunwoo@arm.com curr_tr = prrr.tr3; 4127436Sdam.sunwoo@arm.com curr_ir = nmrr.ir3; 4137436Sdam.sunwoo@arm.com curr_or = nmrr.or3; 4147436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos3 == 0); 4157404SAli.Saidi@ARM.com break; 4167404SAli.Saidi@ARM.com case 4: 4177436Sdam.sunwoo@arm.com curr_tr = prrr.tr4; 4187436Sdam.sunwoo@arm.com curr_ir = nmrr.ir4; 4197436Sdam.sunwoo@arm.com curr_or = nmrr.or4; 4207436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos4 == 0); 4217404SAli.Saidi@ARM.com break; 4227404SAli.Saidi@ARM.com case 5: 4237436Sdam.sunwoo@arm.com curr_tr = prrr.tr5; 4247436Sdam.sunwoo@arm.com curr_ir = nmrr.ir5; 4257436Sdam.sunwoo@arm.com curr_or = nmrr.or5; 4267436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos5 == 0); 4277404SAli.Saidi@ARM.com break; 4287404SAli.Saidi@ARM.com case 6: 4297404SAli.Saidi@ARM.com panic("Imp defined type\n"); 4307404SAli.Saidi@ARM.com case 7: 4317436Sdam.sunwoo@arm.com curr_tr = prrr.tr7; 4327436Sdam.sunwoo@arm.com curr_ir = nmrr.ir7; 4337436Sdam.sunwoo@arm.com curr_or = nmrr.or7; 4347436Sdam.sunwoo@arm.com outer_shareable = (prrr.nos7 == 0); 4357404SAli.Saidi@ARM.com break; 4367404SAli.Saidi@ARM.com } 4377436Sdam.sunwoo@arm.com 4387436Sdam.sunwoo@arm.com switch(curr_tr) { 4397436Sdam.sunwoo@arm.com case 0: 4407436Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "StronglyOrdered\n"); 4417436Sdam.sunwoo@arm.com te.mtype = TlbEntry::StronglyOrdered; 4427436Sdam.sunwoo@arm.com te.nonCacheable = true; 4437436Sdam.sunwoo@arm.com te.innerAttrs = 1; 4447436Sdam.sunwoo@arm.com te.outerAttrs = 0; 4457436Sdam.sunwoo@arm.com te.shareable = true; 4467436Sdam.sunwoo@arm.com break; 4477436Sdam.sunwoo@arm.com case 1: 4487436Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "Device ds1:%d ds0:%d s:%d\n", 4497436Sdam.sunwoo@arm.com prrr.ds1, prrr.ds0, s); 4507436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Device; 4517436Sdam.sunwoo@arm.com te.nonCacheable = true; 4527436Sdam.sunwoo@arm.com te.innerAttrs = 3; 4537436Sdam.sunwoo@arm.com te.outerAttrs = 0; 4547436Sdam.sunwoo@arm.com if (prrr.ds1 && s) 4557436Sdam.sunwoo@arm.com te.shareable = true; 4567436Sdam.sunwoo@arm.com if (prrr.ds0 && !s) 4577436Sdam.sunwoo@arm.com te.shareable = true; 4587436Sdam.sunwoo@arm.com break; 4597436Sdam.sunwoo@arm.com case 2: 4607436Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "Normal ns1:%d ns0:%d s:%d\n", 4617436Sdam.sunwoo@arm.com prrr.ns1, prrr.ns0, s); 4627436Sdam.sunwoo@arm.com te.mtype = TlbEntry::Normal; 4637436Sdam.sunwoo@arm.com if (prrr.ns1 && s) 4647436Sdam.sunwoo@arm.com te.shareable = true; 4657436Sdam.sunwoo@arm.com if (prrr.ns0 && !s) 4667436Sdam.sunwoo@arm.com te.shareable = true; 4677436Sdam.sunwoo@arm.com break; 4687436Sdam.sunwoo@arm.com case 3: 4697436Sdam.sunwoo@arm.com panic("Reserved type"); 4707436Sdam.sunwoo@arm.com } 4717436Sdam.sunwoo@arm.com 4727436Sdam.sunwoo@arm.com if (te.mtype == TlbEntry::Normal){ 4737436Sdam.sunwoo@arm.com switch(curr_ir) { 4747436Sdam.sunwoo@arm.com case 0: 4757436Sdam.sunwoo@arm.com te.nonCacheable = true; 4767436Sdam.sunwoo@arm.com te.innerAttrs = 0; 4777436Sdam.sunwoo@arm.com break; 4787436Sdam.sunwoo@arm.com case 1: 4797436Sdam.sunwoo@arm.com te.innerAttrs = 5; 4807436Sdam.sunwoo@arm.com break; 4817436Sdam.sunwoo@arm.com case 2: 4827436Sdam.sunwoo@arm.com te.innerAttrs = 6; 4837436Sdam.sunwoo@arm.com break; 4847436Sdam.sunwoo@arm.com case 3: 4857436Sdam.sunwoo@arm.com te.innerAttrs = 7; 4867436Sdam.sunwoo@arm.com break; 4877436Sdam.sunwoo@arm.com } 4887436Sdam.sunwoo@arm.com 4897436Sdam.sunwoo@arm.com switch(curr_or) { 4907436Sdam.sunwoo@arm.com case 0: 4917436Sdam.sunwoo@arm.com te.nonCacheable = true; 4927436Sdam.sunwoo@arm.com te.outerAttrs = 0; 4937436Sdam.sunwoo@arm.com break; 4947436Sdam.sunwoo@arm.com case 1: 4957436Sdam.sunwoo@arm.com te.outerAttrs = 1; 4967436Sdam.sunwoo@arm.com break; 4977436Sdam.sunwoo@arm.com case 2: 4987436Sdam.sunwoo@arm.com te.outerAttrs = 2; 4997436Sdam.sunwoo@arm.com break; 5007436Sdam.sunwoo@arm.com case 3: 5017436Sdam.sunwoo@arm.com te.outerAttrs = 3; 5027436Sdam.sunwoo@arm.com break; 5037436Sdam.sunwoo@arm.com } 5047436Sdam.sunwoo@arm.com } 5057404SAli.Saidi@ARM.com } 5067439Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "memAttrs: shareable: %d, innerAttrs: %d, \ 5077439Sdam.sunwoo@arm.com outerAttrs: %d\n", 5087439Sdam.sunwoo@arm.com te.shareable, te.innerAttrs, te.outerAttrs); 5097436Sdam.sunwoo@arm.com 5107436Sdam.sunwoo@arm.com /** Formatting for Physical Address Register (PAR) 5117436Sdam.sunwoo@arm.com * Only including lower bits (TLB info here) 5127436Sdam.sunwoo@arm.com * PAR: 5137436Sdam.sunwoo@arm.com * PA [31:12] 5147436Sdam.sunwoo@arm.com * Reserved [11] 5157436Sdam.sunwoo@arm.com * TLB info [10:1] 5167436Sdam.sunwoo@arm.com * NOS [10] (Not Outer Sharable) 5177436Sdam.sunwoo@arm.com * NS [9] (Non-Secure) 5187436Sdam.sunwoo@arm.com * -- [8] (Implementation Defined) 5197436Sdam.sunwoo@arm.com * SH [7] (Sharable) 5207436Sdam.sunwoo@arm.com * Inner[6:4](Inner memory attributes) 5217436Sdam.sunwoo@arm.com * Outer[3:2](Outer memory attributes) 5227436Sdam.sunwoo@arm.com * SS [1] (SuperSection) 5237436Sdam.sunwoo@arm.com * F [0] (Fault, Fault Status in [6:1] if faulted) 5247436Sdam.sunwoo@arm.com */ 5257436Sdam.sunwoo@arm.com te.attributes = ( 5267436Sdam.sunwoo@arm.com ((outer_shareable ? 0:1) << 10) | 5277436Sdam.sunwoo@arm.com // TODO: NS Bit 5287436Sdam.sunwoo@arm.com ((te.shareable ? 1:0) << 7) | 5297436Sdam.sunwoo@arm.com (te.innerAttrs << 4) | 5307436Sdam.sunwoo@arm.com (te.outerAttrs << 2) 5317436Sdam.sunwoo@arm.com // TODO: Supersection bit 5327436Sdam.sunwoo@arm.com // TODO: Fault bit 5337436Sdam.sunwoo@arm.com ); 5347436Sdam.sunwoo@arm.com 5357436Sdam.sunwoo@arm.com 5367404SAli.Saidi@ARM.com} 5377404SAli.Saidi@ARM.com 5387404SAli.Saidi@ARM.comvoid 5397404SAli.Saidi@ARM.comTableWalker::doL1Descriptor() 5407404SAli.Saidi@ARM.com{ 5417439Sdam.sunwoo@arm.com DPRINTF(TLB, "L1 descriptor for %#x is %#x\n", 5427439Sdam.sunwoo@arm.com currState->vaddr, currState->l1Desc.data); 5437404SAli.Saidi@ARM.com TlbEntry te; 5447404SAli.Saidi@ARM.com 5457439Sdam.sunwoo@arm.com switch (currState->l1Desc.type()) { 5467404SAli.Saidi@ARM.com case L1Descriptor::Ignore: 5477404SAli.Saidi@ARM.com case L1Descriptor::Reserved: 5487946SGiacomo.Gabrielli@arm.com if (!currState->timing) { 5497439Sdam.sunwoo@arm.com currState->tc = NULL; 5507439Sdam.sunwoo@arm.com currState->req = NULL; 5517437Sdam.sunwoo@arm.com } 5527406SAli.Saidi@ARM.com DPRINTF(TLB, "L1 Descriptor Reserved/Ignore, causing fault\n"); 5537439Sdam.sunwoo@arm.com if (currState->isFetch) 5547439Sdam.sunwoo@arm.com currState->fault = 5557439Sdam.sunwoo@arm.com new PrefetchAbort(currState->vaddr, ArmFault::Translation0); 5567406SAli.Saidi@ARM.com else 5577439Sdam.sunwoo@arm.com currState->fault = 5587576SAli.Saidi@ARM.com new DataAbort(currState->vaddr, 0, currState->isWrite, 5597436Sdam.sunwoo@arm.com ArmFault::Translation0); 5607404SAli.Saidi@ARM.com return; 5617404SAli.Saidi@ARM.com case L1Descriptor::Section: 5627439Sdam.sunwoo@arm.com if (currState->sctlr.afe && bits(currState->l1Desc.ap(), 0) == 0) { 5637436Sdam.sunwoo@arm.com /** @todo: check sctlr.ha (bit[17]) if Hardware Access Flag is 5647436Sdam.sunwoo@arm.com * enabled if set, do l1.Desc.setAp0() instead of generating 5657436Sdam.sunwoo@arm.com * AccessFlag0 5667436Sdam.sunwoo@arm.com */ 5677436Sdam.sunwoo@arm.com 5687611SGene.Wu@arm.com currState->fault = new DataAbort(currState->vaddr, 5697611SGene.Wu@arm.com currState->l1Desc.domain(), currState->isWrite, 5707436Sdam.sunwoo@arm.com ArmFault::AccessFlag0); 5717436Sdam.sunwoo@arm.com } 5727439Sdam.sunwoo@arm.com if (currState->l1Desc.supersection()) { 5737404SAli.Saidi@ARM.com panic("Haven't implemented supersections\n"); 5747404SAli.Saidi@ARM.com } 5757404SAli.Saidi@ARM.com te.N = 20; 5767439Sdam.sunwoo@arm.com te.pfn = currState->l1Desc.pfn(); 5777404SAli.Saidi@ARM.com te.size = (1<<te.N) - 1; 5787439Sdam.sunwoo@arm.com te.global = !currState->l1Desc.global(); 5797404SAli.Saidi@ARM.com te.valid = true; 5807439Sdam.sunwoo@arm.com te.vpn = currState->vaddr >> te.N; 5817404SAli.Saidi@ARM.com te.sNp = true; 5827439Sdam.sunwoo@arm.com te.xn = currState->l1Desc.xn(); 5837439Sdam.sunwoo@arm.com te.ap = currState->l1Desc.ap(); 5847439Sdam.sunwoo@arm.com te.domain = currState->l1Desc.domain(); 5857439Sdam.sunwoo@arm.com te.asid = currState->contextId; 5867439Sdam.sunwoo@arm.com memAttrs(currState->tc, te, currState->sctlr, 5877439Sdam.sunwoo@arm.com currState->l1Desc.texcb(), currState->l1Desc.shareable()); 5887404SAli.Saidi@ARM.com 5897404SAli.Saidi@ARM.com DPRINTF(TLB, "Inserting Section Descriptor into TLB\n"); 5907582SAli.Saidi@arm.com DPRINTF(TLB, " - N:%d pfn:%#x size: %#x global:%d valid: %d\n", 5917404SAli.Saidi@ARM.com te.N, te.pfn, te.size, te.global, te.valid); 5927582SAli.Saidi@arm.com DPRINTF(TLB, " - vpn:%#x sNp: %d xn:%d ap:%d domain: %d asid:%d nc:%d\n", 5937582SAli.Saidi@arm.com te.vpn, te.sNp, te.xn, te.ap, te.domain, te.asid, 5947582SAli.Saidi@arm.com te.nonCacheable); 5957404SAli.Saidi@ARM.com DPRINTF(TLB, " - domain from l1 desc: %d data: %#x bits:%d\n", 5967439Sdam.sunwoo@arm.com currState->l1Desc.domain(), currState->l1Desc.data, 5977439Sdam.sunwoo@arm.com (currState->l1Desc.data >> 5) & 0xF ); 5987404SAli.Saidi@ARM.com 5997439Sdam.sunwoo@arm.com if (!currState->timing) { 6007439Sdam.sunwoo@arm.com currState->tc = NULL; 6017439Sdam.sunwoo@arm.com currState->req = NULL; 6027437Sdam.sunwoo@arm.com } 6037439Sdam.sunwoo@arm.com tlb->insert(currState->vaddr, te); 6047404SAli.Saidi@ARM.com 6057404SAli.Saidi@ARM.com return; 6067404SAli.Saidi@ARM.com case L1Descriptor::PageTable: 6077404SAli.Saidi@ARM.com Addr l2desc_addr; 6087439Sdam.sunwoo@arm.com l2desc_addr = currState->l1Desc.l2Addr() | 6097439Sdam.sunwoo@arm.com (bits(currState->vaddr, 19,12) << 2); 6107436Sdam.sunwoo@arm.com DPRINTF(TLB, "L1 descriptor points to page table at: %#x\n", 6117436Sdam.sunwoo@arm.com l2desc_addr); 6127404SAli.Saidi@ARM.com 6137404SAli.Saidi@ARM.com // Trickbox address check 6147439Sdam.sunwoo@arm.com currState->fault = tlb->walkTrickBoxCheck(l2desc_addr, currState->vaddr, 6157439Sdam.sunwoo@arm.com sizeof(uint32_t), currState->isFetch, currState->isWrite, 6167439Sdam.sunwoo@arm.com currState->l1Desc.domain(), false); 6177439Sdam.sunwoo@arm.com 6187439Sdam.sunwoo@arm.com if (currState->fault) { 6197439Sdam.sunwoo@arm.com if (!currState->timing) { 6207439Sdam.sunwoo@arm.com currState->tc = NULL; 6217439Sdam.sunwoo@arm.com currState->req = NULL; 6227437Sdam.sunwoo@arm.com } 6237437Sdam.sunwoo@arm.com return; 6247404SAli.Saidi@ARM.com } 6257404SAli.Saidi@ARM.com 6267404SAli.Saidi@ARM.com 6277439Sdam.sunwoo@arm.com if (currState->timing) { 6287439Sdam.sunwoo@arm.com currState->delayed = true; 6298851Sandreas.hansson@arm.com port.dmaAction(MemCmd::ReadReq, l2desc_addr, sizeof(uint32_t), 6309180Sandreas.hansson@arm.com &doL2DescEvent, (uint8_t*)&currState->l2Desc.data, 6319180Sandreas.hansson@arm.com currState->tc->getCpuPtr()->clockPeriod()); 6328733Sgeoffrey.blake@arm.com } else if (!currState->functional) { 6338851Sandreas.hansson@arm.com port.dmaAction(MemCmd::ReadReq, l2desc_addr, sizeof(uint32_t), 6349180Sandreas.hansson@arm.com NULL, (uint8_t*)&currState->l2Desc.data, 6359180Sandreas.hansson@arm.com currState->tc->getCpuPtr()->clockPeriod()); 6367404SAli.Saidi@ARM.com doL2Descriptor(); 6378733Sgeoffrey.blake@arm.com } else { 6388949Sandreas.hansson@arm.com RequestPtr req = new Request(l2desc_addr, sizeof(uint32_t), 0, 6398949Sandreas.hansson@arm.com masterId); 6408949Sandreas.hansson@arm.com PacketPtr pkt = new Packet(req, MemCmd::ReadReq); 6418733Sgeoffrey.blake@arm.com pkt->dataStatic((uint8_t*)&currState->l2Desc.data); 6428851Sandreas.hansson@arm.com port.sendFunctional(pkt); 6438733Sgeoffrey.blake@arm.com doL2Descriptor(); 6448733Sgeoffrey.blake@arm.com delete req; 6458733Sgeoffrey.blake@arm.com delete pkt; 6467404SAli.Saidi@ARM.com } 6477404SAli.Saidi@ARM.com return; 6487404SAli.Saidi@ARM.com default: 6497404SAli.Saidi@ARM.com panic("A new type in a 2 bit field?\n"); 6507404SAli.Saidi@ARM.com } 6517404SAli.Saidi@ARM.com} 6527404SAli.Saidi@ARM.com 6537404SAli.Saidi@ARM.comvoid 6547404SAli.Saidi@ARM.comTableWalker::doL2Descriptor() 6557404SAli.Saidi@ARM.com{ 6567439Sdam.sunwoo@arm.com DPRINTF(TLB, "L2 descriptor for %#x is %#x\n", 6577439Sdam.sunwoo@arm.com currState->vaddr, currState->l2Desc.data); 6587404SAli.Saidi@ARM.com TlbEntry te; 6597404SAli.Saidi@ARM.com 6607439Sdam.sunwoo@arm.com if (currState->l2Desc.invalid()) { 6617404SAli.Saidi@ARM.com DPRINTF(TLB, "L2 descriptor invalid, causing fault\n"); 6627946SGiacomo.Gabrielli@arm.com if (!currState->timing) { 6637439Sdam.sunwoo@arm.com currState->tc = NULL; 6647439Sdam.sunwoo@arm.com currState->req = NULL; 6657437Sdam.sunwoo@arm.com } 6667439Sdam.sunwoo@arm.com if (currState->isFetch) 6677439Sdam.sunwoo@arm.com currState->fault = 6687439Sdam.sunwoo@arm.com new PrefetchAbort(currState->vaddr, ArmFault::Translation1); 6697406SAli.Saidi@ARM.com else 6707439Sdam.sunwoo@arm.com currState->fault = 6717439Sdam.sunwoo@arm.com new DataAbort(currState->vaddr, currState->l1Desc.domain(), 6727439Sdam.sunwoo@arm.com currState->isWrite, ArmFault::Translation1); 6737404SAli.Saidi@ARM.com return; 6747404SAli.Saidi@ARM.com } 6757404SAli.Saidi@ARM.com 6767439Sdam.sunwoo@arm.com if (currState->sctlr.afe && bits(currState->l2Desc.ap(), 0) == 0) { 6777436Sdam.sunwoo@arm.com /** @todo: check sctlr.ha (bit[17]) if Hardware Access Flag is enabled 6787436Sdam.sunwoo@arm.com * if set, do l2.Desc.setAp0() instead of generating AccessFlag0 6797436Sdam.sunwoo@arm.com */ 6807436Sdam.sunwoo@arm.com 6817439Sdam.sunwoo@arm.com currState->fault = 6827576SAli.Saidi@ARM.com new DataAbort(currState->vaddr, 0, currState->isWrite, 6837439Sdam.sunwoo@arm.com ArmFault::AccessFlag1); 6847439Sdam.sunwoo@arm.com 6857436Sdam.sunwoo@arm.com } 6867436Sdam.sunwoo@arm.com 6877439Sdam.sunwoo@arm.com if (currState->l2Desc.large()) { 6887404SAli.Saidi@ARM.com te.N = 16; 6897439Sdam.sunwoo@arm.com te.pfn = currState->l2Desc.pfn(); 6907404SAli.Saidi@ARM.com } else { 6917404SAli.Saidi@ARM.com te.N = 12; 6927439Sdam.sunwoo@arm.com te.pfn = currState->l2Desc.pfn(); 6937404SAli.Saidi@ARM.com } 6947404SAli.Saidi@ARM.com 6957404SAli.Saidi@ARM.com te.valid = true; 6967404SAli.Saidi@ARM.com te.size = (1 << te.N) - 1; 6977439Sdam.sunwoo@arm.com te.asid = currState->contextId; 6987404SAli.Saidi@ARM.com te.sNp = false; 6997439Sdam.sunwoo@arm.com te.vpn = currState->vaddr >> te.N; 7007439Sdam.sunwoo@arm.com te.global = currState->l2Desc.global(); 7017439Sdam.sunwoo@arm.com te.xn = currState->l2Desc.xn(); 7027439Sdam.sunwoo@arm.com te.ap = currState->l2Desc.ap(); 7037439Sdam.sunwoo@arm.com te.domain = currState->l1Desc.domain(); 7047439Sdam.sunwoo@arm.com memAttrs(currState->tc, te, currState->sctlr, currState->l2Desc.texcb(), 7057439Sdam.sunwoo@arm.com currState->l2Desc.shareable()); 7067404SAli.Saidi@ARM.com 7077946SGiacomo.Gabrielli@arm.com if (!currState->timing) { 7087439Sdam.sunwoo@arm.com currState->tc = NULL; 7097439Sdam.sunwoo@arm.com currState->req = NULL; 7107437Sdam.sunwoo@arm.com } 7117439Sdam.sunwoo@arm.com tlb->insert(currState->vaddr, te); 7127437Sdam.sunwoo@arm.com} 7137437Sdam.sunwoo@arm.com 7147437Sdam.sunwoo@arm.comvoid 7157437Sdam.sunwoo@arm.comTableWalker::doL1DescriptorWrapper() 7167437Sdam.sunwoo@arm.com{ 7177653Sgene.wu@arm.com currState = stateQueueL1.front(); 7187439Sdam.sunwoo@arm.com currState->delayed = false; 7197437Sdam.sunwoo@arm.com 7207578Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "L1 Desc object host addr: %p\n",&currState->l1Desc.data); 7217578Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "L1 Desc object data: %08x\n",currState->l1Desc.data); 7227578Sdam.sunwoo@arm.com 7237439Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "calling doL1Descriptor for vaddr:%#x\n", currState->vaddr); 7247437Sdam.sunwoo@arm.com doL1Descriptor(); 7257437Sdam.sunwoo@arm.com 7267653Sgene.wu@arm.com stateQueueL1.pop_front(); 7279152Satgutier@umich.edu completeDrain(); 7287437Sdam.sunwoo@arm.com // Check if fault was generated 7297439Sdam.sunwoo@arm.com if (currState->fault != NoFault) { 7307439Sdam.sunwoo@arm.com currState->transState->finish(currState->fault, currState->req, 7317439Sdam.sunwoo@arm.com currState->tc, currState->mode); 7327437Sdam.sunwoo@arm.com 7337728SAli.Saidi@ARM.com pending = false; 7347728SAli.Saidi@ARM.com nextWalk(currState->tc); 7357728SAli.Saidi@ARM.com 7367439Sdam.sunwoo@arm.com currState->req = NULL; 7377439Sdam.sunwoo@arm.com currState->tc = NULL; 7387439Sdam.sunwoo@arm.com currState->delayed = false; 7398510SAli.Saidi@ARM.com delete currState; 7407437Sdam.sunwoo@arm.com } 7417439Sdam.sunwoo@arm.com else if (!currState->delayed) { 7427653Sgene.wu@arm.com // delay is not set so there is no L2 to do 7437437Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "calling translateTiming again\n"); 7447439Sdam.sunwoo@arm.com currState->fault = tlb->translateTiming(currState->req, currState->tc, 7457439Sdam.sunwoo@arm.com currState->transState, currState->mode); 7467437Sdam.sunwoo@arm.com 7477728SAli.Saidi@ARM.com pending = false; 7487728SAli.Saidi@ARM.com nextWalk(currState->tc); 7497728SAli.Saidi@ARM.com 7507439Sdam.sunwoo@arm.com currState->req = NULL; 7517439Sdam.sunwoo@arm.com currState->tc = NULL; 7527439Sdam.sunwoo@arm.com currState->delayed = false; 7537653Sgene.wu@arm.com delete currState; 7547653Sgene.wu@arm.com } else { 7557653Sgene.wu@arm.com // need to do L2 descriptor 7567653Sgene.wu@arm.com stateQueueL2.push_back(currState); 7577437Sdam.sunwoo@arm.com } 7587439Sdam.sunwoo@arm.com currState = NULL; 7597437Sdam.sunwoo@arm.com} 7607437Sdam.sunwoo@arm.com 7617437Sdam.sunwoo@arm.comvoid 7627437Sdam.sunwoo@arm.comTableWalker::doL2DescriptorWrapper() 7637437Sdam.sunwoo@arm.com{ 7647653Sgene.wu@arm.com currState = stateQueueL2.front(); 7657439Sdam.sunwoo@arm.com assert(currState->delayed); 7667437Sdam.sunwoo@arm.com 7677439Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "calling doL2Descriptor for vaddr:%#x\n", 7687439Sdam.sunwoo@arm.com currState->vaddr); 7697437Sdam.sunwoo@arm.com doL2Descriptor(); 7707437Sdam.sunwoo@arm.com 7717437Sdam.sunwoo@arm.com // Check if fault was generated 7727439Sdam.sunwoo@arm.com if (currState->fault != NoFault) { 7737439Sdam.sunwoo@arm.com currState->transState->finish(currState->fault, currState->req, 7747439Sdam.sunwoo@arm.com currState->tc, currState->mode); 7757437Sdam.sunwoo@arm.com } 7767437Sdam.sunwoo@arm.com else { 7777437Sdam.sunwoo@arm.com DPRINTF(TLBVerbose, "calling translateTiming again\n"); 7787439Sdam.sunwoo@arm.com currState->fault = tlb->translateTiming(currState->req, currState->tc, 7797439Sdam.sunwoo@arm.com currState->transState, currState->mode); 7807437Sdam.sunwoo@arm.com } 7817437Sdam.sunwoo@arm.com 7827728SAli.Saidi@ARM.com 7837728SAli.Saidi@ARM.com stateQueueL2.pop_front(); 7849152Satgutier@umich.edu completeDrain(); 7857728SAli.Saidi@ARM.com pending = false; 7867728SAli.Saidi@ARM.com nextWalk(currState->tc); 7877728SAli.Saidi@ARM.com 7887439Sdam.sunwoo@arm.com currState->req = NULL; 7897439Sdam.sunwoo@arm.com currState->tc = NULL; 7907439Sdam.sunwoo@arm.com currState->delayed = false; 7917439Sdam.sunwoo@arm.com 7927653Sgene.wu@arm.com delete currState; 7937439Sdam.sunwoo@arm.com currState = NULL; 7947404SAli.Saidi@ARM.com} 7957404SAli.Saidi@ARM.com 7967728SAli.Saidi@ARM.comvoid 7977728SAli.Saidi@ARM.comTableWalker::nextWalk(ThreadContext *tc) 7987728SAli.Saidi@ARM.com{ 7997728SAli.Saidi@ARM.com if (pendingQueue.size()) 8009180Sandreas.hansson@arm.com schedule(doProcessEvent, tc->getCpuPtr()->clockEdge(Cycles(1))); 8017728SAli.Saidi@ARM.com} 8027728SAli.Saidi@ARM.com 8037728SAli.Saidi@ARM.com 8047728SAli.Saidi@ARM.com 8057404SAli.Saidi@ARM.comArmISA::TableWalker * 8067404SAli.Saidi@ARM.comArmTableWalkerParams::create() 8077404SAli.Saidi@ARM.com{ 8087404SAli.Saidi@ARM.com return new ArmISA::TableWalker(this); 8097404SAli.Saidi@ARM.com} 8107404SAli.Saidi@ARM.com 811