table_walker.cc revision 7748
17404SAli.Saidi@ARM.com/*
27404SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited
37404SAli.Saidi@ARM.com * All rights reserved
47404SAli.Saidi@ARM.com *
57404SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67404SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77404SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87404SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97404SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107404SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117404SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127404SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137404SAli.Saidi@ARM.com *
147404SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
157404SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
167404SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
177404SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
187404SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
197404SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
207404SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
217404SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
227404SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
237404SAli.Saidi@ARM.com * this software without specific prior written permission.
247404SAli.Saidi@ARM.com *
257404SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267404SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277404SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287404SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297404SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307404SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317404SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327404SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337404SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347404SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357404SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367404SAli.Saidi@ARM.com *
377404SAli.Saidi@ARM.com * Authors: Ali Saidi
387404SAli.Saidi@ARM.com */
397404SAli.Saidi@ARM.com
407404SAli.Saidi@ARM.com#include "arch/arm/faults.hh"
417404SAli.Saidi@ARM.com#include "arch/arm/table_walker.hh"
427404SAli.Saidi@ARM.com#include "arch/arm/tlb.hh"
437404SAli.Saidi@ARM.com#include "dev/io_device.hh"
447728SAli.Saidi@ARM.com#include "cpu/base.hh"
457404SAli.Saidi@ARM.com#include "cpu/thread_context.hh"
467748SAli.Saidi@ARM.com#include "sim/system.hh"
477404SAli.Saidi@ARM.com
487404SAli.Saidi@ARM.comusing namespace ArmISA;
497404SAli.Saidi@ARM.com
507404SAli.Saidi@ARM.comTableWalker::TableWalker(const Params *p)
517728SAli.Saidi@ARM.com    : MemObject(p), port(NULL), tlb(NULL), currState(NULL), pending(false),
527728SAli.Saidi@ARM.com      doL1DescEvent(this), doL2DescEvent(this), doProcessEvent(this)
537439Sdam.sunwoo@arm.com{
547576SAli.Saidi@ARM.com    sctlr = 0;
557439Sdam.sunwoo@arm.com}
567404SAli.Saidi@ARM.com
577404SAli.Saidi@ARM.comTableWalker::~TableWalker()
587404SAli.Saidi@ARM.com{
597404SAli.Saidi@ARM.com    ;
607404SAli.Saidi@ARM.com}
617404SAli.Saidi@ARM.com
627404SAli.Saidi@ARM.com
637748SAli.Saidi@ARM.comunsigned int
647748SAli.Saidi@ARM.comTableWalker::drain(Event *de)
657404SAli.Saidi@ARM.com{
667748SAli.Saidi@ARM.com    if (stateQueueL1.size() || stateQueueL2.size() || pendingQueue.size())
677733SAli.Saidi@ARM.com    {
687733SAli.Saidi@ARM.com        changeState(Draining);
697733SAli.Saidi@ARM.com        DPRINTF(Checkpoint, "TableWalker busy, wait to drain\n");
707733SAli.Saidi@ARM.com        return 1;
717733SAli.Saidi@ARM.com    }
727733SAli.Saidi@ARM.com    else
737733SAli.Saidi@ARM.com    {
747733SAli.Saidi@ARM.com        changeState(Drained);
757733SAli.Saidi@ARM.com        DPRINTF(Checkpoint, "TableWalker free, no need to drain\n");
767733SAli.Saidi@ARM.com        return 0;
777733SAli.Saidi@ARM.com    }
787404SAli.Saidi@ARM.com}
797404SAli.Saidi@ARM.com
807748SAli.Saidi@ARM.comvoid
817748SAli.Saidi@ARM.comTableWalker::resume()
827748SAli.Saidi@ARM.com{
837748SAli.Saidi@ARM.com    MemObject::resume();
847748SAli.Saidi@ARM.com    if ((params()->sys->getMemoryMode() == Enums::timing) && currState) {
857748SAli.Saidi@ARM.com            delete currState;
867748SAli.Saidi@ARM.com            currState = NULL;
877748SAli.Saidi@ARM.com    }
887748SAli.Saidi@ARM.com}
897748SAli.Saidi@ARM.com
907404SAli.Saidi@ARM.comPort*
917404SAli.Saidi@ARM.comTableWalker::getPort(const std::string &if_name, int idx)
927404SAli.Saidi@ARM.com{
937404SAli.Saidi@ARM.com    if (if_name == "port") {
947404SAli.Saidi@ARM.com        if (port != NULL)
957404SAli.Saidi@ARM.com            fatal("%s: port already connected to %s",
967404SAli.Saidi@ARM.com                  name(), port->getPeer()->name());
977404SAli.Saidi@ARM.com        System *sys = params()->sys;
987404SAli.Saidi@ARM.com        Tick minb = params()->min_backoff;
997404SAli.Saidi@ARM.com        Tick maxb = params()->max_backoff;
1007404SAli.Saidi@ARM.com        port = new DmaPort(this, sys, minb, maxb);
1017404SAli.Saidi@ARM.com        return port;
1027404SAli.Saidi@ARM.com    }
1037404SAli.Saidi@ARM.com    return NULL;
1047404SAli.Saidi@ARM.com}
1057404SAli.Saidi@ARM.com
1067404SAli.Saidi@ARM.comFault
1077437Sdam.sunwoo@arm.comTableWalker::walk(RequestPtr _req, ThreadContext *_tc, uint8_t _cid, TLB::Mode _mode,
1087404SAli.Saidi@ARM.com            TLB::Translation *_trans, bool _timing)
1097404SAli.Saidi@ARM.com{
1107439Sdam.sunwoo@arm.com    if (!currState) {
1117439Sdam.sunwoo@arm.com        // For atomic mode, a new WalkerState instance should be only created
1127439Sdam.sunwoo@arm.com        // once per TLB. For timing mode, a new instance is generated for every
1137439Sdam.sunwoo@arm.com        // TLB miss.
1147439Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "creating new instance of WalkerState\n");
1157404SAli.Saidi@ARM.com
1167439Sdam.sunwoo@arm.com        currState = new WalkerState();
1177439Sdam.sunwoo@arm.com        currState->tableWalker = this;
1187439Sdam.sunwoo@arm.com    }
1197439Sdam.sunwoo@arm.com    else if (_timing) {
1207439Sdam.sunwoo@arm.com        panic("currState should always be empty in timing mode!\n");
1217439Sdam.sunwoo@arm.com    }
1227439Sdam.sunwoo@arm.com
1237439Sdam.sunwoo@arm.com    currState->tc = _tc;
1247439Sdam.sunwoo@arm.com    currState->transState = _trans;
1257439Sdam.sunwoo@arm.com    currState->req = _req;
1267439Sdam.sunwoo@arm.com    currState->fault = NoFault;
1277439Sdam.sunwoo@arm.com    currState->contextId = _cid;
1287439Sdam.sunwoo@arm.com    currState->timing = _timing;
1297439Sdam.sunwoo@arm.com    currState->mode = _mode;
1307404SAli.Saidi@ARM.com
1317436Sdam.sunwoo@arm.com    /** @todo These should be cached or grabbed from cached copies in
1327436Sdam.sunwoo@arm.com     the TLB, all these miscreg reads are expensive */
1337720Sgblack@eecs.umich.edu    currState->vaddr = currState->req->getVaddr();
1347439Sdam.sunwoo@arm.com    currState->sctlr = currState->tc->readMiscReg(MISCREG_SCTLR);
1357439Sdam.sunwoo@arm.com    sctlr = currState->sctlr;
1367439Sdam.sunwoo@arm.com    currState->N = currState->tc->readMiscReg(MISCREG_TTBCR);
1377439Sdam.sunwoo@arm.com
1387439Sdam.sunwoo@arm.com    currState->isFetch = (currState->mode == TLB::Execute);
1397439Sdam.sunwoo@arm.com    currState->isWrite = (currState->mode == TLB::Write);
1407439Sdam.sunwoo@arm.com
1417728SAli.Saidi@ARM.com
1427728SAli.Saidi@ARM.com    if (!currState->timing)
1437728SAli.Saidi@ARM.com        return processWalk();
1447728SAli.Saidi@ARM.com
1457728SAli.Saidi@ARM.com    if (pending) {
1467728SAli.Saidi@ARM.com        pendingQueue.push_back(currState);
1477728SAli.Saidi@ARM.com        currState = NULL;
1487728SAli.Saidi@ARM.com    } else {
1497728SAli.Saidi@ARM.com        pending = true;
1507728SAli.Saidi@ARM.com        processWalk();
1517728SAli.Saidi@ARM.com    }
1527728SAli.Saidi@ARM.com
1537728SAli.Saidi@ARM.com    return NoFault;
1547728SAli.Saidi@ARM.com}
1557728SAli.Saidi@ARM.com
1567728SAli.Saidi@ARM.comvoid
1577728SAli.Saidi@ARM.comTableWalker::processWalkWrapper()
1587728SAli.Saidi@ARM.com{
1597728SAli.Saidi@ARM.com    assert(!currState);
1607728SAli.Saidi@ARM.com    assert(pendingQueue.size());
1617728SAli.Saidi@ARM.com    currState = pendingQueue.front();
1627728SAli.Saidi@ARM.com    pendingQueue.pop_front();
1637728SAli.Saidi@ARM.com    pending = true;
1647728SAli.Saidi@ARM.com    processWalk();
1657728SAli.Saidi@ARM.com}
1667728SAli.Saidi@ARM.com
1677728SAli.Saidi@ARM.comFault
1687728SAli.Saidi@ARM.comTableWalker::processWalk()
1697728SAli.Saidi@ARM.com{
1707404SAli.Saidi@ARM.com    Addr ttbr = 0;
1717404SAli.Saidi@ARM.com
1727404SAli.Saidi@ARM.com    // If translation isn't enabled, we shouldn't be here
1737439Sdam.sunwoo@arm.com    assert(currState->sctlr.m);
1747404SAli.Saidi@ARM.com
1757406SAli.Saidi@ARM.com    DPRINTF(TLB, "Begining table walk for address %#x, TTBCR: %#x, bits:%#x\n",
1767439Sdam.sunwoo@arm.com            currState->vaddr, currState->N, mbits(currState->vaddr, 31,
1777439Sdam.sunwoo@arm.com            32-currState->N));
1787406SAli.Saidi@ARM.com
1797439Sdam.sunwoo@arm.com    if (currState->N == 0 || !mbits(currState->vaddr, 31, 32-currState->N)) {
1807406SAli.Saidi@ARM.com        DPRINTF(TLB, " - Selecting TTBR0\n");
1817439Sdam.sunwoo@arm.com        ttbr = currState->tc->readMiscReg(MISCREG_TTBR0);
1827404SAli.Saidi@ARM.com    } else {
1837406SAli.Saidi@ARM.com        DPRINTF(TLB, " - Selecting TTBR1\n");
1847439Sdam.sunwoo@arm.com        ttbr = currState->tc->readMiscReg(MISCREG_TTBR1);
1857439Sdam.sunwoo@arm.com        currState->N = 0;
1867404SAli.Saidi@ARM.com    }
1877404SAli.Saidi@ARM.com
1887439Sdam.sunwoo@arm.com    Addr l1desc_addr = mbits(ttbr, 31, 14-currState->N) |
1897439Sdam.sunwoo@arm.com                       (bits(currState->vaddr,31-currState->N,20) << 2);
1907406SAli.Saidi@ARM.com    DPRINTF(TLB, " - Descriptor at address %#x\n", l1desc_addr);
1917404SAli.Saidi@ARM.com
1927404SAli.Saidi@ARM.com
1937404SAli.Saidi@ARM.com    // Trickbox address check
1947439Sdam.sunwoo@arm.com    Fault f;
1957439Sdam.sunwoo@arm.com    f = tlb->walkTrickBoxCheck(l1desc_addr, currState->vaddr, sizeof(uint32_t),
1967439Sdam.sunwoo@arm.com            currState->isFetch, currState->isWrite, 0, true);
1977439Sdam.sunwoo@arm.com    if (f) {
1987579Sminkyu.jeong@arm.com        if (currState->timing) {
1997579Sminkyu.jeong@arm.com            currState->transState->finish(f, currState->req,
2007579Sminkyu.jeong@arm.com                                          currState->tc, currState->mode);
2017728SAli.Saidi@ARM.com
2027728SAli.Saidi@ARM.com            pending = false;
2037728SAli.Saidi@ARM.com            nextWalk(currState->tc);
2047579Sminkyu.jeong@arm.com            currState = NULL;
2057579Sminkyu.jeong@arm.com        } else {
2067579Sminkyu.jeong@arm.com            currState->tc = NULL;
2077579Sminkyu.jeong@arm.com            currState->req = NULL;
2087579Sminkyu.jeong@arm.com        }
2097579Sminkyu.jeong@arm.com        return f;
2107404SAli.Saidi@ARM.com    }
2117404SAli.Saidi@ARM.com
2127439Sdam.sunwoo@arm.com    if (currState->timing) {
2137404SAli.Saidi@ARM.com        port->dmaAction(MemCmd::ReadReq, l1desc_addr, sizeof(uint32_t),
2147728SAli.Saidi@ARM.com                &doL1DescEvent, (uint8_t*)&currState->l1Desc.data,
2157728SAli.Saidi@ARM.com                currState->tc->getCpuPtr()->ticks(1));
2167578Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "Adding to walker fifo: queue size before adding: %d\n",
2177653Sgene.wu@arm.com                stateQueueL1.size());
2187653Sgene.wu@arm.com        stateQueueL1.push_back(currState);
2197439Sdam.sunwoo@arm.com        currState = NULL;
2207404SAli.Saidi@ARM.com    } else {
2217608SGene.Wu@arm.com        Request::Flags flag = 0;
2227608SGene.Wu@arm.com        if (currState->sctlr.c == 0){
2237608SGene.Wu@arm.com           flag = Request::UNCACHEABLE;
2247608SGene.Wu@arm.com        }
2257404SAli.Saidi@ARM.com        port->dmaAction(MemCmd::ReadReq, l1desc_addr, sizeof(uint32_t),
2267728SAli.Saidi@ARM.com                NULL, (uint8_t*)&currState->l1Desc.data,
2277728SAli.Saidi@ARM.com                currState->tc->getCpuPtr()->ticks(1), flag);
2287404SAli.Saidi@ARM.com        doL1Descriptor();
2297439Sdam.sunwoo@arm.com        f = currState->fault;
2307404SAli.Saidi@ARM.com    }
2317404SAli.Saidi@ARM.com
2327439Sdam.sunwoo@arm.com    return f;
2337404SAli.Saidi@ARM.com}
2347404SAli.Saidi@ARM.com
2357404SAli.Saidi@ARM.comvoid
2367439Sdam.sunwoo@arm.comTableWalker::memAttrs(ThreadContext *tc, TlbEntry &te, SCTLR sctlr,
2377439Sdam.sunwoo@arm.com                      uint8_t texcb, bool s)
2387404SAli.Saidi@ARM.com{
2397439Sdam.sunwoo@arm.com    // Note: tc and sctlr local variables are hiding tc and sctrl class
2407439Sdam.sunwoo@arm.com    // variables
2417436Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "memAttrs texcb:%d s:%d\n", texcb, s);
2427436Sdam.sunwoo@arm.com    te.shareable = false; // default value
2437582SAli.Saidi@arm.com    te.nonCacheable = false;
2447436Sdam.sunwoo@arm.com    bool outer_shareable = false;
2457439Sdam.sunwoo@arm.com    if (sctlr.tre == 0 || ((sctlr.tre == 1) && (sctlr.m == 0))) {
2467404SAli.Saidi@ARM.com        switch(texcb) {
2477436Sdam.sunwoo@arm.com          case 0: // Stongly-ordered
2487404SAli.Saidi@ARM.com            te.nonCacheable = true;
2497436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::StronglyOrdered;
2507436Sdam.sunwoo@arm.com            te.shareable = true;
2517436Sdam.sunwoo@arm.com            te.innerAttrs = 1;
2527436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
2537404SAli.Saidi@ARM.com            break;
2547436Sdam.sunwoo@arm.com          case 1: // Shareable Device
2557436Sdam.sunwoo@arm.com            te.nonCacheable = true;
2567436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Device;
2577436Sdam.sunwoo@arm.com            te.shareable = true;
2587436Sdam.sunwoo@arm.com            te.innerAttrs = 3;
2597436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
2607436Sdam.sunwoo@arm.com            break;
2617436Sdam.sunwoo@arm.com          case 2: // Outer and Inner Write-Through, no Write-Allocate
2627436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Normal;
2637436Sdam.sunwoo@arm.com            te.shareable = s;
2647436Sdam.sunwoo@arm.com            te.innerAttrs = 6;
2657436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 1, 0);
2667436Sdam.sunwoo@arm.com            break;
2677436Sdam.sunwoo@arm.com          case 3: // Outer and Inner Write-Back, no Write-Allocate
2687436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Normal;
2697436Sdam.sunwoo@arm.com            te.shareable = s;
2707436Sdam.sunwoo@arm.com            te.innerAttrs = 7;
2717436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 1, 0);
2727436Sdam.sunwoo@arm.com            break;
2737436Sdam.sunwoo@arm.com          case 4: // Outer and Inner Non-cacheable
2747436Sdam.sunwoo@arm.com            te.nonCacheable = true;
2757436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Normal;
2767436Sdam.sunwoo@arm.com            te.shareable = s;
2777436Sdam.sunwoo@arm.com            te.innerAttrs = 0;
2787436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 1, 0);
2797436Sdam.sunwoo@arm.com            break;
2807436Sdam.sunwoo@arm.com          case 5: // Reserved
2817439Sdam.sunwoo@arm.com            panic("Reserved texcb value!\n");
2827436Sdam.sunwoo@arm.com            break;
2837436Sdam.sunwoo@arm.com          case 6: // Implementation Defined
2847439Sdam.sunwoo@arm.com            panic("Implementation-defined texcb value!\n");
2857436Sdam.sunwoo@arm.com            break;
2867436Sdam.sunwoo@arm.com          case 7: // Outer and Inner Write-Back, Write-Allocate
2877436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Normal;
2887436Sdam.sunwoo@arm.com            te.shareable = s;
2897436Sdam.sunwoo@arm.com            te.innerAttrs = 5;
2907436Sdam.sunwoo@arm.com            te.outerAttrs = 1;
2917436Sdam.sunwoo@arm.com            break;
2927436Sdam.sunwoo@arm.com          case 8: // Non-shareable Device
2937436Sdam.sunwoo@arm.com            te.nonCacheable = true;
2947436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Device;
2957436Sdam.sunwoo@arm.com            te.shareable = false;
2967436Sdam.sunwoo@arm.com            te.innerAttrs = 3;
2977436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
2987436Sdam.sunwoo@arm.com            break;
2997436Sdam.sunwoo@arm.com          case 9 ... 15:  // Reserved
3007439Sdam.sunwoo@arm.com            panic("Reserved texcb value!\n");
3017436Sdam.sunwoo@arm.com            break;
3027436Sdam.sunwoo@arm.com          case 16 ... 31: // Cacheable Memory
3037436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Normal;
3047436Sdam.sunwoo@arm.com            te.shareable = s;
3057404SAli.Saidi@ARM.com            if (bits(texcb, 1,0) == 0 || bits(texcb, 3,2) == 0)
3067404SAli.Saidi@ARM.com                te.nonCacheable = true;
3077436Sdam.sunwoo@arm.com            te.innerAttrs = bits(texcb, 1, 0);
3087436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 3, 2);
3097404SAli.Saidi@ARM.com            break;
3107436Sdam.sunwoo@arm.com          default:
3117436Sdam.sunwoo@arm.com            panic("More than 32 states for 5 bits?\n");
3127404SAli.Saidi@ARM.com        }
3137404SAli.Saidi@ARM.com    } else {
3147438SAli.Saidi@ARM.com        assert(tc);
3157404SAli.Saidi@ARM.com        PRRR prrr = tc->readMiscReg(MISCREG_PRRR);
3167404SAli.Saidi@ARM.com        NMRR nmrr = tc->readMiscReg(MISCREG_NMRR);
3177436Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "memAttrs PRRR:%08x NMRR:%08x\n", prrr, nmrr);
3187582SAli.Saidi@arm.com        uint8_t curr_tr = 0, curr_ir = 0, curr_or = 0;
3197404SAli.Saidi@ARM.com        switch(bits(texcb, 2,0)) {
3207404SAli.Saidi@ARM.com          case 0:
3217436Sdam.sunwoo@arm.com            curr_tr = prrr.tr0;
3227436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir0;
3237436Sdam.sunwoo@arm.com            curr_or = nmrr.or0;
3247436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos0 == 0);
3257404SAli.Saidi@ARM.com            break;
3267404SAli.Saidi@ARM.com          case 1:
3277436Sdam.sunwoo@arm.com            curr_tr = prrr.tr1;
3287436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir1;
3297436Sdam.sunwoo@arm.com            curr_or = nmrr.or1;
3307436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos1 == 0);
3317404SAli.Saidi@ARM.com            break;
3327404SAli.Saidi@ARM.com          case 2:
3337436Sdam.sunwoo@arm.com            curr_tr = prrr.tr2;
3347436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir2;
3357436Sdam.sunwoo@arm.com            curr_or = nmrr.or2;
3367436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos2 == 0);
3377404SAli.Saidi@ARM.com            break;
3387404SAli.Saidi@ARM.com          case 3:
3397436Sdam.sunwoo@arm.com            curr_tr = prrr.tr3;
3407436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir3;
3417436Sdam.sunwoo@arm.com            curr_or = nmrr.or3;
3427436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos3 == 0);
3437404SAli.Saidi@ARM.com            break;
3447404SAli.Saidi@ARM.com          case 4:
3457436Sdam.sunwoo@arm.com            curr_tr = prrr.tr4;
3467436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir4;
3477436Sdam.sunwoo@arm.com            curr_or = nmrr.or4;
3487436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos4 == 0);
3497404SAli.Saidi@ARM.com            break;
3507404SAli.Saidi@ARM.com          case 5:
3517436Sdam.sunwoo@arm.com            curr_tr = prrr.tr5;
3527436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir5;
3537436Sdam.sunwoo@arm.com            curr_or = nmrr.or5;
3547436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos5 == 0);
3557404SAli.Saidi@ARM.com            break;
3567404SAli.Saidi@ARM.com          case 6:
3577404SAli.Saidi@ARM.com            panic("Imp defined type\n");
3587404SAli.Saidi@ARM.com          case 7:
3597436Sdam.sunwoo@arm.com            curr_tr = prrr.tr7;
3607436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir7;
3617436Sdam.sunwoo@arm.com            curr_or = nmrr.or7;
3627436Sdam.sunwoo@arm.com            outer_shareable = (prrr.nos7 == 0);
3637404SAli.Saidi@ARM.com            break;
3647404SAli.Saidi@ARM.com        }
3657436Sdam.sunwoo@arm.com
3667436Sdam.sunwoo@arm.com        switch(curr_tr) {
3677436Sdam.sunwoo@arm.com          case 0:
3687436Sdam.sunwoo@arm.com            DPRINTF(TLBVerbose, "StronglyOrdered\n");
3697436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::StronglyOrdered;
3707436Sdam.sunwoo@arm.com            te.nonCacheable = true;
3717436Sdam.sunwoo@arm.com            te.innerAttrs = 1;
3727436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
3737436Sdam.sunwoo@arm.com            te.shareable = true;
3747436Sdam.sunwoo@arm.com            break;
3757436Sdam.sunwoo@arm.com          case 1:
3767436Sdam.sunwoo@arm.com            DPRINTF(TLBVerbose, "Device ds1:%d ds0:%d s:%d\n",
3777436Sdam.sunwoo@arm.com                    prrr.ds1, prrr.ds0, s);
3787436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Device;
3797436Sdam.sunwoo@arm.com            te.nonCacheable = true;
3807436Sdam.sunwoo@arm.com            te.innerAttrs = 3;
3817436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
3827436Sdam.sunwoo@arm.com            if (prrr.ds1 && s)
3837436Sdam.sunwoo@arm.com                te.shareable = true;
3847436Sdam.sunwoo@arm.com            if (prrr.ds0 && !s)
3857436Sdam.sunwoo@arm.com                te.shareable = true;
3867436Sdam.sunwoo@arm.com            break;
3877436Sdam.sunwoo@arm.com          case 2:
3887436Sdam.sunwoo@arm.com            DPRINTF(TLBVerbose, "Normal ns1:%d ns0:%d s:%d\n",
3897436Sdam.sunwoo@arm.com                    prrr.ns1, prrr.ns0, s);
3907436Sdam.sunwoo@arm.com            te.mtype = TlbEntry::Normal;
3917436Sdam.sunwoo@arm.com            if (prrr.ns1 && s)
3927436Sdam.sunwoo@arm.com                te.shareable = true;
3937436Sdam.sunwoo@arm.com            if (prrr.ns0 && !s)
3947436Sdam.sunwoo@arm.com                te.shareable = true;
3957436Sdam.sunwoo@arm.com            break;
3967436Sdam.sunwoo@arm.com          case 3:
3977436Sdam.sunwoo@arm.com            panic("Reserved type");
3987436Sdam.sunwoo@arm.com        }
3997436Sdam.sunwoo@arm.com
4007436Sdam.sunwoo@arm.com        if (te.mtype == TlbEntry::Normal){
4017436Sdam.sunwoo@arm.com            switch(curr_ir) {
4027436Sdam.sunwoo@arm.com              case 0:
4037436Sdam.sunwoo@arm.com                te.nonCacheable = true;
4047436Sdam.sunwoo@arm.com                te.innerAttrs = 0;
4057436Sdam.sunwoo@arm.com                break;
4067436Sdam.sunwoo@arm.com              case 1:
4077436Sdam.sunwoo@arm.com                te.innerAttrs = 5;
4087436Sdam.sunwoo@arm.com                break;
4097436Sdam.sunwoo@arm.com              case 2:
4107436Sdam.sunwoo@arm.com                te.innerAttrs = 6;
4117436Sdam.sunwoo@arm.com                break;
4127436Sdam.sunwoo@arm.com              case 3:
4137436Sdam.sunwoo@arm.com                te.innerAttrs = 7;
4147436Sdam.sunwoo@arm.com                break;
4157436Sdam.sunwoo@arm.com            }
4167436Sdam.sunwoo@arm.com
4177436Sdam.sunwoo@arm.com            switch(curr_or) {
4187436Sdam.sunwoo@arm.com              case 0:
4197436Sdam.sunwoo@arm.com                te.nonCacheable = true;
4207436Sdam.sunwoo@arm.com                te.outerAttrs = 0;
4217436Sdam.sunwoo@arm.com                break;
4227436Sdam.sunwoo@arm.com              case 1:
4237436Sdam.sunwoo@arm.com                te.outerAttrs = 1;
4247436Sdam.sunwoo@arm.com                break;
4257436Sdam.sunwoo@arm.com              case 2:
4267436Sdam.sunwoo@arm.com                te.outerAttrs = 2;
4277436Sdam.sunwoo@arm.com                break;
4287436Sdam.sunwoo@arm.com              case 3:
4297436Sdam.sunwoo@arm.com                te.outerAttrs = 3;
4307436Sdam.sunwoo@arm.com                break;
4317436Sdam.sunwoo@arm.com            }
4327436Sdam.sunwoo@arm.com        }
4337404SAli.Saidi@ARM.com    }
4347439Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "memAttrs: shareable: %d, innerAttrs: %d, \
4357439Sdam.sunwoo@arm.com            outerAttrs: %d\n",
4367439Sdam.sunwoo@arm.com            te.shareable, te.innerAttrs, te.outerAttrs);
4377436Sdam.sunwoo@arm.com
4387436Sdam.sunwoo@arm.com    /** Formatting for Physical Address Register (PAR)
4397436Sdam.sunwoo@arm.com     *  Only including lower bits (TLB info here)
4407436Sdam.sunwoo@arm.com     *  PAR:
4417436Sdam.sunwoo@arm.com     *  PA [31:12]
4427436Sdam.sunwoo@arm.com     *  Reserved [11]
4437436Sdam.sunwoo@arm.com     *  TLB info [10:1]
4447436Sdam.sunwoo@arm.com     *      NOS  [10] (Not Outer Sharable)
4457436Sdam.sunwoo@arm.com     *      NS   [9]  (Non-Secure)
4467436Sdam.sunwoo@arm.com     *      --   [8]  (Implementation Defined)
4477436Sdam.sunwoo@arm.com     *      SH   [7]  (Sharable)
4487436Sdam.sunwoo@arm.com     *      Inner[6:4](Inner memory attributes)
4497436Sdam.sunwoo@arm.com     *      Outer[3:2](Outer memory attributes)
4507436Sdam.sunwoo@arm.com     *      SS   [1]  (SuperSection)
4517436Sdam.sunwoo@arm.com     *      F    [0]  (Fault, Fault Status in [6:1] if faulted)
4527436Sdam.sunwoo@arm.com     */
4537436Sdam.sunwoo@arm.com    te.attributes = (
4547436Sdam.sunwoo@arm.com                ((outer_shareable ? 0:1) << 10) |
4557436Sdam.sunwoo@arm.com                // TODO: NS Bit
4567436Sdam.sunwoo@arm.com                ((te.shareable ? 1:0) << 7) |
4577436Sdam.sunwoo@arm.com                (te.innerAttrs << 4) |
4587436Sdam.sunwoo@arm.com                (te.outerAttrs << 2)
4597436Sdam.sunwoo@arm.com                // TODO: Supersection bit
4607436Sdam.sunwoo@arm.com                // TODO: Fault bit
4617436Sdam.sunwoo@arm.com                );
4627436Sdam.sunwoo@arm.com
4637436Sdam.sunwoo@arm.com
4647404SAli.Saidi@ARM.com}
4657404SAli.Saidi@ARM.com
4667404SAli.Saidi@ARM.comvoid
4677404SAli.Saidi@ARM.comTableWalker::doL1Descriptor()
4687404SAli.Saidi@ARM.com{
4697439Sdam.sunwoo@arm.com    DPRINTF(TLB, "L1 descriptor for %#x is %#x\n",
4707439Sdam.sunwoo@arm.com            currState->vaddr, currState->l1Desc.data);
4717404SAli.Saidi@ARM.com    TlbEntry te;
4727404SAli.Saidi@ARM.com
4737439Sdam.sunwoo@arm.com    switch (currState->l1Desc.type()) {
4747404SAli.Saidi@ARM.com      case L1Descriptor::Ignore:
4757404SAli.Saidi@ARM.com      case L1Descriptor::Reserved:
4767439Sdam.sunwoo@arm.com        if (!currState->delayed) {
4777439Sdam.sunwoo@arm.com            currState->tc = NULL;
4787439Sdam.sunwoo@arm.com            currState->req = NULL;
4797437Sdam.sunwoo@arm.com        }
4807406SAli.Saidi@ARM.com        DPRINTF(TLB, "L1 Descriptor Reserved/Ignore, causing fault\n");
4817439Sdam.sunwoo@arm.com        if (currState->isFetch)
4827439Sdam.sunwoo@arm.com            currState->fault =
4837439Sdam.sunwoo@arm.com                new PrefetchAbort(currState->vaddr, ArmFault::Translation0);
4847406SAli.Saidi@ARM.com        else
4857439Sdam.sunwoo@arm.com            currState->fault =
4867576SAli.Saidi@ARM.com                new DataAbort(currState->vaddr, 0, currState->isWrite,
4877436Sdam.sunwoo@arm.com                                  ArmFault::Translation0);
4887404SAli.Saidi@ARM.com        return;
4897404SAli.Saidi@ARM.com      case L1Descriptor::Section:
4907439Sdam.sunwoo@arm.com        if (currState->sctlr.afe && bits(currState->l1Desc.ap(), 0) == 0) {
4917436Sdam.sunwoo@arm.com            /** @todo: check sctlr.ha (bit[17]) if Hardware Access Flag is
4927436Sdam.sunwoo@arm.com              * enabled if set, do l1.Desc.setAp0() instead of generating
4937436Sdam.sunwoo@arm.com              * AccessFlag0
4947436Sdam.sunwoo@arm.com              */
4957436Sdam.sunwoo@arm.com
4967611SGene.Wu@arm.com            currState->fault = new DataAbort(currState->vaddr,
4977611SGene.Wu@arm.com                                    currState->l1Desc.domain(), currState->isWrite,
4987436Sdam.sunwoo@arm.com                                    ArmFault::AccessFlag0);
4997436Sdam.sunwoo@arm.com        }
5007439Sdam.sunwoo@arm.com        if (currState->l1Desc.supersection()) {
5017404SAli.Saidi@ARM.com            panic("Haven't implemented supersections\n");
5027404SAli.Saidi@ARM.com        }
5037404SAli.Saidi@ARM.com        te.N = 20;
5047439Sdam.sunwoo@arm.com        te.pfn = currState->l1Desc.pfn();
5057404SAli.Saidi@ARM.com        te.size = (1<<te.N) - 1;
5067439Sdam.sunwoo@arm.com        te.global = !currState->l1Desc.global();
5077404SAli.Saidi@ARM.com        te.valid = true;
5087439Sdam.sunwoo@arm.com        te.vpn = currState->vaddr >> te.N;
5097404SAli.Saidi@ARM.com        te.sNp = true;
5107439Sdam.sunwoo@arm.com        te.xn = currState->l1Desc.xn();
5117439Sdam.sunwoo@arm.com        te.ap = currState->l1Desc.ap();
5127439Sdam.sunwoo@arm.com        te.domain = currState->l1Desc.domain();
5137439Sdam.sunwoo@arm.com        te.asid = currState->contextId;
5147439Sdam.sunwoo@arm.com        memAttrs(currState->tc, te, currState->sctlr,
5157439Sdam.sunwoo@arm.com                currState->l1Desc.texcb(), currState->l1Desc.shareable());
5167404SAli.Saidi@ARM.com
5177404SAli.Saidi@ARM.com        DPRINTF(TLB, "Inserting Section Descriptor into TLB\n");
5187582SAli.Saidi@arm.com        DPRINTF(TLB, " - N:%d pfn:%#x size: %#x global:%d valid: %d\n",
5197404SAli.Saidi@ARM.com                te.N, te.pfn, te.size, te.global, te.valid);
5207582SAli.Saidi@arm.com        DPRINTF(TLB, " - vpn:%#x sNp: %d xn:%d ap:%d domain: %d asid:%d nc:%d\n",
5217582SAli.Saidi@arm.com                te.vpn, te.sNp, te.xn, te.ap, te.domain, te.asid,
5227582SAli.Saidi@arm.com                te.nonCacheable);
5237404SAli.Saidi@ARM.com        DPRINTF(TLB, " - domain from l1 desc: %d data: %#x bits:%d\n",
5247439Sdam.sunwoo@arm.com                currState->l1Desc.domain(), currState->l1Desc.data,
5257439Sdam.sunwoo@arm.com                (currState->l1Desc.data >> 5) & 0xF );
5267404SAli.Saidi@ARM.com
5277439Sdam.sunwoo@arm.com        if (!currState->timing) {
5287439Sdam.sunwoo@arm.com            currState->tc = NULL;
5297439Sdam.sunwoo@arm.com            currState->req = NULL;
5307437Sdam.sunwoo@arm.com        }
5317439Sdam.sunwoo@arm.com        tlb->insert(currState->vaddr, te);
5327404SAli.Saidi@ARM.com
5337404SAli.Saidi@ARM.com        return;
5347404SAli.Saidi@ARM.com      case L1Descriptor::PageTable:
5357404SAli.Saidi@ARM.com        Addr l2desc_addr;
5367439Sdam.sunwoo@arm.com        l2desc_addr = currState->l1Desc.l2Addr() |
5377439Sdam.sunwoo@arm.com                      (bits(currState->vaddr, 19,12) << 2);
5387436Sdam.sunwoo@arm.com        DPRINTF(TLB, "L1 descriptor points to page table at: %#x\n",
5397436Sdam.sunwoo@arm.com                l2desc_addr);
5407404SAli.Saidi@ARM.com
5417404SAli.Saidi@ARM.com        // Trickbox address check
5427439Sdam.sunwoo@arm.com        currState->fault = tlb->walkTrickBoxCheck(l2desc_addr, currState->vaddr,
5437439Sdam.sunwoo@arm.com                sizeof(uint32_t), currState->isFetch, currState->isWrite,
5447439Sdam.sunwoo@arm.com                currState->l1Desc.domain(), false);
5457439Sdam.sunwoo@arm.com
5467439Sdam.sunwoo@arm.com        if (currState->fault) {
5477439Sdam.sunwoo@arm.com            if (!currState->timing) {
5487439Sdam.sunwoo@arm.com                currState->tc = NULL;
5497439Sdam.sunwoo@arm.com                currState->req = NULL;
5507437Sdam.sunwoo@arm.com            }
5517437Sdam.sunwoo@arm.com            return;
5527404SAli.Saidi@ARM.com        }
5537404SAli.Saidi@ARM.com
5547404SAli.Saidi@ARM.com
5557439Sdam.sunwoo@arm.com        if (currState->timing) {
5567439Sdam.sunwoo@arm.com            currState->delayed = true;
5577404SAli.Saidi@ARM.com            port->dmaAction(MemCmd::ReadReq, l2desc_addr, sizeof(uint32_t),
5587728SAli.Saidi@ARM.com                    &doL2DescEvent, (uint8_t*)&currState->l2Desc.data,
5597728SAli.Saidi@ARM.com                    currState->tc->getCpuPtr()->ticks(1));
5607404SAli.Saidi@ARM.com        } else {
5617404SAli.Saidi@ARM.com            port->dmaAction(MemCmd::ReadReq, l2desc_addr, sizeof(uint32_t),
5627728SAli.Saidi@ARM.com                    NULL, (uint8_t*)&currState->l2Desc.data,
5637728SAli.Saidi@ARM.com                    currState->tc->getCpuPtr()->ticks(1));
5647404SAli.Saidi@ARM.com            doL2Descriptor();
5657404SAli.Saidi@ARM.com        }
5667404SAli.Saidi@ARM.com        return;
5677404SAli.Saidi@ARM.com      default:
5687404SAli.Saidi@ARM.com        panic("A new type in a 2 bit field?\n");
5697404SAli.Saidi@ARM.com    }
5707404SAli.Saidi@ARM.com}
5717404SAli.Saidi@ARM.com
5727404SAli.Saidi@ARM.comvoid
5737404SAli.Saidi@ARM.comTableWalker::doL2Descriptor()
5747404SAli.Saidi@ARM.com{
5757439Sdam.sunwoo@arm.com    DPRINTF(TLB, "L2 descriptor for %#x is %#x\n",
5767439Sdam.sunwoo@arm.com            currState->vaddr, currState->l2Desc.data);
5777404SAli.Saidi@ARM.com    TlbEntry te;
5787404SAli.Saidi@ARM.com
5797439Sdam.sunwoo@arm.com    if (currState->l2Desc.invalid()) {
5807404SAli.Saidi@ARM.com        DPRINTF(TLB, "L2 descriptor invalid, causing fault\n");
5817439Sdam.sunwoo@arm.com        if (!currState->delayed) {
5827439Sdam.sunwoo@arm.com            currState->tc = NULL;
5837439Sdam.sunwoo@arm.com            currState->req = NULL;
5847437Sdam.sunwoo@arm.com        }
5857439Sdam.sunwoo@arm.com        if (currState->isFetch)
5867439Sdam.sunwoo@arm.com            currState->fault =
5877439Sdam.sunwoo@arm.com                new PrefetchAbort(currState->vaddr, ArmFault::Translation1);
5887406SAli.Saidi@ARM.com        else
5897439Sdam.sunwoo@arm.com            currState->fault =
5907439Sdam.sunwoo@arm.com                new DataAbort(currState->vaddr, currState->l1Desc.domain(),
5917439Sdam.sunwoo@arm.com                              currState->isWrite, ArmFault::Translation1);
5927404SAli.Saidi@ARM.com        return;
5937404SAli.Saidi@ARM.com    }
5947404SAli.Saidi@ARM.com
5957439Sdam.sunwoo@arm.com    if (currState->sctlr.afe && bits(currState->l2Desc.ap(), 0) == 0) {
5967436Sdam.sunwoo@arm.com        /** @todo: check sctlr.ha (bit[17]) if Hardware Access Flag is enabled
5977436Sdam.sunwoo@arm.com          * if set, do l2.Desc.setAp0() instead of generating AccessFlag0
5987436Sdam.sunwoo@arm.com          */
5997436Sdam.sunwoo@arm.com
6007439Sdam.sunwoo@arm.com        currState->fault =
6017576SAli.Saidi@ARM.com            new DataAbort(currState->vaddr, 0, currState->isWrite,
6027439Sdam.sunwoo@arm.com                          ArmFault::AccessFlag1);
6037439Sdam.sunwoo@arm.com
6047436Sdam.sunwoo@arm.com    }
6057436Sdam.sunwoo@arm.com
6067439Sdam.sunwoo@arm.com    if (currState->l2Desc.large()) {
6077404SAli.Saidi@ARM.com      te.N = 16;
6087439Sdam.sunwoo@arm.com      te.pfn = currState->l2Desc.pfn();
6097404SAli.Saidi@ARM.com    } else {
6107404SAli.Saidi@ARM.com      te.N = 12;
6117439Sdam.sunwoo@arm.com      te.pfn = currState->l2Desc.pfn();
6127404SAli.Saidi@ARM.com    }
6137404SAli.Saidi@ARM.com
6147404SAli.Saidi@ARM.com    te.valid = true;
6157404SAli.Saidi@ARM.com    te.size =  (1 << te.N) - 1;
6167439Sdam.sunwoo@arm.com    te.asid = currState->contextId;
6177404SAli.Saidi@ARM.com    te.sNp = false;
6187439Sdam.sunwoo@arm.com    te.vpn = currState->vaddr >> te.N;
6197439Sdam.sunwoo@arm.com    te.global = currState->l2Desc.global();
6207439Sdam.sunwoo@arm.com    te.xn = currState->l2Desc.xn();
6217439Sdam.sunwoo@arm.com    te.ap = currState->l2Desc.ap();
6227439Sdam.sunwoo@arm.com    te.domain = currState->l1Desc.domain();
6237439Sdam.sunwoo@arm.com    memAttrs(currState->tc, te, currState->sctlr, currState->l2Desc.texcb(),
6247439Sdam.sunwoo@arm.com             currState->l2Desc.shareable());
6257404SAli.Saidi@ARM.com
6267439Sdam.sunwoo@arm.com    if (!currState->delayed) {
6277439Sdam.sunwoo@arm.com        currState->tc = NULL;
6287439Sdam.sunwoo@arm.com        currState->req = NULL;
6297437Sdam.sunwoo@arm.com    }
6307439Sdam.sunwoo@arm.com    tlb->insert(currState->vaddr, te);
6317437Sdam.sunwoo@arm.com}
6327437Sdam.sunwoo@arm.com
6337437Sdam.sunwoo@arm.comvoid
6347437Sdam.sunwoo@arm.comTableWalker::doL1DescriptorWrapper()
6357437Sdam.sunwoo@arm.com{
6367653Sgene.wu@arm.com    currState = stateQueueL1.front();
6377439Sdam.sunwoo@arm.com    currState->delayed = false;
6387437Sdam.sunwoo@arm.com
6397578Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "L1 Desc object host addr: %p\n",&currState->l1Desc.data);
6407578Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "L1 Desc object      data: %08x\n",currState->l1Desc.data);
6417578Sdam.sunwoo@arm.com
6427439Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "calling doL1Descriptor for vaddr:%#x\n", currState->vaddr);
6437437Sdam.sunwoo@arm.com    doL1Descriptor();
6447437Sdam.sunwoo@arm.com
6457653Sgene.wu@arm.com    stateQueueL1.pop_front();
6467437Sdam.sunwoo@arm.com    // Check if fault was generated
6477439Sdam.sunwoo@arm.com    if (currState->fault != NoFault) {
6487439Sdam.sunwoo@arm.com        currState->transState->finish(currState->fault, currState->req,
6497439Sdam.sunwoo@arm.com                                      currState->tc, currState->mode);
6507437Sdam.sunwoo@arm.com
6517728SAli.Saidi@ARM.com        pending = false;
6527728SAli.Saidi@ARM.com        nextWalk(currState->tc);
6537728SAli.Saidi@ARM.com
6547439Sdam.sunwoo@arm.com        currState->req = NULL;
6557439Sdam.sunwoo@arm.com        currState->tc = NULL;
6567439Sdam.sunwoo@arm.com        currState->delayed = false;
6577439Sdam.sunwoo@arm.com
6587437Sdam.sunwoo@arm.com    }
6597439Sdam.sunwoo@arm.com    else if (!currState->delayed) {
6607653Sgene.wu@arm.com        // delay is not set so there is no L2 to do
6617437Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "calling translateTiming again\n");
6627439Sdam.sunwoo@arm.com        currState->fault = tlb->translateTiming(currState->req, currState->tc,
6637439Sdam.sunwoo@arm.com                                       currState->transState, currState->mode);
6647437Sdam.sunwoo@arm.com
6657728SAli.Saidi@ARM.com        pending = false;
6667728SAli.Saidi@ARM.com        nextWalk(currState->tc);
6677728SAli.Saidi@ARM.com
6687439Sdam.sunwoo@arm.com        currState->req = NULL;
6697439Sdam.sunwoo@arm.com        currState->tc = NULL;
6707439Sdam.sunwoo@arm.com        currState->delayed = false;
6717653Sgene.wu@arm.com        delete currState;
6727653Sgene.wu@arm.com    } else {
6737653Sgene.wu@arm.com        // need to do L2 descriptor
6747653Sgene.wu@arm.com        stateQueueL2.push_back(currState);
6757437Sdam.sunwoo@arm.com    }
6767439Sdam.sunwoo@arm.com    currState = NULL;
6777437Sdam.sunwoo@arm.com}
6787437Sdam.sunwoo@arm.com
6797437Sdam.sunwoo@arm.comvoid
6807437Sdam.sunwoo@arm.comTableWalker::doL2DescriptorWrapper()
6817437Sdam.sunwoo@arm.com{
6827653Sgene.wu@arm.com    currState = stateQueueL2.front();
6837439Sdam.sunwoo@arm.com    assert(currState->delayed);
6847437Sdam.sunwoo@arm.com
6857439Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "calling doL2Descriptor for vaddr:%#x\n",
6867439Sdam.sunwoo@arm.com            currState->vaddr);
6877437Sdam.sunwoo@arm.com    doL2Descriptor();
6887437Sdam.sunwoo@arm.com
6897437Sdam.sunwoo@arm.com    // Check if fault was generated
6907439Sdam.sunwoo@arm.com    if (currState->fault != NoFault) {
6917439Sdam.sunwoo@arm.com        currState->transState->finish(currState->fault, currState->req,
6927439Sdam.sunwoo@arm.com                                      currState->tc, currState->mode);
6937437Sdam.sunwoo@arm.com    }
6947437Sdam.sunwoo@arm.com    else {
6957437Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "calling translateTiming again\n");
6967439Sdam.sunwoo@arm.com        currState->fault = tlb->translateTiming(currState->req, currState->tc,
6977439Sdam.sunwoo@arm.com                                      currState->transState, currState->mode);
6987437Sdam.sunwoo@arm.com    }
6997437Sdam.sunwoo@arm.com
7007728SAli.Saidi@ARM.com
7017728SAli.Saidi@ARM.com    stateQueueL2.pop_front();
7027728SAli.Saidi@ARM.com    pending = false;
7037728SAli.Saidi@ARM.com    nextWalk(currState->tc);
7047728SAli.Saidi@ARM.com
7057439Sdam.sunwoo@arm.com    currState->req = NULL;
7067439Sdam.sunwoo@arm.com    currState->tc = NULL;
7077439Sdam.sunwoo@arm.com    currState->delayed = false;
7087439Sdam.sunwoo@arm.com
7097653Sgene.wu@arm.com    delete currState;
7107439Sdam.sunwoo@arm.com    currState = NULL;
7117404SAli.Saidi@ARM.com}
7127404SAli.Saidi@ARM.com
7137728SAli.Saidi@ARM.comvoid
7147728SAli.Saidi@ARM.comTableWalker::nextWalk(ThreadContext *tc)
7157728SAli.Saidi@ARM.com{
7167728SAli.Saidi@ARM.com    if (pendingQueue.size())
7177728SAli.Saidi@ARM.com        schedule(doProcessEvent, tc->getCpuPtr()->nextCycle(curTick+1));
7187728SAli.Saidi@ARM.com}
7197728SAli.Saidi@ARM.com
7207728SAli.Saidi@ARM.com
7217728SAli.Saidi@ARM.com
7227404SAli.Saidi@ARM.comArmISA::TableWalker *
7237404SAli.Saidi@ARM.comArmTableWalkerParams::create()
7247404SAli.Saidi@ARM.com{
7257404SAli.Saidi@ARM.com    return new ArmISA::TableWalker(this);
7267404SAli.Saidi@ARM.com}
7277404SAli.Saidi@ARM.com
728