table_walker.cc revision 10421
17404SAli.Saidi@ARM.com/*
210324SCurtis.Dunham@arm.com * Copyright (c) 2010, 2012-2014 ARM Limited
37404SAli.Saidi@ARM.com * All rights reserved
47404SAli.Saidi@ARM.com *
57404SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67404SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77404SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87404SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97404SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107404SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117404SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127404SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137404SAli.Saidi@ARM.com *
147404SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
157404SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
167404SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
177404SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
187404SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
197404SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
207404SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
217404SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
227404SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
237404SAli.Saidi@ARM.com * this software without specific prior written permission.
247404SAli.Saidi@ARM.com *
257404SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267404SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277404SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287404SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297404SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307404SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317404SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327404SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337404SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347404SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357404SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367404SAli.Saidi@ARM.com *
377404SAli.Saidi@ARM.com * Authors: Ali Saidi
3810037SARM gem5 Developers *          Giacomo Gabrielli
397404SAli.Saidi@ARM.com */
407404SAli.Saidi@ARM.com
417404SAli.Saidi@ARM.com#include "arch/arm/faults.hh"
4210037SARM gem5 Developers#include "arch/arm/stage2_mmu.hh"
4310037SARM gem5 Developers#include "arch/arm/system.hh"
447404SAli.Saidi@ARM.com#include "arch/arm/table_walker.hh"
457404SAli.Saidi@ARM.com#include "arch/arm/tlb.hh"
467728SAli.Saidi@ARM.com#include "cpu/base.hh"
477404SAli.Saidi@ARM.com#include "cpu/thread_context.hh"
488245Snate@binkert.org#include "debug/Checkpoint.hh"
499152Satgutier@umich.edu#include "debug/Drain.hh"
508245Snate@binkert.org#include "debug/TLB.hh"
518245Snate@binkert.org#include "debug/TLBVerbose.hh"
527748SAli.Saidi@ARM.com#include "sim/system.hh"
537404SAli.Saidi@ARM.com
547404SAli.Saidi@ARM.comusing namespace ArmISA;
557404SAli.Saidi@ARM.com
567404SAli.Saidi@ARM.comTableWalker::TableWalker(const Params *p)
5710037SARM gem5 Developers    : MemObject(p), port(this, p->sys), drainManager(NULL),
5810037SARM gem5 Developers      stage2Mmu(NULL), isStage2(p->is_stage2), tlb(NULL),
5910037SARM gem5 Developers      currState(NULL), pending(false), masterId(p->sys->getMasterId(name())),
609258SAli.Saidi@ARM.com      numSquashable(p->num_squash_per_cycle),
6110037SARM gem5 Developers      doL1DescEvent(this), doL2DescEvent(this),
6210037SARM gem5 Developers      doL0LongDescEvent(this), doL1LongDescEvent(this), doL2LongDescEvent(this),
6310037SARM gem5 Developers      doL3LongDescEvent(this),
6410037SARM gem5 Developers      doProcessEvent(this)
657439Sdam.sunwoo@arm.com{
667576SAli.Saidi@ARM.com    sctlr = 0;
6710037SARM gem5 Developers
6810037SARM gem5 Developers    // Cache system-level properties
6910037SARM gem5 Developers    if (FullSystem) {
7010037SARM gem5 Developers        armSys = dynamic_cast<ArmSystem *>(p->sys);
7110037SARM gem5 Developers        assert(armSys);
7210037SARM gem5 Developers        haveSecurity = armSys->haveSecurity();
7310037SARM gem5 Developers        _haveLPAE = armSys->haveLPAE();
7410037SARM gem5 Developers        _haveVirtualization = armSys->haveVirtualization();
7510037SARM gem5 Developers        physAddrRange = armSys->physAddrRange();
7610037SARM gem5 Developers        _haveLargeAsid64 = armSys->haveLargeAsid64();
7710037SARM gem5 Developers    } else {
7810037SARM gem5 Developers        armSys = NULL;
7910037SARM gem5 Developers        haveSecurity = _haveLPAE = _haveVirtualization = false;
8010037SARM gem5 Developers        _haveLargeAsid64 = false;
8110037SARM gem5 Developers        physAddrRange = 32;
8210037SARM gem5 Developers    }
8310037SARM gem5 Developers
847439Sdam.sunwoo@arm.com}
857404SAli.Saidi@ARM.com
867404SAli.Saidi@ARM.comTableWalker::~TableWalker()
877404SAli.Saidi@ARM.com{
887404SAli.Saidi@ARM.com    ;
897404SAli.Saidi@ARM.com}
907404SAli.Saidi@ARM.com
9110037SARM gem5 DevelopersTableWalker::WalkerState::WalkerState() : stage2Tran(NULL), l2Desc(l1Desc)
9210037SARM gem5 Developers{
9310037SARM gem5 Developers}
9410037SARM gem5 Developers
959152Satgutier@umich.eduvoid
969152Satgutier@umich.eduTableWalker::completeDrain()
979152Satgutier@umich.edu{
9810037SARM gem5 Developers    if (drainManager && stateQueues[L1].empty() && stateQueues[L2].empty() &&
999152Satgutier@umich.edu        pendingQueue.empty()) {
1009342SAndreas.Sandberg@arm.com        setDrainState(Drainable::Drained);
1019152Satgutier@umich.edu        DPRINTF(Drain, "TableWalker done draining, processing drain event\n");
1029342SAndreas.Sandberg@arm.com        drainManager->signalDrainDone();
1039342SAndreas.Sandberg@arm.com        drainManager = NULL;
1049152Satgutier@umich.edu    }
1059152Satgutier@umich.edu}
1069152Satgutier@umich.edu
1077748SAli.Saidi@ARM.comunsigned int
1089342SAndreas.Sandberg@arm.comTableWalker::drain(DrainManager *dm)
1097404SAli.Saidi@ARM.com{
1109342SAndreas.Sandberg@arm.com    unsigned int count = port.drain(dm);
1119152Satgutier@umich.edu
11210037SARM gem5 Developers    bool state_queues_not_empty = false;
1139152Satgutier@umich.edu
11410037SARM gem5 Developers    for (int i = 0; i < MAX_LOOKUP_LEVELS; ++i) {
11510037SARM gem5 Developers        if (!stateQueues[i].empty()) {
11610037SARM gem5 Developers            state_queues_not_empty = true;
11710037SARM gem5 Developers            break;
11810037SARM gem5 Developers        }
11910037SARM gem5 Developers    }
12010037SARM gem5 Developers
12110037SARM gem5 Developers    if (state_queues_not_empty || pendingQueue.size()) {
1229342SAndreas.Sandberg@arm.com        drainManager = dm;
1239342SAndreas.Sandberg@arm.com        setDrainState(Drainable::Draining);
1249152Satgutier@umich.edu        DPRINTF(Drain, "TableWalker not drained\n");
1259152Satgutier@umich.edu
1269152Satgutier@umich.edu        // return port drain count plus the table walker itself needs to drain
1279152Satgutier@umich.edu        return count + 1;
12810037SARM gem5 Developers    } else {
12910037SARM gem5 Developers        setDrainState(Drainable::Drained);
13010037SARM gem5 Developers        DPRINTF(Drain, "TableWalker free, no need to drain\n");
1319152Satgutier@umich.edu
13210037SARM gem5 Developers        // table walker is drained, but its ports may still need to be drained
13310037SARM gem5 Developers        return count;
1347733SAli.Saidi@ARM.com    }
1357404SAli.Saidi@ARM.com}
1367404SAli.Saidi@ARM.com
1377748SAli.Saidi@ARM.comvoid
1389342SAndreas.Sandberg@arm.comTableWalker::drainResume()
1397748SAli.Saidi@ARM.com{
1409342SAndreas.Sandberg@arm.com    Drainable::drainResume();
1419524SAndreas.Sandberg@ARM.com    if (params()->sys->isTimingMode() && currState) {
1429152Satgutier@umich.edu        delete currState;
1439152Satgutier@umich.edu        currState = NULL;
1447748SAli.Saidi@ARM.com    }
1457748SAli.Saidi@ARM.com}
1467748SAli.Saidi@ARM.com
1479294Sandreas.hansson@arm.comBaseMasterPort&
1489294Sandreas.hansson@arm.comTableWalker::getMasterPort(const std::string &if_name, PortID idx)
1497404SAli.Saidi@ARM.com{
1507404SAli.Saidi@ARM.com    if (if_name == "port") {
1518922Swilliam.wang@arm.com        return port;
1527404SAli.Saidi@ARM.com    }
1538922Swilliam.wang@arm.com    return MemObject::getMasterPort(if_name, idx);
1547404SAli.Saidi@ARM.com}
1557404SAli.Saidi@ARM.com
1567404SAli.Saidi@ARM.comFault
15710037SARM gem5 DevelopersTableWalker::walk(RequestPtr _req, ThreadContext *_tc, uint16_t _asid,
15810037SARM gem5 Developers                  uint8_t _vmid, bool _isHyp, TLB::Mode _mode,
15910037SARM gem5 Developers                  TLB::Translation *_trans, bool _timing, bool _functional,
16010037SARM gem5 Developers                  bool secure, TLB::ArmTranslationType tranType)
1617404SAli.Saidi@ARM.com{
1628733Sgeoffrey.blake@arm.com    assert(!(_functional && _timing));
16310109SGeoffrey.Blake@arm.com    WalkerState *savedCurrState = NULL;
16410037SARM gem5 Developers
16510109SGeoffrey.Blake@arm.com    if (!currState && !_functional) {
1667439Sdam.sunwoo@arm.com        // For atomic mode, a new WalkerState instance should be only created
1677439Sdam.sunwoo@arm.com        // once per TLB. For timing mode, a new instance is generated for every
1687439Sdam.sunwoo@arm.com        // TLB miss.
1697439Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "creating new instance of WalkerState\n");
1707404SAli.Saidi@ARM.com
1717439Sdam.sunwoo@arm.com        currState = new WalkerState();
1727439Sdam.sunwoo@arm.com        currState->tableWalker = this;
17310109SGeoffrey.Blake@arm.com    } else if (_functional) {
17410109SGeoffrey.Blake@arm.com        // If we are mixing functional mode with timing (or even
17510109SGeoffrey.Blake@arm.com        // atomic), we need to to be careful and clean up after
17610109SGeoffrey.Blake@arm.com        // ourselves to not risk getting into an inconsistent state.
17710109SGeoffrey.Blake@arm.com        DPRINTF(TLBVerbose, "creating functional instance of WalkerState\n");
17810109SGeoffrey.Blake@arm.com        savedCurrState = currState;
17910109SGeoffrey.Blake@arm.com        currState = new WalkerState();
18010109SGeoffrey.Blake@arm.com        currState->tableWalker = this;
1818202SAli.Saidi@ARM.com    } else if (_timing) {
1828202SAli.Saidi@ARM.com        // This is a translation that was completed and then faulted again
1838202SAli.Saidi@ARM.com        // because some underlying parameters that affect the translation
1848202SAli.Saidi@ARM.com        // changed out from under us (e.g. asid). It will either be a
1858202SAli.Saidi@ARM.com        // misprediction, in which case nothing will happen or we'll use
1868202SAli.Saidi@ARM.com        // this fault to re-execute the faulting instruction which should clean
1878202SAli.Saidi@ARM.com        // up everything.
18810037SARM gem5 Developers        if (currState->vaddr_tainted == _req->getVaddr()) {
1898202SAli.Saidi@ARM.com            return new ReExec;
1908202SAli.Saidi@ARM.com        }
1917439Sdam.sunwoo@arm.com    }
1927439Sdam.sunwoo@arm.com
1937439Sdam.sunwoo@arm.com    currState->tc = _tc;
19410037SARM gem5 Developers    currState->aarch64 = opModeIs64(currOpMode(_tc));
19510037SARM gem5 Developers    currState->el = currEL(_tc);
1967439Sdam.sunwoo@arm.com    currState->transState = _trans;
1977439Sdam.sunwoo@arm.com    currState->req = _req;
1987439Sdam.sunwoo@arm.com    currState->fault = NoFault;
19910037SARM gem5 Developers    currState->asid = _asid;
20010037SARM gem5 Developers    currState->vmid = _vmid;
20110037SARM gem5 Developers    currState->isHyp = _isHyp;
2027439Sdam.sunwoo@arm.com    currState->timing = _timing;
2038733Sgeoffrey.blake@arm.com    currState->functional = _functional;
2047439Sdam.sunwoo@arm.com    currState->mode = _mode;
20510037SARM gem5 Developers    currState->tranType = tranType;
20610037SARM gem5 Developers    currState->isSecure = secure;
20710037SARM gem5 Developers    currState->physAddrRange = physAddrRange;
2087404SAli.Saidi@ARM.com
2097436Sdam.sunwoo@arm.com    /** @todo These should be cached or grabbed from cached copies in
2107436Sdam.sunwoo@arm.com     the TLB, all these miscreg reads are expensive */
21110037SARM gem5 Developers    currState->vaddr_tainted = currState->req->getVaddr();
21210037SARM gem5 Developers    if (currState->aarch64)
21310037SARM gem5 Developers        currState->vaddr = purifyTaggedAddr(currState->vaddr_tainted,
21410037SARM gem5 Developers                                            currState->tc, currState->el);
21510037SARM gem5 Developers    else
21610037SARM gem5 Developers        currState->vaddr = currState->vaddr_tainted;
21710037SARM gem5 Developers
21810037SARM gem5 Developers    if (currState->aarch64) {
21910037SARM gem5 Developers        switch (currState->el) {
22010037SARM gem5 Developers          case EL0:
22110037SARM gem5 Developers          case EL1:
22210037SARM gem5 Developers            currState->sctlr = currState->tc->readMiscReg(MISCREG_SCTLR_EL1);
22310324SCurtis.Dunham@arm.com            currState->tcr = currState->tc->readMiscReg(MISCREG_TCR_EL1);
22410037SARM gem5 Developers            break;
22510037SARM gem5 Developers          // @todo: uncomment this to enable Virtualization
22610037SARM gem5 Developers          // case EL2:
22710037SARM gem5 Developers          //   assert(haveVirtualization);
22810037SARM gem5 Developers          //   currState->sctlr = currState->tc->readMiscReg(MISCREG_SCTLR_EL2);
22910324SCurtis.Dunham@arm.com          //   currState->tcr = currState->tc->readMiscReg(MISCREG_TCR_EL2);
23010037SARM gem5 Developers          //   break;
23110037SARM gem5 Developers          case EL3:
23210037SARM gem5 Developers            assert(haveSecurity);
23310037SARM gem5 Developers            currState->sctlr = currState->tc->readMiscReg(MISCREG_SCTLR_EL3);
23410324SCurtis.Dunham@arm.com            currState->tcr = currState->tc->readMiscReg(MISCREG_TCR_EL3);
23510037SARM gem5 Developers            break;
23610037SARM gem5 Developers          default:
23710037SARM gem5 Developers            panic("Invalid exception level");
23810037SARM gem5 Developers            break;
23910037SARM gem5 Developers        }
24010037SARM gem5 Developers    } else {
24110037SARM gem5 Developers        currState->sctlr = currState->tc->readMiscReg(flattenMiscRegNsBanked(
24210037SARM gem5 Developers            MISCREG_SCTLR, currState->tc, !currState->isSecure));
24310037SARM gem5 Developers        currState->ttbcr = currState->tc->readMiscReg(flattenMiscRegNsBanked(
24410037SARM gem5 Developers            MISCREG_TTBCR, currState->tc, !currState->isSecure));
24510037SARM gem5 Developers        currState->htcr  = currState->tc->readMiscReg(MISCREG_HTCR);
24610037SARM gem5 Developers        currState->hcr   = currState->tc->readMiscReg(MISCREG_HCR);
24710037SARM gem5 Developers        currState->vtcr  = currState->tc->readMiscReg(MISCREG_VTCR);
24810037SARM gem5 Developers    }
2497439Sdam.sunwoo@arm.com    sctlr = currState->sctlr;
2507439Sdam.sunwoo@arm.com
2517439Sdam.sunwoo@arm.com    currState->isFetch = (currState->mode == TLB::Execute);
2527439Sdam.sunwoo@arm.com    currState->isWrite = (currState->mode == TLB::Write);
2537439Sdam.sunwoo@arm.com
25410037SARM gem5 Developers    // We only do a second stage of translation if we're not secure, or in
25510037SARM gem5 Developers    // hyp mode, the second stage MMU is enabled, and this table walker
25610037SARM gem5 Developers    // instance is the first stage.
25710037SARM gem5 Developers    currState->doingStage2 = false;
25810037SARM gem5 Developers    // @todo: for now disable this in AArch64 (HCR is not set)
25910037SARM gem5 Developers    currState->stage2Req = !currState->aarch64 && currState->hcr.vm &&
26010037SARM gem5 Developers                           !isStage2 && !currState->isSecure && !currState->isHyp;
2617728SAli.Saidi@ARM.com
26210037SARM gem5 Developers    bool long_desc_format = currState->aarch64 ||
26310037SARM gem5 Developers                            (_haveLPAE && currState->ttbcr.eae) ||
26410037SARM gem5 Developers                            _isHyp || isStage2;
26510037SARM gem5 Developers
26610037SARM gem5 Developers    if (long_desc_format) {
26710037SARM gem5 Developers        // Helper variables used for hierarchical permissions
26810037SARM gem5 Developers        currState->secureLookup = currState->isSecure;
26910037SARM gem5 Developers        currState->rwTable = true;
27010037SARM gem5 Developers        currState->userTable = true;
27110037SARM gem5 Developers        currState->xnTable = false;
27210037SARM gem5 Developers        currState->pxnTable = false;
27310037SARM gem5 Developers    }
27410037SARM gem5 Developers
27510037SARM gem5 Developers    if (!currState->timing) {
27610109SGeoffrey.Blake@arm.com        Fault fault = NoFault;
27710037SARM gem5 Developers        if (currState->aarch64)
27810109SGeoffrey.Blake@arm.com            fault = processWalkAArch64();
27910037SARM gem5 Developers        else if (long_desc_format)
28010109SGeoffrey.Blake@arm.com            fault = processWalkLPAE();
28110037SARM gem5 Developers        else
28210109SGeoffrey.Blake@arm.com            fault = processWalk();
28310109SGeoffrey.Blake@arm.com
28410109SGeoffrey.Blake@arm.com        // If this was a functional non-timing access restore state to
28510109SGeoffrey.Blake@arm.com        // how we found it.
28610109SGeoffrey.Blake@arm.com        if (currState->functional) {
28710109SGeoffrey.Blake@arm.com            delete currState;
28810109SGeoffrey.Blake@arm.com            currState = savedCurrState;
28910109SGeoffrey.Blake@arm.com        }
29010109SGeoffrey.Blake@arm.com        return fault;
29110037SARM gem5 Developers    }
2927728SAli.Saidi@ARM.com
2938067SAli.Saidi@ARM.com    if (pending || pendingQueue.size()) {
2947728SAli.Saidi@ARM.com        pendingQueue.push_back(currState);
2957728SAli.Saidi@ARM.com        currState = NULL;
2967728SAli.Saidi@ARM.com    } else {
2977728SAli.Saidi@ARM.com        pending = true;
29810037SARM gem5 Developers        if (currState->aarch64)
29910037SARM gem5 Developers            return processWalkAArch64();
30010037SARM gem5 Developers        else if (long_desc_format)
30110037SARM gem5 Developers            return processWalkLPAE();
30210037SARM gem5 Developers        else
30310037SARM gem5 Developers            return processWalk();
3047728SAli.Saidi@ARM.com    }
3057728SAli.Saidi@ARM.com
3067728SAli.Saidi@ARM.com    return NoFault;
3077728SAli.Saidi@ARM.com}
3087728SAli.Saidi@ARM.com
3097728SAli.Saidi@ARM.comvoid
3107728SAli.Saidi@ARM.comTableWalker::processWalkWrapper()
3117728SAli.Saidi@ARM.com{
3127728SAli.Saidi@ARM.com    assert(!currState);
3137728SAli.Saidi@ARM.com    assert(pendingQueue.size());
3147728SAli.Saidi@ARM.com    currState = pendingQueue.front();
3159258SAli.Saidi@ARM.com
31610037SARM gem5 Developers    ExceptionLevel target_el = EL0;
31710037SARM gem5 Developers    if (currState->aarch64)
31810037SARM gem5 Developers        target_el = currEL(currState->tc);
31910037SARM gem5 Developers    else
32010037SARM gem5 Developers        target_el = EL1;
32110037SARM gem5 Developers
3229535Smrinmoy.ghosh@arm.com    // Check if a previous walk filled this request already
32310037SARM gem5 Developers    // @TODO Should this always be the TLB or should we look in the stage2 TLB?
32410037SARM gem5 Developers    TlbEntry* te = tlb->lookup(currState->vaddr, currState->asid,
32510037SARM gem5 Developers            currState->vmid, currState->isHyp, currState->isSecure, true, false,
32610037SARM gem5 Developers            target_el);
3279258SAli.Saidi@ARM.com
3289535Smrinmoy.ghosh@arm.com    // Check if we still need to have a walk for this request. If the requesting
3299535Smrinmoy.ghosh@arm.com    // instruction has been squashed, or a previous walk has filled the TLB with
3309535Smrinmoy.ghosh@arm.com    // a match, we just want to get rid of the walk. The latter could happen
3319535Smrinmoy.ghosh@arm.com    // when there are multiple outstanding misses to a single page and a
3329535Smrinmoy.ghosh@arm.com    // previous request has been successfully translated.
3339535Smrinmoy.ghosh@arm.com    if (!currState->transState->squashed() && !te) {
3349258SAli.Saidi@ARM.com        // We've got a valid request, lets process it
3359258SAli.Saidi@ARM.com        pending = true;
3369258SAli.Saidi@ARM.com        pendingQueue.pop_front();
33710037SARM gem5 Developers        if (currState->aarch64)
33810037SARM gem5 Developers            processWalkAArch64();
33910037SARM gem5 Developers        else if ((_haveLPAE && currState->ttbcr.eae) || currState->isHyp || isStage2)
34010037SARM gem5 Developers            processWalkLPAE();
34110037SARM gem5 Developers        else
34210037SARM gem5 Developers            processWalk();
3439258SAli.Saidi@ARM.com        return;
3449258SAli.Saidi@ARM.com    }
3459258SAli.Saidi@ARM.com
3469258SAli.Saidi@ARM.com
3479258SAli.Saidi@ARM.com    // If the instruction that we were translating for has been
3489258SAli.Saidi@ARM.com    // squashed we shouldn't bother.
3499258SAli.Saidi@ARM.com    unsigned num_squashed = 0;
3509258SAli.Saidi@ARM.com    ThreadContext *tc = currState->tc;
3519258SAli.Saidi@ARM.com    while ((num_squashed < numSquashable) && currState &&
3529535Smrinmoy.ghosh@arm.com           (currState->transState->squashed() || te)) {
3539258SAli.Saidi@ARM.com        pendingQueue.pop_front();
3549258SAli.Saidi@ARM.com        num_squashed++;
3559258SAli.Saidi@ARM.com
35610037SARM gem5 Developers        DPRINTF(TLB, "Squashing table walk for address %#x\n",
35710037SARM gem5 Developers                      currState->vaddr_tainted);
3589258SAli.Saidi@ARM.com
3599535Smrinmoy.ghosh@arm.com        if (currState->transState->squashed()) {
3609535Smrinmoy.ghosh@arm.com            // finish the translation which will delete the translation object
3619535Smrinmoy.ghosh@arm.com            currState->transState->finish(new UnimpFault("Squashed Inst"),
3629535Smrinmoy.ghosh@arm.com                    currState->req, currState->tc, currState->mode);
3639535Smrinmoy.ghosh@arm.com        } else {
3649535Smrinmoy.ghosh@arm.com            // translate the request now that we know it will work
36510037SARM gem5 Developers            tlb->translateTiming(currState->req, currState->tc,
36610037SARM gem5 Developers                        currState->transState, currState->mode);
36710037SARM gem5 Developers
3689535Smrinmoy.ghosh@arm.com        }
3699258SAli.Saidi@ARM.com
3709258SAli.Saidi@ARM.com        // delete the current request
3719258SAli.Saidi@ARM.com        delete currState;
3729258SAli.Saidi@ARM.com
3739258SAli.Saidi@ARM.com        // peak at the next one
3749535Smrinmoy.ghosh@arm.com        if (pendingQueue.size()) {
3759258SAli.Saidi@ARM.com            currState = pendingQueue.front();
37610037SARM gem5 Developers            te = tlb->lookup(currState->vaddr, currState->asid,
37710037SARM gem5 Developers                currState->vmid, currState->isHyp, currState->isSecure, true,
37810037SARM gem5 Developers                false, target_el);
3799535Smrinmoy.ghosh@arm.com        } else {
3809535Smrinmoy.ghosh@arm.com            // Terminate the loop, nothing more to do
3819258SAli.Saidi@ARM.com            currState = NULL;
3829535Smrinmoy.ghosh@arm.com        }
3839258SAli.Saidi@ARM.com    }
3849258SAli.Saidi@ARM.com
3859258SAli.Saidi@ARM.com    // if we've still got pending translations schedule more work
3869258SAli.Saidi@ARM.com    nextWalk(tc);
3879258SAli.Saidi@ARM.com    currState = NULL;
3889438SAndreas.Sandberg@ARM.com    completeDrain();
3897728SAli.Saidi@ARM.com}
3907728SAli.Saidi@ARM.com
3917728SAli.Saidi@ARM.comFault
3927728SAli.Saidi@ARM.comTableWalker::processWalk()
3937728SAli.Saidi@ARM.com{
3947404SAli.Saidi@ARM.com    Addr ttbr = 0;
3957404SAli.Saidi@ARM.com
3967404SAli.Saidi@ARM.com    // If translation isn't enabled, we shouldn't be here
39710037SARM gem5 Developers    assert(currState->sctlr.m || isStage2);
3987404SAli.Saidi@ARM.com
39910037SARM gem5 Developers    DPRINTF(TLB, "Beginning table walk for address %#x, TTBCR: %#x, bits:%#x\n",
40010037SARM gem5 Developers            currState->vaddr_tainted, currState->ttbcr, mbits(currState->vaddr, 31,
40110037SARM gem5 Developers                                                      32 - currState->ttbcr.n));
4027406SAli.Saidi@ARM.com
40310037SARM gem5 Developers    if (currState->ttbcr.n == 0 || !mbits(currState->vaddr, 31,
40410037SARM gem5 Developers                                          32 - currState->ttbcr.n)) {
4057406SAli.Saidi@ARM.com        DPRINTF(TLB, " - Selecting TTBR0\n");
40610037SARM gem5 Developers        // Check if table walk is allowed when Security Extensions are enabled
40710037SARM gem5 Developers        if (haveSecurity && currState->ttbcr.pd0) {
40810037SARM gem5 Developers            if (currState->isFetch)
40910037SARM gem5 Developers                return new PrefetchAbort(currState->vaddr_tainted,
41010037SARM gem5 Developers                                         ArmFault::TranslationLL + L1,
41110037SARM gem5 Developers                                         isStage2,
41210037SARM gem5 Developers                                         ArmFault::VmsaTran);
41310037SARM gem5 Developers            else
41410037SARM gem5 Developers                return new DataAbort(currState->vaddr_tainted,
41510037SARM gem5 Developers                        TlbEntry::DomainType::NoAccess, currState->isWrite,
41610037SARM gem5 Developers                                     ArmFault::TranslationLL + L1, isStage2,
41710037SARM gem5 Developers                                     ArmFault::VmsaTran);
41810037SARM gem5 Developers        }
41910037SARM gem5 Developers        ttbr = currState->tc->readMiscReg(flattenMiscRegNsBanked(
42010037SARM gem5 Developers            MISCREG_TTBR0, currState->tc, !currState->isSecure));
4217404SAli.Saidi@ARM.com    } else {
4227406SAli.Saidi@ARM.com        DPRINTF(TLB, " - Selecting TTBR1\n");
42310037SARM gem5 Developers        // Check if table walk is allowed when Security Extensions are enabled
42410037SARM gem5 Developers        if (haveSecurity && currState->ttbcr.pd1) {
42510037SARM gem5 Developers            if (currState->isFetch)
42610037SARM gem5 Developers                return new PrefetchAbort(currState->vaddr_tainted,
42710037SARM gem5 Developers                                         ArmFault::TranslationLL + L1,
42810037SARM gem5 Developers                                         isStage2,
42910037SARM gem5 Developers                                         ArmFault::VmsaTran);
43010037SARM gem5 Developers            else
43110037SARM gem5 Developers                return new DataAbort(currState->vaddr_tainted,
43210037SARM gem5 Developers                        TlbEntry::DomainType::NoAccess, currState->isWrite,
43310037SARM gem5 Developers                                     ArmFault::TranslationLL + L1, isStage2,
43410037SARM gem5 Developers                                     ArmFault::VmsaTran);
43510037SARM gem5 Developers        }
43610037SARM gem5 Developers        ttbr = currState->tc->readMiscReg(flattenMiscRegNsBanked(
43710037SARM gem5 Developers            MISCREG_TTBR1, currState->tc, !currState->isSecure));
43810037SARM gem5 Developers        currState->ttbcr.n = 0;
4397404SAli.Saidi@ARM.com    }
4407404SAli.Saidi@ARM.com
44110037SARM gem5 Developers    Addr l1desc_addr = mbits(ttbr, 31, 14 - currState->ttbcr.n) |
44210037SARM gem5 Developers        (bits(currState->vaddr, 31 - currState->ttbcr.n, 20) << 2);
44310037SARM gem5 Developers    DPRINTF(TLB, " - Descriptor at address %#x (%s)\n", l1desc_addr,
44410037SARM gem5 Developers            currState->isSecure ? "s" : "ns");
4457404SAli.Saidi@ARM.com
4467404SAli.Saidi@ARM.com    // Trickbox address check
4477439Sdam.sunwoo@arm.com    Fault f;
44810037SARM gem5 Developers    f = tlb->walkTrickBoxCheck(l1desc_addr, currState->isSecure,
44910037SARM gem5 Developers            currState->vaddr, sizeof(uint32_t), currState->isFetch,
45010037SARM gem5 Developers            currState->isWrite, TlbEntry::DomainType::NoAccess, L1);
4517439Sdam.sunwoo@arm.com    if (f) {
45210037SARM gem5 Developers        DPRINTF(TLB, "Trickbox check caused fault on %#x\n", currState->vaddr_tainted);
4537579Sminkyu.jeong@arm.com        if (currState->timing) {
4547728SAli.Saidi@ARM.com            pending = false;
4557728SAli.Saidi@ARM.com            nextWalk(currState->tc);
4567579Sminkyu.jeong@arm.com            currState = NULL;
4577579Sminkyu.jeong@arm.com        } else {
4587579Sminkyu.jeong@arm.com            currState->tc = NULL;
4597579Sminkyu.jeong@arm.com            currState->req = NULL;
4607579Sminkyu.jeong@arm.com        }
4617579Sminkyu.jeong@arm.com        return f;
4627404SAli.Saidi@ARM.com    }
4637404SAli.Saidi@ARM.com
4647946SGiacomo.Gabrielli@arm.com    Request::Flags flag = 0;
4657946SGiacomo.Gabrielli@arm.com    if (currState->sctlr.c == 0) {
4667946SGiacomo.Gabrielli@arm.com        flag = Request::UNCACHEABLE;
4677946SGiacomo.Gabrielli@arm.com    }
4687946SGiacomo.Gabrielli@arm.com
46910037SARM gem5 Developers    bool delayed;
47010037SARM gem5 Developers    delayed = fetchDescriptor(l1desc_addr, (uint8_t*)&currState->l1Desc.data,
47110037SARM gem5 Developers                              sizeof(uint32_t), flag, L1, &doL1DescEvent,
47210037SARM gem5 Developers                              &TableWalker::doL1Descriptor);
47310037SARM gem5 Developers    if (!delayed) {
47410037SARM gem5 Developers       f = currState->fault;
47510037SARM gem5 Developers    }
47610037SARM gem5 Developers
47710037SARM gem5 Developers    return f;
47810037SARM gem5 Developers}
47910037SARM gem5 Developers
48010037SARM gem5 DevelopersFault
48110037SARM gem5 DevelopersTableWalker::processWalkLPAE()
48210037SARM gem5 Developers{
48310037SARM gem5 Developers    Addr ttbr, ttbr0_max, ttbr1_min, desc_addr;
48410037SARM gem5 Developers    int tsz, n;
48510037SARM gem5 Developers    LookupLevel start_lookup_level = L1;
48610037SARM gem5 Developers
48710037SARM gem5 Developers    DPRINTF(TLB, "Beginning table walk for address %#x, TTBCR: %#x\n",
48810037SARM gem5 Developers            currState->vaddr_tainted, currState->ttbcr);
48910037SARM gem5 Developers
49010037SARM gem5 Developers    Request::Flags flag = 0;
49110037SARM gem5 Developers    if (currState->isSecure)
49210037SARM gem5 Developers        flag.set(Request::SECURE);
49310037SARM gem5 Developers
49410037SARM gem5 Developers    // work out which base address register to use, if in hyp mode we always
49510037SARM gem5 Developers    // use HTTBR
49610037SARM gem5 Developers    if (isStage2) {
49710037SARM gem5 Developers        DPRINTF(TLB, " - Selecting VTTBR (long-desc.)\n");
49810037SARM gem5 Developers        ttbr = currState->tc->readMiscReg(MISCREG_VTTBR);
49910037SARM gem5 Developers        tsz  = sext<4>(currState->vtcr.t0sz);
50010037SARM gem5 Developers        start_lookup_level = currState->vtcr.sl0 ? L1 : L2;
50110037SARM gem5 Developers    } else if (currState->isHyp) {
50210037SARM gem5 Developers        DPRINTF(TLB, " - Selecting HTTBR (long-desc.)\n");
50310037SARM gem5 Developers        ttbr = currState->tc->readMiscReg(MISCREG_HTTBR);
50410037SARM gem5 Developers        tsz  = currState->htcr.t0sz;
50510037SARM gem5 Developers    } else {
50610037SARM gem5 Developers        assert(_haveLPAE && currState->ttbcr.eae);
50710037SARM gem5 Developers
50810037SARM gem5 Developers        // Determine boundaries of TTBR0/1 regions
50910037SARM gem5 Developers        if (currState->ttbcr.t0sz)
51010037SARM gem5 Developers            ttbr0_max = (1ULL << (32 - currState->ttbcr.t0sz)) - 1;
51110037SARM gem5 Developers        else if (currState->ttbcr.t1sz)
51210037SARM gem5 Developers            ttbr0_max = (1ULL << 32) -
51310037SARM gem5 Developers                (1ULL << (32 - currState->ttbcr.t1sz)) - 1;
51410037SARM gem5 Developers        else
51510037SARM gem5 Developers            ttbr0_max = (1ULL << 32) - 1;
51610037SARM gem5 Developers        if (currState->ttbcr.t1sz)
51710037SARM gem5 Developers            ttbr1_min = (1ULL << 32) - (1ULL << (32 - currState->ttbcr.t1sz));
51810037SARM gem5 Developers        else
51910037SARM gem5 Developers            ttbr1_min = (1ULL << (32 - currState->ttbcr.t0sz));
52010037SARM gem5 Developers
52110037SARM gem5 Developers        // The following code snippet selects the appropriate translation table base
52210037SARM gem5 Developers        // address (TTBR0 or TTBR1) and the appropriate starting lookup level
52310037SARM gem5 Developers        // depending on the address range supported by the translation table (ARM
52410037SARM gem5 Developers        // ARM issue C B3.6.4)
52510037SARM gem5 Developers        if (currState->vaddr <= ttbr0_max) {
52610037SARM gem5 Developers            DPRINTF(TLB, " - Selecting TTBR0 (long-desc.)\n");
52710037SARM gem5 Developers            // Check if table walk is allowed
52810037SARM gem5 Developers            if (currState->ttbcr.epd0) {
52910037SARM gem5 Developers                if (currState->isFetch)
53010037SARM gem5 Developers                    return new PrefetchAbort(currState->vaddr_tainted,
53110037SARM gem5 Developers                                             ArmFault::TranslationLL + L1,
53210037SARM gem5 Developers                                             isStage2,
53310037SARM gem5 Developers                                             ArmFault::LpaeTran);
53410037SARM gem5 Developers                else
53510037SARM gem5 Developers                    return new DataAbort(currState->vaddr_tainted,
53610037SARM gem5 Developers                                         TlbEntry::DomainType::NoAccess,
53710037SARM gem5 Developers                                         currState->isWrite,
53810037SARM gem5 Developers                                         ArmFault::TranslationLL + L1,
53910037SARM gem5 Developers                                         isStage2,
54010037SARM gem5 Developers                                         ArmFault::LpaeTran);
54110037SARM gem5 Developers            }
54210037SARM gem5 Developers            ttbr = currState->tc->readMiscReg(flattenMiscRegNsBanked(
54310037SARM gem5 Developers                MISCREG_TTBR0, currState->tc, !currState->isSecure));
54410037SARM gem5 Developers            tsz = currState->ttbcr.t0sz;
54510037SARM gem5 Developers            if (ttbr0_max < (1ULL << 30))  // Upper limit < 1 GB
54610037SARM gem5 Developers                start_lookup_level = L2;
54710037SARM gem5 Developers        } else if (currState->vaddr >= ttbr1_min) {
54810037SARM gem5 Developers            DPRINTF(TLB, " - Selecting TTBR1 (long-desc.)\n");
54910037SARM gem5 Developers            // Check if table walk is allowed
55010037SARM gem5 Developers            if (currState->ttbcr.epd1) {
55110037SARM gem5 Developers                if (currState->isFetch)
55210037SARM gem5 Developers                    return new PrefetchAbort(currState->vaddr_tainted,
55310037SARM gem5 Developers                                             ArmFault::TranslationLL + L1,
55410037SARM gem5 Developers                                             isStage2,
55510037SARM gem5 Developers                                             ArmFault::LpaeTran);
55610037SARM gem5 Developers                else
55710037SARM gem5 Developers                    return new DataAbort(currState->vaddr_tainted,
55810037SARM gem5 Developers                                         TlbEntry::DomainType::NoAccess,
55910037SARM gem5 Developers                                         currState->isWrite,
56010037SARM gem5 Developers                                         ArmFault::TranslationLL + L1,
56110037SARM gem5 Developers                                         isStage2,
56210037SARM gem5 Developers                                         ArmFault::LpaeTran);
56310037SARM gem5 Developers            }
56410037SARM gem5 Developers            ttbr = currState->tc->readMiscReg(flattenMiscRegNsBanked(
56510037SARM gem5 Developers                MISCREG_TTBR1, currState->tc, !currState->isSecure));
56610037SARM gem5 Developers            tsz = currState->ttbcr.t1sz;
56710037SARM gem5 Developers            if (ttbr1_min >= (1ULL << 31) + (1ULL << 30))  // Lower limit >= 3 GB
56810037SARM gem5 Developers                start_lookup_level = L2;
56910037SARM gem5 Developers        } else {
57010037SARM gem5 Developers            // Out of boundaries -> translation fault
57110037SARM gem5 Developers            if (currState->isFetch)
57210037SARM gem5 Developers                return new PrefetchAbort(currState->vaddr_tainted,
57310037SARM gem5 Developers                                         ArmFault::TranslationLL + L1,
57410037SARM gem5 Developers                                         isStage2,
57510037SARM gem5 Developers                                         ArmFault::LpaeTran);
57610037SARM gem5 Developers            else
57710037SARM gem5 Developers                return new DataAbort(currState->vaddr_tainted,
57810037SARM gem5 Developers                                     TlbEntry::DomainType::NoAccess,
57910037SARM gem5 Developers                                     currState->isWrite, ArmFault::TranslationLL + L1,
58010037SARM gem5 Developers                                     isStage2, ArmFault::LpaeTran);
58110037SARM gem5 Developers        }
58210037SARM gem5 Developers
58310037SARM gem5 Developers    }
58410037SARM gem5 Developers
58510037SARM gem5 Developers    // Perform lookup (ARM ARM issue C B3.6.6)
58610037SARM gem5 Developers    if (start_lookup_level == L1) {
58710037SARM gem5 Developers        n = 5 - tsz;
58810037SARM gem5 Developers        desc_addr = mbits(ttbr, 39, n) |
58910037SARM gem5 Developers            (bits(currState->vaddr, n + 26, 30) << 3);
59010037SARM gem5 Developers        DPRINTF(TLB, " - Descriptor at address %#x (%s) (long-desc.)\n",
59110037SARM gem5 Developers                desc_addr, currState->isSecure ? "s" : "ns");
59210037SARM gem5 Developers    } else {
59310037SARM gem5 Developers        // Skip first-level lookup
59410037SARM gem5 Developers        n = (tsz >= 2 ? 14 - tsz : 12);
59510037SARM gem5 Developers        desc_addr = mbits(ttbr, 39, n) |
59610037SARM gem5 Developers            (bits(currState->vaddr, n + 17, 21) << 3);
59710037SARM gem5 Developers        DPRINTF(TLB, " - Descriptor at address %#x (%s) (long-desc.)\n",
59810037SARM gem5 Developers                desc_addr, currState->isSecure ? "s" : "ns");
59910037SARM gem5 Developers    }
60010037SARM gem5 Developers
60110037SARM gem5 Developers    // Trickbox address check
60210037SARM gem5 Developers    Fault f = tlb->walkTrickBoxCheck(desc_addr, currState->isSecure,
60310037SARM gem5 Developers                        currState->vaddr, sizeof(uint64_t), currState->isFetch,
60410037SARM gem5 Developers                        currState->isWrite, TlbEntry::DomainType::NoAccess,
60510037SARM gem5 Developers                        start_lookup_level);
60610037SARM gem5 Developers    if (f) {
60710037SARM gem5 Developers        DPRINTF(TLB, "Trickbox check caused fault on %#x\n", currState->vaddr_tainted);
60810037SARM gem5 Developers        if (currState->timing) {
60910037SARM gem5 Developers            pending = false;
61010037SARM gem5 Developers            nextWalk(currState->tc);
61110037SARM gem5 Developers            currState = NULL;
61210037SARM gem5 Developers        } else {
61310037SARM gem5 Developers            currState->tc = NULL;
61410037SARM gem5 Developers            currState->req = NULL;
61510037SARM gem5 Developers        }
61610037SARM gem5 Developers        return f;
61710037SARM gem5 Developers    }
61810037SARM gem5 Developers
61910037SARM gem5 Developers    if (currState->sctlr.c == 0) {
62010037SARM gem5 Developers        flag = Request::UNCACHEABLE;
62110037SARM gem5 Developers    }
62210037SARM gem5 Developers
62310037SARM gem5 Developers    if (currState->isSecure)
62410037SARM gem5 Developers        flag.set(Request::SECURE);
62510037SARM gem5 Developers
62610037SARM gem5 Developers    currState->longDesc.lookupLevel = start_lookup_level;
62710037SARM gem5 Developers    currState->longDesc.aarch64 = false;
62810324SCurtis.Dunham@arm.com    currState->longDesc.grainSize = Grain4KB;
62910037SARM gem5 Developers
63010037SARM gem5 Developers    Event *event = start_lookup_level == L1 ? (Event *) &doL1LongDescEvent
63110037SARM gem5 Developers                                            : (Event *) &doL2LongDescEvent;
63210037SARM gem5 Developers
63310037SARM gem5 Developers    bool delayed = fetchDescriptor(desc_addr, (uint8_t*)&currState->longDesc.data,
63410037SARM gem5 Developers                                   sizeof(uint64_t), flag, start_lookup_level,
63510037SARM gem5 Developers                                   event, &TableWalker::doLongDescriptor);
63610037SARM gem5 Developers    if (!delayed) {
63710037SARM gem5 Developers        f = currState->fault;
63810037SARM gem5 Developers    }
63910037SARM gem5 Developers
64010037SARM gem5 Developers    return f;
64110037SARM gem5 Developers}
64210037SARM gem5 Developers
64310037SARM gem5 Developersunsigned
64410037SARM gem5 DevelopersTableWalker::adjustTableSizeAArch64(unsigned tsz)
64510037SARM gem5 Developers{
64610037SARM gem5 Developers    if (tsz < 25)
64710037SARM gem5 Developers        return 25;
64810037SARM gem5 Developers    if (tsz > 48)
64910037SARM gem5 Developers        return 48;
65010037SARM gem5 Developers    return tsz;
65110037SARM gem5 Developers}
65210037SARM gem5 Developers
65310037SARM gem5 Developersbool
65410037SARM gem5 DevelopersTableWalker::checkAddrSizeFaultAArch64(Addr addr, int currPhysAddrRange)
65510037SARM gem5 Developers{
65610037SARM gem5 Developers    return (currPhysAddrRange != MaxPhysAddrRange &&
65710037SARM gem5 Developers            bits(addr, MaxPhysAddrRange - 1, currPhysAddrRange));
65810037SARM gem5 Developers}
65910037SARM gem5 Developers
66010037SARM gem5 DevelopersFault
66110037SARM gem5 DevelopersTableWalker::processWalkAArch64()
66210037SARM gem5 Developers{
66310037SARM gem5 Developers    assert(currState->aarch64);
66410037SARM gem5 Developers
66510324SCurtis.Dunham@arm.com    DPRINTF(TLB, "Beginning table walk for address %#llx, TCR: %#llx\n",
66610324SCurtis.Dunham@arm.com            currState->vaddr_tainted, currState->tcr);
66710324SCurtis.Dunham@arm.com
66810324SCurtis.Dunham@arm.com    static const GrainSize GrainMapDefault[] =
66910324SCurtis.Dunham@arm.com      { Grain4KB, Grain64KB, Grain16KB, ReservedGrain };
67010324SCurtis.Dunham@arm.com    static const GrainSize GrainMap_EL1_tg1[] =
67110324SCurtis.Dunham@arm.com      { ReservedGrain, Grain16KB, Grain4KB, Grain64KB };
67210037SARM gem5 Developers
67310037SARM gem5 Developers    // Determine TTBR, table size, granule size and phys. address range
67410037SARM gem5 Developers    Addr ttbr = 0;
67510037SARM gem5 Developers    int tsz = 0, ps = 0;
67610324SCurtis.Dunham@arm.com    GrainSize tg = Grain4KB; // grain size computed from tg* field
67710037SARM gem5 Developers    bool fault = false;
67810037SARM gem5 Developers    switch (currState->el) {
67910037SARM gem5 Developers      case EL0:
68010037SARM gem5 Developers      case EL1:
68110037SARM gem5 Developers        switch (bits(currState->vaddr, 63,48)) {
68210037SARM gem5 Developers          case 0:
68310037SARM gem5 Developers            DPRINTF(TLB, " - Selecting TTBR0 (AArch64)\n");
68410037SARM gem5 Developers            ttbr = currState->tc->readMiscReg(MISCREG_TTBR0_EL1);
68510324SCurtis.Dunham@arm.com            tsz = adjustTableSizeAArch64(64 - currState->tcr.t0sz);
68610324SCurtis.Dunham@arm.com            tg = GrainMapDefault[currState->tcr.tg0];
68710037SARM gem5 Developers            if (bits(currState->vaddr, 63, tsz) != 0x0 ||
68810324SCurtis.Dunham@arm.com                currState->tcr.epd0)
68910037SARM gem5 Developers              fault = true;
69010037SARM gem5 Developers            break;
69110037SARM gem5 Developers          case 0xffff:
69210037SARM gem5 Developers            DPRINTF(TLB, " - Selecting TTBR1 (AArch64)\n");
69310037SARM gem5 Developers            ttbr = currState->tc->readMiscReg(MISCREG_TTBR1_EL1);
69410324SCurtis.Dunham@arm.com            tsz = adjustTableSizeAArch64(64 - currState->tcr.t1sz);
69510324SCurtis.Dunham@arm.com            tg = GrainMap_EL1_tg1[currState->tcr.tg1];
69610037SARM gem5 Developers            if (bits(currState->vaddr, 63, tsz) != mask(64-tsz) ||
69710324SCurtis.Dunham@arm.com                currState->tcr.epd1)
69810037SARM gem5 Developers              fault = true;
69910037SARM gem5 Developers            break;
70010037SARM gem5 Developers          default:
70110037SARM gem5 Developers            // top two bytes must be all 0s or all 1s, else invalid addr
70210037SARM gem5 Developers            fault = true;
70310037SARM gem5 Developers        }
70410324SCurtis.Dunham@arm.com        ps = currState->tcr.ips;
70510037SARM gem5 Developers        break;
70610037SARM gem5 Developers      case EL2:
70710037SARM gem5 Developers      case EL3:
70810037SARM gem5 Developers        switch(bits(currState->vaddr, 63,48)) {
70910037SARM gem5 Developers            case 0:
71010324SCurtis.Dunham@arm.com                DPRINTF(TLB, " - Selecting TTBR0 (AArch64)\n");
71110324SCurtis.Dunham@arm.com                if (currState->el == EL2)
71210324SCurtis.Dunham@arm.com                    ttbr = currState->tc->readMiscReg(MISCREG_TTBR0_EL2);
71310324SCurtis.Dunham@arm.com                else
71410324SCurtis.Dunham@arm.com                    ttbr = currState->tc->readMiscReg(MISCREG_TTBR0_EL3);
71510324SCurtis.Dunham@arm.com                tsz = adjustTableSizeAArch64(64 - currState->tcr.t0sz);
71610324SCurtis.Dunham@arm.com                tg = GrainMapDefault[currState->tcr.tg0];
71710037SARM gem5 Developers                break;
71810037SARM gem5 Developers            default:
71910037SARM gem5 Developers                // invalid addr if top two bytes are not all 0s
72010324SCurtis.Dunham@arm.com                fault = true;
72110037SARM gem5 Developers        }
72210324SCurtis.Dunham@arm.com        ps = currState->tcr.ips;
72310037SARM gem5 Developers        break;
72410037SARM gem5 Developers    }
72510037SARM gem5 Developers
72610037SARM gem5 Developers    if (fault) {
72710037SARM gem5 Developers        Fault f;
72810037SARM gem5 Developers        if (currState->isFetch)
72910037SARM gem5 Developers            f =  new PrefetchAbort(currState->vaddr_tainted,
73010037SARM gem5 Developers                                     ArmFault::TranslationLL + L0, isStage2,
73110037SARM gem5 Developers                                     ArmFault::LpaeTran);
73210037SARM gem5 Developers        else
73310037SARM gem5 Developers            f = new DataAbort(currState->vaddr_tainted,
73410037SARM gem5 Developers                                 TlbEntry::DomainType::NoAccess,
73510037SARM gem5 Developers                                 currState->isWrite,
73610037SARM gem5 Developers                                 ArmFault::TranslationLL + L0,
73710037SARM gem5 Developers                                 isStage2, ArmFault::LpaeTran);
73810037SARM gem5 Developers
73910037SARM gem5 Developers        if (currState->timing) {
74010037SARM gem5 Developers            pending = false;
74110037SARM gem5 Developers            nextWalk(currState->tc);
74210037SARM gem5 Developers            currState = NULL;
74310037SARM gem5 Developers        } else {
74410037SARM gem5 Developers            currState->tc = NULL;
74510037SARM gem5 Developers            currState->req = NULL;
74610037SARM gem5 Developers        }
74710037SARM gem5 Developers        return f;
74810037SARM gem5 Developers
74910037SARM gem5 Developers    }
75010037SARM gem5 Developers
75110324SCurtis.Dunham@arm.com    if (tg == ReservedGrain) {
75210324SCurtis.Dunham@arm.com        warn_once("Reserved granule size requested; gem5's IMPLEMENTATION "
75310324SCurtis.Dunham@arm.com                  "DEFINED behavior takes this to mean 4KB granules\n");
75410324SCurtis.Dunham@arm.com        tg = Grain4KB;
75510324SCurtis.Dunham@arm.com    }
75610324SCurtis.Dunham@arm.com
75710324SCurtis.Dunham@arm.com    int stride = tg - 3;
75810324SCurtis.Dunham@arm.com    LookupLevel start_lookup_level = MAX_LOOKUP_LEVELS;
75910324SCurtis.Dunham@arm.com
76010037SARM gem5 Developers    // Determine starting lookup level
76110324SCurtis.Dunham@arm.com    // See aarch64/translation/walk in Appendix G: ARMv8 Pseudocode Library
76210324SCurtis.Dunham@arm.com    // in ARM DDI 0487A.  These table values correspond to the cascading tests
76310324SCurtis.Dunham@arm.com    // to compute the lookup level and are of the form
76410324SCurtis.Dunham@arm.com    // (grain_size + N*stride), for N = {1, 2, 3}.
76510324SCurtis.Dunham@arm.com    // A value of 64 will never succeed and a value of 0 will always succeed.
76610324SCurtis.Dunham@arm.com    {
76710324SCurtis.Dunham@arm.com        struct GrainMap {
76810324SCurtis.Dunham@arm.com            GrainSize grain_size;
76910324SCurtis.Dunham@arm.com            unsigned lookup_level_cutoff[MAX_LOOKUP_LEVELS];
77010324SCurtis.Dunham@arm.com        };
77110324SCurtis.Dunham@arm.com        static const GrainMap GM[] = {
77210324SCurtis.Dunham@arm.com            { Grain4KB,  { 39, 30,  0, 0 } },
77310324SCurtis.Dunham@arm.com            { Grain16KB, { 47, 36, 25, 0 } },
77410324SCurtis.Dunham@arm.com            { Grain64KB, { 64, 42, 29, 0 } }
77510324SCurtis.Dunham@arm.com        };
77610324SCurtis.Dunham@arm.com
77710324SCurtis.Dunham@arm.com        const unsigned *lookup = NULL; // points to a lookup_level_cutoff
77810324SCurtis.Dunham@arm.com
77910324SCurtis.Dunham@arm.com        for (unsigned i = 0; i < 3; ++i) { // choose entry of GM[]
78010324SCurtis.Dunham@arm.com            if (tg == GM[i].grain_size) {
78110324SCurtis.Dunham@arm.com                lookup = GM[i].lookup_level_cutoff;
78210324SCurtis.Dunham@arm.com                break;
78310324SCurtis.Dunham@arm.com            }
78410324SCurtis.Dunham@arm.com        }
78510324SCurtis.Dunham@arm.com        assert(lookup);
78610324SCurtis.Dunham@arm.com
78710324SCurtis.Dunham@arm.com        for (int L = L0; L != MAX_LOOKUP_LEVELS; ++L) {
78810324SCurtis.Dunham@arm.com            if (tsz > lookup[L]) {
78910324SCurtis.Dunham@arm.com                start_lookup_level = (LookupLevel) L;
79010324SCurtis.Dunham@arm.com                break;
79110324SCurtis.Dunham@arm.com            }
79210324SCurtis.Dunham@arm.com        }
79310324SCurtis.Dunham@arm.com        panic_if(start_lookup_level == MAX_LOOKUP_LEVELS,
79410324SCurtis.Dunham@arm.com                 "Table walker couldn't find lookup level\n");
79510037SARM gem5 Developers    }
79610037SARM gem5 Developers
79710037SARM gem5 Developers    // Determine table base address
79810324SCurtis.Dunham@arm.com    int base_addr_lo = 3 + tsz - stride * (3 - start_lookup_level) - tg;
79910037SARM gem5 Developers    Addr base_addr = mbits(ttbr, 47, base_addr_lo);
80010037SARM gem5 Developers
80110037SARM gem5 Developers    // Determine physical address size and raise an Address Size Fault if
80210037SARM gem5 Developers    // necessary
80310037SARM gem5 Developers    int pa_range = decodePhysAddrRange64(ps);
80410037SARM gem5 Developers    // Clamp to lower limit
80510037SARM gem5 Developers    if (pa_range > physAddrRange)
80610037SARM gem5 Developers        currState->physAddrRange = physAddrRange;
80710037SARM gem5 Developers    else
80810037SARM gem5 Developers        currState->physAddrRange = pa_range;
80910037SARM gem5 Developers    if (checkAddrSizeFaultAArch64(base_addr, currState->physAddrRange)) {
81010037SARM gem5 Developers        DPRINTF(TLB, "Address size fault before any lookup\n");
81110037SARM gem5 Developers        Fault f;
81210037SARM gem5 Developers        if (currState->isFetch)
81310037SARM gem5 Developers            f = new PrefetchAbort(currState->vaddr_tainted,
81410037SARM gem5 Developers                                     ArmFault::AddressSizeLL + start_lookup_level,
81510037SARM gem5 Developers                                     isStage2,
81610037SARM gem5 Developers                                     ArmFault::LpaeTran);
81710037SARM gem5 Developers        else
81810037SARM gem5 Developers            f = new DataAbort(currState->vaddr_tainted,
81910037SARM gem5 Developers                                 TlbEntry::DomainType::NoAccess,
82010037SARM gem5 Developers                                 currState->isWrite,
82110037SARM gem5 Developers                                 ArmFault::AddressSizeLL + start_lookup_level,
82210037SARM gem5 Developers                                 isStage2,
82310037SARM gem5 Developers                                 ArmFault::LpaeTran);
82410037SARM gem5 Developers
82510037SARM gem5 Developers
82610037SARM gem5 Developers        if (currState->timing) {
82710037SARM gem5 Developers            pending = false;
82810037SARM gem5 Developers            nextWalk(currState->tc);
82910037SARM gem5 Developers            currState = NULL;
83010037SARM gem5 Developers        } else {
83110037SARM gem5 Developers            currState->tc = NULL;
83210037SARM gem5 Developers            currState->req = NULL;
83310037SARM gem5 Developers        }
83410037SARM gem5 Developers        return f;
83510037SARM gem5 Developers
83610037SARM gem5 Developers   }
83710037SARM gem5 Developers
83810037SARM gem5 Developers    // Determine descriptor address
83910037SARM gem5 Developers    Addr desc_addr = base_addr |
84010037SARM gem5 Developers        (bits(currState->vaddr, tsz - 1,
84110324SCurtis.Dunham@arm.com              stride * (3 - start_lookup_level) + tg) << 3);
84210037SARM gem5 Developers
84310037SARM gem5 Developers    // Trickbox address check
84410037SARM gem5 Developers    Fault f = tlb->walkTrickBoxCheck(desc_addr, currState->isSecure,
84510037SARM gem5 Developers                        currState->vaddr, sizeof(uint64_t), currState->isFetch,
84610037SARM gem5 Developers                        currState->isWrite, TlbEntry::DomainType::NoAccess,
84710037SARM gem5 Developers                        start_lookup_level);
84810037SARM gem5 Developers    if (f) {
84910037SARM gem5 Developers        DPRINTF(TLB, "Trickbox check caused fault on %#x\n", currState->vaddr_tainted);
85010037SARM gem5 Developers        if (currState->timing) {
85110037SARM gem5 Developers            pending = false;
85210037SARM gem5 Developers            nextWalk(currState->tc);
85310037SARM gem5 Developers            currState = NULL;
85410037SARM gem5 Developers        } else {
85510037SARM gem5 Developers            currState->tc = NULL;
85610037SARM gem5 Developers            currState->req = NULL;
85710037SARM gem5 Developers        }
85810037SARM gem5 Developers        return f;
85910037SARM gem5 Developers    }
86010037SARM gem5 Developers
86110037SARM gem5 Developers    Request::Flags flag = 0;
86210037SARM gem5 Developers    if (currState->sctlr.c == 0) {
86310037SARM gem5 Developers        flag = Request::UNCACHEABLE;
86410037SARM gem5 Developers    }
86510037SARM gem5 Developers
86610037SARM gem5 Developers    currState->longDesc.lookupLevel = start_lookup_level;
86710037SARM gem5 Developers    currState->longDesc.aarch64 = true;
86810324SCurtis.Dunham@arm.com    currState->longDesc.grainSize = tg;
86910037SARM gem5 Developers
8707439Sdam.sunwoo@arm.com    if (currState->timing) {
87110037SARM gem5 Developers        Event *event;
87210037SARM gem5 Developers        switch (start_lookup_level) {
87310037SARM gem5 Developers          case L0:
87410037SARM gem5 Developers            event = (Event *) &doL0LongDescEvent;
87510037SARM gem5 Developers            break;
87610037SARM gem5 Developers          case L1:
87710037SARM gem5 Developers            event = (Event *) &doL1LongDescEvent;
87810037SARM gem5 Developers            break;
87910037SARM gem5 Developers          case L2:
88010037SARM gem5 Developers            event = (Event *) &doL2LongDescEvent;
88110037SARM gem5 Developers            break;
88210037SARM gem5 Developers          case L3:
88310037SARM gem5 Developers            event = (Event *) &doL3LongDescEvent;
88410037SARM gem5 Developers            break;
88510037SARM gem5 Developers          default:
88610037SARM gem5 Developers            panic("Invalid table lookup level");
88710037SARM gem5 Developers            break;
88810037SARM gem5 Developers        }
88910037SARM gem5 Developers        port.dmaAction(MemCmd::ReadReq, desc_addr, sizeof(uint64_t), event,
89010037SARM gem5 Developers                       (uint8_t*) &currState->longDesc.data,
8919180Sandreas.hansson@arm.com                       currState->tc->getCpuPtr()->clockPeriod(), flag);
89210037SARM gem5 Developers        DPRINTF(TLBVerbose,
89310037SARM gem5 Developers                "Adding to walker fifo: queue size before adding: %d\n",
89410037SARM gem5 Developers                stateQueues[start_lookup_level].size());
89510037SARM gem5 Developers        stateQueues[start_lookup_level].push_back(currState);
8967439Sdam.sunwoo@arm.com        currState = NULL;
8978733Sgeoffrey.blake@arm.com    } else if (!currState->functional) {
89810037SARM gem5 Developers        port.dmaAction(MemCmd::ReadReq, desc_addr, sizeof(uint64_t),
89910037SARM gem5 Developers                       NULL, (uint8_t*) &currState->longDesc.data,
9009180Sandreas.hansson@arm.com                       currState->tc->getCpuPtr()->clockPeriod(), flag);
90110037SARM gem5 Developers        doLongDescriptor();
9027439Sdam.sunwoo@arm.com        f = currState->fault;
9038733Sgeoffrey.blake@arm.com    } else {
90410037SARM gem5 Developers        RequestPtr req = new Request(desc_addr, sizeof(uint64_t), flag,
90510037SARM gem5 Developers                                     masterId);
9068949Sandreas.hansson@arm.com        PacketPtr pkt = new Packet(req, MemCmd::ReadReq);
90710037SARM gem5 Developers        pkt->dataStatic((uint8_t*) &currState->longDesc.data);
9088851Sandreas.hansson@arm.com        port.sendFunctional(pkt);
90910037SARM gem5 Developers        doLongDescriptor();
9108733Sgeoffrey.blake@arm.com        delete req;
9118733Sgeoffrey.blake@arm.com        delete pkt;
9128733Sgeoffrey.blake@arm.com        f = currState->fault;
9137404SAli.Saidi@ARM.com    }
9147404SAli.Saidi@ARM.com
9157439Sdam.sunwoo@arm.com    return f;
9167404SAli.Saidi@ARM.com}
9177404SAli.Saidi@ARM.com
9187404SAli.Saidi@ARM.comvoid
9197439Sdam.sunwoo@arm.comTableWalker::memAttrs(ThreadContext *tc, TlbEntry &te, SCTLR sctlr,
9207439Sdam.sunwoo@arm.com                      uint8_t texcb, bool s)
9217404SAli.Saidi@ARM.com{
9227439Sdam.sunwoo@arm.com    // Note: tc and sctlr local variables are hiding tc and sctrl class
9237439Sdam.sunwoo@arm.com    // variables
9247436Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "memAttrs texcb:%d s:%d\n", texcb, s);
9257436Sdam.sunwoo@arm.com    te.shareable = false; // default value
9267582SAli.Saidi@arm.com    te.nonCacheable = false;
92710037SARM gem5 Developers    te.outerShareable = false;
9287439Sdam.sunwoo@arm.com    if (sctlr.tre == 0 || ((sctlr.tre == 1) && (sctlr.m == 0))) {
9297404SAli.Saidi@ARM.com        switch(texcb) {
9307436Sdam.sunwoo@arm.com          case 0: // Stongly-ordered
9317404SAli.Saidi@ARM.com            te.nonCacheable = true;
93210037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::StronglyOrdered;
9337436Sdam.sunwoo@arm.com            te.shareable = true;
9347436Sdam.sunwoo@arm.com            te.innerAttrs = 1;
9357436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
9367404SAli.Saidi@ARM.com            break;
9377436Sdam.sunwoo@arm.com          case 1: // Shareable Device
9387436Sdam.sunwoo@arm.com            te.nonCacheable = true;
93910037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Device;
9407436Sdam.sunwoo@arm.com            te.shareable = true;
9417436Sdam.sunwoo@arm.com            te.innerAttrs = 3;
9427436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
9437436Sdam.sunwoo@arm.com            break;
9447436Sdam.sunwoo@arm.com          case 2: // Outer and Inner Write-Through, no Write-Allocate
94510037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
9467436Sdam.sunwoo@arm.com            te.shareable = s;
9477436Sdam.sunwoo@arm.com            te.innerAttrs = 6;
9487436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 1, 0);
9497436Sdam.sunwoo@arm.com            break;
9507436Sdam.sunwoo@arm.com          case 3: // Outer and Inner Write-Back, no Write-Allocate
95110037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
9527436Sdam.sunwoo@arm.com            te.shareable = s;
9537436Sdam.sunwoo@arm.com            te.innerAttrs = 7;
9547436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 1, 0);
9557436Sdam.sunwoo@arm.com            break;
9567436Sdam.sunwoo@arm.com          case 4: // Outer and Inner Non-cacheable
9577436Sdam.sunwoo@arm.com            te.nonCacheable = true;
95810037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
9597436Sdam.sunwoo@arm.com            te.shareable = s;
9607436Sdam.sunwoo@arm.com            te.innerAttrs = 0;
9617436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 1, 0);
9627436Sdam.sunwoo@arm.com            break;
9637436Sdam.sunwoo@arm.com          case 5: // Reserved
9647439Sdam.sunwoo@arm.com            panic("Reserved texcb value!\n");
9657436Sdam.sunwoo@arm.com            break;
9667436Sdam.sunwoo@arm.com          case 6: // Implementation Defined
9677439Sdam.sunwoo@arm.com            panic("Implementation-defined texcb value!\n");
9687436Sdam.sunwoo@arm.com            break;
9697436Sdam.sunwoo@arm.com          case 7: // Outer and Inner Write-Back, Write-Allocate
97010037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
9717436Sdam.sunwoo@arm.com            te.shareable = s;
9727436Sdam.sunwoo@arm.com            te.innerAttrs = 5;
9737436Sdam.sunwoo@arm.com            te.outerAttrs = 1;
9747436Sdam.sunwoo@arm.com            break;
9757436Sdam.sunwoo@arm.com          case 8: // Non-shareable Device
9767436Sdam.sunwoo@arm.com            te.nonCacheable = true;
97710037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Device;
9787436Sdam.sunwoo@arm.com            te.shareable = false;
9797436Sdam.sunwoo@arm.com            te.innerAttrs = 3;
9807436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
9817436Sdam.sunwoo@arm.com            break;
9827436Sdam.sunwoo@arm.com          case 9 ... 15:  // Reserved
9837439Sdam.sunwoo@arm.com            panic("Reserved texcb value!\n");
9847436Sdam.sunwoo@arm.com            break;
9857436Sdam.sunwoo@arm.com          case 16 ... 31: // Cacheable Memory
98610037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
9877436Sdam.sunwoo@arm.com            te.shareable = s;
9887404SAli.Saidi@ARM.com            if (bits(texcb, 1,0) == 0 || bits(texcb, 3,2) == 0)
9897404SAli.Saidi@ARM.com                te.nonCacheable = true;
9907436Sdam.sunwoo@arm.com            te.innerAttrs = bits(texcb, 1, 0);
9917436Sdam.sunwoo@arm.com            te.outerAttrs = bits(texcb, 3, 2);
9927404SAli.Saidi@ARM.com            break;
9937436Sdam.sunwoo@arm.com          default:
9947436Sdam.sunwoo@arm.com            panic("More than 32 states for 5 bits?\n");
9957404SAli.Saidi@ARM.com        }
9967404SAli.Saidi@ARM.com    } else {
9977438SAli.Saidi@ARM.com        assert(tc);
99810037SARM gem5 Developers        PRRR prrr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_PRRR,
99910037SARM gem5 Developers                                    currState->tc, !currState->isSecure));
100010037SARM gem5 Developers        NMRR nmrr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_NMRR,
100110037SARM gem5 Developers                                    currState->tc, !currState->isSecure));
10027436Sdam.sunwoo@arm.com        DPRINTF(TLBVerbose, "memAttrs PRRR:%08x NMRR:%08x\n", prrr, nmrr);
10037582SAli.Saidi@arm.com        uint8_t curr_tr = 0, curr_ir = 0, curr_or = 0;
10047404SAli.Saidi@ARM.com        switch(bits(texcb, 2,0)) {
10057404SAli.Saidi@ARM.com          case 0:
10067436Sdam.sunwoo@arm.com            curr_tr = prrr.tr0;
10077436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir0;
10087436Sdam.sunwoo@arm.com            curr_or = nmrr.or0;
100910037SARM gem5 Developers            te.outerShareable = (prrr.nos0 == 0);
10107404SAli.Saidi@ARM.com            break;
10117404SAli.Saidi@ARM.com          case 1:
10127436Sdam.sunwoo@arm.com            curr_tr = prrr.tr1;
10137436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir1;
10147436Sdam.sunwoo@arm.com            curr_or = nmrr.or1;
101510037SARM gem5 Developers            te.outerShareable = (prrr.nos1 == 0);
10167404SAli.Saidi@ARM.com            break;
10177404SAli.Saidi@ARM.com          case 2:
10187436Sdam.sunwoo@arm.com            curr_tr = prrr.tr2;
10197436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir2;
10207436Sdam.sunwoo@arm.com            curr_or = nmrr.or2;
102110037SARM gem5 Developers            te.outerShareable = (prrr.nos2 == 0);
10227404SAli.Saidi@ARM.com            break;
10237404SAli.Saidi@ARM.com          case 3:
10247436Sdam.sunwoo@arm.com            curr_tr = prrr.tr3;
10257436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir3;
10267436Sdam.sunwoo@arm.com            curr_or = nmrr.or3;
102710037SARM gem5 Developers            te.outerShareable = (prrr.nos3 == 0);
10287404SAli.Saidi@ARM.com            break;
10297404SAli.Saidi@ARM.com          case 4:
10307436Sdam.sunwoo@arm.com            curr_tr = prrr.tr4;
10317436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir4;
10327436Sdam.sunwoo@arm.com            curr_or = nmrr.or4;
103310037SARM gem5 Developers            te.outerShareable = (prrr.nos4 == 0);
10347404SAli.Saidi@ARM.com            break;
10357404SAli.Saidi@ARM.com          case 5:
10367436Sdam.sunwoo@arm.com            curr_tr = prrr.tr5;
10377436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir5;
10387436Sdam.sunwoo@arm.com            curr_or = nmrr.or5;
103910037SARM gem5 Developers            te.outerShareable = (prrr.nos5 == 0);
10407404SAli.Saidi@ARM.com            break;
10417404SAli.Saidi@ARM.com          case 6:
10427404SAli.Saidi@ARM.com            panic("Imp defined type\n");
10437404SAli.Saidi@ARM.com          case 7:
10447436Sdam.sunwoo@arm.com            curr_tr = prrr.tr7;
10457436Sdam.sunwoo@arm.com            curr_ir = nmrr.ir7;
10467436Sdam.sunwoo@arm.com            curr_or = nmrr.or7;
104710037SARM gem5 Developers            te.outerShareable = (prrr.nos7 == 0);
10487404SAli.Saidi@ARM.com            break;
10497404SAli.Saidi@ARM.com        }
10507436Sdam.sunwoo@arm.com
10517436Sdam.sunwoo@arm.com        switch(curr_tr) {
10527436Sdam.sunwoo@arm.com          case 0:
10537436Sdam.sunwoo@arm.com            DPRINTF(TLBVerbose, "StronglyOrdered\n");
105410037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::StronglyOrdered;
10557436Sdam.sunwoo@arm.com            te.nonCacheable = true;
10567436Sdam.sunwoo@arm.com            te.innerAttrs = 1;
10577436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
10587436Sdam.sunwoo@arm.com            te.shareable = true;
10597436Sdam.sunwoo@arm.com            break;
10607436Sdam.sunwoo@arm.com          case 1:
10617436Sdam.sunwoo@arm.com            DPRINTF(TLBVerbose, "Device ds1:%d ds0:%d s:%d\n",
10627436Sdam.sunwoo@arm.com                    prrr.ds1, prrr.ds0, s);
106310037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Device;
10647436Sdam.sunwoo@arm.com            te.nonCacheable = true;
10657436Sdam.sunwoo@arm.com            te.innerAttrs = 3;
10667436Sdam.sunwoo@arm.com            te.outerAttrs = 0;
10677436Sdam.sunwoo@arm.com            if (prrr.ds1 && s)
10687436Sdam.sunwoo@arm.com                te.shareable = true;
10697436Sdam.sunwoo@arm.com            if (prrr.ds0 && !s)
10707436Sdam.sunwoo@arm.com                te.shareable = true;
10717436Sdam.sunwoo@arm.com            break;
10727436Sdam.sunwoo@arm.com          case 2:
10737436Sdam.sunwoo@arm.com            DPRINTF(TLBVerbose, "Normal ns1:%d ns0:%d s:%d\n",
10747436Sdam.sunwoo@arm.com                    prrr.ns1, prrr.ns0, s);
107510037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
10767436Sdam.sunwoo@arm.com            if (prrr.ns1 && s)
10777436Sdam.sunwoo@arm.com                te.shareable = true;
10787436Sdam.sunwoo@arm.com            if (prrr.ns0 && !s)
10797436Sdam.sunwoo@arm.com                te.shareable = true;
10807436Sdam.sunwoo@arm.com            break;
10817436Sdam.sunwoo@arm.com          case 3:
10827436Sdam.sunwoo@arm.com            panic("Reserved type");
10837436Sdam.sunwoo@arm.com        }
10847436Sdam.sunwoo@arm.com
108510037SARM gem5 Developers        if (te.mtype == TlbEntry::MemoryType::Normal){
10867436Sdam.sunwoo@arm.com            switch(curr_ir) {
10877436Sdam.sunwoo@arm.com              case 0:
10887436Sdam.sunwoo@arm.com                te.nonCacheable = true;
10897436Sdam.sunwoo@arm.com                te.innerAttrs = 0;
10907436Sdam.sunwoo@arm.com                break;
10917436Sdam.sunwoo@arm.com              case 1:
10927436Sdam.sunwoo@arm.com                te.innerAttrs = 5;
10937436Sdam.sunwoo@arm.com                break;
10947436Sdam.sunwoo@arm.com              case 2:
10957436Sdam.sunwoo@arm.com                te.innerAttrs = 6;
10967436Sdam.sunwoo@arm.com                break;
10977436Sdam.sunwoo@arm.com              case 3:
10987436Sdam.sunwoo@arm.com                te.innerAttrs = 7;
10997436Sdam.sunwoo@arm.com                break;
11007436Sdam.sunwoo@arm.com            }
11017436Sdam.sunwoo@arm.com
11027436Sdam.sunwoo@arm.com            switch(curr_or) {
11037436Sdam.sunwoo@arm.com              case 0:
11047436Sdam.sunwoo@arm.com                te.nonCacheable = true;
11057436Sdam.sunwoo@arm.com                te.outerAttrs = 0;
11067436Sdam.sunwoo@arm.com                break;
11077436Sdam.sunwoo@arm.com              case 1:
11087436Sdam.sunwoo@arm.com                te.outerAttrs = 1;
11097436Sdam.sunwoo@arm.com                break;
11107436Sdam.sunwoo@arm.com              case 2:
11117436Sdam.sunwoo@arm.com                te.outerAttrs = 2;
11127436Sdam.sunwoo@arm.com                break;
11137436Sdam.sunwoo@arm.com              case 3:
11147436Sdam.sunwoo@arm.com                te.outerAttrs = 3;
11157436Sdam.sunwoo@arm.com                break;
11167436Sdam.sunwoo@arm.com            }
11177436Sdam.sunwoo@arm.com        }
11187404SAli.Saidi@ARM.com    }
111910367SAndrew.Bardsley@arm.com    DPRINTF(TLBVerbose, "memAttrs: shareable: %d, innerAttrs: %d, "
112010367SAndrew.Bardsley@arm.com            "outerAttrs: %d\n",
11217439Sdam.sunwoo@arm.com            te.shareable, te.innerAttrs, te.outerAttrs);
112210037SARM gem5 Developers    te.setAttributes(false);
112310037SARM gem5 Developers}
11247436Sdam.sunwoo@arm.com
112510037SARM gem5 Developersvoid
112610037SARM gem5 DevelopersTableWalker::memAttrsLPAE(ThreadContext *tc, TlbEntry &te,
112710037SARM gem5 Developers    LongDescriptor &lDescriptor)
112810037SARM gem5 Developers{
112910037SARM gem5 Developers    assert(_haveLPAE);
11307436Sdam.sunwoo@arm.com
113110037SARM gem5 Developers    uint8_t attr;
113210037SARM gem5 Developers    uint8_t sh = lDescriptor.sh();
113310037SARM gem5 Developers    // Different format and source of attributes if this is a stage 2
113410037SARM gem5 Developers    // translation
113510037SARM gem5 Developers    if (isStage2) {
113610037SARM gem5 Developers        attr = lDescriptor.memAttr();
113710037SARM gem5 Developers        uint8_t attr_3_2 = (attr >> 2) & 0x3;
113810037SARM gem5 Developers        uint8_t attr_1_0 =  attr       & 0x3;
11397436Sdam.sunwoo@arm.com
114010037SARM gem5 Developers        DPRINTF(TLBVerbose, "memAttrsLPAE MemAttr:%#x sh:%#x\n", attr, sh);
114110037SARM gem5 Developers
114210037SARM gem5 Developers        if (attr_3_2 == 0) {
114310037SARM gem5 Developers            te.mtype        = attr_1_0 == 0 ? TlbEntry::MemoryType::StronglyOrdered
114410037SARM gem5 Developers                                            : TlbEntry::MemoryType::Device;
114510037SARM gem5 Developers            te.outerAttrs   = 0;
114610037SARM gem5 Developers            te.innerAttrs   = attr_1_0 == 0 ? 1 : 3;
114710037SARM gem5 Developers            te.nonCacheable = true;
114810037SARM gem5 Developers        } else {
114910037SARM gem5 Developers            te.mtype        = TlbEntry::MemoryType::Normal;
115010037SARM gem5 Developers            te.outerAttrs   = attr_3_2 == 1 ? 0 :
115110037SARM gem5 Developers                              attr_3_2 == 2 ? 2 : 1;
115210037SARM gem5 Developers            te.innerAttrs   = attr_1_0 == 1 ? 0 :
115310037SARM gem5 Developers                              attr_1_0 == 2 ? 6 : 5;
115410037SARM gem5 Developers            te.nonCacheable = (attr_3_2 == 1) || (attr_1_0 == 1);
115510037SARM gem5 Developers        }
115610037SARM gem5 Developers    } else {
115710037SARM gem5 Developers        uint8_t attrIndx = lDescriptor.attrIndx();
115810037SARM gem5 Developers
115910037SARM gem5 Developers        // LPAE always uses remapping of memory attributes, irrespective of the
116010037SARM gem5 Developers        // value of SCTLR.TRE
116110421Sandreas.hansson@arm.com        MiscRegIndex reg = attrIndx & 0x4 ? MISCREG_MAIR1 : MISCREG_MAIR0;
116210421Sandreas.hansson@arm.com        int reg_as_int = flattenMiscRegNsBanked(reg, currState->tc,
116310421Sandreas.hansson@arm.com                                                !currState->isSecure);
116410421Sandreas.hansson@arm.com        uint32_t mair = currState->tc->readMiscReg(reg_as_int);
116510037SARM gem5 Developers        attr = (mair >> (8 * (attrIndx % 4))) & 0xff;
116610037SARM gem5 Developers        uint8_t attr_7_4 = bits(attr, 7, 4);
116710037SARM gem5 Developers        uint8_t attr_3_0 = bits(attr, 3, 0);
116810037SARM gem5 Developers        DPRINTF(TLBVerbose, "memAttrsLPAE AttrIndx:%#x sh:%#x, attr %#x\n", attrIndx, sh, attr);
116910037SARM gem5 Developers
117010037SARM gem5 Developers        // Note: the memory subsystem only cares about the 'cacheable' memory
117110037SARM gem5 Developers        // attribute. The other attributes are only used to fill the PAR register
117210037SARM gem5 Developers        // accordingly to provide the illusion of full support
117310037SARM gem5 Developers        te.nonCacheable = false;
117410037SARM gem5 Developers
117510037SARM gem5 Developers        switch (attr_7_4) {
117610037SARM gem5 Developers          case 0x0:
117710037SARM gem5 Developers            // Strongly-ordered or Device memory
117810037SARM gem5 Developers            if (attr_3_0 == 0x0)
117910037SARM gem5 Developers                te.mtype = TlbEntry::MemoryType::StronglyOrdered;
118010037SARM gem5 Developers            else if (attr_3_0 == 0x4)
118110037SARM gem5 Developers                te.mtype = TlbEntry::MemoryType::Device;
118210037SARM gem5 Developers            else
118310037SARM gem5 Developers                panic("Unpredictable behavior\n");
118410037SARM gem5 Developers            te.nonCacheable = true;
118510037SARM gem5 Developers            te.outerAttrs   = 0;
118610037SARM gem5 Developers            break;
118710037SARM gem5 Developers          case 0x4:
118810037SARM gem5 Developers            // Normal memory, Outer Non-cacheable
118910037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
119010037SARM gem5 Developers            te.outerAttrs = 0;
119110037SARM gem5 Developers            if (attr_3_0 == 0x4)
119210037SARM gem5 Developers                // Inner Non-cacheable
119310037SARM gem5 Developers                te.nonCacheable = true;
119410037SARM gem5 Developers            else if (attr_3_0 < 0x8)
119510037SARM gem5 Developers                panic("Unpredictable behavior\n");
119610037SARM gem5 Developers            break;
119710037SARM gem5 Developers          case 0x8:
119810037SARM gem5 Developers          case 0x9:
119910037SARM gem5 Developers          case 0xa:
120010037SARM gem5 Developers          case 0xb:
120110037SARM gem5 Developers          case 0xc:
120210037SARM gem5 Developers          case 0xd:
120310037SARM gem5 Developers          case 0xe:
120410037SARM gem5 Developers          case 0xf:
120510037SARM gem5 Developers            if (attr_7_4 & 0x4) {
120610037SARM gem5 Developers                te.outerAttrs = (attr_7_4 & 1) ? 1 : 3;
120710037SARM gem5 Developers            } else {
120810037SARM gem5 Developers                te.outerAttrs = 0x2;
120910037SARM gem5 Developers            }
121010037SARM gem5 Developers            // Normal memory, Outer Cacheable
121110037SARM gem5 Developers            te.mtype = TlbEntry::MemoryType::Normal;
121210037SARM gem5 Developers            if (attr_3_0 != 0x4 && attr_3_0 < 0x8)
121310037SARM gem5 Developers                panic("Unpredictable behavior\n");
121410037SARM gem5 Developers            break;
121510037SARM gem5 Developers          default:
121610037SARM gem5 Developers            panic("Unpredictable behavior\n");
121710037SARM gem5 Developers            break;
121810037SARM gem5 Developers        }
121910037SARM gem5 Developers
122010037SARM gem5 Developers        switch (attr_3_0) {
122110037SARM gem5 Developers          case 0x0:
122210037SARM gem5 Developers            te.innerAttrs = 0x1;
122310037SARM gem5 Developers            break;
122410037SARM gem5 Developers          case 0x4:
122510037SARM gem5 Developers            te.innerAttrs = attr_7_4 == 0 ? 0x3 : 0;
122610037SARM gem5 Developers            break;
122710037SARM gem5 Developers          case 0x8:
122810037SARM gem5 Developers          case 0x9:
122910037SARM gem5 Developers          case 0xA:
123010037SARM gem5 Developers          case 0xB:
123110037SARM gem5 Developers            te.innerAttrs = 6;
123210037SARM gem5 Developers            break;
123310037SARM gem5 Developers          case 0xC:
123410037SARM gem5 Developers          case 0xD:
123510037SARM gem5 Developers          case 0xE:
123610037SARM gem5 Developers          case 0xF:
123710037SARM gem5 Developers            te.innerAttrs = attr_3_0 & 1 ? 0x5 : 0x7;
123810037SARM gem5 Developers            break;
123910037SARM gem5 Developers          default:
124010037SARM gem5 Developers            panic("Unpredictable behavior\n");
124110037SARM gem5 Developers            break;
124210037SARM gem5 Developers        }
124310037SARM gem5 Developers    }
124410037SARM gem5 Developers
124510037SARM gem5 Developers    te.outerShareable = sh == 2;
124610037SARM gem5 Developers    te.shareable       = (sh & 0x2) ? true : false;
124710037SARM gem5 Developers    te.setAttributes(true);
124810037SARM gem5 Developers    te.attributes |= (uint64_t) attr << 56;
124910037SARM gem5 Developers}
125010037SARM gem5 Developers
125110037SARM gem5 Developersvoid
125210037SARM gem5 DevelopersTableWalker::memAttrsAArch64(ThreadContext *tc, TlbEntry &te, uint8_t attrIndx,
125310037SARM gem5 Developers                             uint8_t sh)
125410037SARM gem5 Developers{
125510037SARM gem5 Developers    DPRINTF(TLBVerbose, "memAttrsAArch64 AttrIndx:%#x sh:%#x\n", attrIndx, sh);
125610037SARM gem5 Developers
125710037SARM gem5 Developers    // Select MAIR
125810037SARM gem5 Developers    uint64_t mair;
125910037SARM gem5 Developers    switch (currState->el) {
126010037SARM gem5 Developers      case EL0:
126110037SARM gem5 Developers      case EL1:
126210037SARM gem5 Developers        mair = tc->readMiscReg(MISCREG_MAIR_EL1);
126310037SARM gem5 Developers        break;
126410037SARM gem5 Developers      case EL2:
126510037SARM gem5 Developers        mair = tc->readMiscReg(MISCREG_MAIR_EL2);
126610037SARM gem5 Developers        break;
126710037SARM gem5 Developers      case EL3:
126810037SARM gem5 Developers        mair = tc->readMiscReg(MISCREG_MAIR_EL3);
126910037SARM gem5 Developers        break;
127010037SARM gem5 Developers      default:
127110037SARM gem5 Developers        panic("Invalid exception level");
127210037SARM gem5 Developers        break;
127310037SARM gem5 Developers    }
127410037SARM gem5 Developers
127510037SARM gem5 Developers    // Select attributes
127610037SARM gem5 Developers    uint8_t attr = bits(mair, 8 * attrIndx + 7, 8 * attrIndx);
127710037SARM gem5 Developers    uint8_t attr_lo = bits(attr, 3, 0);
127810037SARM gem5 Developers    uint8_t attr_hi = bits(attr, 7, 4);
127910037SARM gem5 Developers
128010037SARM gem5 Developers    // Memory type
128110037SARM gem5 Developers    te.mtype = attr_hi == 0 ? TlbEntry::MemoryType::Device : TlbEntry::MemoryType::Normal;
128210037SARM gem5 Developers
128310037SARM gem5 Developers    // Cacheability
128410037SARM gem5 Developers    te.nonCacheable = false;
128510037SARM gem5 Developers    if (te.mtype == TlbEntry::MemoryType::Device ||  // Device memory
128610037SARM gem5 Developers        attr_hi == 0x8 ||  // Normal memory, Outer Non-cacheable
128710037SARM gem5 Developers        attr_lo == 0x8) {  // Normal memory, Inner Non-cacheable
128810037SARM gem5 Developers        te.nonCacheable = true;
128910037SARM gem5 Developers    }
129010037SARM gem5 Developers
129110037SARM gem5 Developers    te.shareable       = sh == 2;
129210037SARM gem5 Developers    te.outerShareable = (sh & 0x2) ? true : false;
129310037SARM gem5 Developers    // Attributes formatted according to the 64-bit PAR
129410037SARM gem5 Developers    te.attributes = ((uint64_t) attr << 56) |
129510037SARM gem5 Developers        (1 << 11) |     // LPAE bit
129610037SARM gem5 Developers        (te.ns << 9) |  // NS bit
129710037SARM gem5 Developers        (sh << 7);
12987404SAli.Saidi@ARM.com}
12997404SAli.Saidi@ARM.com
13007404SAli.Saidi@ARM.comvoid
13017404SAli.Saidi@ARM.comTableWalker::doL1Descriptor()
13027404SAli.Saidi@ARM.com{
130310037SARM gem5 Developers    if (currState->fault != NoFault) {
130410037SARM gem5 Developers        return;
130510037SARM gem5 Developers    }
130610037SARM gem5 Developers
13077439Sdam.sunwoo@arm.com    DPRINTF(TLB, "L1 descriptor for %#x is %#x\n",
130810037SARM gem5 Developers            currState->vaddr_tainted, currState->l1Desc.data);
13097404SAli.Saidi@ARM.com    TlbEntry te;
13107404SAli.Saidi@ARM.com
13117439Sdam.sunwoo@arm.com    switch (currState->l1Desc.type()) {
13127404SAli.Saidi@ARM.com      case L1Descriptor::Ignore:
13137404SAli.Saidi@ARM.com      case L1Descriptor::Reserved:
13147946SGiacomo.Gabrielli@arm.com        if (!currState->timing) {
13157439Sdam.sunwoo@arm.com            currState->tc = NULL;
13167439Sdam.sunwoo@arm.com            currState->req = NULL;
13177437Sdam.sunwoo@arm.com        }
13187406SAli.Saidi@ARM.com        DPRINTF(TLB, "L1 Descriptor Reserved/Ignore, causing fault\n");
13197439Sdam.sunwoo@arm.com        if (currState->isFetch)
13207439Sdam.sunwoo@arm.com            currState->fault =
132110037SARM gem5 Developers                new PrefetchAbort(currState->vaddr_tainted,
132210037SARM gem5 Developers                                  ArmFault::TranslationLL + L1,
132310037SARM gem5 Developers                                  isStage2,
132410037SARM gem5 Developers                                  ArmFault::VmsaTran);
13257406SAli.Saidi@ARM.com        else
13267439Sdam.sunwoo@arm.com            currState->fault =
132710037SARM gem5 Developers                new DataAbort(currState->vaddr_tainted,
132810037SARM gem5 Developers                              TlbEntry::DomainType::NoAccess,
132910037SARM gem5 Developers                              currState->isWrite,
133010037SARM gem5 Developers                              ArmFault::TranslationLL + L1, isStage2,
133110037SARM gem5 Developers                              ArmFault::VmsaTran);
13327404SAli.Saidi@ARM.com        return;
13337404SAli.Saidi@ARM.com      case L1Descriptor::Section:
13347439Sdam.sunwoo@arm.com        if (currState->sctlr.afe && bits(currState->l1Desc.ap(), 0) == 0) {
13357436Sdam.sunwoo@arm.com            /** @todo: check sctlr.ha (bit[17]) if Hardware Access Flag is
13367436Sdam.sunwoo@arm.com              * enabled if set, do l1.Desc.setAp0() instead of generating
13377436Sdam.sunwoo@arm.com              * AccessFlag0
13387436Sdam.sunwoo@arm.com              */
13397436Sdam.sunwoo@arm.com
134010037SARM gem5 Developers            currState->fault = new DataAbort(currState->vaddr_tainted,
134110037SARM gem5 Developers                                             currState->l1Desc.domain(),
134210037SARM gem5 Developers                                             currState->isWrite,
134310037SARM gem5 Developers                                             ArmFault::AccessFlagLL + L1,
134410037SARM gem5 Developers                                             isStage2,
134510037SARM gem5 Developers                                             ArmFault::VmsaTran);
13467436Sdam.sunwoo@arm.com        }
13477439Sdam.sunwoo@arm.com        if (currState->l1Desc.supersection()) {
13487404SAli.Saidi@ARM.com            panic("Haven't implemented supersections\n");
13497404SAli.Saidi@ARM.com        }
135010037SARM gem5 Developers        insertTableEntry(currState->l1Desc, false);
135110037SARM gem5 Developers        return;
135210037SARM gem5 Developers      case L1Descriptor::PageTable:
135310037SARM gem5 Developers        {
135410037SARM gem5 Developers            Addr l2desc_addr;
135510037SARM gem5 Developers            l2desc_addr = currState->l1Desc.l2Addr() |
135610037SARM gem5 Developers                (bits(currState->vaddr, 19, 12) << 2);
135710037SARM gem5 Developers            DPRINTF(TLB, "L1 descriptor points to page table at: %#x (%s)\n",
135810037SARM gem5 Developers                    l2desc_addr, currState->isSecure ? "s" : "ns");
13597404SAli.Saidi@ARM.com
136010037SARM gem5 Developers            // Trickbox address check
136110037SARM gem5 Developers            currState->fault = tlb->walkTrickBoxCheck(
136210037SARM gem5 Developers                l2desc_addr, currState->isSecure, currState->vaddr,
136310037SARM gem5 Developers                sizeof(uint32_t), currState->isFetch, currState->isWrite,
136410037SARM gem5 Developers                currState->l1Desc.domain(), L2);
13657404SAli.Saidi@ARM.com
136610037SARM gem5 Developers            if (currState->fault) {
136710037SARM gem5 Developers                if (!currState->timing) {
136810037SARM gem5 Developers                    currState->tc = NULL;
136910037SARM gem5 Developers                    currState->req = NULL;
137010037SARM gem5 Developers                }
137110037SARM gem5 Developers                return;
137210037SARM gem5 Developers            }
137310037SARM gem5 Developers
137410037SARM gem5 Developers            Request::Flags flag = 0;
137510037SARM gem5 Developers            if (currState->isSecure)
137610037SARM gem5 Developers                flag.set(Request::SECURE);
137710037SARM gem5 Developers
137810037SARM gem5 Developers            bool delayed;
137910037SARM gem5 Developers            delayed = fetchDescriptor(l2desc_addr,
138010037SARM gem5 Developers                                      (uint8_t*)&currState->l2Desc.data,
138110037SARM gem5 Developers                                      sizeof(uint32_t), flag, -1, &doL2DescEvent,
138210037SARM gem5 Developers                                      &TableWalker::doL2Descriptor);
138310037SARM gem5 Developers            if (delayed) {
138410037SARM gem5 Developers                currState->delayed = true;
138510037SARM gem5 Developers            }
138610037SARM gem5 Developers
138710037SARM gem5 Developers            return;
138810037SARM gem5 Developers        }
138910037SARM gem5 Developers      default:
139010037SARM gem5 Developers        panic("A new type in a 2 bit field?\n");
139110037SARM gem5 Developers    }
139210037SARM gem5 Developers}
139310037SARM gem5 Developers
139410037SARM gem5 Developersvoid
139510037SARM gem5 DevelopersTableWalker::doLongDescriptor()
139610037SARM gem5 Developers{
139710037SARM gem5 Developers    if (currState->fault != NoFault) {
139810037SARM gem5 Developers        return;
139910037SARM gem5 Developers    }
140010037SARM gem5 Developers
140110037SARM gem5 Developers    DPRINTF(TLB, "L%d descriptor for %#llx is %#llx (%s)\n",
140210037SARM gem5 Developers            currState->longDesc.lookupLevel, currState->vaddr_tainted,
140310037SARM gem5 Developers            currState->longDesc.data,
140410037SARM gem5 Developers            currState->aarch64 ? "AArch64" : "long-desc.");
140510037SARM gem5 Developers
140610037SARM gem5 Developers    if ((currState->longDesc.type() == LongDescriptor::Block) ||
140710037SARM gem5 Developers        (currState->longDesc.type() == LongDescriptor::Page)) {
140810037SARM gem5 Developers        DPRINTF(TLBVerbose, "Analyzing L%d descriptor: %#llx, pxn: %d, "
140910037SARM gem5 Developers                "xn: %d, ap: %d, af: %d, type: %d\n",
141010037SARM gem5 Developers                currState->longDesc.lookupLevel,
141110037SARM gem5 Developers                currState->longDesc.data,
141210037SARM gem5 Developers                currState->longDesc.pxn(),
141310037SARM gem5 Developers                currState->longDesc.xn(),
141410037SARM gem5 Developers                currState->longDesc.ap(),
141510037SARM gem5 Developers                currState->longDesc.af(),
141610037SARM gem5 Developers                currState->longDesc.type());
141710037SARM gem5 Developers    } else {
141810037SARM gem5 Developers        DPRINTF(TLBVerbose, "Analyzing L%d descriptor: %#llx, type: %d\n",
141910037SARM gem5 Developers                currState->longDesc.lookupLevel,
142010037SARM gem5 Developers                currState->longDesc.data,
142110037SARM gem5 Developers                currState->longDesc.type());
142210037SARM gem5 Developers    }
142310037SARM gem5 Developers
142410037SARM gem5 Developers    TlbEntry te;
142510037SARM gem5 Developers
142610037SARM gem5 Developers    switch (currState->longDesc.type()) {
142710037SARM gem5 Developers      case LongDescriptor::Invalid:
14287439Sdam.sunwoo@arm.com        if (!currState->timing) {
14297439Sdam.sunwoo@arm.com            currState->tc = NULL;
14307439Sdam.sunwoo@arm.com            currState->req = NULL;
14317437Sdam.sunwoo@arm.com        }
14327404SAli.Saidi@ARM.com
143310037SARM gem5 Developers        DPRINTF(TLB, "L%d descriptor Invalid, causing fault type %d\n",
143410037SARM gem5 Developers                currState->longDesc.lookupLevel,
143510037SARM gem5 Developers                ArmFault::TranslationLL + currState->longDesc.lookupLevel);
143610037SARM gem5 Developers        if (currState->isFetch)
143710037SARM gem5 Developers            currState->fault = new PrefetchAbort(
143810037SARM gem5 Developers                currState->vaddr_tainted,
143910037SARM gem5 Developers                ArmFault::TranslationLL + currState->longDesc.lookupLevel,
144010037SARM gem5 Developers                isStage2,
144110037SARM gem5 Developers                ArmFault::LpaeTran);
144210037SARM gem5 Developers        else
144310037SARM gem5 Developers            currState->fault = new DataAbort(
144410037SARM gem5 Developers                currState->vaddr_tainted,
144510037SARM gem5 Developers                TlbEntry::DomainType::NoAccess,
144610037SARM gem5 Developers                currState->isWrite,
144710037SARM gem5 Developers                ArmFault::TranslationLL + currState->longDesc.lookupLevel,
144810037SARM gem5 Developers                isStage2,
144910037SARM gem5 Developers                ArmFault::LpaeTran);
14507404SAli.Saidi@ARM.com        return;
145110037SARM gem5 Developers      case LongDescriptor::Block:
145210037SARM gem5 Developers      case LongDescriptor::Page:
145310037SARM gem5 Developers        {
145410037SARM gem5 Developers            bool fault = false;
145510037SARM gem5 Developers            bool aff = false;
145610037SARM gem5 Developers            // Check for address size fault
145710037SARM gem5 Developers            if (checkAddrSizeFaultAArch64(
145810037SARM gem5 Developers                    mbits(currState->longDesc.data, MaxPhysAddrRange - 1,
145910037SARM gem5 Developers                          currState->longDesc.offsetBits()),
146010037SARM gem5 Developers                    currState->physAddrRange)) {
146110037SARM gem5 Developers                fault = true;
146210037SARM gem5 Developers                DPRINTF(TLB, "L%d descriptor causing Address Size Fault\n",
146310037SARM gem5 Developers                        currState->longDesc.lookupLevel);
146410037SARM gem5 Developers            // Check for access fault
146510037SARM gem5 Developers            } else if (currState->longDesc.af() == 0) {
146610037SARM gem5 Developers                fault = true;
146710037SARM gem5 Developers                DPRINTF(TLB, "L%d descriptor causing Access Fault\n",
146810037SARM gem5 Developers                        currState->longDesc.lookupLevel);
146910037SARM gem5 Developers                aff = true;
147010037SARM gem5 Developers            }
147110037SARM gem5 Developers            if (fault) {
147210037SARM gem5 Developers                if (currState->isFetch)
147310037SARM gem5 Developers                    currState->fault = new PrefetchAbort(
147410037SARM gem5 Developers                        currState->vaddr_tainted,
147510037SARM gem5 Developers                        (aff ? ArmFault::AccessFlagLL : ArmFault::AddressSizeLL) +
147610037SARM gem5 Developers                        currState->longDesc.lookupLevel,
147710037SARM gem5 Developers                        isStage2,
147810037SARM gem5 Developers                        ArmFault::LpaeTran);
147910037SARM gem5 Developers                else
148010037SARM gem5 Developers                    currState->fault = new DataAbort(
148110037SARM gem5 Developers                        currState->vaddr_tainted,
148210037SARM gem5 Developers                        TlbEntry::DomainType::NoAccess, currState->isWrite,
148310037SARM gem5 Developers                        (aff ? ArmFault::AccessFlagLL : ArmFault::AddressSizeLL) +
148410037SARM gem5 Developers                        currState->longDesc.lookupLevel,
148510037SARM gem5 Developers                        isStage2,
148610037SARM gem5 Developers                        ArmFault::LpaeTran);
148710037SARM gem5 Developers            } else {
148810037SARM gem5 Developers                insertTableEntry(currState->longDesc, true);
148910037SARM gem5 Developers            }
149010037SARM gem5 Developers        }
149110037SARM gem5 Developers        return;
149210037SARM gem5 Developers      case LongDescriptor::Table:
149310037SARM gem5 Developers        {
149410037SARM gem5 Developers            // Set hierarchical permission flags
149510037SARM gem5 Developers            currState->secureLookup = currState->secureLookup &&
149610037SARM gem5 Developers                currState->longDesc.secureTable();
149710037SARM gem5 Developers            currState->rwTable = currState->rwTable &&
149810037SARM gem5 Developers                currState->longDesc.rwTable();
149910037SARM gem5 Developers            currState->userTable = currState->userTable &&
150010037SARM gem5 Developers                currState->longDesc.userTable();
150110037SARM gem5 Developers            currState->xnTable = currState->xnTable ||
150210037SARM gem5 Developers                currState->longDesc.xnTable();
150310037SARM gem5 Developers            currState->pxnTable = currState->pxnTable ||
150410037SARM gem5 Developers                currState->longDesc.pxnTable();
15057404SAli.Saidi@ARM.com
150610037SARM gem5 Developers            // Set up next level lookup
150710037SARM gem5 Developers            Addr next_desc_addr = currState->longDesc.nextDescAddr(
150810037SARM gem5 Developers                currState->vaddr);
15097439Sdam.sunwoo@arm.com
151010037SARM gem5 Developers            DPRINTF(TLB, "L%d descriptor points to L%d descriptor at: %#x (%s)\n",
151110037SARM gem5 Developers                    currState->longDesc.lookupLevel,
151210037SARM gem5 Developers                    currState->longDesc.lookupLevel + 1,
151310037SARM gem5 Developers                    next_desc_addr,
151410037SARM gem5 Developers                    currState->secureLookup ? "s" : "ns");
151510037SARM gem5 Developers
151610037SARM gem5 Developers            // Check for address size fault
151710037SARM gem5 Developers            if (currState->aarch64 && checkAddrSizeFaultAArch64(
151810037SARM gem5 Developers                    next_desc_addr, currState->physAddrRange)) {
151910037SARM gem5 Developers                DPRINTF(TLB, "L%d descriptor causing Address Size Fault\n",
152010037SARM gem5 Developers                        currState->longDesc.lookupLevel);
152110037SARM gem5 Developers                if (currState->isFetch)
152210037SARM gem5 Developers                    currState->fault = new PrefetchAbort(
152310037SARM gem5 Developers                        currState->vaddr_tainted,
152410037SARM gem5 Developers                        ArmFault::AddressSizeLL
152510037SARM gem5 Developers                        + currState->longDesc.lookupLevel,
152610037SARM gem5 Developers                        isStage2,
152710037SARM gem5 Developers                        ArmFault::LpaeTran);
152810037SARM gem5 Developers                else
152910037SARM gem5 Developers                    currState->fault = new DataAbort(
153010037SARM gem5 Developers                        currState->vaddr_tainted,
153110037SARM gem5 Developers                        TlbEntry::DomainType::NoAccess, currState->isWrite,
153210037SARM gem5 Developers                        ArmFault::AddressSizeLL
153310037SARM gem5 Developers                        + currState->longDesc.lookupLevel,
153410037SARM gem5 Developers                        isStage2,
153510037SARM gem5 Developers                        ArmFault::LpaeTran);
153610037SARM gem5 Developers                return;
15377437Sdam.sunwoo@arm.com            }
15387404SAli.Saidi@ARM.com
153910037SARM gem5 Developers            // Trickbox address check
154010037SARM gem5 Developers            currState->fault = tlb->walkTrickBoxCheck(
154110037SARM gem5 Developers                            next_desc_addr, currState->vaddr,
154210037SARM gem5 Developers                            currState->vaddr, sizeof(uint64_t),
154310037SARM gem5 Developers                            currState->isFetch, currState->isWrite,
154410037SARM gem5 Developers                            TlbEntry::DomainType::Client,
154510037SARM gem5 Developers                            toLookupLevel(currState->longDesc.lookupLevel +1));
15467404SAli.Saidi@ARM.com
154710037SARM gem5 Developers            if (currState->fault) {
154810037SARM gem5 Developers                if (!currState->timing) {
154910037SARM gem5 Developers                    currState->tc = NULL;
155010037SARM gem5 Developers                    currState->req = NULL;
155110037SARM gem5 Developers                }
155210037SARM gem5 Developers                return;
155310037SARM gem5 Developers            }
155410037SARM gem5 Developers
155510037SARM gem5 Developers            Request::Flags flag = 0;
155610037SARM gem5 Developers            if (currState->secureLookup)
155710037SARM gem5 Developers                flag.set(Request::SECURE);
155810037SARM gem5 Developers
155910037SARM gem5 Developers            currState->longDesc.lookupLevel =
156010037SARM gem5 Developers                (LookupLevel) (currState->longDesc.lookupLevel + 1);
156110037SARM gem5 Developers            Event *event = NULL;
156210037SARM gem5 Developers            switch (currState->longDesc.lookupLevel) {
156310037SARM gem5 Developers              case L1:
156410037SARM gem5 Developers                assert(currState->aarch64);
156510037SARM gem5 Developers                event = &doL1LongDescEvent;
156610037SARM gem5 Developers                break;
156710037SARM gem5 Developers              case L2:
156810037SARM gem5 Developers                event = &doL2LongDescEvent;
156910037SARM gem5 Developers                break;
157010037SARM gem5 Developers              case L3:
157110037SARM gem5 Developers                event = &doL3LongDescEvent;
157210037SARM gem5 Developers                break;
157310037SARM gem5 Developers              default:
157410037SARM gem5 Developers                panic("Wrong lookup level in table walk\n");
157510037SARM gem5 Developers                break;
157610037SARM gem5 Developers            }
157710037SARM gem5 Developers
157810037SARM gem5 Developers            bool delayed;
157910037SARM gem5 Developers            delayed = fetchDescriptor(next_desc_addr, (uint8_t*)&currState->longDesc.data,
158010037SARM gem5 Developers                                      sizeof(uint64_t), flag, -1, event,
158110037SARM gem5 Developers                                      &TableWalker::doLongDescriptor);
158210037SARM gem5 Developers            if (delayed) {
158310037SARM gem5 Developers                 currState->delayed = true;
158410037SARM gem5 Developers            }
15857404SAli.Saidi@ARM.com        }
15867404SAli.Saidi@ARM.com        return;
15877404SAli.Saidi@ARM.com      default:
15887404SAli.Saidi@ARM.com        panic("A new type in a 2 bit field?\n");
15897404SAli.Saidi@ARM.com    }
15907404SAli.Saidi@ARM.com}
15917404SAli.Saidi@ARM.com
15927404SAli.Saidi@ARM.comvoid
15937404SAli.Saidi@ARM.comTableWalker::doL2Descriptor()
15947404SAli.Saidi@ARM.com{
159510037SARM gem5 Developers    if (currState->fault != NoFault) {
159610037SARM gem5 Developers        return;
159710037SARM gem5 Developers    }
159810037SARM gem5 Developers
15997439Sdam.sunwoo@arm.com    DPRINTF(TLB, "L2 descriptor for %#x is %#x\n",
160010037SARM gem5 Developers            currState->vaddr_tainted, currState->l2Desc.data);
16017404SAli.Saidi@ARM.com    TlbEntry te;
16027404SAli.Saidi@ARM.com
16037439Sdam.sunwoo@arm.com    if (currState->l2Desc.invalid()) {
16047404SAli.Saidi@ARM.com        DPRINTF(TLB, "L2 descriptor invalid, causing fault\n");
16057946SGiacomo.Gabrielli@arm.com        if (!currState->timing) {
16067439Sdam.sunwoo@arm.com            currState->tc = NULL;
16077439Sdam.sunwoo@arm.com            currState->req = NULL;
16087437Sdam.sunwoo@arm.com        }
16097439Sdam.sunwoo@arm.com        if (currState->isFetch)
16107439Sdam.sunwoo@arm.com            currState->fault =
161110037SARM gem5 Developers                new PrefetchAbort(currState->vaddr_tainted,
161210037SARM gem5 Developers                                  ArmFault::TranslationLL + L2,
161310037SARM gem5 Developers                                  isStage2,
161410037SARM gem5 Developers                                  ArmFault::VmsaTran);
16157406SAli.Saidi@ARM.com        else
16167439Sdam.sunwoo@arm.com            currState->fault =
161710037SARM gem5 Developers                new DataAbort(currState->vaddr_tainted, currState->l1Desc.domain(),
161810037SARM gem5 Developers                              currState->isWrite, ArmFault::TranslationLL + L2,
161910037SARM gem5 Developers                              isStage2,
162010037SARM gem5 Developers                              ArmFault::VmsaTran);
16217404SAli.Saidi@ARM.com        return;
16227404SAli.Saidi@ARM.com    }
16237404SAli.Saidi@ARM.com
16247439Sdam.sunwoo@arm.com    if (currState->sctlr.afe && bits(currState->l2Desc.ap(), 0) == 0) {
16257436Sdam.sunwoo@arm.com        /** @todo: check sctlr.ha (bit[17]) if Hardware Access Flag is enabled
16267436Sdam.sunwoo@arm.com          * if set, do l2.Desc.setAp0() instead of generating AccessFlag0
16277436Sdam.sunwoo@arm.com          */
162810037SARM gem5 Developers         DPRINTF(TLB, "Generating access fault at L2, afe: %d, ap: %d\n",
162910037SARM gem5 Developers                 currState->sctlr.afe, currState->l2Desc.ap());
16307436Sdam.sunwoo@arm.com
16317439Sdam.sunwoo@arm.com        currState->fault =
163210037SARM gem5 Developers            new DataAbort(currState->vaddr_tainted,
163310037SARM gem5 Developers                          TlbEntry::DomainType::NoAccess, currState->isWrite,
163410037SARM gem5 Developers                          ArmFault::AccessFlagLL + L2, isStage2,
163510037SARM gem5 Developers                          ArmFault::VmsaTran);
16367436Sdam.sunwoo@arm.com    }
16377436Sdam.sunwoo@arm.com
163810037SARM gem5 Developers    insertTableEntry(currState->l2Desc, false);
16397437Sdam.sunwoo@arm.com}
16407437Sdam.sunwoo@arm.com
16417437Sdam.sunwoo@arm.comvoid
16427437Sdam.sunwoo@arm.comTableWalker::doL1DescriptorWrapper()
16437437Sdam.sunwoo@arm.com{
164410037SARM gem5 Developers    currState = stateQueues[L1].front();
16457439Sdam.sunwoo@arm.com    currState->delayed = false;
164610037SARM gem5 Developers    // if there's a stage2 translation object we don't need it any more
164710037SARM gem5 Developers    if (currState->stage2Tran) {
164810037SARM gem5 Developers        delete currState->stage2Tran;
164910037SARM gem5 Developers        currState->stage2Tran = NULL;
165010037SARM gem5 Developers    }
165110037SARM gem5 Developers
16527437Sdam.sunwoo@arm.com
16537578Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "L1 Desc object host addr: %p\n",&currState->l1Desc.data);
16547578Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "L1 Desc object      data: %08x\n",currState->l1Desc.data);
16557578Sdam.sunwoo@arm.com
165610037SARM gem5 Developers    DPRINTF(TLBVerbose, "calling doL1Descriptor for vaddr:%#x\n", currState->vaddr_tainted);
16577437Sdam.sunwoo@arm.com    doL1Descriptor();
16587437Sdam.sunwoo@arm.com
165910037SARM gem5 Developers    stateQueues[L1].pop_front();
16609152Satgutier@umich.edu    completeDrain();
16617437Sdam.sunwoo@arm.com    // Check if fault was generated
16627439Sdam.sunwoo@arm.com    if (currState->fault != NoFault) {
16637439Sdam.sunwoo@arm.com        currState->transState->finish(currState->fault, currState->req,
16647439Sdam.sunwoo@arm.com                                      currState->tc, currState->mode);
16657437Sdam.sunwoo@arm.com
16667728SAli.Saidi@ARM.com        pending = false;
16677728SAli.Saidi@ARM.com        nextWalk(currState->tc);
16687728SAli.Saidi@ARM.com
16697439Sdam.sunwoo@arm.com        currState->req = NULL;
16707439Sdam.sunwoo@arm.com        currState->tc = NULL;
16717439Sdam.sunwoo@arm.com        currState->delayed = false;
16728510SAli.Saidi@ARM.com        delete currState;
16737437Sdam.sunwoo@arm.com    }
16747439Sdam.sunwoo@arm.com    else if (!currState->delayed) {
16757653Sgene.wu@arm.com        // delay is not set so there is no L2 to do
167610037SARM gem5 Developers        // Don't finish the translation if a stage 2 look up is underway
167710037SARM gem5 Developers        if (!currState->doingStage2) {
167810037SARM gem5 Developers            DPRINTF(TLBVerbose, "calling translateTiming again\n");
167910037SARM gem5 Developers            currState->fault = tlb->translateTiming(currState->req, currState->tc,
168010037SARM gem5 Developers                currState->transState, currState->mode);
168110037SARM gem5 Developers        }
16827437Sdam.sunwoo@arm.com
16837728SAli.Saidi@ARM.com        pending = false;
16847728SAli.Saidi@ARM.com        nextWalk(currState->tc);
16857728SAli.Saidi@ARM.com
16867439Sdam.sunwoo@arm.com        currState->req = NULL;
16877439Sdam.sunwoo@arm.com        currState->tc = NULL;
16887439Sdam.sunwoo@arm.com        currState->delayed = false;
16897653Sgene.wu@arm.com        delete currState;
16907653Sgene.wu@arm.com    } else {
16917653Sgene.wu@arm.com        // need to do L2 descriptor
169210037SARM gem5 Developers        stateQueues[L2].push_back(currState);
16937437Sdam.sunwoo@arm.com    }
16947439Sdam.sunwoo@arm.com    currState = NULL;
16957437Sdam.sunwoo@arm.com}
16967437Sdam.sunwoo@arm.com
16977437Sdam.sunwoo@arm.comvoid
16987437Sdam.sunwoo@arm.comTableWalker::doL2DescriptorWrapper()
16997437Sdam.sunwoo@arm.com{
170010037SARM gem5 Developers    currState = stateQueues[L2].front();
17017439Sdam.sunwoo@arm.com    assert(currState->delayed);
170210037SARM gem5 Developers    // if there's a stage2 translation object we don't need it any more
170310037SARM gem5 Developers    if (currState->stage2Tran) {
170410037SARM gem5 Developers        delete currState->stage2Tran;
170510037SARM gem5 Developers        currState->stage2Tran = NULL;
170610037SARM gem5 Developers    }
17077437Sdam.sunwoo@arm.com
17087439Sdam.sunwoo@arm.com    DPRINTF(TLBVerbose, "calling doL2Descriptor for vaddr:%#x\n",
170910037SARM gem5 Developers            currState->vaddr_tainted);
17107437Sdam.sunwoo@arm.com    doL2Descriptor();
17117437Sdam.sunwoo@arm.com
17127437Sdam.sunwoo@arm.com    // Check if fault was generated
17137439Sdam.sunwoo@arm.com    if (currState->fault != NoFault) {
17147439Sdam.sunwoo@arm.com        currState->transState->finish(currState->fault, currState->req,
17157439Sdam.sunwoo@arm.com                                      currState->tc, currState->mode);
17167437Sdam.sunwoo@arm.com    }
17177437Sdam.sunwoo@arm.com    else {
171810037SARM gem5 Developers        // Don't finish the translation if a stage 2 look up is underway
171910037SARM gem5 Developers        if (!currState->doingStage2) {
172010037SARM gem5 Developers            DPRINTF(TLBVerbose, "calling translateTiming again\n");
172110037SARM gem5 Developers            currState->fault = tlb->translateTiming(currState->req,
172210037SARM gem5 Developers                currState->tc, currState->transState, currState->mode);
172310037SARM gem5 Developers        }
17247437Sdam.sunwoo@arm.com    }
17257437Sdam.sunwoo@arm.com
17267728SAli.Saidi@ARM.com
172710037SARM gem5 Developers    stateQueues[L2].pop_front();
17289152Satgutier@umich.edu    completeDrain();
17297728SAli.Saidi@ARM.com    pending = false;
17307728SAli.Saidi@ARM.com    nextWalk(currState->tc);
17317728SAli.Saidi@ARM.com
17327439Sdam.sunwoo@arm.com    currState->req = NULL;
17337439Sdam.sunwoo@arm.com    currState->tc = NULL;
17347439Sdam.sunwoo@arm.com    currState->delayed = false;
17357439Sdam.sunwoo@arm.com
17367653Sgene.wu@arm.com    delete currState;
17377439Sdam.sunwoo@arm.com    currState = NULL;
17387404SAli.Saidi@ARM.com}
17397404SAli.Saidi@ARM.com
17407728SAli.Saidi@ARM.comvoid
174110037SARM gem5 DevelopersTableWalker::doL0LongDescriptorWrapper()
174210037SARM gem5 Developers{
174310037SARM gem5 Developers    doLongDescriptorWrapper(L0);
174410037SARM gem5 Developers}
174510037SARM gem5 Developers
174610037SARM gem5 Developersvoid
174710037SARM gem5 DevelopersTableWalker::doL1LongDescriptorWrapper()
174810037SARM gem5 Developers{
174910037SARM gem5 Developers    doLongDescriptorWrapper(L1);
175010037SARM gem5 Developers}
175110037SARM gem5 Developers
175210037SARM gem5 Developersvoid
175310037SARM gem5 DevelopersTableWalker::doL2LongDescriptorWrapper()
175410037SARM gem5 Developers{
175510037SARM gem5 Developers    doLongDescriptorWrapper(L2);
175610037SARM gem5 Developers}
175710037SARM gem5 Developers
175810037SARM gem5 Developersvoid
175910037SARM gem5 DevelopersTableWalker::doL3LongDescriptorWrapper()
176010037SARM gem5 Developers{
176110037SARM gem5 Developers    doLongDescriptorWrapper(L3);
176210037SARM gem5 Developers}
176310037SARM gem5 Developers
176410037SARM gem5 Developersvoid
176510037SARM gem5 DevelopersTableWalker::doLongDescriptorWrapper(LookupLevel curr_lookup_level)
176610037SARM gem5 Developers{
176710037SARM gem5 Developers    currState = stateQueues[curr_lookup_level].front();
176810037SARM gem5 Developers    assert(curr_lookup_level == currState->longDesc.lookupLevel);
176910037SARM gem5 Developers    currState->delayed = false;
177010037SARM gem5 Developers
177110037SARM gem5 Developers    // if there's a stage2 translation object we don't need it any more
177210037SARM gem5 Developers    if (currState->stage2Tran) {
177310037SARM gem5 Developers        delete currState->stage2Tran;
177410037SARM gem5 Developers        currState->stage2Tran = NULL;
177510037SARM gem5 Developers    }
177610037SARM gem5 Developers
177710037SARM gem5 Developers    DPRINTF(TLBVerbose, "calling doLongDescriptor for vaddr:%#x\n",
177810037SARM gem5 Developers            currState->vaddr_tainted);
177910037SARM gem5 Developers    doLongDescriptor();
178010037SARM gem5 Developers
178110037SARM gem5 Developers    stateQueues[curr_lookup_level].pop_front();
178210037SARM gem5 Developers
178310037SARM gem5 Developers    if (currState->fault != NoFault) {
178410037SARM gem5 Developers        // A fault was generated
178510037SARM gem5 Developers        currState->transState->finish(currState->fault, currState->req,
178610037SARM gem5 Developers                                      currState->tc, currState->mode);
178710037SARM gem5 Developers
178810037SARM gem5 Developers        pending = false;
178910037SARM gem5 Developers        nextWalk(currState->tc);
179010037SARM gem5 Developers
179110037SARM gem5 Developers        currState->req = NULL;
179210037SARM gem5 Developers        currState->tc = NULL;
179310037SARM gem5 Developers        currState->delayed = false;
179410037SARM gem5 Developers        delete currState;
179510037SARM gem5 Developers    } else if (!currState->delayed) {
179610037SARM gem5 Developers        // No additional lookups required
179710037SARM gem5 Developers        // Don't finish the translation if a stage 2 look up is underway
179810037SARM gem5 Developers        if (!currState->doingStage2) {
179910037SARM gem5 Developers            DPRINTF(TLBVerbose, "calling translateTiming again\n");
180010037SARM gem5 Developers            currState->fault = tlb->translateTiming(currState->req, currState->tc,
180110037SARM gem5 Developers                                                    currState->transState,
180210037SARM gem5 Developers                                                    currState->mode);
180310037SARM gem5 Developers        }
180410037SARM gem5 Developers
180510037SARM gem5 Developers        pending = false;
180610037SARM gem5 Developers        nextWalk(currState->tc);
180710037SARM gem5 Developers
180810037SARM gem5 Developers        currState->req = NULL;
180910037SARM gem5 Developers        currState->tc = NULL;
181010037SARM gem5 Developers        currState->delayed = false;
181110037SARM gem5 Developers        delete currState;
181210037SARM gem5 Developers    } else {
181310037SARM gem5 Developers        if (curr_lookup_level >= MAX_LOOKUP_LEVELS - 1)
181410037SARM gem5 Developers            panic("Max. number of lookups already reached in table walk\n");
181510037SARM gem5 Developers        // Need to perform additional lookups
181610037SARM gem5 Developers        stateQueues[currState->longDesc.lookupLevel].push_back(currState);
181710037SARM gem5 Developers    }
181810037SARM gem5 Developers    currState = NULL;
181910037SARM gem5 Developers}
182010037SARM gem5 Developers
182110037SARM gem5 Developers
182210037SARM gem5 Developersvoid
18237728SAli.Saidi@ARM.comTableWalker::nextWalk(ThreadContext *tc)
18247728SAli.Saidi@ARM.com{
18257728SAli.Saidi@ARM.com    if (pendingQueue.size())
18269309Sandreas.hansson@arm.com        schedule(doProcessEvent, clockEdge(Cycles(1)));
18277728SAli.Saidi@ARM.com}
18287728SAli.Saidi@ARM.com
182910037SARM gem5 Developersbool
183010037SARM gem5 DevelopersTableWalker::fetchDescriptor(Addr descAddr, uint8_t *data, int numBytes,
183110037SARM gem5 Developers    Request::Flags flags, int queueIndex, Event *event,
183210037SARM gem5 Developers    void (TableWalker::*doDescriptor)())
183310037SARM gem5 Developers{
183410037SARM gem5 Developers    bool isTiming = currState->timing;
18357728SAli.Saidi@ARM.com
183610037SARM gem5 Developers    // do the requests for the page table descriptors have to go through the
183710037SARM gem5 Developers    // second stage MMU
183810037SARM gem5 Developers    if (currState->stage2Req) {
183910037SARM gem5 Developers        Fault fault;
184010037SARM gem5 Developers        flags = flags | TLB::MustBeOne;
184110037SARM gem5 Developers
184210037SARM gem5 Developers        if (isTiming) {
184310037SARM gem5 Developers            Stage2MMU::Stage2Translation *tran = new
184410037SARM gem5 Developers                Stage2MMU::Stage2Translation(*stage2Mmu, data, event,
184510037SARM gem5 Developers                                             currState->vaddr);
184610037SARM gem5 Developers            currState->stage2Tran = tran;
184710037SARM gem5 Developers            stage2Mmu->readDataTimed(currState->tc, descAddr, tran, numBytes,
184810037SARM gem5 Developers                                     flags, masterId);
184910037SARM gem5 Developers            fault = tran->fault;
185010037SARM gem5 Developers        } else {
185110037SARM gem5 Developers            fault = stage2Mmu->readDataUntimed(currState->tc,
185210037SARM gem5 Developers                currState->vaddr, descAddr, data, numBytes, flags, masterId,
185310037SARM gem5 Developers                currState->functional);
185410037SARM gem5 Developers        }
185510037SARM gem5 Developers
185610037SARM gem5 Developers        if (fault != NoFault) {
185710037SARM gem5 Developers            currState->fault = fault;
185810037SARM gem5 Developers        }
185910037SARM gem5 Developers        if (isTiming) {
186010037SARM gem5 Developers            if (queueIndex >= 0) {
186110037SARM gem5 Developers                DPRINTF(TLBVerbose, "Adding to walker fifo: queue size before adding: %d\n",
186210037SARM gem5 Developers                        stateQueues[queueIndex].size());
186310037SARM gem5 Developers                stateQueues[queueIndex].push_back(currState);
186410037SARM gem5 Developers                currState = NULL;
186510037SARM gem5 Developers            }
186610037SARM gem5 Developers        } else {
186710037SARM gem5 Developers            (this->*doDescriptor)();
186810037SARM gem5 Developers        }
186910037SARM gem5 Developers    } else {
187010037SARM gem5 Developers        if (isTiming) {
187110037SARM gem5 Developers            port.dmaAction(MemCmd::ReadReq, descAddr, numBytes, event, data,
187210037SARM gem5 Developers                           currState->tc->getCpuPtr()->clockPeriod(), flags);
187310037SARM gem5 Developers            if (queueIndex >= 0) {
187410037SARM gem5 Developers                DPRINTF(TLBVerbose, "Adding to walker fifo: queue size before adding: %d\n",
187510037SARM gem5 Developers                        stateQueues[queueIndex].size());
187610037SARM gem5 Developers                stateQueues[queueIndex].push_back(currState);
187710037SARM gem5 Developers                currState = NULL;
187810037SARM gem5 Developers            }
187910037SARM gem5 Developers        } else if (!currState->functional) {
188010037SARM gem5 Developers            port.dmaAction(MemCmd::ReadReq, descAddr, numBytes, NULL, data,
188110037SARM gem5 Developers                           currState->tc->getCpuPtr()->clockPeriod(), flags);
188210037SARM gem5 Developers            (this->*doDescriptor)();
188310037SARM gem5 Developers        } else {
188410037SARM gem5 Developers            RequestPtr req = new Request(descAddr, numBytes, flags, masterId);
188510037SARM gem5 Developers            req->taskId(ContextSwitchTaskId::DMA);
188610037SARM gem5 Developers            PacketPtr  pkt = new Packet(req, MemCmd::ReadReq);
188710037SARM gem5 Developers            pkt->dataStatic(data);
188810037SARM gem5 Developers            port.sendFunctional(pkt);
188910037SARM gem5 Developers            (this->*doDescriptor)();
189010037SARM gem5 Developers            delete req;
189110037SARM gem5 Developers            delete pkt;
189210037SARM gem5 Developers        }
189310037SARM gem5 Developers    }
189410037SARM gem5 Developers    return (isTiming);
189510037SARM gem5 Developers}
189610037SARM gem5 Developers
189710037SARM gem5 Developersvoid
189810037SARM gem5 DevelopersTableWalker::insertTableEntry(DescriptorBase &descriptor, bool longDescriptor)
189910037SARM gem5 Developers{
190010037SARM gem5 Developers    TlbEntry te;
190110037SARM gem5 Developers
190210037SARM gem5 Developers    // Create and fill a new page table entry
190310037SARM gem5 Developers    te.valid          = true;
190410037SARM gem5 Developers    te.longDescFormat = longDescriptor;
190510037SARM gem5 Developers    te.isHyp          = currState->isHyp;
190610037SARM gem5 Developers    te.asid           = currState->asid;
190710037SARM gem5 Developers    te.vmid           = currState->vmid;
190810037SARM gem5 Developers    te.N              = descriptor.offsetBits();
190910037SARM gem5 Developers    te.vpn            = currState->vaddr >> te.N;
191010037SARM gem5 Developers    te.size           = (1<<te.N) - 1;
191110037SARM gem5 Developers    te.pfn            = descriptor.pfn();
191210037SARM gem5 Developers    te.domain         = descriptor.domain();
191310037SARM gem5 Developers    te.lookupLevel    = descriptor.lookupLevel;
191410037SARM gem5 Developers    te.ns             = !descriptor.secure(haveSecurity, currState) || isStage2;
191510037SARM gem5 Developers    te.nstid          = !currState->isSecure;
191610037SARM gem5 Developers    te.xn             = descriptor.xn();
191710037SARM gem5 Developers    if (currState->aarch64)
191810037SARM gem5 Developers        te.el         = currState->el;
191910037SARM gem5 Developers    else
192010037SARM gem5 Developers        te.el         = 1;
192110037SARM gem5 Developers
192210037SARM gem5 Developers    // ASID has no meaning for stage 2 TLB entries, so mark all stage 2 entries
192310037SARM gem5 Developers    // as global
192410037SARM gem5 Developers    te.global         = descriptor.global(currState) || isStage2;
192510037SARM gem5 Developers    if (longDescriptor) {
192610037SARM gem5 Developers        LongDescriptor lDescriptor =
192710037SARM gem5 Developers            dynamic_cast<LongDescriptor &>(descriptor);
192810037SARM gem5 Developers
192910037SARM gem5 Developers        te.xn |= currState->xnTable;
193010037SARM gem5 Developers        te.pxn = currState->pxnTable || lDescriptor.pxn();
193110037SARM gem5 Developers        if (isStage2) {
193210037SARM gem5 Developers            // this is actually the HAP field, but its stored in the same bit
193310037SARM gem5 Developers            // possitions as the AP field in a stage 1 translation.
193410037SARM gem5 Developers            te.hap = lDescriptor.ap();
193510037SARM gem5 Developers        } else {
193610037SARM gem5 Developers           te.ap = ((!currState->rwTable || descriptor.ap() >> 1) << 1) |
193710037SARM gem5 Developers               (currState->userTable && (descriptor.ap() & 0x1));
193810037SARM gem5 Developers        }
193910037SARM gem5 Developers        if (currState->aarch64)
194010037SARM gem5 Developers            memAttrsAArch64(currState->tc, te, currState->longDesc.attrIndx(),
194110037SARM gem5 Developers                            currState->longDesc.sh());
194210037SARM gem5 Developers        else
194310037SARM gem5 Developers            memAttrsLPAE(currState->tc, te, lDescriptor);
194410037SARM gem5 Developers    } else {
194510037SARM gem5 Developers        te.ap = descriptor.ap();
194610037SARM gem5 Developers        memAttrs(currState->tc, te, currState->sctlr, descriptor.texcb(),
194710037SARM gem5 Developers                 descriptor.shareable());
194810037SARM gem5 Developers    }
194910037SARM gem5 Developers
195010037SARM gem5 Developers    // Debug output
195110037SARM gem5 Developers    DPRINTF(TLB, descriptor.dbgHeader().c_str());
195210037SARM gem5 Developers    DPRINTF(TLB, " - N:%d pfn:%#x size:%#x global:%d valid:%d\n",
195310037SARM gem5 Developers            te.N, te.pfn, te.size, te.global, te.valid);
195410037SARM gem5 Developers    DPRINTF(TLB, " - vpn:%#x xn:%d pxn:%d ap:%d domain:%d asid:%d "
195510037SARM gem5 Developers            "vmid:%d hyp:%d nc:%d ns:%d\n", te.vpn, te.xn, te.pxn,
195610037SARM gem5 Developers            te.ap, static_cast<uint8_t>(te.domain), te.asid, te.vmid, te.isHyp,
195710037SARM gem5 Developers            te.nonCacheable, te.ns);
195810037SARM gem5 Developers    DPRINTF(TLB, " - domain from L%d desc:%d data:%#x\n",
195910037SARM gem5 Developers            descriptor.lookupLevel, static_cast<uint8_t>(descriptor.domain()),
196010037SARM gem5 Developers            descriptor.getRawData());
196110037SARM gem5 Developers
196210037SARM gem5 Developers    // Insert the entry into the TLB
196310037SARM gem5 Developers    tlb->insert(currState->vaddr, te);
196410037SARM gem5 Developers    if (!currState->timing) {
196510037SARM gem5 Developers        currState->tc  = NULL;
196610037SARM gem5 Developers        currState->req = NULL;
196710037SARM gem5 Developers    }
196810037SARM gem5 Developers}
19697728SAli.Saidi@ARM.com
19707404SAli.Saidi@ARM.comArmISA::TableWalker *
19717404SAli.Saidi@ARM.comArmTableWalkerParams::create()
19727404SAli.Saidi@ARM.com{
19737404SAli.Saidi@ARM.com    return new ArmISA::TableWalker(this);
19747404SAli.Saidi@ARM.com}
19757404SAli.Saidi@ARM.com
197610037SARM gem5 DevelopersLookupLevel
197710037SARM gem5 DevelopersTableWalker::toLookupLevel(uint8_t lookup_level_as_int)
197810037SARM gem5 Developers{
197910037SARM gem5 Developers    switch (lookup_level_as_int) {
198010037SARM gem5 Developers      case L1:
198110037SARM gem5 Developers        return L1;
198210037SARM gem5 Developers      case L2:
198310037SARM gem5 Developers        return L2;
198410037SARM gem5 Developers      case L3:
198510037SARM gem5 Developers        return L3;
198610037SARM gem5 Developers      default:
198710037SARM gem5 Developers        panic("Invalid lookup level conversion");
198810037SARM gem5 Developers    }
198910037SARM gem5 Developers}
1990