ldr.isa revision 7336
17119Sgblack@eecs.umich.edu// -*- mode:c++ -*- 27119Sgblack@eecs.umich.edu 37119Sgblack@eecs.umich.edu// Copyright (c) 2010 ARM Limited 47119Sgblack@eecs.umich.edu// All rights reserved 57119Sgblack@eecs.umich.edu// 67119Sgblack@eecs.umich.edu// The license below extends only to copyright in the software and shall 77119Sgblack@eecs.umich.edu// not be construed as granting a license to any other intellectual 87119Sgblack@eecs.umich.edu// property including but not limited to intellectual property relating 97119Sgblack@eecs.umich.edu// to a hardware implementation of the functionality of the software 107119Sgblack@eecs.umich.edu// licensed hereunder. You may use the software subject to the license 117119Sgblack@eecs.umich.edu// terms below provided that you ensure that this notice is replicated 127119Sgblack@eecs.umich.edu// unmodified and in its entirety in all distributions of the software, 137119Sgblack@eecs.umich.edu// modified or unmodified, in source code or in binary form. 147119Sgblack@eecs.umich.edu// 157119Sgblack@eecs.umich.edu// Redistribution and use in source and binary forms, with or without 167119Sgblack@eecs.umich.edu// modification, are permitted provided that the following conditions are 177119Sgblack@eecs.umich.edu// met: redistributions of source code must retain the above copyright 187119Sgblack@eecs.umich.edu// notice, this list of conditions and the following disclaimer; 197119Sgblack@eecs.umich.edu// redistributions in binary form must reproduce the above copyright 207119Sgblack@eecs.umich.edu// notice, this list of conditions and the following disclaimer in the 217119Sgblack@eecs.umich.edu// documentation and/or other materials provided with the distribution; 227119Sgblack@eecs.umich.edu// neither the name of the copyright holders nor the names of its 237119Sgblack@eecs.umich.edu// contributors may be used to endorse or promote products derived from 247119Sgblack@eecs.umich.edu// this software without specific prior written permission. 257119Sgblack@eecs.umich.edu// 267119Sgblack@eecs.umich.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 277119Sgblack@eecs.umich.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 287119Sgblack@eecs.umich.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 297119Sgblack@eecs.umich.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 307119Sgblack@eecs.umich.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 317119Sgblack@eecs.umich.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 327119Sgblack@eecs.umich.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 337119Sgblack@eecs.umich.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 347119Sgblack@eecs.umich.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 357119Sgblack@eecs.umich.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 367119Sgblack@eecs.umich.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 377119Sgblack@eecs.umich.edu// 387119Sgblack@eecs.umich.edu// Authors: Gabe Black 397119Sgblack@eecs.umich.edu 407119Sgblack@eecs.umich.edulet {{ 417119Sgblack@eecs.umich.edu 427119Sgblack@eecs.umich.edu header_output = "" 437119Sgblack@eecs.umich.edu decoder_output = "" 447119Sgblack@eecs.umich.edu exec_output = "" 457119Sgblack@eecs.umich.edu 467119Sgblack@eecs.umich.edu def loadImmClassName(post, add, writeback, \ 477119Sgblack@eecs.umich.edu size=4, sign=False, user=False): 487119Sgblack@eecs.umich.edu return memClassName("LOAD_IMM", post, add, writeback, 497119Sgblack@eecs.umich.edu size, sign, user) 507119Sgblack@eecs.umich.edu 517119Sgblack@eecs.umich.edu def loadRegClassName(post, add, writeback, \ 527119Sgblack@eecs.umich.edu size=4, sign=False, user=False): 537119Sgblack@eecs.umich.edu return memClassName("LOAD_REG", post, add, writeback, 547119Sgblack@eecs.umich.edu size, sign, user) 557119Sgblack@eecs.umich.edu 567128Sgblack@eecs.umich.edu def loadDoubleImmClassName(post, add, writeback): 577128Sgblack@eecs.umich.edu return memClassName("LOAD_IMMD", post, add, writeback, 4, False, False) 587128Sgblack@eecs.umich.edu 597128Sgblack@eecs.umich.edu def loadDoubleRegClassName(post, add, writeback): 607128Sgblack@eecs.umich.edu return memClassName("LOAD_REGD", post, add, writeback, 4, False, False) 617128Sgblack@eecs.umich.edu 627279Sgblack@eecs.umich.edu def emitLoad(name, Name, imm, eaCode, accCode, \ 637279Sgblack@eecs.umich.edu memFlags, instFlags, base, double=False): 647119Sgblack@eecs.umich.edu global header_output, decoder_output, exec_output 657119Sgblack@eecs.umich.edu 667119Sgblack@eecs.umich.edu (newHeader, 677119Sgblack@eecs.umich.edu newDecoder, 687132Sgblack@eecs.umich.edu newExec) = loadStoreBase(name, Name, imm, 697303Sgblack@eecs.umich.edu eaCode, accCode, "", 707303Sgblack@eecs.umich.edu memFlags, instFlags, double, False, 717132Sgblack@eecs.umich.edu base, execTemplateBase = 'Load') 727119Sgblack@eecs.umich.edu 737119Sgblack@eecs.umich.edu header_output += newHeader 747119Sgblack@eecs.umich.edu decoder_output += newDecoder 757119Sgblack@eecs.umich.edu exec_output += newExec 767119Sgblack@eecs.umich.edu 777119Sgblack@eecs.umich.edu def buildImmLoad(mnem, post, add, writeback, \ 787244Sgblack@eecs.umich.edu size=4, sign=False, user=False, \ 797336Sgblack@eecs.umich.edu prefetch=False, ldrex=False, vldr=False): 807119Sgblack@eecs.umich.edu name = mnem 817119Sgblack@eecs.umich.edu Name = loadImmClassName(post, add, writeback, \ 827119Sgblack@eecs.umich.edu size, sign, user) 837119Sgblack@eecs.umich.edu 847119Sgblack@eecs.umich.edu if add: 857119Sgblack@eecs.umich.edu op = " +" 867119Sgblack@eecs.umich.edu else: 877119Sgblack@eecs.umich.edu op = " -" 887119Sgblack@eecs.umich.edu 897119Sgblack@eecs.umich.edu offset = op + " imm" 907119Sgblack@eecs.umich.edu eaCode = "EA = Base" 917119Sgblack@eecs.umich.edu if not post: 927119Sgblack@eecs.umich.edu eaCode += offset 937119Sgblack@eecs.umich.edu eaCode += ";" 947119Sgblack@eecs.umich.edu 957294Sgblack@eecs.umich.edu memFlags = ["ArmISA::TLB::MustBeOne", "%d" % (size - 1)] 967192Sgblack@eecs.umich.edu if prefetch: 977192Sgblack@eecs.umich.edu Name = "%s_%s" % (mnem.upper(), Name) 987294Sgblack@eecs.umich.edu memFlags.append("Request::PREFETCH") 997192Sgblack@eecs.umich.edu accCode = ''' 1007192Sgblack@eecs.umich.edu uint64_t temp = Mem%s;\n 1017192Sgblack@eecs.umich.edu temp = temp; 1027192Sgblack@eecs.umich.edu ''' % buildMemSuffix(sign, size) 1037336Sgblack@eecs.umich.edu elif vldr: 1047336Sgblack@eecs.umich.edu Name = "%s_%s" % (mnem.upper(), Name) 1057336Sgblack@eecs.umich.edu accCode = "FpDest.uw = cSwap(Mem%s, ((CPSR)Cpsr).e);\n" % \ 1067336Sgblack@eecs.umich.edu buildMemSuffix(sign, size) 1077192Sgblack@eecs.umich.edu else: 1087244Sgblack@eecs.umich.edu if ldrex: 1097294Sgblack@eecs.umich.edu memFlags.append("Request::LLSC") 1107244Sgblack@eecs.umich.edu Name = "%s_%s" % (mnem.upper(), Name) 1117296Sgblack@eecs.umich.edu accCode = "IWDest = cSwap(Mem%s, ((CPSR)Cpsr).e);" % \ 1127296Sgblack@eecs.umich.edu buildMemSuffix(sign, size) 1137294Sgblack@eecs.umich.edu 1147336Sgblack@eecs.umich.edu if not prefetch and not ldrex and not vldr: 1157294Sgblack@eecs.umich.edu memFlags.append("ArmISA::TLB::AllowUnaligned") 1167294Sgblack@eecs.umich.edu 1177119Sgblack@eecs.umich.edu if writeback: 1187119Sgblack@eecs.umich.edu accCode += "Base = Base %s;\n" % offset 1197132Sgblack@eecs.umich.edu base = buildMemBase("MemoryImm", post, writeback) 1207119Sgblack@eecs.umich.edu 1217192Sgblack@eecs.umich.edu emitLoad(name, Name, True, eaCode, accCode, memFlags, [], base) 1227119Sgblack@eecs.umich.edu 1237292Sgblack@eecs.umich.edu def buildRfeLoad(mnem, post, add, writeback): 1247292Sgblack@eecs.umich.edu name = mnem 1257292Sgblack@eecs.umich.edu Name = "RFE_" + loadImmClassName(post, add, writeback, 8) 1267292Sgblack@eecs.umich.edu 1277292Sgblack@eecs.umich.edu offset = 0 1287292Sgblack@eecs.umich.edu if post != add: 1297292Sgblack@eecs.umich.edu offset += 4 1307292Sgblack@eecs.umich.edu if not add: 1317292Sgblack@eecs.umich.edu offset -= 8 1327292Sgblack@eecs.umich.edu 1337292Sgblack@eecs.umich.edu eaCode = "EA = Base + %d;" % offset 1347292Sgblack@eecs.umich.edu 1357292Sgblack@eecs.umich.edu wbDiff = -8 1367292Sgblack@eecs.umich.edu if add: 1377292Sgblack@eecs.umich.edu wbDiff = 8 1387292Sgblack@eecs.umich.edu accCode = ''' 1397296Sgblack@eecs.umich.edu CPSR cpsr = Cpsr; 1407296Sgblack@eecs.umich.edu NPC = cSwap<uint32_t>(Mem.ud, cpsr.e); 1417296Sgblack@eecs.umich.edu uint32_t newCpsr = 1427296Sgblack@eecs.umich.edu cpsrWriteByInstr(cpsr | CondCodes, 1437296Sgblack@eecs.umich.edu cSwap<uint32_t>(Mem.ud >> 32, cpsr.e), 1447296Sgblack@eecs.umich.edu 0xF, true); 1457292Sgblack@eecs.umich.edu Cpsr = ~CondCodesMask & newCpsr; 1467292Sgblack@eecs.umich.edu CondCodes = CondCodesMask & newCpsr; 1477292Sgblack@eecs.umich.edu ''' 1487292Sgblack@eecs.umich.edu if writeback: 1497292Sgblack@eecs.umich.edu accCode += "Base = Base + %s;\n" % wbDiff 1507292Sgblack@eecs.umich.edu 1517292Sgblack@eecs.umich.edu global header_output, decoder_output, exec_output 1527292Sgblack@eecs.umich.edu 1537292Sgblack@eecs.umich.edu (newHeader, 1547292Sgblack@eecs.umich.edu newDecoder, 1557294Sgblack@eecs.umich.edu newExec) = RfeBase(name, Name, eaCode, accCode, 1567294Sgblack@eecs.umich.edu ["ArmISA::TLB::AlignWord", "ArmISA::TLB::MustBeOne"], []) 1577292Sgblack@eecs.umich.edu 1587292Sgblack@eecs.umich.edu header_output += newHeader 1597292Sgblack@eecs.umich.edu decoder_output += newDecoder 1607292Sgblack@eecs.umich.edu exec_output += newExec 1617292Sgblack@eecs.umich.edu 1627336Sgblack@eecs.umich.edu def buildRegLoad(mnem, post, add, writeback, size=4, sign=False, \ 1637336Sgblack@eecs.umich.edu user=False, prefetch=False): 1647119Sgblack@eecs.umich.edu name = mnem 1657119Sgblack@eecs.umich.edu Name = loadRegClassName(post, add, writeback, 1667119Sgblack@eecs.umich.edu size, sign, user) 1677119Sgblack@eecs.umich.edu 1687119Sgblack@eecs.umich.edu if add: 1697119Sgblack@eecs.umich.edu op = " +" 1707119Sgblack@eecs.umich.edu else: 1717119Sgblack@eecs.umich.edu op = " -" 1727119Sgblack@eecs.umich.edu 1737119Sgblack@eecs.umich.edu offset = op + " shift_rm_imm(Index, shiftAmt," + \ 1747119Sgblack@eecs.umich.edu " shiftType, CondCodes<29:>)" 1757119Sgblack@eecs.umich.edu eaCode = "EA = Base" 1767119Sgblack@eecs.umich.edu if not post: 1777119Sgblack@eecs.umich.edu eaCode += offset 1787119Sgblack@eecs.umich.edu eaCode += ";" 1797119Sgblack@eecs.umich.edu 1807294Sgblack@eecs.umich.edu memFlags = ["%d" % (size - 1), "ArmISA::TLB::MustBeOne"] 1817192Sgblack@eecs.umich.edu if prefetch: 1827192Sgblack@eecs.umich.edu Name = "%s_%s" % (mnem.upper(), Name) 1837294Sgblack@eecs.umich.edu memFlags.append("Request::PREFETCH") 1847192Sgblack@eecs.umich.edu accCode = ''' 1857192Sgblack@eecs.umich.edu uint64_t temp = Mem%s;\n 1867192Sgblack@eecs.umich.edu temp = temp; 1877192Sgblack@eecs.umich.edu ''' % buildMemSuffix(sign, size) 1887192Sgblack@eecs.umich.edu else: 1897296Sgblack@eecs.umich.edu accCode = "IWDest = cSwap(Mem%s, ((CPSR)Cpsr).e);" % \ 1907296Sgblack@eecs.umich.edu buildMemSuffix(sign, size) 1917119Sgblack@eecs.umich.edu if writeback: 1927119Sgblack@eecs.umich.edu accCode += "Base = Base %s;\n" % offset 1937294Sgblack@eecs.umich.edu 1947294Sgblack@eecs.umich.edu if not prefetch: 1957294Sgblack@eecs.umich.edu memFlags.append("ArmISA::TLB::AllowUnaligned") 1967294Sgblack@eecs.umich.edu 1977132Sgblack@eecs.umich.edu base = buildMemBase("MemoryReg", post, writeback) 1987119Sgblack@eecs.umich.edu 1997279Sgblack@eecs.umich.edu emitLoad(name, Name, False, eaCode, accCode, \ 2007279Sgblack@eecs.umich.edu memFlags, [], base) 2017119Sgblack@eecs.umich.edu 2027336Sgblack@eecs.umich.edu def buildDoubleImmLoad(mnem, post, add, writeback, \ 2037336Sgblack@eecs.umich.edu ldrex=False, vldr=False): 2047128Sgblack@eecs.umich.edu name = mnem 2057128Sgblack@eecs.umich.edu Name = loadDoubleImmClassName(post, add, writeback) 2067128Sgblack@eecs.umich.edu 2077128Sgblack@eecs.umich.edu if add: 2087128Sgblack@eecs.umich.edu op = " +" 2097128Sgblack@eecs.umich.edu else: 2107128Sgblack@eecs.umich.edu op = " -" 2117128Sgblack@eecs.umich.edu 2127128Sgblack@eecs.umich.edu offset = op + " imm" 2137128Sgblack@eecs.umich.edu eaCode = "EA = Base" 2147128Sgblack@eecs.umich.edu if not post: 2157128Sgblack@eecs.umich.edu eaCode += offset 2167128Sgblack@eecs.umich.edu eaCode += ";" 2177128Sgblack@eecs.umich.edu 2187336Sgblack@eecs.umich.edu if not vldr: 2197336Sgblack@eecs.umich.edu accCode = ''' 2207336Sgblack@eecs.umich.edu CPSR cpsr = Cpsr; 2217336Sgblack@eecs.umich.edu Dest = cSwap<uint32_t>(Mem.ud, cpsr.e); 2227336Sgblack@eecs.umich.edu Dest2 = cSwap<uint32_t>(Mem.ud >> 32, cpsr.e); 2237336Sgblack@eecs.umich.edu ''' 2247336Sgblack@eecs.umich.edu else: 2257336Sgblack@eecs.umich.edu accCode = ''' 2267336Sgblack@eecs.umich.edu uint64_t swappedMem = cSwap(Mem.ud, ((CPSR)Cpsr).e); 2277336Sgblack@eecs.umich.edu FpDest.uw = (uint32_t)swappedMem; 2287336Sgblack@eecs.umich.edu FpDest2.uw = (uint32_t)(swappedMem >> 32); 2297336Sgblack@eecs.umich.edu ''' 2307244Sgblack@eecs.umich.edu if ldrex: 2317244Sgblack@eecs.umich.edu memFlags = ["Request::LLSC"] 2327244Sgblack@eecs.umich.edu else: 2337244Sgblack@eecs.umich.edu memFlags = [] 2347336Sgblack@eecs.umich.edu if ldrex or vldr: 2357336Sgblack@eecs.umich.edu Name = "%s_%s" % (mnem.upper(), Name) 2367128Sgblack@eecs.umich.edu if writeback: 2377128Sgblack@eecs.umich.edu accCode += "Base = Base %s;\n" % offset 2387279Sgblack@eecs.umich.edu base = buildMemBase("MemoryDImm", post, writeback) 2397128Sgblack@eecs.umich.edu 2407294Sgblack@eecs.umich.edu memFlags.extend(["ArmISA::TLB::MustBeOne", 2417294Sgblack@eecs.umich.edu "ArmISA::TLB::AlignWord"]) 2427294Sgblack@eecs.umich.edu 2437279Sgblack@eecs.umich.edu emitLoad(name, Name, True, eaCode, accCode, \ 2447279Sgblack@eecs.umich.edu memFlags, [], base, double=True) 2457128Sgblack@eecs.umich.edu 2467128Sgblack@eecs.umich.edu def buildDoubleRegLoad(mnem, post, add, writeback): 2477128Sgblack@eecs.umich.edu name = mnem 2487128Sgblack@eecs.umich.edu Name = loadDoubleRegClassName(post, add, writeback) 2497128Sgblack@eecs.umich.edu 2507128Sgblack@eecs.umich.edu if add: 2517128Sgblack@eecs.umich.edu op = " +" 2527128Sgblack@eecs.umich.edu else: 2537128Sgblack@eecs.umich.edu op = " -" 2547128Sgblack@eecs.umich.edu 2557128Sgblack@eecs.umich.edu offset = op + " shift_rm_imm(Index, shiftAmt," + \ 2567128Sgblack@eecs.umich.edu " shiftType, CondCodes<29:>)" 2577128Sgblack@eecs.umich.edu eaCode = "EA = Base" 2587128Sgblack@eecs.umich.edu if not post: 2597128Sgblack@eecs.umich.edu eaCode += offset 2607128Sgblack@eecs.umich.edu eaCode += ";" 2617128Sgblack@eecs.umich.edu 2627128Sgblack@eecs.umich.edu accCode = ''' 2637296Sgblack@eecs.umich.edu CPSR cpsr = Cpsr; 2647296Sgblack@eecs.umich.edu Dest = cSwap<uint32_t>(Mem.ud, cpsr.e); 2657296Sgblack@eecs.umich.edu Dest2 = cSwap<uint32_t>(Mem.ud >> 32, cpsr.e); 2667128Sgblack@eecs.umich.edu ''' 2677128Sgblack@eecs.umich.edu if writeback: 2687128Sgblack@eecs.umich.edu accCode += "Base = Base %s;\n" % offset 2697279Sgblack@eecs.umich.edu base = buildMemBase("MemoryDReg", post, writeback) 2707128Sgblack@eecs.umich.edu 2717279Sgblack@eecs.umich.edu emitLoad(name, Name, False, eaCode, accCode, 2727294Sgblack@eecs.umich.edu ["ArmISA::TLB::MustBeOne", "ArmISA::TLB::AlignWord"], 2737294Sgblack@eecs.umich.edu [], base, double=True) 2747128Sgblack@eecs.umich.edu 2757119Sgblack@eecs.umich.edu def buildLoads(mnem, size=4, sign=False, user=False): 2767119Sgblack@eecs.umich.edu buildImmLoad(mnem, True, True, True, size, sign, user) 2777119Sgblack@eecs.umich.edu buildRegLoad(mnem, True, True, True, size, sign, user) 2787119Sgblack@eecs.umich.edu buildImmLoad(mnem, True, False, True, size, sign, user) 2797119Sgblack@eecs.umich.edu buildRegLoad(mnem, True, False, True, size, sign, user) 2807119Sgblack@eecs.umich.edu buildImmLoad(mnem, False, True, True, size, sign, user) 2817119Sgblack@eecs.umich.edu buildRegLoad(mnem, False, True, True, size, sign, user) 2827119Sgblack@eecs.umich.edu buildImmLoad(mnem, False, False, True, size, sign, user) 2837119Sgblack@eecs.umich.edu buildRegLoad(mnem, False, False, True, size, sign, user) 2847119Sgblack@eecs.umich.edu buildImmLoad(mnem, False, True, False, size, sign, user) 2857119Sgblack@eecs.umich.edu buildRegLoad(mnem, False, True, False, size, sign, user) 2867119Sgblack@eecs.umich.edu buildImmLoad(mnem, False, False, False, size, sign, user) 2877119Sgblack@eecs.umich.edu buildRegLoad(mnem, False, False, False, size, sign, user) 2887119Sgblack@eecs.umich.edu 2897128Sgblack@eecs.umich.edu def buildDoubleLoads(mnem): 2907128Sgblack@eecs.umich.edu buildDoubleImmLoad(mnem, True, True, True) 2917128Sgblack@eecs.umich.edu buildDoubleRegLoad(mnem, True, True, True) 2927128Sgblack@eecs.umich.edu buildDoubleImmLoad(mnem, True, False, True) 2937128Sgblack@eecs.umich.edu buildDoubleRegLoad(mnem, True, False, True) 2947128Sgblack@eecs.umich.edu buildDoubleImmLoad(mnem, False, True, True) 2957128Sgblack@eecs.umich.edu buildDoubleRegLoad(mnem, False, True, True) 2967128Sgblack@eecs.umich.edu buildDoubleImmLoad(mnem, False, False, True) 2977128Sgblack@eecs.umich.edu buildDoubleRegLoad(mnem, False, False, True) 2987128Sgblack@eecs.umich.edu buildDoubleImmLoad(mnem, False, True, False) 2997128Sgblack@eecs.umich.edu buildDoubleRegLoad(mnem, False, True, False) 3007128Sgblack@eecs.umich.edu buildDoubleImmLoad(mnem, False, False, False) 3017128Sgblack@eecs.umich.edu buildDoubleRegLoad(mnem, False, False, False) 3027128Sgblack@eecs.umich.edu 3037292Sgblack@eecs.umich.edu def buildRfeLoads(mnem): 3047292Sgblack@eecs.umich.edu buildRfeLoad(mnem, True, True, True) 3057292Sgblack@eecs.umich.edu buildRfeLoad(mnem, True, True, False) 3067292Sgblack@eecs.umich.edu buildRfeLoad(mnem, True, False, True) 3077292Sgblack@eecs.umich.edu buildRfeLoad(mnem, True, False, False) 3087292Sgblack@eecs.umich.edu buildRfeLoad(mnem, False, True, True) 3097292Sgblack@eecs.umich.edu buildRfeLoad(mnem, False, True, False) 3107292Sgblack@eecs.umich.edu buildRfeLoad(mnem, False, False, True) 3117292Sgblack@eecs.umich.edu buildRfeLoad(mnem, False, False, False) 3127292Sgblack@eecs.umich.edu 3137192Sgblack@eecs.umich.edu def buildPrefetches(mnem): 3147192Sgblack@eecs.umich.edu buildRegLoad(mnem, False, False, False, size=1, prefetch=True) 3157192Sgblack@eecs.umich.edu buildImmLoad(mnem, False, False, False, size=1, prefetch=True) 3167192Sgblack@eecs.umich.edu buildRegLoad(mnem, False, True, False, size=1, prefetch=True) 3177192Sgblack@eecs.umich.edu buildImmLoad(mnem, False, True, False, size=1, prefetch=True) 3187192Sgblack@eecs.umich.edu 3197119Sgblack@eecs.umich.edu buildLoads("ldr") 3207119Sgblack@eecs.umich.edu buildLoads("ldrt", user=True) 3217119Sgblack@eecs.umich.edu buildLoads("ldrb", size=1) 3227119Sgblack@eecs.umich.edu buildLoads("ldrbt", size=1, user=True) 3237119Sgblack@eecs.umich.edu buildLoads("ldrsb", size=1, sign=True) 3247119Sgblack@eecs.umich.edu buildLoads("ldrsbt", size=1, sign=True, user=True) 3257119Sgblack@eecs.umich.edu buildLoads("ldrh", size=2) 3267119Sgblack@eecs.umich.edu buildLoads("ldrht", size=2, user=True) 3277119Sgblack@eecs.umich.edu buildLoads("hdrsh", size=2, sign=True) 3287119Sgblack@eecs.umich.edu buildLoads("ldrsht", size=2, sign=True, user=True) 3297128Sgblack@eecs.umich.edu 3307128Sgblack@eecs.umich.edu buildDoubleLoads("ldrd") 3317192Sgblack@eecs.umich.edu 3327292Sgblack@eecs.umich.edu buildRfeLoads("rfe") 3337292Sgblack@eecs.umich.edu 3347192Sgblack@eecs.umich.edu buildPrefetches("pld") 3357192Sgblack@eecs.umich.edu buildPrefetches("pldw") 3367192Sgblack@eecs.umich.edu buildPrefetches("pli") 3377244Sgblack@eecs.umich.edu 3387244Sgblack@eecs.umich.edu buildImmLoad("ldrex", False, True, False, size=4, ldrex=True) 3397244Sgblack@eecs.umich.edu buildImmLoad("ldrexh", False, True, False, size=2, ldrex=True) 3407244Sgblack@eecs.umich.edu buildImmLoad("ldrexb", False, True, False, size=1, ldrex=True) 3417244Sgblack@eecs.umich.edu buildDoubleImmLoad("ldrexd", False, True, False, ldrex=True) 3427336Sgblack@eecs.umich.edu 3437336Sgblack@eecs.umich.edu buildImmLoad("vldr", False, True, False, size=4, vldr=True) 3447336Sgblack@eecs.umich.edu buildImmLoad("vldr", False, False, False, size=4, vldr=True) 3457336Sgblack@eecs.umich.edu buildDoubleImmLoad("vldr", False, True, False, vldr=True) 3467336Sgblack@eecs.umich.edu buildDoubleImmLoad("vldr", False, False, False, vldr=True) 3477119Sgblack@eecs.umich.edu}}; 348