faults.hh revision 12334
16019Shines@cs.fsu.edu/*
211929SMatteo.Andreozzi@arm.com * Copyright (c) 2010, 2012-2013, 2016-2017 ARM Limited
37189Sgblack@eecs.umich.edu * All rights reserved
47189Sgblack@eecs.umich.edu *
57189Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
67189Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
77189Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
87189Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
97189Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
107189Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
117189Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
127189Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
137189Sgblack@eecs.umich.edu *
146019Shines@cs.fsu.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan
156019Shines@cs.fsu.edu * Copyright (c) 2007-2008 The Florida State University
166019Shines@cs.fsu.edu * All rights reserved.
176019Shines@cs.fsu.edu *
186019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without
196019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are
206019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright
216019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer;
226019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright
236019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the
246019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution;
256019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its
266019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from
276019Shines@cs.fsu.edu * this software without specific prior written permission.
286019Shines@cs.fsu.edu *
296019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
306019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
316019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
326019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
336019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
346019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
356019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
366019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
376019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
386019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
396019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
406019Shines@cs.fsu.edu *
416735Sgblack@eecs.umich.edu * Authors: Ali Saidi
426735Sgblack@eecs.umich.edu *          Gabe Black
4310037SARM gem5 Developers *          Giacomo Gabrielli
4410037SARM gem5 Developers *          Thomas Grocutt
456019Shines@cs.fsu.edu */
466019Shines@cs.fsu.edu
476019Shines@cs.fsu.edu#ifndef __ARM_FAULTS_HH__
486019Shines@cs.fsu.edu#define __ARM_FAULTS_HH__
496019Shines@cs.fsu.edu
507362Sgblack@eecs.umich.edu#include "arch/arm/miscregs.hh"
5110037SARM gem5 Developers#include "arch/arm/pagetable.hh"
526735Sgblack@eecs.umich.edu#include "arch/arm/types.hh"
5312334Sgabeblack@google.com#include "base/logging.hh"
546019Shines@cs.fsu.edu#include "sim/faults.hh"
558782Sgblack@eecs.umich.edu#include "sim/full_system.hh"
566019Shines@cs.fsu.edu
576019Shines@cs.fsu.edu// The design of the "name" and "vect" functions is in sim/faults.hh
586019Shines@cs.fsu.edu
596019Shines@cs.fsu.edunamespace ArmISA
606019Shines@cs.fsu.edu{
6111294Sandreas.hansson@arm.comtypedef Addr FaultOffset;
626019Shines@cs.fsu.edu
637362Sgblack@eecs.umich.educlass ArmFault : public FaultBase
646019Shines@cs.fsu.edu{
656019Shines@cs.fsu.edu  protected:
6610037SARM gem5 Developers    ExtMachInst machInst;
6710037SARM gem5 Developers    uint32_t issRaw;
6810037SARM gem5 Developers
6910037SARM gem5 Developers    // Helper variables for ARMv8 exception handling
7010037SARM gem5 Developers    bool from64;  // True if the exception is generated from the AArch64 state
7110037SARM gem5 Developers    bool to64;  // True if the exception is taken in AArch64 state
7210037SARM gem5 Developers    ExceptionLevel fromEL;  // Source exception level
7310037SARM gem5 Developers    ExceptionLevel toEL;  // Target exception level
7410037SARM gem5 Developers    OperatingMode fromMode;  // Source operating mode
7510037SARM gem5 Developers
766735Sgblack@eecs.umich.edu    Addr getVector(ThreadContext *tc);
7710037SARM gem5 Developers    Addr getVector64(ThreadContext *tc);
786735Sgblack@eecs.umich.edu
796019Shines@cs.fsu.edu  public:
8010037SARM gem5 Developers    /// Generic fault source enums used to index into
8110037SARM gem5 Developers    /// {short/long/aarch64}DescFaultSources[] to get the actual encodings based
8210037SARM gem5 Developers    /// on the current register width state and the translation table format in
8310037SARM gem5 Developers    /// use
8410037SARM gem5 Developers    enum FaultSource
857362Sgblack@eecs.umich.edu    {
8610037SARM gem5 Developers        AlignmentFault = 0,
8710037SARM gem5 Developers        InstructionCacheMaintenance,  // Short-desc. format only
8810037SARM gem5 Developers        SynchExtAbtOnTranslTableWalkLL,
8910037SARM gem5 Developers        SynchPtyErrOnTranslTableWalkLL = SynchExtAbtOnTranslTableWalkLL + 4,
9010037SARM gem5 Developers        TranslationLL = SynchPtyErrOnTranslTableWalkLL + 4,
9110037SARM gem5 Developers        AccessFlagLL = TranslationLL + 4,
9210037SARM gem5 Developers        DomainLL = AccessFlagLL + 4,
9310037SARM gem5 Developers        PermissionLL = DomainLL + 4,
9410037SARM gem5 Developers        DebugEvent = PermissionLL + 4,
9510037SARM gem5 Developers        SynchronousExternalAbort,
9610037SARM gem5 Developers        TLBConflictAbort,  // Requires LPAE
9710037SARM gem5 Developers        SynchPtyErrOnMemoryAccess,
9810037SARM gem5 Developers        AsynchronousExternalAbort,
9910037SARM gem5 Developers        AsynchPtyErrOnMemoryAccess,
10010037SARM gem5 Developers        AddressSizeLL,  // AArch64 only
1017611SGene.Wu@arm.com
10210037SARM gem5 Developers        // Not real faults. These are faults to allow the translation function
10310037SARM gem5 Developers        // to inform the memory access function not to proceed for a prefetch
10410037SARM gem5 Developers        // that misses in the TLB or that targets an uncacheable address
10510037SARM gem5 Developers        PrefetchTLBMiss = AddressSizeLL + 4,
10610037SARM gem5 Developers        PrefetchUncacheable,
10710037SARM gem5 Developers
10810037SARM gem5 Developers        NumFaultSources,
10910037SARM gem5 Developers        FaultSourceInvalid = 0xff
11010037SARM gem5 Developers    };
11110037SARM gem5 Developers
11210037SARM gem5 Developers    /// Encodings of the fault sources when the short-desc. translation table
11310037SARM gem5 Developers    /// format is in use (ARM ARM Issue C B3.13.3)
11410037SARM gem5 Developers    static uint8_t shortDescFaultSources[NumFaultSources];
11510037SARM gem5 Developers    /// Encodings of the fault sources when the long-desc. translation table
11610037SARM gem5 Developers    /// format is in use (ARM ARM Issue C B3.13.3)
11710037SARM gem5 Developers    static uint8_t longDescFaultSources[NumFaultSources];
11810037SARM gem5 Developers    /// Encodings of the fault sources in AArch64 state
11910037SARM gem5 Developers    static uint8_t aarch64FaultSources[NumFaultSources];
12010037SARM gem5 Developers
12110037SARM gem5 Developers    enum AnnotationIDs
12210037SARM gem5 Developers    {
12310037SARM gem5 Developers        S1PTW, // DataAbort, PrefetchAbort: Stage 1 Page Table Walk,
12410037SARM gem5 Developers        OVA,   // DataAbort, PrefetchAbort: stage 1 Virtual Address for stage 2 faults
12510037SARM gem5 Developers        SAS,   // DataAbort: Syndrome Access Size
12610037SARM gem5 Developers        SSE,   // DataAbort: Syndrome Sign Extend
12710037SARM gem5 Developers        SRT,   // DataAbort: Syndrome Register Transfer
12810037SARM gem5 Developers
12910037SARM gem5 Developers        // AArch64 only
13010037SARM gem5 Developers        SF,    // DataAbort: width of the accessed register is SixtyFour
13110037SARM gem5 Developers        AR     // DataAbort: Acquire/Release semantics
13210037SARM gem5 Developers    };
13310037SARM gem5 Developers
13410037SARM gem5 Developers    enum TranMethod
13510037SARM gem5 Developers    {
13610037SARM gem5 Developers        LpaeTran,
13710037SARM gem5 Developers        VmsaTran,
13810037SARM gem5 Developers        UnknownTran
1397362Sgblack@eecs.umich.edu    };
1407362Sgblack@eecs.umich.edu
1416735Sgblack@eecs.umich.edu    struct FaultVals
1426735Sgblack@eecs.umich.edu    {
1436735Sgblack@eecs.umich.edu        const FaultName name;
14410037SARM gem5 Developers
1456735Sgblack@eecs.umich.edu        const FaultOffset offset;
14610037SARM gem5 Developers
14710037SARM gem5 Developers        // Offsets used for exceptions taken in AArch64 state
14810037SARM gem5 Developers        const uint16_t currELTOffset;
14910037SARM gem5 Developers        const uint16_t currELHOffset;
15010037SARM gem5 Developers        const uint16_t lowerEL64Offset;
15110037SARM gem5 Developers        const uint16_t lowerEL32Offset;
15210037SARM gem5 Developers
1536735Sgblack@eecs.umich.edu        const OperatingMode nextMode;
15410037SARM gem5 Developers
1556735Sgblack@eecs.umich.edu        const uint8_t armPcOffset;
1566735Sgblack@eecs.umich.edu        const uint8_t thumbPcOffset;
15710037SARM gem5 Developers        // The following two values are used in place of armPcOffset and
15810037SARM gem5 Developers        // thumbPcOffset when the exception return address is saved into ELR
15910037SARM gem5 Developers        // registers (exceptions taken in HYP mode or in AArch64 state)
16010037SARM gem5 Developers        const uint8_t armPcElrOffset;
16110037SARM gem5 Developers        const uint8_t thumbPcElrOffset;
16210037SARM gem5 Developers
16310037SARM gem5 Developers        const bool hypTrappable;
1646735Sgblack@eecs.umich.edu        const bool abortDisable;
1656735Sgblack@eecs.umich.edu        const bool fiqDisable;
16610037SARM gem5 Developers
16710037SARM gem5 Developers        // Exception class used to appropriately set the syndrome register
16810037SARM gem5 Developers        // (exceptions taken in HYP mode or in AArch64 state)
16910037SARM gem5 Developers        const ExceptionClass ec;
17010037SARM gem5 Developers
1716735Sgblack@eecs.umich.edu        FaultStat count;
1726735Sgblack@eecs.umich.edu    };
1736735Sgblack@eecs.umich.edu
17410037SARM gem5 Developers    ArmFault(ExtMachInst _machInst = 0, uint32_t _iss = 0) :
17510537Sandreas.hansson@arm.com        machInst(_machInst), issRaw(_iss), from64(false), to64(false),
17610537Sandreas.hansson@arm.com        fromEL(EL0), toEL(EL0), fromMode(MODE_UNDEFINED) {}
17710037SARM gem5 Developers
17810037SARM gem5 Developers    // Returns the actual syndrome register to use based on the target
17910037SARM gem5 Developers    // exception level
18010037SARM gem5 Developers    MiscRegIndex getSyndromeReg64() const;
18110037SARM gem5 Developers    // Returns the actual fault address register to use based on the target
18210037SARM gem5 Developers    // exception level
18310037SARM gem5 Developers    MiscRegIndex getFaultAddrReg64() const;
18410037SARM gem5 Developers
18510417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
18612176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
18710417Sandreas.hansson@arm.com    void invoke64(ThreadContext *tc, const StaticInstPtr &inst =
18810417Sandreas.hansson@arm.com                  StaticInst::nullStaticInstPtr);
18910037SARM gem5 Developers    virtual void annotate(AnnotationIDs id, uint64_t val) {}
1906735Sgblack@eecs.umich.edu    virtual FaultStat& countStat() = 0;
19110037SARM gem5 Developers    virtual FaultOffset offset(ThreadContext *tc) = 0;
19210037SARM gem5 Developers    virtual FaultOffset offset64() = 0;
1936735Sgblack@eecs.umich.edu    virtual OperatingMode nextMode() = 0;
19410037SARM gem5 Developers    virtual bool routeToMonitor(ThreadContext *tc) const = 0;
19510037SARM gem5 Developers    virtual bool routeToHyp(ThreadContext *tc) const { return false; }
19610037SARM gem5 Developers    virtual uint8_t armPcOffset(bool isHyp) = 0;
19710037SARM gem5 Developers    virtual uint8_t thumbPcOffset(bool isHyp) = 0;
19810037SARM gem5 Developers    virtual uint8_t armPcElrOffset() = 0;
19910037SARM gem5 Developers    virtual uint8_t thumbPcElrOffset() = 0;
20010037SARM gem5 Developers    virtual bool abortDisable(ThreadContext *tc) = 0;
20110037SARM gem5 Developers    virtual bool fiqDisable(ThreadContext *tc) = 0;
20210037SARM gem5 Developers    virtual ExceptionClass ec(ThreadContext *tc) const = 0;
20310037SARM gem5 Developers    virtual uint32_t iss() const = 0;
20410037SARM gem5 Developers    virtual bool isStage2() const { return false; }
20510037SARM gem5 Developers    virtual FSR getFsr(ThreadContext *tc) { return 0; }
20610037SARM gem5 Developers    virtual void setSyndrome(ThreadContext *tc, MiscRegIndex syndrome_reg);
2076019Shines@cs.fsu.edu};
2086019Shines@cs.fsu.edu
2096735Sgblack@eecs.umich.edutemplate<typename T>
2107362Sgblack@eecs.umich.educlass ArmFaultVals : public ArmFault
2116019Shines@cs.fsu.edu{
2126735Sgblack@eecs.umich.edu  protected:
2136735Sgblack@eecs.umich.edu    static FaultVals vals;
2146735Sgblack@eecs.umich.edu
2156019Shines@cs.fsu.edu  public:
21610037SARM gem5 Developers    ArmFaultVals<T>(ExtMachInst _machInst = 0, uint32_t _iss = 0) :
21710037SARM gem5 Developers        ArmFault(_machInst, _iss) {}
21812176Sandreas.sandberg@arm.com    FaultName name() const override { return vals.name; }
21912176Sandreas.sandberg@arm.com    FaultStat & countStat() override { return vals.count; }
22012176Sandreas.sandberg@arm.com    FaultOffset offset(ThreadContext *tc) override;
22110037SARM gem5 Developers
22212176Sandreas.sandberg@arm.com    FaultOffset offset64() override {
22310037SARM gem5 Developers        if (toEL == fromEL) {
22410037SARM gem5 Developers            if (opModeIsT(fromMode))
22510037SARM gem5 Developers                return vals.currELTOffset;
22610037SARM gem5 Developers            return vals.currELHOffset;
22710037SARM gem5 Developers        } else {
22810037SARM gem5 Developers            if (from64)
22910037SARM gem5 Developers                return vals.lowerEL64Offset;
23010037SARM gem5 Developers            return vals.lowerEL32Offset;
23110037SARM gem5 Developers        }
23210037SARM gem5 Developers    }
23310037SARM gem5 Developers
23412176Sandreas.sandberg@arm.com    OperatingMode nextMode() override { return vals.nextMode; }
23512176Sandreas.sandberg@arm.com    virtual bool routeToMonitor(ThreadContext *tc) const override {
23612176Sandreas.sandberg@arm.com        return false;
23712176Sandreas.sandberg@arm.com    }
23812176Sandreas.sandberg@arm.com    uint8_t armPcOffset(bool isHyp) override {
23912176Sandreas.sandberg@arm.com        return isHyp ? vals.armPcElrOffset
24012176Sandreas.sandberg@arm.com                     : vals.armPcOffset;
24112176Sandreas.sandberg@arm.com    }
24212176Sandreas.sandberg@arm.com    uint8_t thumbPcOffset(bool isHyp) override {
24312176Sandreas.sandberg@arm.com        return isHyp ? vals.thumbPcElrOffset
24412176Sandreas.sandberg@arm.com                     : vals.thumbPcOffset;
24512176Sandreas.sandberg@arm.com    }
24612176Sandreas.sandberg@arm.com    uint8_t armPcElrOffset() override { return vals.armPcElrOffset; }
24712176Sandreas.sandberg@arm.com    uint8_t thumbPcElrOffset() override { return vals.thumbPcElrOffset; }
24812176Sandreas.sandberg@arm.com    bool abortDisable(ThreadContext* tc) override { return vals.abortDisable; }
24912176Sandreas.sandberg@arm.com    bool fiqDisable(ThreadContext* tc) override { return vals.fiqDisable; }
25012176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override { return vals.ec; }
25112176Sandreas.sandberg@arm.com    uint32_t iss() const override { return issRaw; }
2526019Shines@cs.fsu.edu};
2536019Shines@cs.fsu.edu
2547400SAli.Saidi@ARM.comclass Reset : public ArmFaultVals<Reset>
2557400SAli.Saidi@ARM.com{
2567400SAli.Saidi@ARM.com  public:
25710417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
25812176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
2597400SAli.Saidi@ARM.com};
2607189Sgblack@eecs.umich.edu
2617362Sgblack@eecs.umich.educlass UndefinedInstruction : public ArmFaultVals<UndefinedInstruction>
2627189Sgblack@eecs.umich.edu{
2637189Sgblack@eecs.umich.edu  protected:
2647189Sgblack@eecs.umich.edu    bool unknown;
2657640Sgblack@eecs.umich.edu    bool disabled;
26610037SARM gem5 Developers    ExceptionClass overrideEc;
26710205SAli.Saidi@ARM.com    const char *mnemonic;
2687189Sgblack@eecs.umich.edu
2697189Sgblack@eecs.umich.edu  public:
2707189Sgblack@eecs.umich.edu    UndefinedInstruction(ExtMachInst _machInst,
2717189Sgblack@eecs.umich.edu                         bool _unknown,
2727640Sgblack@eecs.umich.edu                         const char *_mnemonic = NULL,
2737640Sgblack@eecs.umich.edu                         bool _disabled = false) :
27410037SARM gem5 Developers        ArmFaultVals<UndefinedInstruction>(_machInst),
27510205SAli.Saidi@ARM.com        unknown(_unknown), disabled(_disabled),
27610205SAli.Saidi@ARM.com        overrideEc(EC_INVALID), mnemonic(_mnemonic)
27710037SARM gem5 Developers    {}
27810205SAli.Saidi@ARM.com    UndefinedInstruction(ExtMachInst _machInst, uint32_t _iss,
27910205SAli.Saidi@ARM.com            ExceptionClass _overrideEc, const char *_mnemonic = NULL) :
28010037SARM gem5 Developers        ArmFaultVals<UndefinedInstruction>(_machInst, _iss),
28110205SAli.Saidi@ARM.com        unknown(false), disabled(true), overrideEc(_overrideEc),
28210205SAli.Saidi@ARM.com        mnemonic(_mnemonic)
2838782Sgblack@eecs.umich.edu    {}
2847189Sgblack@eecs.umich.edu
28510417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
28612176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
28712176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
28812176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
28912176Sandreas.sandberg@arm.com    uint32_t iss() const override;
2907189Sgblack@eecs.umich.edu};
2917189Sgblack@eecs.umich.edu
2927362Sgblack@eecs.umich.educlass SupervisorCall : public ArmFaultVals<SupervisorCall>
2937197Sgblack@eecs.umich.edu{
2947197Sgblack@eecs.umich.edu  protected:
29510037SARM gem5 Developers    ExceptionClass overrideEc;
2967197Sgblack@eecs.umich.edu  public:
29710037SARM gem5 Developers    SupervisorCall(ExtMachInst _machInst, uint32_t _iss,
29810037SARM gem5 Developers                   ExceptionClass _overrideEc = EC_INVALID) :
29910037SARM gem5 Developers        ArmFaultVals<SupervisorCall>(_machInst, _iss),
30010037SARM gem5 Developers        overrideEc(_overrideEc)
3018782Sgblack@eecs.umich.edu    {}
3027197Sgblack@eecs.umich.edu
30310417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
30412176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
30512176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
30612176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
30712176Sandreas.sandberg@arm.com    uint32_t iss() const override;
30810037SARM gem5 Developers};
30910037SARM gem5 Developers
31010037SARM gem5 Developersclass SecureMonitorCall : public ArmFaultVals<SecureMonitorCall>
31110037SARM gem5 Developers{
31210037SARM gem5 Developers  public:
31310037SARM gem5 Developers    SecureMonitorCall(ExtMachInst _machInst) :
31410037SARM gem5 Developers        ArmFaultVals<SecureMonitorCall>(_machInst)
31510037SARM gem5 Developers    {}
31610037SARM gem5 Developers
31710417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
31812176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
31912176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
32012176Sandreas.sandberg@arm.com    uint32_t iss() const override;
32110037SARM gem5 Developers};
32210037SARM gem5 Developers
32310037SARM gem5 Developersclass SupervisorTrap : public ArmFaultVals<SupervisorTrap>
32410037SARM gem5 Developers{
32510037SARM gem5 Developers  protected:
32610037SARM gem5 Developers    ExtMachInst machInst;
32710037SARM gem5 Developers    ExceptionClass overrideEc;
32810037SARM gem5 Developers
32910037SARM gem5 Developers  public:
33010037SARM gem5 Developers    SupervisorTrap(ExtMachInst _machInst, uint32_t _iss,
33110037SARM gem5 Developers                   ExceptionClass _overrideEc = EC_INVALID) :
33210037SARM gem5 Developers        ArmFaultVals<SupervisorTrap>(_machInst, _iss),
33310037SARM gem5 Developers        overrideEc(_overrideEc)
33410037SARM gem5 Developers    {}
33510037SARM gem5 Developers
33612176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
33710037SARM gem5 Developers};
33810037SARM gem5 Developers
33910037SARM gem5 Developersclass SecureMonitorTrap : public ArmFaultVals<SecureMonitorTrap>
34010037SARM gem5 Developers{
34110037SARM gem5 Developers protected:
34210037SARM gem5 Developers    ExtMachInst machInst;
34310037SARM gem5 Developers    ExceptionClass overrideEc;
34410037SARM gem5 Developers
34510037SARM gem5 Developers  public:
34610037SARM gem5 Developers    SecureMonitorTrap(ExtMachInst _machInst, uint32_t _iss,
34710037SARM gem5 Developers                      ExceptionClass _overrideEc = EC_INVALID) :
34810037SARM gem5 Developers        ArmFaultVals<SecureMonitorTrap>(_machInst, _iss),
34910037SARM gem5 Developers        overrideEc(_overrideEc)
35010037SARM gem5 Developers    {}
35110037SARM gem5 Developers
35212176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
35310037SARM gem5 Developers};
35410037SARM gem5 Developers
35510037SARM gem5 Developersclass HypervisorCall : public ArmFaultVals<HypervisorCall>
35610037SARM gem5 Developers{
35710037SARM gem5 Developers  public:
35810037SARM gem5 Developers    HypervisorCall(ExtMachInst _machInst, uint32_t _imm);
35911576SDylan.Johnson@ARM.com
36012176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
36110037SARM gem5 Developers};
36210037SARM gem5 Developers
36310037SARM gem5 Developersclass HypervisorTrap : public ArmFaultVals<HypervisorTrap>
36410037SARM gem5 Developers{
36510037SARM gem5 Developers  protected:
36610037SARM gem5 Developers    ExtMachInst machInst;
36710037SARM gem5 Developers    ExceptionClass overrideEc;
36810037SARM gem5 Developers
36910037SARM gem5 Developers  public:
37010037SARM gem5 Developers    HypervisorTrap(ExtMachInst _machInst, uint32_t _iss,
37110037SARM gem5 Developers                   ExceptionClass _overrideEc = EC_INVALID) :
37210037SARM gem5 Developers      ArmFaultVals<HypervisorTrap>(_machInst, _iss),
37310037SARM gem5 Developers      overrideEc(_overrideEc)
37410037SARM gem5 Developers    {}
37510037SARM gem5 Developers
37612176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
3777197Sgblack@eecs.umich.edu};
3787362Sgblack@eecs.umich.edu
3797362Sgblack@eecs.umich.edutemplate <class T>
3807362Sgblack@eecs.umich.educlass AbortFault : public ArmFaultVals<T>
3817362Sgblack@eecs.umich.edu{
3827362Sgblack@eecs.umich.edu  protected:
38310037SARM gem5 Developers    /**
38410037SARM gem5 Developers     * The virtual address the fault occured at. If 2 stages of
38510037SARM gem5 Developers     * translation are being used then this is the intermediate
38610037SARM gem5 Developers     * physical address that is the starting point for the second
38710037SARM gem5 Developers     * stage of translation.
38810037SARM gem5 Developers     */
3897362Sgblack@eecs.umich.edu    Addr faultAddr;
39010037SARM gem5 Developers    /**
39110037SARM gem5 Developers     * Original virtual address. If the fault was generated on the
39210037SARM gem5 Developers     * second stage of translation then this variable stores the
39310037SARM gem5 Developers     * virtual address used in the original stage 1 translation.
39410037SARM gem5 Developers     */
39510037SARM gem5 Developers    Addr OVAddr;
3967362Sgblack@eecs.umich.edu    bool write;
39710037SARM gem5 Developers    TlbEntry::DomainType domain;
39810037SARM gem5 Developers    uint8_t source;
39910037SARM gem5 Developers    uint8_t srcEncoded;
40010037SARM gem5 Developers    bool stage2;
40110037SARM gem5 Developers    bool s1ptw;
40210037SARM gem5 Developers    ArmFault::TranMethod tranMethod;
4037362Sgblack@eecs.umich.edu
4047362Sgblack@eecs.umich.edu  public:
40510537Sandreas.hansson@arm.com    AbortFault(Addr _faultAddr, bool _write, TlbEntry::DomainType _domain,
40610537Sandreas.hansson@arm.com               uint8_t _source, bool _stage2,
40710537Sandreas.hansson@arm.com               ArmFault::TranMethod _tranMethod = ArmFault::UnknownTran) :
40810537Sandreas.hansson@arm.com        faultAddr(_faultAddr), OVAddr(0), write(_write),
40910537Sandreas.hansson@arm.com        domain(_domain), source(_source), srcEncoded(0),
41010037SARM gem5 Developers        stage2(_stage2), s1ptw(false), tranMethod(_tranMethod)
4117362Sgblack@eecs.umich.edu    {}
4127362Sgblack@eecs.umich.edu
41310417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
41412176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
41510037SARM gem5 Developers
41612176Sandreas.sandberg@arm.com    FSR getFsr(ThreadContext *tc) override;
41712176Sandreas.sandberg@arm.com    bool abortDisable(ThreadContext *tc) override;
41812176Sandreas.sandberg@arm.com    uint32_t iss() const override;
41912176Sandreas.sandberg@arm.com    bool isStage2() const override { return stage2; }
42012176Sandreas.sandberg@arm.com    void annotate(ArmFault::AnnotationIDs id, uint64_t val) override;
42110037SARM gem5 Developers    bool isMMUFault() const;
4227362Sgblack@eecs.umich.edu};
4237362Sgblack@eecs.umich.edu
4247362Sgblack@eecs.umich.educlass PrefetchAbort : public AbortFault<PrefetchAbort>
4257362Sgblack@eecs.umich.edu{
4267362Sgblack@eecs.umich.edu  public:
42710037SARM gem5 Developers    static const MiscRegIndex FsrIndex  = MISCREG_IFSR;
42810037SARM gem5 Developers    static const MiscRegIndex FarIndex  = MISCREG_IFAR;
42910037SARM gem5 Developers    static const MiscRegIndex HFarIndex = MISCREG_HIFAR;
4307362Sgblack@eecs.umich.edu
43110037SARM gem5 Developers    PrefetchAbort(Addr _addr, uint8_t _source, bool _stage2 = false,
43210037SARM gem5 Developers                  ArmFault::TranMethod _tranMethod = ArmFault::UnknownTran) :
43310037SARM gem5 Developers        AbortFault<PrefetchAbort>(_addr, false, TlbEntry::DomainType::NoAccess,
43410037SARM gem5 Developers                _source, _stage2, _tranMethod)
4357362Sgblack@eecs.umich.edu    {}
43610037SARM gem5 Developers
43712176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
43810037SARM gem5 Developers    // @todo: external aborts should be routed if SCR.EA == 1
43912176Sandreas.sandberg@arm.com    bool routeToMonitor(ThreadContext *tc) const override;
44012176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
4417362Sgblack@eecs.umich.edu};
4427362Sgblack@eecs.umich.edu
4437362Sgblack@eecs.umich.educlass DataAbort : public AbortFault<DataAbort>
4447362Sgblack@eecs.umich.edu{
4457362Sgblack@eecs.umich.edu  public:
44610037SARM gem5 Developers    static const MiscRegIndex FsrIndex  = MISCREG_DFSR;
44710037SARM gem5 Developers    static const MiscRegIndex FarIndex  = MISCREG_DFAR;
44810037SARM gem5 Developers    static const MiscRegIndex HFarIndex = MISCREG_HDFAR;
44910037SARM gem5 Developers    bool    isv;
45010037SARM gem5 Developers    uint8_t sas;
45110037SARM gem5 Developers    uint8_t sse;
45210037SARM gem5 Developers    uint8_t srt;
4537362Sgblack@eecs.umich.edu
45410037SARM gem5 Developers    // AArch64 only
45510037SARM gem5 Developers    bool sf;
45610037SARM gem5 Developers    bool ar;
45710037SARM gem5 Developers
45810037SARM gem5 Developers    DataAbort(Addr _addr, TlbEntry::DomainType _domain, bool _write, uint8_t _source,
45910037SARM gem5 Developers              bool _stage2 = false, ArmFault::TranMethod _tranMethod = ArmFault::UnknownTran) :
46010037SARM gem5 Developers        AbortFault<DataAbort>(_addr, _write, _domain, _source, _stage2,
46110037SARM gem5 Developers                              _tranMethod),
46210037SARM gem5 Developers        isv(false), sas (0), sse(0), srt(0), sf(false), ar(false)
4637362Sgblack@eecs.umich.edu    {}
46410037SARM gem5 Developers
46512176Sandreas.sandberg@arm.com    ExceptionClass ec(ThreadContext *tc) const override;
46610037SARM gem5 Developers    // @todo: external aborts should be routed if SCR.EA == 1
46712176Sandreas.sandberg@arm.com    bool routeToMonitor(ThreadContext *tc) const override;
46812176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
46912176Sandreas.sandberg@arm.com    uint32_t iss() const override;
47012176Sandreas.sandberg@arm.com    void annotate(AnnotationIDs id, uint64_t val) override;
4717362Sgblack@eecs.umich.edu};
4727362Sgblack@eecs.umich.edu
47310037SARM gem5 Developersclass VirtualDataAbort : public AbortFault<VirtualDataAbort>
47410037SARM gem5 Developers{
47510037SARM gem5 Developers  public:
47610037SARM gem5 Developers    static const MiscRegIndex FsrIndex  = MISCREG_DFSR;
47710037SARM gem5 Developers    static const MiscRegIndex FarIndex  = MISCREG_DFAR;
47810037SARM gem5 Developers    static const MiscRegIndex HFarIndex = MISCREG_HDFAR;
47910037SARM gem5 Developers
48010037SARM gem5 Developers    VirtualDataAbort(Addr _addr, TlbEntry::DomainType _domain, bool _write,
48110037SARM gem5 Developers                     uint8_t _source) :
48210037SARM gem5 Developers        AbortFault<VirtualDataAbort>(_addr, _write, _domain, _source, false)
48310037SARM gem5 Developers    {}
48410037SARM gem5 Developers
48512176Sandreas.sandberg@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst) override;
48610037SARM gem5 Developers};
48710037SARM gem5 Developers
48810037SARM gem5 Developersclass Interrupt : public ArmFaultVals<Interrupt>
48910037SARM gem5 Developers{
49010037SARM gem5 Developers  public:
49112176Sandreas.sandberg@arm.com    bool routeToMonitor(ThreadContext *tc) const override;
49212176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
49312176Sandreas.sandberg@arm.com    bool abortDisable(ThreadContext *tc) override;
49410037SARM gem5 Developers};
49510037SARM gem5 Developers
49610037SARM gem5 Developersclass VirtualInterrupt : public ArmFaultVals<VirtualInterrupt>
49710037SARM gem5 Developers{
49810037SARM gem5 Developers  public:
49910037SARM gem5 Developers    VirtualInterrupt();
50010037SARM gem5 Developers};
50110037SARM gem5 Developers
50210037SARM gem5 Developersclass FastInterrupt : public ArmFaultVals<FastInterrupt>
50310037SARM gem5 Developers{
50410037SARM gem5 Developers  public:
50512176Sandreas.sandberg@arm.com    bool routeToMonitor(ThreadContext *tc) const override;
50612176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
50712176Sandreas.sandberg@arm.com    bool abortDisable(ThreadContext *tc) override;
50812176Sandreas.sandberg@arm.com    bool fiqDisable(ThreadContext *tc) override;
50910037SARM gem5 Developers};
51010037SARM gem5 Developers
51110037SARM gem5 Developersclass VirtualFastInterrupt : public ArmFaultVals<VirtualFastInterrupt>
51210037SARM gem5 Developers{
51310037SARM gem5 Developers  public:
51410037SARM gem5 Developers    VirtualFastInterrupt();
51510037SARM gem5 Developers};
51610037SARM gem5 Developers
51710037SARM gem5 Developers/// PC alignment fault (AArch64 only)
51810037SARM gem5 Developersclass PCAlignmentFault : public ArmFaultVals<PCAlignmentFault>
51910037SARM gem5 Developers{
52010037SARM gem5 Developers  protected:
52110037SARM gem5 Developers    /// The unaligned value of the PC
52210037SARM gem5 Developers    Addr faultPC;
52310037SARM gem5 Developers  public:
52410037SARM gem5 Developers    PCAlignmentFault(Addr _faultPC) : faultPC(_faultPC)
52510037SARM gem5 Developers    {}
52610417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
52712176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
52810037SARM gem5 Developers};
52910037SARM gem5 Developers
53010037SARM gem5 Developers/// Stack pointer alignment fault (AArch64 only)
53110037SARM gem5 Developersclass SPAlignmentFault : public ArmFaultVals<SPAlignmentFault>
53210037SARM gem5 Developers{
53310037SARM gem5 Developers  public:
53410037SARM gem5 Developers    SPAlignmentFault();
53510037SARM gem5 Developers};
53610037SARM gem5 Developers
53710037SARM gem5 Developers/// System error (AArch64 only)
53810037SARM gem5 Developersclass SystemError : public ArmFaultVals<SystemError>
53910037SARM gem5 Developers{
54010037SARM gem5 Developers  public:
54110037SARM gem5 Developers    SystemError();
54210417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
54312176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
54412176Sandreas.sandberg@arm.com    bool routeToMonitor(ThreadContext *tc) const override;
54512176Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
54610037SARM gem5 Developers};
5476019Shines@cs.fsu.edu
54812299Sandreas.sandberg@arm.com/// System error (AArch64 only)
54912299Sandreas.sandberg@arm.comclass SoftwareBreakpoint : public ArmFaultVals<SoftwareBreakpoint>
55012299Sandreas.sandberg@arm.com{
55112299Sandreas.sandberg@arm.com  public:
55212299Sandreas.sandberg@arm.com    SoftwareBreakpoint(ExtMachInst _mach_inst, uint32_t _iss);
55312299Sandreas.sandberg@arm.com
55412299Sandreas.sandberg@arm.com    bool routeToHyp(ThreadContext *tc) const override;
55512299Sandreas.sandberg@arm.com};
55612299Sandreas.sandberg@arm.com
5577652Sminkyu.jeong@arm.com// A fault that flushes the pipe, excluding the faulting instructions
5588518Sgeoffrey.blake@arm.comclass ArmSev : public ArmFaultVals<ArmSev>
5598518Sgeoffrey.blake@arm.com{
5608518Sgeoffrey.blake@arm.com  public:
5618518Sgeoffrey.blake@arm.com    ArmSev () {}
56210417Sandreas.hansson@arm.com    void invoke(ThreadContext *tc, const StaticInstPtr &inst =
56312176Sandreas.sandberg@arm.com                StaticInst::nullStaticInstPtr) override;
5648518Sgeoffrey.blake@arm.com};
5658518Sgeoffrey.blake@arm.com
56610037SARM gem5 Developers/// Illegal Instruction Set State fault (AArch64 only)
56710037SARM gem5 Developersclass IllegalInstSetStateFault : public ArmFaultVals<IllegalInstSetStateFault>
56810037SARM gem5 Developers{
56910037SARM gem5 Developers  public:
57010037SARM gem5 Developers    IllegalInstSetStateFault();
57110037SARM gem5 Developers};
57210037SARM gem5 Developers
57311929SMatteo.Andreozzi@arm.com/*
57412032Sandreas.sandberg@arm.com * Explicitly declare template static member variables to avoid warnings
57512032Sandreas.sandberg@arm.com * in some clang versions
57611929SMatteo.Andreozzi@arm.com */
57711929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<Reset>::vals;
57811929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<UndefinedInstruction>::vals;
57911929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SupervisorCall>::vals;
58011929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SecureMonitorCall>::vals;
58111929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<HypervisorCall>::vals;
58211929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<PrefetchAbort>::vals;
58311929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<DataAbort>::vals;
58411929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<VirtualDataAbort>::vals;
58511929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<HypervisorTrap>::vals;
58611929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<Interrupt>::vals;
58711929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<VirtualInterrupt>::vals;
58811929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<FastInterrupt>::vals;
58911929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<VirtualFastInterrupt>::vals;
59011929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SupervisorTrap>::vals;
59111929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SecureMonitorTrap>::vals;
59211929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<PCAlignmentFault>::vals;
59311929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SPAlignmentFault>::vals;
59411929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SystemError>::vals;
59512299Sandreas.sandberg@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<SoftwareBreakpoint>::vals;
59611929SMatteo.Andreozzi@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<ArmSev>::vals;
59711929SMatteo.Andreozzi@arm.com
59811929SMatteo.Andreozzi@arm.com
5997811Ssteve.reinhardt@amd.com} // namespace ArmISA
6006019Shines@cs.fsu.edu
6016019Shines@cs.fsu.edu#endif // __ARM_FAULTS_HH__
602