SConscript revision 12640:02188fc84bae
111515Sandreas.sandberg@arm.com# -*- mode:python -*-
211515Sandreas.sandberg@arm.com
38721SN/A# Copyright (c) 2009, 2012-2013 ARM Limited
48721SN/A# All rights reserved.
57513SN/A#
611960Sgabeblack@google.com# The license below extends only to copyright in the software and shall
711960Sgabeblack@google.com# not be construed as granting a license to any other intellectual
811960Sgabeblack@google.com# property including but not limited to intellectual property relating
911960Sgabeblack@google.com# to a hardware implementation of the functionality of the software
1011219Snilay@cs.wisc.edu# licensed hereunder.  You may use the software subject to the license
117513SN/A# terms below provided that you ensure that this notice is replicated
127513SN/A# unmodified and in its entirety in all distributions of the software,
137513SN/A# modified or unmodified, in source code or in binary form.
147513SN/A#
157513SN/A# Copyright (c) 2007-2008 The Florida State University
167513SN/A# All rights reserved.
177513SN/A#
187513SN/A# Redistribution and use in source and binary forms, with or without
197513SN/A# modification, are permitted provided that the following conditions are
207513SN/A# met: redistributions of source code must retain the above copyright
217513SN/A# notice, this list of conditions and the following disclaimer;
227513SN/A# redistributions in binary form must reproduce the above copyright
237513SN/A# notice, this list of conditions and the following disclaimer in the
247513SN/A# documentation and/or other materials provided with the distribution;
257513SN/A# neither the name of the copyright holders nor the names of its
267513SN/A# contributors may be used to endorse or promote products derived from
277513SN/A# this software without specific prior written permission.
2811960Sgabeblack@google.com#
29# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
32# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
33# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
34# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
35# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
36# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
37# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
38# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40#
41# Authors: Stephen Hines
42#          Ali Saidi
43
44Import('*')
45
46if env['TARGET_ISA'] == 'arm':
47# Workaround for bug in SCons version > 0.97d20071212
48# Scons bug id: 2006 M5 Bug id: 308
49    Dir('isa/formats')
50    Source('decoder.cc')
51    Source('faults.cc')
52    Source('insts/branch.cc')
53    Source('insts/branch64.cc')
54    Source('insts/data64.cc')
55    Source('insts/macromem.cc')
56    Source('insts/mem.cc')
57    Source('insts/mem64.cc')
58    Source('insts/misc.cc')
59    Source('insts/misc64.cc')
60    Source('insts/pred_inst.cc')
61    Source('insts/pseudo.cc')
62    Source('insts/static_inst.cc')
63    Source('insts/vfp.cc')
64    Source('insts/fplib.cc')
65    Source('interrupts.cc')
66    Source('isa.cc')
67    Source('isa_device.cc')
68    Source('linux/linux.cc')
69    Source('linux/process.cc')
70    Source('linux/system.cc')
71    Source('freebsd/freebsd.cc')
72    Source('freebsd/process.cc')
73    Source('freebsd/system.cc')
74    Source('miscregs.cc')
75    Source('nativetrace.cc')
76    Source('pmu.cc')
77    Source('process.cc')
78    Source('remote_gdb.cc')
79    Source('semihosting.cc')
80    Source('stacktrace.cc')
81    Source('system.cc')
82    Source('table_walker.cc')
83    Source('stage2_mmu.cc')
84    Source('stage2_lookup.cc')
85    Source('tlb.cc')
86    Source('tlbi_op.cc')
87    Source('utility.cc')
88    Source('vtophys.cc')
89
90    SimObject('ArmInterrupts.py')
91    SimObject('ArmISA.py')
92    SimObject('ArmNativeTrace.py')
93    SimObject('ArmSemihosting.py')
94    SimObject('ArmSystem.py')
95    SimObject('ArmTLB.py')
96    SimObject('ArmPMU.py')
97
98    DebugFlag('Arm')
99    DebugFlag('Semihosting')
100    DebugFlag('Decoder', "Instructions returned by the predecoder")
101    DebugFlag('Faults', "Trace Exceptions, interrupts, svc/swi")
102    DebugFlag('PMUVerbose', "Performance Monitor")
103    DebugFlag('TLBVerbose')
104
105    # Add files generated by the ISA description.
106    ISADesc('isa/main.isa', decoder_splits=3, exec_splits=6)
107