SConscript revision 13553
111730Sar4jc@virginia.edu# -*- mode:python -*-
211730Sar4jc@virginia.edu
311730Sar4jc@virginia.edu# Copyright (c) 2009, 2012-2013, 2018 ARM Limited
411730Sar4jc@virginia.edu# All rights reserved.
511730Sar4jc@virginia.edu#
611730Sar4jc@virginia.edu# The license below extends only to copyright in the software and shall
711730Sar4jc@virginia.edu# not be construed as granting a license to any other intellectual
811730Sar4jc@virginia.edu# property including but not limited to intellectual property relating
911730Sar4jc@virginia.edu# to a hardware implementation of the functionality of the software
1011730Sar4jc@virginia.edu# licensed hereunder.  You may use the software subject to the license
1111730Sar4jc@virginia.edu# terms below provided that you ensure that this notice is replicated
1211730Sar4jc@virginia.edu# unmodified and in its entirety in all distributions of the software,
1311730Sar4jc@virginia.edu# modified or unmodified, in source code or in binary form.
1411730Sar4jc@virginia.edu#
1511730Sar4jc@virginia.edu# Copyright (c) 2007-2008 The Florida State University
1611730Sar4jc@virginia.edu# All rights reserved.
1711730Sar4jc@virginia.edu#
1811730Sar4jc@virginia.edu# Redistribution and use in source and binary forms, with or without
1911730Sar4jc@virginia.edu# modification, are permitted provided that the following conditions are
2011730Sar4jc@virginia.edu# met: redistributions of source code must retain the above copyright
2111730Sar4jc@virginia.edu# notice, this list of conditions and the following disclaimer;
2211730Sar4jc@virginia.edu# redistributions in binary form must reproduce the above copyright
2311730Sar4jc@virginia.edu# notice, this list of conditions and the following disclaimer in the
2411730Sar4jc@virginia.edu# documentation and/or other materials provided with the distribution;
2511730Sar4jc@virginia.edu# neither the name of the copyright holders nor the names of its
2611730Sar4jc@virginia.edu# contributors may be used to endorse or promote products derived from
2711730Sar4jc@virginia.edu# this software without specific prior written permission.
2811730Sar4jc@virginia.edu#
2911730Sar4jc@virginia.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
3011730Sar4jc@virginia.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
3111730Sar4jc@virginia.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
3211730Sar4jc@virginia.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
3311730Sar4jc@virginia.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
3411730Sar4jc@virginia.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
3511730Sar4jc@virginia.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
3611730Sar4jc@virginia.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
3711730Sar4jc@virginia.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
3811730Sar4jc@virginia.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
3911730Sar4jc@virginia.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
4011730Sar4jc@virginia.edu#
4111730Sar4jc@virginia.edu# Authors: Stephen Hines
4211730Sar4jc@virginia.edu#          Ali Saidi
4311730Sar4jc@virginia.edu
4411730Sar4jc@virginia.eduImport('*')
4511730Sar4jc@virginia.edu
4611730Sar4jc@virginia.eduif env['TARGET_ISA'] == 'arm':
4711730Sar4jc@virginia.edu# Workaround for bug in SCons version > 0.97d20071212
4811730Sar4jc@virginia.edu# Scons bug id: 2006 M5 Bug id: 308
4911730Sar4jc@virginia.edu    Dir('isa/formats')
5011730Sar4jc@virginia.edu    Source('decoder.cc')
5111730Sar4jc@virginia.edu    Source('faults.cc')
5211730Sar4jc@virginia.edu    Source('insts/branch.cc')
5311730Sar4jc@virginia.edu    Source('insts/branch64.cc')
5411730Sar4jc@virginia.edu    Source('insts/data64.cc')
5511730Sar4jc@virginia.edu    Source('insts/macromem.cc')
5611730Sar4jc@virginia.edu    Source('insts/mem.cc')
5711730Sar4jc@virginia.edu    Source('insts/mem64.cc')
5811730Sar4jc@virginia.edu    Source('insts/misc.cc')
5911730Sar4jc@virginia.edu    Source('insts/misc64.cc')
6011730Sar4jc@virginia.edu    Source('insts/pred_inst.cc')
6111730Sar4jc@virginia.edu    Source('insts/pseudo.cc')
6211730Sar4jc@virginia.edu    Source('insts/static_inst.cc')
6311730Sar4jc@virginia.edu    Source('insts/vfp.cc')
6411730Sar4jc@virginia.edu    Source('insts/fplib.cc')
6511730Sar4jc@virginia.edu    Source('insts/crypto.cc')
6611730Sar4jc@virginia.edu    Source('interrupts.cc')
6711730Sar4jc@virginia.edu    Source('isa.cc')
6811730Sar4jc@virginia.edu    Source('isa_device.cc')
6911730Sar4jc@virginia.edu    Source('linux/linux.cc')
7011730Sar4jc@virginia.edu    Source('linux/process.cc')
7111730Sar4jc@virginia.edu    Source('linux/system.cc')
7211730Sar4jc@virginia.edu    Source('freebsd/freebsd.cc')
7311730Sar4jc@virginia.edu    Source('freebsd/process.cc')
7411730Sar4jc@virginia.edu    Source('freebsd/system.cc')
7511730Sar4jc@virginia.edu    Source('miscregs.cc')
7611730Sar4jc@virginia.edu    Source('nativetrace.cc')
7711730Sar4jc@virginia.edu    Source('pmu.cc')
7811730Sar4jc@virginia.edu    Source('process.cc')
7911730Sar4jc@virginia.edu    Source('remote_gdb.cc')
8011730Sar4jc@virginia.edu    Source('semihosting.cc')
8111730Sar4jc@virginia.edu    Source('stacktrace.cc')
8211730Sar4jc@virginia.edu    Source('system.cc')
8311730Sar4jc@virginia.edu    Source('table_walker.cc')
8411730Sar4jc@virginia.edu    Source('stage2_mmu.cc')
8511730Sar4jc@virginia.edu    Source('stage2_lookup.cc')
8611730Sar4jc@virginia.edu    Source('tlb.cc')
8711730Sar4jc@virginia.edu    Source('tlbi_op.cc')
8811730Sar4jc@virginia.edu    Source('utility.cc')
8911730Sar4jc@virginia.edu    Source('vtophys.cc')
9011730Sar4jc@virginia.edu
9111730Sar4jc@virginia.edu    SimObject('ArmInterrupts.py')
9211730Sar4jc@virginia.edu    SimObject('ArmISA.py')
9311730Sar4jc@virginia.edu    SimObject('ArmNativeTrace.py')
9411730Sar4jc@virginia.edu    SimObject('ArmSemihosting.py')
9511730Sar4jc@virginia.edu    SimObject('ArmSystem.py')
9611730Sar4jc@virginia.edu    SimObject('ArmTLB.py')
9711730Sar4jc@virginia.edu    SimObject('ArmPMU.py')
9811730Sar4jc@virginia.edu
9911730Sar4jc@virginia.edu    DebugFlag('Arm')
10011730Sar4jc@virginia.edu    DebugFlag('Semihosting')
10111730Sar4jc@virginia.edu    DebugFlag('Decoder', "Instructions returned by the predecoder")
10211730Sar4jc@virginia.edu    DebugFlag('Faults', "Trace Exceptions, interrupts, svc/swi")
10311730Sar4jc@virginia.edu    DebugFlag('PMUVerbose', "Performance Monitor")
10411730Sar4jc@virginia.edu    DebugFlag('TLBVerbose')
10511730Sar4jc@virginia.edu
10611730Sar4jc@virginia.edu    # Add files generated by the ISA description.
10711730Sar4jc@virginia.edu    ISADesc('isa/main.isa', decoder_splits=3, exec_splits=6)
10811730Sar4jc@virginia.edu