faults.cc revision 7720
12SN/A/*
21762SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Gabe Black
292665Ssaidi@eecs.umich.edu *          Kevin Lim
302SN/A */
312SN/A
324997Sgblack@eecs.umich.edu#include "arch/alpha/ev5.hh"
331110SN/A#include "arch/alpha/faults.hh"
344997Sgblack@eecs.umich.edu#include "arch/alpha/tlb.hh"
352680Sktlim@umich.edu#include "cpu/thread_context.hh"
362196SN/A#include "cpu/base.hh"
372196SN/A#include "base/trace.hh"
387676Snate@binkert.org
394997Sgblack@eecs.umich.edu#if !FULL_SYSTEM
402800Ssaidi@eecs.umich.edu#include "sim/process.hh"
412800Ssaidi@eecs.umich.edu#include "mem/page_table.hh"
422289SN/A#endif
432SN/A
445569Snate@binkert.orgnamespace AlphaISA {
452167SN/A
462203SN/AFaultName MachineCheckFault::_name = "mchk";
472203SN/AFaultVect MachineCheckFault::_vect = 0x0401;
482222SN/AFaultStat MachineCheckFault::_count;
492166SN/A
502203SN/AFaultName AlignmentFault::_name = "unalign";
512203SN/AFaultVect AlignmentFault::_vect = 0x0301;
522222SN/AFaultStat AlignmentFault::_count;
532166SN/A
542147SN/AFaultName ResetFault::_name = "reset";
552147SN/AFaultVect ResetFault::_vect = 0x0001;
562222SN/AFaultStat ResetFault::_count;
572147SN/A
582147SN/AFaultName ArithmeticFault::_name = "arith";
592147SN/AFaultVect ArithmeticFault::_vect = 0x0501;
602222SN/AFaultStat ArithmeticFault::_count;
612147SN/A
622147SN/AFaultName InterruptFault::_name = "interrupt";
632147SN/AFaultVect InterruptFault::_vect = 0x0101;
642222SN/AFaultStat InterruptFault::_count;
652147SN/A
662147SN/AFaultName NDtbMissFault::_name = "dtb_miss_single";
672147SN/AFaultVect NDtbMissFault::_vect = 0x0201;
682222SN/AFaultStat NDtbMissFault::_count;
692147SN/A
702147SN/AFaultName PDtbMissFault::_name = "dtb_miss_double";
712147SN/AFaultVect PDtbMissFault::_vect = 0x0281;
722222SN/AFaultStat PDtbMissFault::_count;
732147SN/A
742147SN/AFaultName DtbPageFault::_name = "dfault";
752147SN/AFaultVect DtbPageFault::_vect = 0x0381;
762222SN/AFaultStat DtbPageFault::_count;
772147SN/A
782147SN/AFaultName DtbAcvFault::_name = "dfault";
792147SN/AFaultVect DtbAcvFault::_vect = 0x0381;
802222SN/AFaultStat DtbAcvFault::_count;
812147SN/A
822289SN/AFaultName DtbAlignmentFault::_name = "unalign";
832289SN/AFaultVect DtbAlignmentFault::_vect = 0x0301;
842289SN/AFaultStat DtbAlignmentFault::_count;
852289SN/A
862147SN/AFaultName ItbPageFault::_name = "itbmiss";
872147SN/AFaultVect ItbPageFault::_vect = 0x0181;
882222SN/AFaultStat ItbPageFault::_count;
892147SN/A
902147SN/AFaultName ItbAcvFault::_name = "iaccvio";
912147SN/AFaultVect ItbAcvFault::_vect = 0x0081;
922222SN/AFaultStat ItbAcvFault::_count;
932147SN/A
942147SN/AFaultName UnimplementedOpcodeFault::_name = "opdec";
952147SN/AFaultVect UnimplementedOpcodeFault::_vect = 0x0481;
962222SN/AFaultStat UnimplementedOpcodeFault::_count;
972147SN/A
982147SN/AFaultName FloatEnableFault::_name = "fen";
992147SN/AFaultVect FloatEnableFault::_vect = 0x0581;
1002222SN/AFaultStat FloatEnableFault::_count;
1012147SN/A
1022147SN/AFaultName PalFault::_name = "pal";
1032147SN/AFaultVect PalFault::_vect = 0x2001;
1042222SN/AFaultStat PalFault::_count;
1052147SN/A
1062147SN/AFaultName IntegerOverflowFault::_name = "intover";
1072147SN/AFaultVect IntegerOverflowFault::_vect = 0x0501;
1082222SN/AFaultStat IntegerOverflowFault::_count;
1092147SN/A
1102174SN/A#if FULL_SYSTEM
1112174SN/A
1125569Snate@binkert.orgvoid
1137678Sgblack@eecs.umich.eduAlphaFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1142174SN/A{
1152680Sktlim@umich.edu    FaultBase::invoke(tc);
1162222SN/A    countStat()++;
1172174SN/A
1187720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
1197720Sgblack@eecs.umich.edu
1202196SN/A    // exception restart address
1217720Sgblack@eecs.umich.edu    if (setRestartAddress() || !(pc.pc() & 0x3))
1227720Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(IPR_EXC_ADDR, pc.pc());
1232196SN/A
1242201SN/A    if (skipFaultingInstruction()) {
1252196SN/A        // traps...  skip faulting instruction.
1265568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_EXC_ADDR,
1275568Snate@binkert.org                   tc->readMiscRegNoEffect(IPR_EXC_ADDR) + 4);
1282196SN/A    }
1292196SN/A
1307720Sgblack@eecs.umich.edu    pc.set(tc->readMiscRegNoEffect(IPR_PAL_BASE) + vect());
1317720Sgblack@eecs.umich.edu    tc->pcState(pc);
1322174SN/A}
1332174SN/A
1345569Snate@binkert.orgvoid
1357678Sgblack@eecs.umich.eduArithmeticFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1362201SN/A{
1372680Sktlim@umich.edu    FaultBase::invoke(tc);
1382201SN/A    panic("Arithmetic traps are unimplemented!");
1392201SN/A}
1402201SN/A
1415569Snate@binkert.orgvoid
1427678Sgblack@eecs.umich.eduDtbFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1432289SN/A{
1442289SN/A    // Set fault address and flags.  Even though we're modeling an
1452289SN/A    // EV5, we use the EV6 technique of not latching fault registers
1462289SN/A    // on VPTE loads (instead of locking the registers until IPR_VA is
1472289SN/A    // read, like the EV5).  The EV6 approach is cleaner and seems to
1482289SN/A    // work with EV5 PAL code, but not the other way around.
1495569Snate@binkert.org    if (!tc->misspeculating() &&
1506739Sgblack@eecs.umich.edu        reqFlags.noneSet(Request::VPTE | Request::PREFETCH)) {
1512289SN/A        // set VA register with faulting address
1525568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_VA, vaddr);
1532289SN/A
1542289SN/A        // set MM_STAT register flags
1557678Sgblack@eecs.umich.edu        MachInst machInst = inst->machInst;
1565568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_MM_STAT,
1577678Sgblack@eecs.umich.edu            (((Opcode(machInst) & 0x3f) << 11) |
1587678Sgblack@eecs.umich.edu             ((Ra(machInst) & 0x1f) << 6) |
1595569Snate@binkert.org             (flags & 0x3f)));
1602289SN/A
1612289SN/A        // set VA_FORM register with faulting formatted address
1625568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_VA_FORM,
1635568Snate@binkert.org            tc->readMiscRegNoEffect(IPR_MVPTBR) | (vaddr.vpn() << 3));
1642289SN/A    }
1652289SN/A
1662680Sktlim@umich.edu    AlphaFault::invoke(tc);
1672289SN/A}
1682289SN/A
1695569Snate@binkert.orgvoid
1707678Sgblack@eecs.umich.eduItbFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1712289SN/A{
1722680Sktlim@umich.edu    if (!tc->misspeculating()) {
1735568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_ITB_TAG, pc);
1745568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_IFAULT_VA_FORM,
1755569Snate@binkert.org            tc->readMiscRegNoEffect(IPR_IVPTBR) | (VAddr(pc).vpn() << 3));
1762289SN/A    }
1772289SN/A
1782680Sktlim@umich.edu    AlphaFault::invoke(tc);
1792289SN/A}
1802289SN/A
1814997Sgblack@eecs.umich.edu#else
1824997Sgblack@eecs.umich.edu
1835569Snate@binkert.orgvoid
1847678Sgblack@eecs.umich.eduItbPageFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1854997Sgblack@eecs.umich.edu{
1864997Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
1875184Sgblack@eecs.umich.edu    TlbEntry entry;
1885184Sgblack@eecs.umich.edu    bool success = p->pTable->lookup(pc, entry);
1895569Snate@binkert.org    if (!success) {
1904997Sgblack@eecs.umich.edu        panic("Tried to execute unmapped address %#x.\n", pc);
1914997Sgblack@eecs.umich.edu    } else {
1924997Sgblack@eecs.umich.edu        VAddr vaddr(pc);
1935004Sgblack@eecs.umich.edu        tc->getITBPtr()->insert(vaddr.page(), entry);
1944997Sgblack@eecs.umich.edu    }
1954997Sgblack@eecs.umich.edu}
1964997Sgblack@eecs.umich.edu
1975569Snate@binkert.orgvoid
1987678Sgblack@eecs.umich.eduNDtbMissFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1994997Sgblack@eecs.umich.edu{
2004997Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
2015184Sgblack@eecs.umich.edu    TlbEntry entry;
2025184Sgblack@eecs.umich.edu    bool success = p->pTable->lookup(vaddr, entry);
2035569Snate@binkert.org    if (!success) {
2044997Sgblack@eecs.umich.edu        p->checkAndAllocNextPage(vaddr);
2055184Sgblack@eecs.umich.edu        success = p->pTable->lookup(vaddr, entry);
2064997Sgblack@eecs.umich.edu    }
2075569Snate@binkert.org    if (!success) {
2084997Sgblack@eecs.umich.edu        panic("Tried to access unmapped address %#x.\n", (Addr)vaddr);
2094997Sgblack@eecs.umich.edu    } else {
2105004Sgblack@eecs.umich.edu        tc->getDTBPtr()->insert(vaddr.page(), entry);
2114997Sgblack@eecs.umich.edu    }
2124997Sgblack@eecs.umich.edu}
2134997Sgblack@eecs.umich.edu
2142174SN/A#endif
2152174SN/A
2162167SN/A} // namespace AlphaISA
2172167SN/A
218