faults.cc revision 11793
12SN/A/*
21762SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Gabe Black
292665Ssaidi@eecs.umich.edu *          Kevin Lim
302SN/A */
312SN/A
3211793Sbrandon.potter@amd.com#include "arch/alpha/faults.hh"
3311793Sbrandon.potter@amd.com
344997Sgblack@eecs.umich.edu#include "arch/alpha/ev5.hh"
354997Sgblack@eecs.umich.edu#include "arch/alpha/tlb.hh"
368229Snate@binkert.org#include "base/trace.hh"
378229Snate@binkert.org#include "cpu/base.hh"
382680Sktlim@umich.edu#include "cpu/thread_context.hh"
398229Snate@binkert.org#include "mem/page_table.hh"
4011793Sbrandon.potter@amd.com#include "sim/full_system.hh"
412800Ssaidi@eecs.umich.edu#include "sim/process.hh"
422SN/A
435569Snate@binkert.orgnamespace AlphaISA {
442167SN/A
452203SN/AFaultName MachineCheckFault::_name = "mchk";
462203SN/AFaultVect MachineCheckFault::_vect = 0x0401;
472222SN/AFaultStat MachineCheckFault::_count;
482166SN/A
492203SN/AFaultName AlignmentFault::_name = "unalign";
502203SN/AFaultVect AlignmentFault::_vect = 0x0301;
512222SN/AFaultStat AlignmentFault::_count;
522166SN/A
532147SN/AFaultName ResetFault::_name = "reset";
542147SN/AFaultVect ResetFault::_vect = 0x0001;
552222SN/AFaultStat ResetFault::_count;
562147SN/A
572147SN/AFaultName ArithmeticFault::_name = "arith";
582147SN/AFaultVect ArithmeticFault::_vect = 0x0501;
592222SN/AFaultStat ArithmeticFault::_count;
602147SN/A
612147SN/AFaultName InterruptFault::_name = "interrupt";
622147SN/AFaultVect InterruptFault::_vect = 0x0101;
632222SN/AFaultStat InterruptFault::_count;
642147SN/A
652147SN/AFaultName NDtbMissFault::_name = "dtb_miss_single";
662147SN/AFaultVect NDtbMissFault::_vect = 0x0201;
672222SN/AFaultStat NDtbMissFault::_count;
682147SN/A
692147SN/AFaultName PDtbMissFault::_name = "dtb_miss_double";
702147SN/AFaultVect PDtbMissFault::_vect = 0x0281;
712222SN/AFaultStat PDtbMissFault::_count;
722147SN/A
738405Sksewell@umich.eduFaultName DtbPageFault::_name = "dtb_page_fault";
742147SN/AFaultVect DtbPageFault::_vect = 0x0381;
752222SN/AFaultStat DtbPageFault::_count;
762147SN/A
778405Sksewell@umich.eduFaultName DtbAcvFault::_name = "dtb_acv_fault";
782147SN/AFaultVect DtbAcvFault::_vect = 0x0381;
792222SN/AFaultStat DtbAcvFault::_count;
802147SN/A
812289SN/AFaultName DtbAlignmentFault::_name = "unalign";
822289SN/AFaultVect DtbAlignmentFault::_vect = 0x0301;
832289SN/AFaultStat DtbAlignmentFault::_count;
842289SN/A
852147SN/AFaultName ItbPageFault::_name = "itbmiss";
862147SN/AFaultVect ItbPageFault::_vect = 0x0181;
872222SN/AFaultStat ItbPageFault::_count;
882147SN/A
892147SN/AFaultName ItbAcvFault::_name = "iaccvio";
902147SN/AFaultVect ItbAcvFault::_vect = 0x0081;
912222SN/AFaultStat ItbAcvFault::_count;
922147SN/A
932147SN/AFaultName UnimplementedOpcodeFault::_name = "opdec";
942147SN/AFaultVect UnimplementedOpcodeFault::_vect = 0x0481;
952222SN/AFaultStat UnimplementedOpcodeFault::_count;
962147SN/A
972147SN/AFaultName FloatEnableFault::_name = "fen";
982147SN/AFaultVect FloatEnableFault::_vect = 0x0581;
992222SN/AFaultStat FloatEnableFault::_count;
1002147SN/A
1012147SN/AFaultName PalFault::_name = "pal";
1022147SN/AFaultVect PalFault::_vect = 0x2001;
1032222SN/AFaultStat PalFault::_count;
1042147SN/A
1052147SN/AFaultName IntegerOverflowFault::_name = "intover";
1062147SN/AFaultVect IntegerOverflowFault::_vect = 0x0501;
1072222SN/AFaultStat IntegerOverflowFault::_count;
1082147SN/A
1095569Snate@binkert.orgvoid
11010417Sandreas.hansson@arm.comAlphaFault::invoke(ThreadContext *tc, const StaticInstPtr &inst)
1112174SN/A{
1122680Sktlim@umich.edu    FaultBase::invoke(tc);
1138780Sgblack@eecs.umich.edu    if (!FullSystem)
1148780Sgblack@eecs.umich.edu        return;
1152222SN/A    countStat()++;
1162174SN/A
1177720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
1187720Sgblack@eecs.umich.edu
1192196SN/A    // exception restart address
1207720Sgblack@eecs.umich.edu    if (setRestartAddress() || !(pc.pc() & 0x3))
1217720Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(IPR_EXC_ADDR, pc.pc());
1222196SN/A
1232201SN/A    if (skipFaultingInstruction()) {
1242196SN/A        // traps...  skip faulting instruction.
1255568Snate@binkert.org        tc->setMiscRegNoEffect(IPR_EXC_ADDR,
1265568Snate@binkert.org                   tc->readMiscRegNoEffect(IPR_EXC_ADDR) + 4);
1272196SN/A    }
1282196SN/A
1297720Sgblack@eecs.umich.edu    pc.set(tc->readMiscRegNoEffect(IPR_PAL_BASE) + vect());
1307720Sgblack@eecs.umich.edu    tc->pcState(pc);
1312174SN/A}
1322174SN/A
1335569Snate@binkert.orgvoid
13410417Sandreas.hansson@arm.comArithmeticFault::invoke(ThreadContext *tc, const StaticInstPtr &inst)
1352201SN/A{
1362680Sktlim@umich.edu    FaultBase::invoke(tc);
1378780Sgblack@eecs.umich.edu    if (!FullSystem)
1388780Sgblack@eecs.umich.edu        return;
1392201SN/A    panic("Arithmetic traps are unimplemented!");
1402201SN/A}
1412201SN/A
1425569Snate@binkert.orgvoid
14310417Sandreas.hansson@arm.comDtbFault::invoke(ThreadContext *tc, const StaticInstPtr &inst)
1442289SN/A{
1458780Sgblack@eecs.umich.edu    if (FullSystem) {
1468780Sgblack@eecs.umich.edu        // Set fault address and flags.  Even though we're modeling an
1478780Sgblack@eecs.umich.edu        // EV5, we use the EV6 technique of not latching fault registers
1488780Sgblack@eecs.umich.edu        // on VPTE loads (instead of locking the registers until IPR_VA is
1498780Sgblack@eecs.umich.edu        // read, like the EV5).  The EV6 approach is cleaner and seems to
1508780Sgblack@eecs.umich.edu        // work with EV5 PAL code, but not the other way around.
15110823SAndreas.Sandberg@ARM.com        if (reqFlags.noneSet(AlphaRequestFlags::VPTE | Request::PREFETCH)) {
1528780Sgblack@eecs.umich.edu            // set VA register with faulting address
1538780Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(IPR_VA, vaddr);
1542289SN/A
1558780Sgblack@eecs.umich.edu            // set MM_STAT register flags
1568780Sgblack@eecs.umich.edu            MachInst machInst = inst->machInst;
1578780Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(IPR_MM_STAT,
1588780Sgblack@eecs.umich.edu                (((Opcode(machInst) & 0x3f) << 11) |
1598780Sgblack@eecs.umich.edu                 ((Ra(machInst) & 0x1f) << 6) |
1608780Sgblack@eecs.umich.edu                 (flags & 0x3f)));
1612289SN/A
1628780Sgblack@eecs.umich.edu            // set VA_FORM register with faulting formatted address
1638780Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(IPR_VA_FORM,
1648780Sgblack@eecs.umich.edu                tc->readMiscRegNoEffect(IPR_MVPTBR) | (vaddr.vpn() << 3));
1658780Sgblack@eecs.umich.edu        }
1662289SN/A    }
1672289SN/A
1682680Sktlim@umich.edu    AlphaFault::invoke(tc);
1692289SN/A}
1702289SN/A
1715569Snate@binkert.orgvoid
17210417Sandreas.hansson@arm.comItbFault::invoke(ThreadContext *tc, const StaticInstPtr &inst)
1732289SN/A{
1748780Sgblack@eecs.umich.edu    if (FullSystem) {
17510664SAli.Saidi@ARM.com        tc->setMiscRegNoEffect(IPR_ITB_TAG, pc);
17610664SAli.Saidi@ARM.com        tc->setMiscRegNoEffect(IPR_IFAULT_VA_FORM,
17710664SAli.Saidi@ARM.com            tc->readMiscRegNoEffect(IPR_IVPTBR) | (VAddr(pc).vpn() << 3));
1782289SN/A    }
1792289SN/A
1802680Sktlim@umich.edu    AlphaFault::invoke(tc);
1812289SN/A}
1822289SN/A
1835569Snate@binkert.orgvoid
18410417Sandreas.hansson@arm.comItbPageFault::invoke(ThreadContext *tc, const StaticInstPtr &inst)
1854997Sgblack@eecs.umich.edu{
1868780Sgblack@eecs.umich.edu    if (FullSystem) {
1878780Sgblack@eecs.umich.edu        ItbFault::invoke(tc);
1888806Sgblack@eecs.umich.edu        return;
1898806Sgblack@eecs.umich.edu    }
1908806Sgblack@eecs.umich.edu
1918806Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
1928806Sgblack@eecs.umich.edu    TlbEntry entry;
1938806Sgblack@eecs.umich.edu    bool success = p->pTable->lookup(pc, entry);
1948806Sgblack@eecs.umich.edu    if (!success) {
1958806Sgblack@eecs.umich.edu        panic("Tried to execute unmapped address %#x.\n", pc);
1964997Sgblack@eecs.umich.edu    } else {
1978806Sgblack@eecs.umich.edu        VAddr vaddr(pc);
1988806Sgblack@eecs.umich.edu        tc->getITBPtr()->insert(vaddr.page(), entry);
1994997Sgblack@eecs.umich.edu    }
2004997Sgblack@eecs.umich.edu}
2014997Sgblack@eecs.umich.edu
2025569Snate@binkert.orgvoid
20310417Sandreas.hansson@arm.comNDtbMissFault::invoke(ThreadContext *tc, const StaticInstPtr &inst)
2044997Sgblack@eecs.umich.edu{
2058780Sgblack@eecs.umich.edu    if (FullSystem) {
2068780Sgblack@eecs.umich.edu        DtbFault::invoke(tc, inst);
2078806Sgblack@eecs.umich.edu        return;
2088806Sgblack@eecs.umich.edu    }
2098806Sgblack@eecs.umich.edu
2108806Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
2118806Sgblack@eecs.umich.edu    TlbEntry entry;
2128806Sgblack@eecs.umich.edu    bool success = p->pTable->lookup(vaddr, entry);
2138806Sgblack@eecs.umich.edu    if (!success) {
2148806Sgblack@eecs.umich.edu        if (p->fixupStackFault(vaddr))
2158806Sgblack@eecs.umich.edu            success = p->pTable->lookup(vaddr, entry);
2168806Sgblack@eecs.umich.edu    }
2178806Sgblack@eecs.umich.edu    if (!success) {
2188806Sgblack@eecs.umich.edu        panic("Tried to access unmapped address %#x.\n", (Addr)vaddr);
2194997Sgblack@eecs.umich.edu    } else {
2208806Sgblack@eecs.umich.edu        tc->getDTBPtr()->insert(vaddr.page(), entry);
2214997Sgblack@eecs.umich.edu    }
2224997Sgblack@eecs.umich.edu}
2234997Sgblack@eecs.umich.edu
2242167SN/A} // namespace AlphaISA
2252167SN/A
226