110008Snilay@cs.wisc.edu# Copyright (c) 2006-2007 The Regents of The University of Michigan
211266SBrad.Beckmann@amd.com# Copyright (c) 2009,2015 Advanced Micro Devices, Inc.
310008Snilay@cs.wisc.edu# Copyright (c) 2013 Mark D. Hill and David A. Wood
410008Snilay@cs.wisc.edu# All rights reserved.
510008Snilay@cs.wisc.edu#
610008Snilay@cs.wisc.edu# Redistribution and use in source and binary forms, with or without
710008Snilay@cs.wisc.edu# modification, are permitted provided that the following conditions are
810008Snilay@cs.wisc.edu# met: redistributions of source code must retain the above copyright
910008Snilay@cs.wisc.edu# notice, this list of conditions and the following disclaimer;
1010008Snilay@cs.wisc.edu# redistributions in binary form must reproduce the above copyright
1110008Snilay@cs.wisc.edu# notice, this list of conditions and the following disclaimer in the
1210008Snilay@cs.wisc.edu# documentation and/or other materials provided with the distribution;
1310008Snilay@cs.wisc.edu# neither the name of the copyright holders nor the names of its
1410008Snilay@cs.wisc.edu# contributors may be used to endorse or promote products derived from
1510008Snilay@cs.wisc.edu# this software without specific prior written permission.
1610008Snilay@cs.wisc.edu#
1710008Snilay@cs.wisc.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
1810008Snilay@cs.wisc.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
1910008Snilay@cs.wisc.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
2010008Snilay@cs.wisc.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2110008Snilay@cs.wisc.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2210008Snilay@cs.wisc.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
2310008Snilay@cs.wisc.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2410008Snilay@cs.wisc.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2510008Snilay@cs.wisc.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2610008Snilay@cs.wisc.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
2710008Snilay@cs.wisc.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2810008Snilay@cs.wisc.edu#
2910008Snilay@cs.wisc.edu# Authors: Brad Beckmann
3010008Snilay@cs.wisc.edu#          Nilay Vaish
3110008Snilay@cs.wisc.edu
3210008Snilay@cs.wisc.eduimport math
3310008Snilay@cs.wisc.eduimport m5
3410008Snilay@cs.wisc.edufrom m5.objects import *
3510008Snilay@cs.wisc.edufrom m5.defines import buildEnv
3612065Snikos.nikoleris@arm.comfrom Ruby import create_topology, create_directories
3710529Smorr@cs.wisc.edufrom Ruby import send_evicts
3813951Sodanrc@yahoo.com.brfrom common import FileSystemConfig
3910008Snilay@cs.wisc.edu
4010008Snilay@cs.wisc.edu#
4111019Sjthestness@gmail.com# Declare caches used by the protocol
4210008Snilay@cs.wisc.edu#
4311019Sjthestness@gmail.comclass L0Cache(RubyCache): pass
4411019Sjthestness@gmail.comclass L1Cache(RubyCache): pass
4511019Sjthestness@gmail.comclass L2Cache(RubyCache): pass
4610008Snilay@cs.wisc.edu
4710008Snilay@cs.wisc.edudef define_options(parser):
4811266SBrad.Beckmann@amd.com    parser.add_option("--num-clusters", type = "int", default = 1,
4911266SBrad.Beckmann@amd.com            help = "number of clusters in a design in which there are shared\
5010008Snilay@cs.wisc.edu            caches private to clusters")
5110008Snilay@cs.wisc.edu    return
5210008Snilay@cs.wisc.edu
5312598Snikos.nikoleris@arm.comdef create_system(options, full_system, system, dma_ports, bootmem,
5412598Snikos.nikoleris@arm.com                  ruby_system):
5510008Snilay@cs.wisc.edu
5610008Snilay@cs.wisc.edu    if buildEnv['PROTOCOL'] != 'MESI_Three_Level':
5711266SBrad.Beckmann@amd.com        fatal("This script requires the MESI_Three_Level protocol to be\
5811266SBrad.Beckmann@amd.com               built.")
5910008Snilay@cs.wisc.edu
6010008Snilay@cs.wisc.edu    cpu_sequencers = []
6110008Snilay@cs.wisc.edu
6210008Snilay@cs.wisc.edu    #
6310008Snilay@cs.wisc.edu    # The ruby network creation expects the list of nodes in the system to be
6411266SBrad.Beckmann@amd.com    # consistent with the NetDest list.  Therefore the l1 controller nodes
6511266SBrad.Beckmann@amd.com    # must be listed before the directory nodes and directory nodes before
6611266SBrad.Beckmann@amd.com    # dma nodes, etc.
6710008Snilay@cs.wisc.edu    #
6810008Snilay@cs.wisc.edu    l0_cntrl_nodes = []
6910008Snilay@cs.wisc.edu    l1_cntrl_nodes = []
7010008Snilay@cs.wisc.edu    l2_cntrl_nodes = []
7110008Snilay@cs.wisc.edu    dma_cntrl_nodes = []
7210008Snilay@cs.wisc.edu
7310008Snilay@cs.wisc.edu    assert (options.num_cpus % options.num_clusters == 0)
7410008Snilay@cs.wisc.edu    num_cpus_per_cluster = options.num_cpus / options.num_clusters
7510008Snilay@cs.wisc.edu
7610008Snilay@cs.wisc.edu    assert (options.num_l2caches % options.num_clusters == 0)
7710008Snilay@cs.wisc.edu    num_l2caches_per_cluster = options.num_l2caches / options.num_clusters
7810008Snilay@cs.wisc.edu
7910008Snilay@cs.wisc.edu    l2_bits = int(math.log(num_l2caches_per_cluster, 2))
8010008Snilay@cs.wisc.edu    block_size_bits = int(math.log(options.cacheline_size, 2))
8110008Snilay@cs.wisc.edu    l2_index_start = block_size_bits + l2_bits
8210008Snilay@cs.wisc.edu
8310008Snilay@cs.wisc.edu    #
8410008Snilay@cs.wisc.edu    # Must create the individual controllers before the network to ensure the
8510008Snilay@cs.wisc.edu    # controller constructors are called before the network constructor
8610008Snilay@cs.wisc.edu    #
8713731Sandreas.sandberg@arm.com    for i in range(options.num_clusters):
8813731Sandreas.sandberg@arm.com        for j in range(num_cpus_per_cluster):
8910008Snilay@cs.wisc.edu            #
9010008Snilay@cs.wisc.edu            # First create the Ruby objects associated with this cpu
9110008Snilay@cs.wisc.edu            #
9210008Snilay@cs.wisc.edu            l0i_cache = L0Cache(size = '4096B', assoc = 1, is_icache = True,
9310970Sdavid.hashe@amd.com                start_index_bit = block_size_bits,
9410970Sdavid.hashe@amd.com                replacement_policy = LRUReplacementPolicy())
9510008Snilay@cs.wisc.edu
9610008Snilay@cs.wisc.edu            l0d_cache = L0Cache(size = '4096B', assoc = 1, is_icache = False,
9710970Sdavid.hashe@amd.com                start_index_bit = block_size_bits,
9810970Sdavid.hashe@amd.com                replacement_policy = LRUReplacementPolicy())
9910008Snilay@cs.wisc.edu
10011266SBrad.Beckmann@amd.com            # the ruby random tester reuses num_cpus to specify the
10111266SBrad.Beckmann@amd.com            # number of cpu ports connected to the tester object, which
10211266SBrad.Beckmann@amd.com            # is stored in system.cpu. because there is only ever one
10311266SBrad.Beckmann@amd.com            # tester object, num_cpus is not necessarily equal to the
10411266SBrad.Beckmann@amd.com            # size of system.cpu; therefore if len(system.cpu) == 1
10511266SBrad.Beckmann@amd.com            # we use system.cpu[0] to set the clk_domain, thereby ensuring
10611266SBrad.Beckmann@amd.com            # we don't index off the end of the cpu list.
10711266SBrad.Beckmann@amd.com            if len(system.cpu) == 1:
10811266SBrad.Beckmann@amd.com                clk_domain = system.cpu[0].clk_domain
10911266SBrad.Beckmann@amd.com            else:
11011266SBrad.Beckmann@amd.com                clk_domain = system.cpu[i].clk_domain
11111266SBrad.Beckmann@amd.com
11211266SBrad.Beckmann@amd.com            l0_cntrl = L0Cache_Controller(
11311266SBrad.Beckmann@amd.com                   version = i * num_cpus_per_cluster + j, Icache = l0i_cache,
11411266SBrad.Beckmann@amd.com                   Dcache = l0d_cache, send_evictions = send_evicts(options),
11511266SBrad.Beckmann@amd.com                   clk_domain = clk_domain, ruby_system = ruby_system)
11610008Snilay@cs.wisc.edu
11710988Snilay@cs.wisc.edu            cpu_seq = RubySequencer(version = i * num_cpus_per_cluster + j,
11811266SBrad.Beckmann@amd.com                                    icache = l0i_cache,
11911266SBrad.Beckmann@amd.com                                    clk_domain = clk_domain,
12011266SBrad.Beckmann@amd.com                                    dcache = l0d_cache,
12111266SBrad.Beckmann@amd.com                                    ruby_system = ruby_system)
12210008Snilay@cs.wisc.edu
12310008Snilay@cs.wisc.edu            l0_cntrl.sequencer = cpu_seq
12410008Snilay@cs.wisc.edu
12511266SBrad.Beckmann@amd.com            l1_cache = L1Cache(size = options.l1d_size,
12611266SBrad.Beckmann@amd.com                               assoc = options.l1d_assoc,
12711266SBrad.Beckmann@amd.com                               start_index_bit = block_size_bits,
12811266SBrad.Beckmann@amd.com                               is_icache = False)
12910008Snilay@cs.wisc.edu
13011266SBrad.Beckmann@amd.com            l1_cntrl = L1Cache_Controller(
13111266SBrad.Beckmann@amd.com                    version = i * num_cpus_per_cluster + j,
13211266SBrad.Beckmann@amd.com                    cache = l1_cache, l2_select_num_bits = l2_bits,
13311266SBrad.Beckmann@amd.com                    cluster_id = i, ruby_system = ruby_system)
13410008Snilay@cs.wisc.edu
13511266SBrad.Beckmann@amd.com            exec("ruby_system.l0_cntrl%d = l0_cntrl"
13611266SBrad.Beckmann@amd.com                 % ( i * num_cpus_per_cluster + j))
13711266SBrad.Beckmann@amd.com            exec("ruby_system.l1_cntrl%d = l1_cntrl"
13811266SBrad.Beckmann@amd.com                 % ( i * num_cpus_per_cluster + j))
13910008Snilay@cs.wisc.edu
14010008Snilay@cs.wisc.edu            #
14110008Snilay@cs.wisc.edu            # Add controllers and sequencers to the appropriate lists
14210008Snilay@cs.wisc.edu            #
14310008Snilay@cs.wisc.edu            cpu_sequencers.append(cpu_seq)
14410008Snilay@cs.wisc.edu            l0_cntrl_nodes.append(l0_cntrl)
14510008Snilay@cs.wisc.edu            l1_cntrl_nodes.append(l1_cntrl)
14610311Snilay@cs.wisc.edu
14710311Snilay@cs.wisc.edu            # Connect the L0 and L1 controllers
14811022Sjthestness@gmail.com            l0_cntrl.mandatoryQueue = MessageBuffer()
14911022Sjthestness@gmail.com            l0_cntrl.bufferToL1 = MessageBuffer(ordered = True)
15011022Sjthestness@gmail.com            l1_cntrl.bufferFromL0 = l0_cntrl.bufferToL1
15111022Sjthestness@gmail.com            l0_cntrl.bufferFromL1 = MessageBuffer(ordered = True)
15211022Sjthestness@gmail.com            l1_cntrl.bufferToL0 = l0_cntrl.bufferFromL1
15310311Snilay@cs.wisc.edu
15410311Snilay@cs.wisc.edu            # Connect the L1 controllers and the network
15511022Sjthestness@gmail.com            l1_cntrl.requestToL2 = MessageBuffer()
15611022Sjthestness@gmail.com            l1_cntrl.requestToL2.master = ruby_system.network.slave
15711022Sjthestness@gmail.com            l1_cntrl.responseToL2 = MessageBuffer()
15811022Sjthestness@gmail.com            l1_cntrl.responseToL2.master = ruby_system.network.slave
15911022Sjthestness@gmail.com            l1_cntrl.unblockToL2 = MessageBuffer()
16011022Sjthestness@gmail.com            l1_cntrl.unblockToL2.master = ruby_system.network.slave
16110311Snilay@cs.wisc.edu
16211022Sjthestness@gmail.com            l1_cntrl.requestFromL2 = MessageBuffer()
16311022Sjthestness@gmail.com            l1_cntrl.requestFromL2.slave = ruby_system.network.master
16411022Sjthestness@gmail.com            l1_cntrl.responseFromL2 = MessageBuffer()
16511022Sjthestness@gmail.com            l1_cntrl.responseFromL2.slave = ruby_system.network.master
16610311Snilay@cs.wisc.edu
16710008Snilay@cs.wisc.edu
16813731Sandreas.sandberg@arm.com        for j in range(num_l2caches_per_cluster):
16910008Snilay@cs.wisc.edu            l2_cache = L2Cache(size = options.l2_size,
17010008Snilay@cs.wisc.edu                               assoc = options.l2_assoc,
17110008Snilay@cs.wisc.edu                               start_index_bit = l2_index_start)
17210008Snilay@cs.wisc.edu
17310008Snilay@cs.wisc.edu            l2_cntrl = L2Cache_Controller(
17410008Snilay@cs.wisc.edu                        version = i * num_l2caches_per_cluster + j,
17510008Snilay@cs.wisc.edu                        L2cache = l2_cache, cluster_id = i,
17611266SBrad.Beckmann@amd.com                        transitions_per_cycle = options.ports,
17710008Snilay@cs.wisc.edu                        ruby_system = ruby_system)
17810008Snilay@cs.wisc.edu
17911266SBrad.Beckmann@amd.com            exec("ruby_system.l2_cntrl%d = l2_cntrl"
18011266SBrad.Beckmann@amd.com                 % (i * num_l2caches_per_cluster + j))
18110008Snilay@cs.wisc.edu            l2_cntrl_nodes.append(l2_cntrl)
18210008Snilay@cs.wisc.edu
18310311Snilay@cs.wisc.edu            # Connect the L2 controllers and the network
18411022Sjthestness@gmail.com            l2_cntrl.DirRequestFromL2Cache = MessageBuffer()
18511022Sjthestness@gmail.com            l2_cntrl.DirRequestFromL2Cache.master = ruby_system.network.slave
18611022Sjthestness@gmail.com            l2_cntrl.L1RequestFromL2Cache = MessageBuffer()
18711022Sjthestness@gmail.com            l2_cntrl.L1RequestFromL2Cache.master = ruby_system.network.slave
18811022Sjthestness@gmail.com            l2_cntrl.responseFromL2Cache = MessageBuffer()
18911022Sjthestness@gmail.com            l2_cntrl.responseFromL2Cache.master = ruby_system.network.slave
19010311Snilay@cs.wisc.edu
19111022Sjthestness@gmail.com            l2_cntrl.unblockToL2Cache = MessageBuffer()
19211022Sjthestness@gmail.com            l2_cntrl.unblockToL2Cache.slave = ruby_system.network.master
19311022Sjthestness@gmail.com            l2_cntrl.L1RequestToL2Cache = MessageBuffer()
19411022Sjthestness@gmail.com            l2_cntrl.L1RequestToL2Cache.slave = ruby_system.network.master
19511022Sjthestness@gmail.com            l2_cntrl.responseToL2Cache = MessageBuffer()
19611022Sjthestness@gmail.com            l2_cntrl.responseToL2Cache.slave = ruby_system.network.master
19710311Snilay@cs.wisc.edu
19810008Snilay@cs.wisc.edu    # Run each of the ruby memory controllers at a ratio of the frequency of
19910008Snilay@cs.wisc.edu    # the ruby system
20010008Snilay@cs.wisc.edu    # clk_divider value is a fix to pass regression.
20110008Snilay@cs.wisc.edu    ruby_system.memctrl_clk_domain = DerivedClockDomain(
20211266SBrad.Beckmann@amd.com            clk_domain = ruby_system.clk_domain, clk_divider = 3)
20310008Snilay@cs.wisc.edu
20412598Snikos.nikoleris@arm.com    mem_dir_cntrl_nodes, rom_dir_cntrl_node = create_directories(
20512976Snikos.nikoleris@arm.com        options, bootmem, ruby_system, system)
20612598Snikos.nikoleris@arm.com    dir_cntrl_nodes = mem_dir_cntrl_nodes[:]
20712598Snikos.nikoleris@arm.com    if rom_dir_cntrl_node is not None:
20812598Snikos.nikoleris@arm.com        dir_cntrl_nodes.append(rom_dir_cntrl_node)
20912065Snikos.nikoleris@arm.com    for dir_cntrl in dir_cntrl_nodes:
21010311Snilay@cs.wisc.edu        # Connect the directory controllers and the network
21111022Sjthestness@gmail.com        dir_cntrl.requestToDir = MessageBuffer()
21211022Sjthestness@gmail.com        dir_cntrl.requestToDir.slave = ruby_system.network.master
21311022Sjthestness@gmail.com        dir_cntrl.responseToDir = MessageBuffer()
21411022Sjthestness@gmail.com        dir_cntrl.responseToDir.slave = ruby_system.network.master
21511022Sjthestness@gmail.com        dir_cntrl.responseFromDir = MessageBuffer()
21611022Sjthestness@gmail.com        dir_cntrl.responseFromDir.master = ruby_system.network.slave
21711022Sjthestness@gmail.com        dir_cntrl.responseFromMemory = MessageBuffer()
21810311Snilay@cs.wisc.edu
21910008Snilay@cs.wisc.edu    for i, dma_port in enumerate(dma_ports):
22010008Snilay@cs.wisc.edu        #
22110008Snilay@cs.wisc.edu        # Create the Ruby objects associated with the dma controller
22210008Snilay@cs.wisc.edu        #
22311266SBrad.Beckmann@amd.com        dma_seq = DMASequencer(version = i, ruby_system = ruby_system)
22410008Snilay@cs.wisc.edu
22510008Snilay@cs.wisc.edu        dma_cntrl = DMA_Controller(version = i,
22610008Snilay@cs.wisc.edu                                   dma_sequencer = dma_seq,
22710008Snilay@cs.wisc.edu                                   transitions_per_cycle = options.ports,
22810008Snilay@cs.wisc.edu                                   ruby_system = ruby_system)
22910008Snilay@cs.wisc.edu
23010008Snilay@cs.wisc.edu        exec("ruby_system.dma_cntrl%d = dma_cntrl" % i)
23110008Snilay@cs.wisc.edu        exec("ruby_system.dma_cntrl%d.dma_sequencer.slave = dma_port" % i)
23210008Snilay@cs.wisc.edu        dma_cntrl_nodes.append(dma_cntrl)
23310008Snilay@cs.wisc.edu
23410652Smalek.musleh@gmail.com        # Connect the dma controller to the network
23511022Sjthestness@gmail.com        dma_cntrl.mandatoryQueue = MessageBuffer()
23611022Sjthestness@gmail.com        dma_cntrl.responseFromDir = MessageBuffer(ordered = True)
23711022Sjthestness@gmail.com        dma_cntrl.responseFromDir.slave = ruby_system.network.master
23811022Sjthestness@gmail.com        dma_cntrl.requestToDir = MessageBuffer()
23911022Sjthestness@gmail.com        dma_cntrl.requestToDir.master = ruby_system.network.slave
24010652Smalek.musleh@gmail.com
24110008Snilay@cs.wisc.edu    all_cntrls = l0_cntrl_nodes + \
24210008Snilay@cs.wisc.edu                 l1_cntrl_nodes + \
24310008Snilay@cs.wisc.edu                 l2_cntrl_nodes + \
24410008Snilay@cs.wisc.edu                 dir_cntrl_nodes + \
24510008Snilay@cs.wisc.edu                 dma_cntrl_nodes
24610008Snilay@cs.wisc.edu
24710519Snilay@cs.wisc.edu    # Create the io controller and the sequencer
24810519Snilay@cs.wisc.edu    if full_system:
24910519Snilay@cs.wisc.edu        io_seq = DMASequencer(version=len(dma_ports), ruby_system=ruby_system)
25010519Snilay@cs.wisc.edu        ruby_system._io_port = io_seq
25110519Snilay@cs.wisc.edu        io_controller = DMA_Controller(version = len(dma_ports),
25210519Snilay@cs.wisc.edu                                       dma_sequencer = io_seq,
25310519Snilay@cs.wisc.edu                                       ruby_system = ruby_system)
25410519Snilay@cs.wisc.edu        ruby_system.io_controller = io_controller
25510519Snilay@cs.wisc.edu
25610519Snilay@cs.wisc.edu        # Connect the dma controller to the network
25711022Sjthestness@gmail.com        io_controller.mandatoryQueue = MessageBuffer()
25811022Sjthestness@gmail.com        io_controller.responseFromDir = MessageBuffer(ordered = True)
25911022Sjthestness@gmail.com        io_controller.responseFromDir.slave = ruby_system.network.master
26011022Sjthestness@gmail.com        io_controller.requestToDir = MessageBuffer()
26111022Sjthestness@gmail.com        io_controller.requestToDir.master = ruby_system.network.slave
26210519Snilay@cs.wisc.edu
26310519Snilay@cs.wisc.edu        all_cntrls = all_cntrls + [io_controller]
26413885Sdavid.hashe@amd.com    # Register configuration with filesystem
26513885Sdavid.hashe@amd.com    else:
26613885Sdavid.hashe@amd.com        for i in xrange(options.num_clusters):
26713885Sdavid.hashe@amd.com            for j in xrange(num_cpus_per_cluster):
26813885Sdavid.hashe@amd.com                FileSystemConfig.register_cpu(physical_package_id = 0,
26913885Sdavid.hashe@amd.com                                              core_siblings = xrange(options.num_cpus),
27013885Sdavid.hashe@amd.com                                              core_id = i*num_cpus_per_cluster+j,
27113885Sdavid.hashe@amd.com                                              thread_siblings = [])
27213885Sdavid.hashe@amd.com
27313885Sdavid.hashe@amd.com                FileSystemConfig.register_cache(level = 0,
27413885Sdavid.hashe@amd.com                                                idu_type = 'Instruction',
27513885Sdavid.hashe@amd.com                                                size = '4096B',
27613885Sdavid.hashe@amd.com                                                line_size = options.cacheline_size,
27713885Sdavid.hashe@amd.com                                                assoc = 1,
27813885Sdavid.hashe@amd.com                                                cpus = [i*num_cpus_per_cluster+j])
27913885Sdavid.hashe@amd.com                FileSystemConfig.register_cache(level = 0,
28013885Sdavid.hashe@amd.com                                                idu_type = 'Data',
28113885Sdavid.hashe@amd.com                                                size = '4096B',
28213885Sdavid.hashe@amd.com                                                line_size = options.cacheline_size,
28313885Sdavid.hashe@amd.com                                                assoc = 1,
28413885Sdavid.hashe@amd.com                                                cpus = [i*num_cpus_per_cluster+j])
28513885Sdavid.hashe@amd.com
28613885Sdavid.hashe@amd.com                FileSystemConfig.register_cache(level = 1,
28713885Sdavid.hashe@amd.com                                                idu_type = 'Unified',
28813885Sdavid.hashe@amd.com                                                size = options.l1d_size,
28913885Sdavid.hashe@amd.com                                                line_size = options.cacheline_size,
29013885Sdavid.hashe@amd.com                                                assoc = options.l1d_assoc,
29113885Sdavid.hashe@amd.com                                                cpus = [i*num_cpus_per_cluster+j])
29213885Sdavid.hashe@amd.com
29313885Sdavid.hashe@amd.com            FileSystemConfig.register_cache(level = 2,
29413885Sdavid.hashe@amd.com                                            idu_type = 'Unified',
29513885Sdavid.hashe@amd.com                                            size = str(MemorySize(options.l2_size) * \
29613885Sdavid.hashe@amd.com                                                   num_l2caches_per_cluster)+'B',
29713885Sdavid.hashe@amd.com                                            line_size = options.cacheline_size,
29813885Sdavid.hashe@amd.com                                            assoc = options.l2_assoc,
29913885Sdavid.hashe@amd.com                                            cpus = [n for n in xrange(i*num_cpus_per_cluster, \
30013885Sdavid.hashe@amd.com                                                                     (i+1)*num_cpus_per_cluster)])
30110519Snilay@cs.wisc.edu
30211065Snilay@cs.wisc.edu    ruby_system.network.number_of_virtual_networks = 3
30310008Snilay@cs.wisc.edu    topology = create_topology(all_cntrls, options)
30412598Snikos.nikoleris@arm.com    return (cpu_sequencers, mem_dir_cntrl_nodes, topology)
305