ruby_random_test.py revision 9108
17635SBrad.Beckmann@amd.com# Copyright (c) 2006-2007 The Regents of The University of Michigan
27635SBrad.Beckmann@amd.com# Copyright (c) 2009 Advanced Micro Devices, Inc.
37635SBrad.Beckmann@amd.com# All rights reserved.
47635SBrad.Beckmann@amd.com#
57635SBrad.Beckmann@amd.com# Redistribution and use in source and binary forms, with or without
67635SBrad.Beckmann@amd.com# modification, are permitted provided that the following conditions are
77635SBrad.Beckmann@amd.com# met: redistributions of source code must retain the above copyright
87635SBrad.Beckmann@amd.com# notice, this list of conditions and the following disclaimer;
97635SBrad.Beckmann@amd.com# redistributions in binary form must reproduce the above copyright
107635SBrad.Beckmann@amd.com# notice, this list of conditions and the following disclaimer in the
117635SBrad.Beckmann@amd.com# documentation and/or other materials provided with the distribution;
127635SBrad.Beckmann@amd.com# neither the name of the copyright holders nor the names of its
137635SBrad.Beckmann@amd.com# contributors may be used to endorse or promote products derived from
147635SBrad.Beckmann@amd.com# this software without specific prior written permission.
157635SBrad.Beckmann@amd.com#
167635SBrad.Beckmann@amd.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
177635SBrad.Beckmann@amd.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
187635SBrad.Beckmann@amd.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
197635SBrad.Beckmann@amd.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
207635SBrad.Beckmann@amd.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
217635SBrad.Beckmann@amd.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
227635SBrad.Beckmann@amd.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
237635SBrad.Beckmann@amd.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
247635SBrad.Beckmann@amd.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
257635SBrad.Beckmann@amd.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
267635SBrad.Beckmann@amd.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
277635SBrad.Beckmann@amd.com#
287635SBrad.Beckmann@amd.com# Authors: Ron Dreslinski
297635SBrad.Beckmann@amd.com#          Brad Beckmann
307635SBrad.Beckmann@amd.com
317635SBrad.Beckmann@amd.comimport m5
327635SBrad.Beckmann@amd.comfrom m5.objects import *
337635SBrad.Beckmann@amd.comfrom m5.defines import buildEnv
347635SBrad.Beckmann@amd.comfrom m5.util import addToPath
357635SBrad.Beckmann@amd.comimport os, optparse, sys
367635SBrad.Beckmann@amd.comaddToPath('../common')
377635SBrad.Beckmann@amd.comaddToPath('../ruby')
389100SBrad.Beckmann@amd.comaddToPath('../topologies')
397635SBrad.Beckmann@amd.com
408928Sandreas.hansson@arm.comimport Options
417635SBrad.Beckmann@amd.comimport Ruby
427635SBrad.Beckmann@amd.com
437635SBrad.Beckmann@amd.com# Get paths we might need.  It's expected this file is in m5/configs/example.
447635SBrad.Beckmann@amd.comconfig_path = os.path.dirname(os.path.abspath(__file__))
457635SBrad.Beckmann@amd.comconfig_root = os.path.dirname(config_path)
467635SBrad.Beckmann@amd.comm5_root = os.path.dirname(config_root)
477635SBrad.Beckmann@amd.com
487635SBrad.Beckmann@amd.comparser = optparse.OptionParser()
498928Sandreas.hansson@arm.comOptions.addCommonOptions(parser)
507635SBrad.Beckmann@amd.com
517635SBrad.Beckmann@amd.comparser.add_option("-l", "--checks", metavar="N", default=100,
527635SBrad.Beckmann@amd.com                  help="Stop after N checks (loads)")
537635SBrad.Beckmann@amd.comparser.add_option("-f", "--wakeup_freq", metavar="N", default=10,
547635SBrad.Beckmann@amd.com                  help="Wakeup every N cycles")
557635SBrad.Beckmann@amd.com
567635SBrad.Beckmann@amd.com#
577635SBrad.Beckmann@amd.com# Add the ruby specific and protocol specific options
587635SBrad.Beckmann@amd.com#
597635SBrad.Beckmann@amd.comRuby.define_options(parser)
607635SBrad.Beckmann@amd.com
617635SBrad.Beckmann@amd.comexecfile(os.path.join(config_root, "common", "Options.py"))
627635SBrad.Beckmann@amd.com
637635SBrad.Beckmann@amd.com(options, args) = parser.parse_args()
647635SBrad.Beckmann@amd.com
657635SBrad.Beckmann@amd.com#
667635SBrad.Beckmann@amd.com# Set the default cache size and associativity to be very small to encourage
677635SBrad.Beckmann@amd.com# races between requests and writebacks.
687635SBrad.Beckmann@amd.com#
697635SBrad.Beckmann@amd.comoptions.l1d_size="256B"
707635SBrad.Beckmann@amd.comoptions.l1i_size="256B"
717635SBrad.Beckmann@amd.comoptions.l2_size="512B"
727635SBrad.Beckmann@amd.comoptions.l3_size="1kB"
737635SBrad.Beckmann@amd.comoptions.l1d_assoc=2
747635SBrad.Beckmann@amd.comoptions.l1i_assoc=2
757635SBrad.Beckmann@amd.comoptions.l2_assoc=2
767635SBrad.Beckmann@amd.comoptions.l3_assoc=2
777635SBrad.Beckmann@amd.com
787635SBrad.Beckmann@amd.comif args:
797635SBrad.Beckmann@amd.com     print "Error: script doesn't take any positional arguments"
807635SBrad.Beckmann@amd.com     sys.exit(1)
817635SBrad.Beckmann@amd.com
827635SBrad.Beckmann@amd.com#
837635SBrad.Beckmann@amd.com# Create the ruby random tester
847635SBrad.Beckmann@amd.com#
858184Ssomayeh@cs.wisc.edu
868184Ssomayeh@cs.wisc.edu# Check the protocol
878184Ssomayeh@cs.wisc.educheck_flush = False
888184Ssomayeh@cs.wisc.eduif buildEnv['PROTOCOL'] == 'MOESI_hammer':
898184Ssomayeh@cs.wisc.edu    check_flush = True
908184Ssomayeh@cs.wisc.edu
918184Ssomayeh@cs.wisc.edutester = RubyTester(check_flush = check_flush,
928184Ssomayeh@cs.wisc.edu                    checks_to_complete = options.checks,
939108SBrad.Beckmann@amd.com                    wakeup_frequency = options.wakeup_freq)
947635SBrad.Beckmann@amd.com
957635SBrad.Beckmann@amd.com#
968931Sandreas.hansson@arm.com# Create the M5 system.  Note that the Memory Object isn't
977635SBrad.Beckmann@amd.com# actually used by the rubytester, but is included to support the
987635SBrad.Beckmann@amd.com# M5 memory size == Ruby memory size checks
997635SBrad.Beckmann@amd.com#
1008931Sandreas.hansson@arm.comsystem = System(tester = tester, physmem = SimpleMemory())
1017635SBrad.Beckmann@amd.com
1028436SBrad.Beckmann@amd.comRuby.create_system(options, system)
1037635SBrad.Beckmann@amd.com
1048322Ssteve.reinhardt@amd.comassert(options.num_cpus == len(system.ruby._cpu_ruby_ports))
1057635SBrad.Beckmann@amd.com
1069108SBrad.Beckmann@amd.comtester.num_cpus = len(system.ruby._cpu_ruby_ports)
1079108SBrad.Beckmann@amd.com
1087635SBrad.Beckmann@amd.com#
1097635SBrad.Beckmann@amd.com# The tester is most effective when randomization is turned on and
1107635SBrad.Beckmann@amd.com# artifical delay is randomly inserted on messages
1117635SBrad.Beckmann@amd.com#
1127635SBrad.Beckmann@amd.comsystem.ruby.randomization = True
1137635SBrad.Beckmann@amd.com
1148322Ssteve.reinhardt@amd.comfor ruby_port in system.ruby._cpu_ruby_ports:
1157635SBrad.Beckmann@amd.com    #
1168932SBrad.Beckmann@amd.com    # Tie the ruby tester ports to the ruby cpu read and write ports
1177635SBrad.Beckmann@amd.com    #
1188932SBrad.Beckmann@amd.com    if ruby_port.support_data_reqs:
1198932SBrad.Beckmann@amd.com         tester.cpuDataPort = ruby_port.slave
1208932SBrad.Beckmann@amd.com    if ruby_port.support_inst_reqs:
1218932SBrad.Beckmann@amd.com         tester.cpuInstPort = ruby_port.slave
1227635SBrad.Beckmann@amd.com
1237635SBrad.Beckmann@amd.com    #
1247635SBrad.Beckmann@amd.com    # Tell each sequencer this is the ruby tester so that it
1257635SBrad.Beckmann@amd.com    # copies the subblock back to the checker
1267635SBrad.Beckmann@amd.com    #
1277635SBrad.Beckmann@amd.com    ruby_port.using_ruby_tester = True
1287635SBrad.Beckmann@amd.com
1298436SBrad.Beckmann@amd.com    #
1308436SBrad.Beckmann@amd.com    # Ruby doesn't need the backing image of memory when running with
1318436SBrad.Beckmann@amd.com    # the tester.
1328436SBrad.Beckmann@amd.com    #
1338436SBrad.Beckmann@amd.com    ruby_port.access_phys_mem = False
1348436SBrad.Beckmann@amd.com
1357635SBrad.Beckmann@amd.com# -----------------------
1367635SBrad.Beckmann@amd.com# run simulation
1377635SBrad.Beckmann@amd.com# -----------------------
1387635SBrad.Beckmann@amd.com
1398801Sgblack@eecs.umich.eduroot = Root( full_system = False, system = system )
1407635SBrad.Beckmann@amd.comroot.system.mem_mode = 'timing'
1417635SBrad.Beckmann@amd.com
1427635SBrad.Beckmann@amd.com# Not much point in this being higher than the L1 latency
1437635SBrad.Beckmann@amd.comm5.ticks.setGlobalFrequency('1ns')
1447635SBrad.Beckmann@amd.com
1457635SBrad.Beckmann@amd.com# instantiate configuration
1467635SBrad.Beckmann@amd.comm5.instantiate()
1477635SBrad.Beckmann@amd.com
1487635SBrad.Beckmann@amd.com# simulate until program terminates
1497635SBrad.Beckmann@amd.comexit_event = m5.simulate(options.maxtick)
1507635SBrad.Beckmann@amd.com
1517635SBrad.Beckmann@amd.comprint 'Exiting @ tick', m5.curTick(), 'because', exit_event.getCause()
152