113606Sciro.santilli@arm.com# Copyright (c) 2010-2013, 2016, 2019 ARM Limited
27586SAli.Saidi@arm.com# All rights reserved.
37586SAli.Saidi@arm.com#
47586SAli.Saidi@arm.com# The license below extends only to copyright in the software and shall
57586SAli.Saidi@arm.com# not be construed as granting a license to any other intellectual
67586SAli.Saidi@arm.com# property including but not limited to intellectual property relating
77586SAli.Saidi@arm.com# to a hardware implementation of the functionality of the software
87586SAli.Saidi@arm.com# licensed hereunder.  You may use the software subject to the license
97586SAli.Saidi@arm.com# terms below provided that you ensure that this notice is replicated
107586SAli.Saidi@arm.com# unmodified and in its entirety in all distributions of the software,
117586SAli.Saidi@arm.com# modified or unmodified, in source code or in binary form.
127586SAli.Saidi@arm.com#
1310118Snilay@cs.wisc.edu# Copyright (c) 2012-2014 Mark D. Hill and David A. Wood
1410118Snilay@cs.wisc.edu# Copyright (c) 2009-2011 Advanced Micro Devices, Inc.
153970Sgblack@eecs.umich.edu# Copyright (c) 2006-2007 The Regents of The University of Michigan
163005Sstever@eecs.umich.edu# All rights reserved.
173005Sstever@eecs.umich.edu#
183005Sstever@eecs.umich.edu# Redistribution and use in source and binary forms, with or without
193005Sstever@eecs.umich.edu# modification, are permitted provided that the following conditions are
203005Sstever@eecs.umich.edu# met: redistributions of source code must retain the above copyright
213005Sstever@eecs.umich.edu# notice, this list of conditions and the following disclaimer;
223005Sstever@eecs.umich.edu# redistributions in binary form must reproduce the above copyright
233005Sstever@eecs.umich.edu# notice, this list of conditions and the following disclaimer in the
243005Sstever@eecs.umich.edu# documentation and/or other materials provided with the distribution;
253005Sstever@eecs.umich.edu# neither the name of the copyright holders nor the names of its
263005Sstever@eecs.umich.edu# contributors may be used to endorse or promote products derived from
273005Sstever@eecs.umich.edu# this software without specific prior written permission.
283005Sstever@eecs.umich.edu#
293005Sstever@eecs.umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
303005Sstever@eecs.umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
313005Sstever@eecs.umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
323005Sstever@eecs.umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
333005Sstever@eecs.umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
343005Sstever@eecs.umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
353005Sstever@eecs.umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
363005Sstever@eecs.umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
373005Sstever@eecs.umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
383005Sstever@eecs.umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
393005Sstever@eecs.umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
403005Sstever@eecs.umich.edu#
413005Sstever@eecs.umich.edu# Authors: Ali Saidi
4210118Snilay@cs.wisc.edu#          Brad Beckmann
433005Sstever@eecs.umich.edu
4412564Sgabeblack@google.comfrom __future__ import print_function
4513774Sandreas.sandberg@arm.comfrom __future__ import absolute_import
4612564Sgabeblack@google.com
476654Snate@binkert.orgimport optparse
486654Snate@binkert.orgimport sys
492889SN/A
502710SN/Aimport m5
516654Snate@binkert.orgfrom m5.defines import buildEnv
526654Snate@binkert.orgfrom m5.objects import *
5312395Sswapnilster@gmail.comfrom m5.util import addToPath, fatal, warn
5412475Sglenn.bergmans@arm.comfrom m5.util.fdthelper import *
555457Ssaidi@eecs.umich.edu
5611670Sandreas.hansson@arm.comaddToPath('../')
5710118Snilay@cs.wisc.edu
5811670Sandreas.hansson@arm.comfrom ruby import Ruby
596654Snate@binkert.org
6011682Sandreas.hansson@arm.comfrom common.FSConfig import *
6111682Sandreas.hansson@arm.comfrom common.SysPaths import *
6211682Sandreas.hansson@arm.comfrom common.Benchmarks import *
6311682Sandreas.hansson@arm.comfrom common import Simulation
6411682Sandreas.hansson@arm.comfrom common import CacheConfig
6511682Sandreas.hansson@arm.comfrom common import MemConfig
6611790Sjungma@eit.uni-kl.defrom common import CpuConfig
6713432Spau.cabre@metempsy.comfrom common import BPConfig
6811682Sandreas.hansson@arm.comfrom common.Caches import *
6911682Sandreas.hansson@arm.comfrom common import Options
703444Sktlim@umich.edu
7110594Sgabeblack@google.comdef cmd_line_template():
7210594Sgabeblack@google.com    if options.command_line and options.command_line_file:
7312564Sgabeblack@google.com        print("Error: --command-line and --command-line-file are "
7412564Sgabeblack@google.com              "mutually exclusive")
7510594Sgabeblack@google.com        sys.exit(1)
7610594Sgabeblack@google.com    if options.command_line:
7710594Sgabeblack@google.com        return options.command_line
7810594Sgabeblack@google.com    if options.command_line_file:
7910594Sgabeblack@google.com        return open(options.command_line_file).read().strip()
8010594Sgabeblack@google.com    return None
8110594Sgabeblack@google.com
8210119Snilay@cs.wisc.edudef build_test_system(np):
8310594Sgabeblack@google.com    cmdline = cmd_line_template()
8410119Snilay@cs.wisc.edu    if buildEnv['TARGET_ISA'] == "alpha":
8510594Sgabeblack@google.com        test_sys = makeLinuxAlphaSystem(test_mem_mode, bm[0], options.ruby,
8610594Sgabeblack@google.com                                        cmdline=cmdline)
8710119Snilay@cs.wisc.edu    elif buildEnv['TARGET_ISA'] == "mips":
8810594Sgabeblack@google.com        test_sys = makeLinuxMipsSystem(test_mem_mode, bm[0], cmdline=cmdline)
8910119Snilay@cs.wisc.edu    elif buildEnv['TARGET_ISA'] == "sparc":
9010594Sgabeblack@google.com        test_sys = makeSparcSystem(test_mem_mode, bm[0], cmdline=cmdline)
9110119Snilay@cs.wisc.edu    elif buildEnv['TARGET_ISA'] == "x86":
9213864Ssupohaosu@gmail.com        test_sys = makeLinuxX86System(test_mem_mode, np, bm[0], options.ruby,
9313864Ssupohaosu@gmail.com                                      cmdline=cmdline)
9410119Snilay@cs.wisc.edu    elif buildEnv['TARGET_ISA'] == "arm":
9513864Ssupohaosu@gmail.com        test_sys = makeArmSystem(test_mem_mode, options.machine_type, np,
9613864Ssupohaosu@gmail.com                                 bm[0], options.dtb_filename,
9710594Sgabeblack@google.com                                 bare_metal=options.bare_metal,
9810780SCurtis.Dunham@arm.com                                 cmdline=cmdline,
9912475Sglenn.bergmans@arm.com                                 external_memory=
10012475Sglenn.bergmans@arm.com                                   options.external_memory_system,
10112079Sgedare@rtems.org                                 ruby=options.ruby,
10212079Sgedare@rtems.org                                 security=options.enable_security_extensions)
10310119Snilay@cs.wisc.edu        if options.enable_context_switch_stats_dump:
10410119Snilay@cs.wisc.edu            test_sys.enable_context_switch_stats_dump = True
10510119Snilay@cs.wisc.edu    else:
10610119Snilay@cs.wisc.edu        fatal("Incapable of building %s full system!", buildEnv['TARGET_ISA'])
1072566SN/A
10810119Snilay@cs.wisc.edu    # Set the cache line size for the entire system
10910119Snilay@cs.wisc.edu    test_sys.cache_line_size = options.cacheline_size
1109665Sandreas.hansson@arm.com
11110119Snilay@cs.wisc.edu    # Create a top-level voltage domain
11210119Snilay@cs.wisc.edu    test_sys.voltage_domain = VoltageDomain(voltage = options.sys_voltage)
11310119Snilay@cs.wisc.edu
11410119Snilay@cs.wisc.edu    # Create a source clock for the system and set the clock period
11510119Snilay@cs.wisc.edu    test_sys.clk_domain = SrcClockDomain(clock =  options.sys_clock,
11610119Snilay@cs.wisc.edu            voltage_domain = test_sys.voltage_domain)
11710119Snilay@cs.wisc.edu
11810119Snilay@cs.wisc.edu    # Create a CPU voltage domain
11910119Snilay@cs.wisc.edu    test_sys.cpu_voltage_domain = VoltageDomain()
12010119Snilay@cs.wisc.edu
12110119Snilay@cs.wisc.edu    # Create a source clock for the CPUs and set the clock period
12210119Snilay@cs.wisc.edu    test_sys.cpu_clk_domain = SrcClockDomain(clock = options.cpu_clock,
12310119Snilay@cs.wisc.edu                                             voltage_domain =
12410119Snilay@cs.wisc.edu                                             test_sys.cpu_voltage_domain)
12510119Snilay@cs.wisc.edu
12610119Snilay@cs.wisc.edu    if options.kernel is not None:
12710119Snilay@cs.wisc.edu        test_sys.kernel = binary(options.kernel)
12813803Sodanrc@yahoo.com.br    else:
12913803Sodanrc@yahoo.com.br        print("Error: a kernel must be provided to run in full system mode")
13013803Sodanrc@yahoo.com.br        sys.exit(1)
13110119Snilay@cs.wisc.edu
13210119Snilay@cs.wisc.edu    if options.script is not None:
13310119Snilay@cs.wisc.edu        test_sys.readfile = options.script
13410119Snilay@cs.wisc.edu
13510119Snilay@cs.wisc.edu    if options.lpae:
13610119Snilay@cs.wisc.edu        test_sys.have_lpae = True
13710119Snilay@cs.wisc.edu
13810119Snilay@cs.wisc.edu    if options.virtualisation:
13910119Snilay@cs.wisc.edu        test_sys.have_virtualization = True
14010119Snilay@cs.wisc.edu
14110119Snilay@cs.wisc.edu    test_sys.init_param = options.init_param
14210119Snilay@cs.wisc.edu
14310119Snilay@cs.wisc.edu    # For now, assign all the CPUs to the same clock domain
14410119Snilay@cs.wisc.edu    test_sys.cpu = [TestCPUClass(clk_domain=test_sys.cpu_clk_domain, cpu_id=i)
14513731Sandreas.sandberg@arm.com                    for i in range(np)]
14610119Snilay@cs.wisc.edu
14712941Sandreas.sandberg@arm.com    if CpuConfig.is_kvm_cpu(TestCPUClass) or CpuConfig.is_kvm_cpu(FutureClass):
14811839SCurtis.Dunham@arm.com        test_sys.kvm_vm = KvmVM()
14910119Snilay@cs.wisc.edu
15010119Snilay@cs.wisc.edu    if options.ruby:
15112598Snikos.nikoleris@arm.com        bootmem = getattr(test_sys, 'bootmem', None)
15210519Snilay@cs.wisc.edu        Ruby.create_system(options, True, test_sys, test_sys.iobus,
15312598Snikos.nikoleris@arm.com                           test_sys._dma_ports, bootmem)
15410119Snilay@cs.wisc.edu
15510119Snilay@cs.wisc.edu        # Create a seperate clock domain for Ruby
15610119Snilay@cs.wisc.edu        test_sys.ruby.clk_domain = SrcClockDomain(clock = options.ruby_clock,
15710119Snilay@cs.wisc.edu                                        voltage_domain = test_sys.voltage_domain)
15810119Snilay@cs.wisc.edu
15910547Snilay@cs.wisc.edu        # Connect the ruby io port to the PIO bus,
16010547Snilay@cs.wisc.edu        # assuming that there is just one such port.
16110547Snilay@cs.wisc.edu        test_sys.iobus.master = test_sys.ruby._io_port.slave
16210547Snilay@cs.wisc.edu
16310119Snilay@cs.wisc.edu        for (i, cpu) in enumerate(test_sys.cpu):
16410119Snilay@cs.wisc.edu            #
16510119Snilay@cs.wisc.edu            # Tie the cpu ports to the correct ruby system ports
16610119Snilay@cs.wisc.edu            #
16710119Snilay@cs.wisc.edu            cpu.clk_domain = test_sys.cpu_clk_domain
16810119Snilay@cs.wisc.edu            cpu.createThreads()
16910119Snilay@cs.wisc.edu            cpu.createInterruptController()
17010119Snilay@cs.wisc.edu
17110120Snilay@cs.wisc.edu            cpu.icache_port = test_sys.ruby._cpu_ports[i].slave
17210120Snilay@cs.wisc.edu            cpu.dcache_port = test_sys.ruby._cpu_ports[i].slave
17310119Snilay@cs.wisc.edu
17411598Sandreas.sandberg@arm.com            if buildEnv['TARGET_ISA'] in ("x86", "arm"):
17510120Snilay@cs.wisc.edu                cpu.itb.walker.port = test_sys.ruby._cpu_ports[i].slave
17610120Snilay@cs.wisc.edu                cpu.dtb.walker.port = test_sys.ruby._cpu_ports[i].slave
17710119Snilay@cs.wisc.edu
17811598Sandreas.sandberg@arm.com            if buildEnv['TARGET_ISA'] in "x86":
17911150Smitch.hayenga@arm.com                cpu.interrupts[0].pio = test_sys.ruby._cpu_ports[i].master
18011150Smitch.hayenga@arm.com                cpu.interrupts[0].int_master = test_sys.ruby._cpu_ports[i].slave
18111150Smitch.hayenga@arm.com                cpu.interrupts[0].int_slave = test_sys.ruby._cpu_ports[i].master
18210119Snilay@cs.wisc.edu
1832995SN/A    else:
18410119Snilay@cs.wisc.edu        if options.caches or options.l2cache:
18510119Snilay@cs.wisc.edu            # By default the IOCache runs at the system clock
18610119Snilay@cs.wisc.edu            test_sys.iocache = IOCache(addr_ranges = test_sys.mem_ranges)
18710119Snilay@cs.wisc.edu            test_sys.iocache.cpu_side = test_sys.iobus.master
18810119Snilay@cs.wisc.edu            test_sys.iocache.mem_side = test_sys.membus.slave
18910780SCurtis.Dunham@arm.com        elif not options.external_memory_system:
19010119Snilay@cs.wisc.edu            test_sys.iobridge = Bridge(delay='50ns', ranges = test_sys.mem_ranges)
19110119Snilay@cs.wisc.edu            test_sys.iobridge.slave = test_sys.iobus.master
19210119Snilay@cs.wisc.edu            test_sys.iobridge.master = test_sys.membus.slave
1933304Sstever@eecs.umich.edu
19410119Snilay@cs.wisc.edu        # Sanity check
19510608Sdam.sunwoo@arm.com        if options.simpoint_profile:
19613684Sgiacomo.travaglini@arm.com            if not CpuConfig.is_noncaching_cpu(TestCPUClass):
19713012Sandreas.sandberg@arm.com                fatal("SimPoint generation should be done with atomic cpu")
19810608Sdam.sunwoo@arm.com            if np > 1:
19910608Sdam.sunwoo@arm.com                fatal("SimPoint generation not supported with more than one CPUs")
20010608Sdam.sunwoo@arm.com
20113731Sandreas.sandberg@arm.com        for i in range(np):
20210608Sdam.sunwoo@arm.com            if options.simpoint_profile:
20310608Sdam.sunwoo@arm.com                test_sys.cpu[i].addSimPointProbe(options.simpoint_interval)
20410119Snilay@cs.wisc.edu            if options.checker:
20510119Snilay@cs.wisc.edu                test_sys.cpu[i].addCheckerCpu()
20613432Spau.cabre@metempsy.com            if options.bp_type:
20713432Spau.cabre@metempsy.com                bpClass = BPConfig.get(options.bp_type)
20813432Spau.cabre@metempsy.com                test_sys.cpu[i].branchPred = bpClass()
20913958Sjairo.balart@metempsy.com            if options.indirect_bp_type:
21013958Sjairo.balart@metempsy.com                IndirectBPClass = \
21113958Sjairo.balart@metempsy.com                    BPConfig.get_indirect(options.indirect_bp_type)
21213958Sjairo.balart@metempsy.com                test_sys.cpu[i].branchPred.indirectBranchPred = \
21313958Sjairo.balart@metempsy.com                    IndirectBPClass()
21410119Snilay@cs.wisc.edu            test_sys.cpu[i].createThreads()
2153819Shsul@eecs.umich.edu
21611251Sradhika.jagtap@ARM.com        # If elastic tracing is enabled when not restoring from checkpoint and
21711251Sradhika.jagtap@ARM.com        # when not fast forwarding using the atomic cpu, then check that the
21811251Sradhika.jagtap@ARM.com        # TestCPUClass is DerivO3CPU or inherits from DerivO3CPU. If the check
21911251Sradhika.jagtap@ARM.com        # passes then attach the elastic trace probe.
22011251Sradhika.jagtap@ARM.com        # If restoring from checkpoint or fast forwarding, the code that does this for
22111251Sradhika.jagtap@ARM.com        # FutureCPUClass is in the Simulation module. If the check passes then the
22211251Sradhika.jagtap@ARM.com        # elastic trace probe is attached to the switch CPUs.
22311251Sradhika.jagtap@ARM.com        if options.elastic_trace_en and options.checkpoint_restore == None and \
22411251Sradhika.jagtap@ARM.com            not options.fast_forward:
22511251Sradhika.jagtap@ARM.com            CpuConfig.config_etrace(TestCPUClass, test_sys.cpu, options)
22611251Sradhika.jagtap@ARM.com
22710119Snilay@cs.wisc.edu        CacheConfig.config_cache(options, test_sys)
22811183Serfan.azarkhish@unibo.it
22910119Snilay@cs.wisc.edu        MemConfig.config_mem(options, test_sys)
23010118Snilay@cs.wisc.edu
23110119Snilay@cs.wisc.edu    return test_sys
2329827Sakash.bagdia@arm.com
23310119Snilay@cs.wisc.edudef build_drive_system(np):
23410119Snilay@cs.wisc.edu    # driver system CPU is always simple, so is the memory
23510119Snilay@cs.wisc.edu    # Note this is an assignment of a class, not an instance.
23610119Snilay@cs.wisc.edu    DriveCPUClass = AtomicSimpleCPU
23710119Snilay@cs.wisc.edu    drive_mem_mode = 'atomic'
23810119Snilay@cs.wisc.edu    DriveMemClass = SimpleMemory
2399827Sakash.bagdia@arm.com
24010594Sgabeblack@google.com    cmdline = cmd_line_template()
2416654Snate@binkert.org    if buildEnv['TARGET_ISA'] == 'alpha':
24213803Sodanrc@yahoo.com.br        drive_sys = makeLinuxAlphaSystem(drive_mem_mode, bm[1],
24313803Sodanrc@yahoo.com.br                                         cmdline=cmdline)
2446654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'mips':
24510594Sgabeblack@google.com        drive_sys = makeLinuxMipsSystem(drive_mem_mode, bm[1], cmdline=cmdline)
2466654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'sparc':
24710594Sgabeblack@google.com        drive_sys = makeSparcSystem(drive_mem_mode, bm[1], cmdline=cmdline)
2486654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'x86':
24910594Sgabeblack@google.com        drive_sys = makeLinuxX86System(drive_mem_mode, np, bm[1],
25010594Sgabeblack@google.com                                       cmdline=cmdline)
2517586SAli.Saidi@arm.com    elif buildEnv['TARGET_ISA'] == 'arm':
25210635Satgutier@umich.edu        drive_sys = makeArmSystem(drive_mem_mode, options.machine_type, np,
25313606Sciro.santilli@arm.com                                  bm[1], options.dtb_filename, cmdline=cmdline)
2548661SAli.Saidi@ARM.com
2559827Sakash.bagdia@arm.com    # Create a top-level voltage domain
2569827Sakash.bagdia@arm.com    drive_sys.voltage_domain = VoltageDomain(voltage = options.sys_voltage)
2579827Sakash.bagdia@arm.com
2589793Sakash.bagdia@arm.com    # Create a source clock for the system and set the clock period
25910119Snilay@cs.wisc.edu    drive_sys.clk_domain = SrcClockDomain(clock =  options.sys_clock,
26010119Snilay@cs.wisc.edu            voltage_domain = drive_sys.voltage_domain)
2619790Sakash.bagdia@arm.com
2629827Sakash.bagdia@arm.com    # Create a CPU voltage domain
2639827Sakash.bagdia@arm.com    drive_sys.cpu_voltage_domain = VoltageDomain()
2649827Sakash.bagdia@arm.com
2659793Sakash.bagdia@arm.com    # Create a source clock for the CPUs and set the clock period
2669827Sakash.bagdia@arm.com    drive_sys.cpu_clk_domain = SrcClockDomain(clock = options.cpu_clock,
2679827Sakash.bagdia@arm.com                                              voltage_domain =
2689827Sakash.bagdia@arm.com                                              drive_sys.cpu_voltage_domain)
2699793Sakash.bagdia@arm.com
2709793Sakash.bagdia@arm.com    drive_sys.cpu = DriveCPUClass(clk_domain=drive_sys.cpu_clk_domain,
2719793Sakash.bagdia@arm.com                                  cpu_id=0)
2729384SAndreas.Sandberg@arm.com    drive_sys.cpu.createThreads()
2738863Snilay@cs.wisc.edu    drive_sys.cpu.createInterruptController()
2747876Sgblack@eecs.umich.edu    drive_sys.cpu.connectAllPorts(drive_sys.membus)
2754837Ssaidi@eecs.umich.edu    if options.kernel is not None:
2764837Ssaidi@eecs.umich.edu        drive_sys.kernel = binary(options.kernel)
27713803Sodanrc@yahoo.com.br    else:
27813803Sodanrc@yahoo.com.br        print("Error: a kernel must be provided to run in full system mode")
27913803Sodanrc@yahoo.com.br        sys.exit(1)
2809408Sandreas.hansson@arm.com
28112941Sandreas.sandberg@arm.com    if CpuConfig.is_kvm_cpu(DriveCPUClass):
28211839SCurtis.Dunham@arm.com        drive_sys.kvm_vm = KvmVM()
2839653SAndreas.Sandberg@ARM.com
2849164Sandreas.hansson@arm.com    drive_sys.iobridge = Bridge(delay='50ns',
2859408Sandreas.hansson@arm.com                                ranges = drive_sys.mem_ranges)
2868845Sandreas.hansson@arm.com    drive_sys.iobridge.slave = drive_sys.iobus.master
2878845Sandreas.hansson@arm.com    drive_sys.iobridge.master = drive_sys.membus.slave
2884837Ssaidi@eecs.umich.edu
2899826Sandreas.hansson@arm.com    # Create the appropriate memory controllers and connect them to the
2909826Sandreas.hansson@arm.com    # memory bus
2919835Sandreas.hansson@arm.com    drive_sys.mem_ctrls = [DriveMemClass(range = r)
2929826Sandreas.hansson@arm.com                           for r in drive_sys.mem_ranges]
29313731Sandreas.sandberg@arm.com    for i in range(len(drive_sys.mem_ctrls)):
2949826Sandreas.hansson@arm.com        drive_sys.mem_ctrls[i].port = drive_sys.membus.master
2959826Sandreas.hansson@arm.com
2968659SAli.Saidi@ARM.com    drive_sys.init_param = options.init_param
29710119Snilay@cs.wisc.edu
29810119Snilay@cs.wisc.edu    return drive_sys
29910119Snilay@cs.wisc.edu
30010119Snilay@cs.wisc.edu# Add options
30110119Snilay@cs.wisc.eduparser = optparse.OptionParser()
30210119Snilay@cs.wisc.eduOptions.addCommonOptions(parser)
30310119Snilay@cs.wisc.eduOptions.addFSOptions(parser)
30410119Snilay@cs.wisc.edu
30510119Snilay@cs.wisc.edu# Add the ruby specific and protocol specific options
30610119Snilay@cs.wisc.eduif '--ruby' in sys.argv:
30710119Snilay@cs.wisc.edu    Ruby.define_options(parser)
30810119Snilay@cs.wisc.edu
30910119Snilay@cs.wisc.edu(options, args) = parser.parse_args()
31010119Snilay@cs.wisc.edu
31110119Snilay@cs.wisc.eduif args:
31212564Sgabeblack@google.com    print("Error: script doesn't take any positional arguments")
31310119Snilay@cs.wisc.edu    sys.exit(1)
31410119Snilay@cs.wisc.edu
31510119Snilay@cs.wisc.edu# system under test can be any CPU
31610119Snilay@cs.wisc.edu(TestCPUClass, test_mem_mode, FutureClass) = Simulation.setCPUClass(options)
31710119Snilay@cs.wisc.edu
31810119Snilay@cs.wisc.edu# Match the memories with the CPUs, based on the options for the test system
31910119Snilay@cs.wisc.eduTestMemClass = Simulation.setMemClass(options)
32010119Snilay@cs.wisc.edu
32110119Snilay@cs.wisc.eduif options.benchmark:
32210119Snilay@cs.wisc.edu    try:
32310119Snilay@cs.wisc.edu        bm = Benchmarks[options.benchmark]
32410119Snilay@cs.wisc.edu    except KeyError:
32512564Sgabeblack@google.com        print("Error benchmark %s has not been defined." % options.benchmark)
32612564Sgabeblack@google.com        print("Valid benchmarks are: %s" % DefinedBenchmarks)
32710119Snilay@cs.wisc.edu        sys.exit(1)
32810119Snilay@cs.wisc.eduelse:
32910119Snilay@cs.wisc.edu    if options.dual:
33010697SCurtis.Dunham@arm.com        bm = [SysConfig(disk=options.disk_image, rootdev=options.root_device,
33110747SChris.Emmons@arm.com                        mem=options.mem_size, os_type=options.os_type),
33210697SCurtis.Dunham@arm.com              SysConfig(disk=options.disk_image, rootdev=options.root_device,
33310747SChris.Emmons@arm.com                        mem=options.mem_size, os_type=options.os_type)]
33410119Snilay@cs.wisc.edu    else:
33510697SCurtis.Dunham@arm.com        bm = [SysConfig(disk=options.disk_image, rootdev=options.root_device,
33610747SChris.Emmons@arm.com                        mem=options.mem_size, os_type=options.os_type)]
33710119Snilay@cs.wisc.edu
33810119Snilay@cs.wisc.edunp = options.num_cpus
33910119Snilay@cs.wisc.edu
34010119Snilay@cs.wisc.edutest_sys = build_test_system(np)
34110119Snilay@cs.wisc.eduif len(bm) == 2:
34210119Snilay@cs.wisc.edu    drive_sys = build_drive_system(np)
3438801Sgblack@eecs.umich.edu    root = makeDualRoot(True, test_sys, drive_sys, options.etherdump)
34411291Sgabor.dozsa@arm.comelif len(bm) == 1 and options.dist:
34511291Sgabor.dozsa@arm.com    # This system is part of a dist-gem5 simulation
34611291Sgabor.dozsa@arm.com    root = makeDistRoot(test_sys,
34711291Sgabor.dozsa@arm.com                        options.dist_rank,
34811291Sgabor.dozsa@arm.com                        options.dist_size,
34911291Sgabor.dozsa@arm.com                        options.dist_server_name,
35011291Sgabor.dozsa@arm.com                        options.dist_server_port,
35111291Sgabor.dozsa@arm.com                        options.dist_sync_repeat,
35211291Sgabor.dozsa@arm.com                        options.dist_sync_start,
35311291Sgabor.dozsa@arm.com                        options.ethernet_linkspeed,
35411291Sgabor.dozsa@arm.com                        options.ethernet_linkdelay,
35511291Sgabor.dozsa@arm.com                        options.etherdump);
3563005Sstever@eecs.umich.eduelif len(bm) == 1:
3578801Sgblack@eecs.umich.edu    root = Root(full_system=True, system=test_sys)
3583005Sstever@eecs.umich.eduelse:
35912564Sgabeblack@google.com    print("Error I don't know how to create more than 2 systems.")
3603005Sstever@eecs.umich.edu    sys.exit(1)
3612566SN/A
3627861Sgblack@eecs.umich.eduif options.timesync:
3637861Sgblack@eecs.umich.edu    root.time_sync_enable = True
3647861Sgblack@eecs.umich.edu
3658635Schris.emmons@arm.comif options.frame_capture:
3668635Schris.emmons@arm.com    VncServer.frame_capture = True
3678635Schris.emmons@arm.com
36813606Sciro.santilli@arm.comif buildEnv['TARGET_ISA'] == "arm" and not options.bare_metal \
36913606Sciro.santilli@arm.com        and not options.dtb_filename:
37012475Sglenn.bergmans@arm.com    if options.machine_type not in ["VExpress_GEM5", "VExpress_GEM5_V1"]:
37112475Sglenn.bergmans@arm.com        warn("Can only correctly generate a dtb for VExpress_GEM5_V1 " \
37212475Sglenn.bergmans@arm.com             "platforms, unless custom hardware models have been equipped "\
37312475Sglenn.bergmans@arm.com             "with generation functionality.")
37412475Sglenn.bergmans@arm.com
37512475Sglenn.bergmans@arm.com    # Generate a Device Tree
37612475Sglenn.bergmans@arm.com    for sysname in ('system', 'testsys', 'drivesys'):
37712475Sglenn.bergmans@arm.com        if hasattr(root, sysname):
37812475Sglenn.bergmans@arm.com            sys = getattr(root, sysname)
37913608Sgiacomo.travaglini@arm.com            sys.generateDtb(m5.options.outdir, '%s.dtb' % sysname)
38012475Sglenn.bergmans@arm.com
3819061Snilay@cs.wisc.eduSimulation.setWorkCountOptions(test_sys, options)
3823481Shsul@eecs.umich.eduSimulation.run(options, root, test_sys, FutureClass)
383