stats.txt revision 11507
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000125 # Number of seconds simulated 4sim_ticks 124523000 # Number of ticks simulated 5final_tick 124523000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 139641 # Simulator instruction rate (inst/s) 8host_op_rate 139640 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 15068671 # Simulator tick rate (ticks/s) 10host_mem_usage 262532 # Number of bytes of host memory used 11host_seconds 8.26 # Real time elapsed on the host 12sim_insts 1153943 # Number of instructions simulated 13sim_ops 1153943 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu0.inst 24000 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu0.data 10880 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu1.inst 5888 # Number of bytes read from this memory 19system.physmem.bytes_read::cpu1.data 1408 # Number of bytes read from this memory 20system.physmem.bytes_read::cpu2.inst 896 # Number of bytes read from this memory 21system.physmem.bytes_read::cpu2.data 960 # Number of bytes read from this memory 22system.physmem.bytes_read::cpu3.inst 704 # Number of bytes read from this memory 23system.physmem.bytes_read::cpu3.data 896 # Number of bytes read from this memory 24system.physmem.bytes_read::total 45632 # Number of bytes read from this memory 25system.physmem.bytes_inst_read::cpu0.inst 24000 # Number of instructions bytes read from this memory 26system.physmem.bytes_inst_read::cpu1.inst 5888 # Number of instructions bytes read from this memory 27system.physmem.bytes_inst_read::cpu2.inst 896 # Number of instructions bytes read from this memory 28system.physmem.bytes_inst_read::cpu3.inst 704 # Number of instructions bytes read from this memory 29system.physmem.bytes_inst_read::total 31488 # Number of instructions bytes read from this memory 30system.physmem.num_reads::cpu0.inst 375 # Number of read requests responded to by this memory 31system.physmem.num_reads::cpu0.data 170 # Number of read requests responded to by this memory 32system.physmem.num_reads::cpu1.inst 92 # Number of read requests responded to by this memory 33system.physmem.num_reads::cpu1.data 22 # Number of read requests responded to by this memory 34system.physmem.num_reads::cpu2.inst 14 # Number of read requests responded to by this memory 35system.physmem.num_reads::cpu2.data 15 # Number of read requests responded to by this memory 36system.physmem.num_reads::cpu3.inst 11 # Number of read requests responded to by this memory 37system.physmem.num_reads::cpu3.data 14 # Number of read requests responded to by this memory 38system.physmem.num_reads::total 713 # Number of read requests responded to by this memory 39system.physmem.bw_read::cpu0.inst 192735479 # Total read bandwidth from this memory (bytes/s) 40system.physmem.bw_read::cpu0.data 87373417 # Total read bandwidth from this memory (bytes/s) 41system.physmem.bw_read::cpu1.inst 47284437 # Total read bandwidth from this memory (bytes/s) 42system.physmem.bw_read::cpu1.data 11307148 # Total read bandwidth from this memory (bytes/s) 43system.physmem.bw_read::cpu2.inst 7195458 # Total read bandwidth from this memory (bytes/s) 44system.physmem.bw_read::cpu2.data 7709419 # Total read bandwidth from this memory (bytes/s) 45system.physmem.bw_read::cpu3.inst 5653574 # Total read bandwidth from this memory (bytes/s) 46system.physmem.bw_read::cpu3.data 7195458 # Total read bandwidth from this memory (bytes/s) 47system.physmem.bw_read::total 366454390 # Total read bandwidth from this memory (bytes/s) 48system.physmem.bw_inst_read::cpu0.inst 192735479 # Instruction read bandwidth from this memory (bytes/s) 49system.physmem.bw_inst_read::cpu1.inst 47284437 # Instruction read bandwidth from this memory (bytes/s) 50system.physmem.bw_inst_read::cpu2.inst 7195458 # Instruction read bandwidth from this memory (bytes/s) 51system.physmem.bw_inst_read::cpu3.inst 5653574 # Instruction read bandwidth from this memory (bytes/s) 52system.physmem.bw_inst_read::total 252868948 # Instruction read bandwidth from this memory (bytes/s) 53system.physmem.bw_total::cpu0.inst 192735479 # Total bandwidth to/from this memory (bytes/s) 54system.physmem.bw_total::cpu0.data 87373417 # Total bandwidth to/from this memory (bytes/s) 55system.physmem.bw_total::cpu1.inst 47284437 # Total bandwidth to/from this memory (bytes/s) 56system.physmem.bw_total::cpu1.data 11307148 # Total bandwidth to/from this memory (bytes/s) 57system.physmem.bw_total::cpu2.inst 7195458 # Total bandwidth to/from this memory (bytes/s) 58system.physmem.bw_total::cpu2.data 7709419 # Total bandwidth to/from this memory (bytes/s) 59system.physmem.bw_total::cpu3.inst 5653574 # Total bandwidth to/from this memory (bytes/s) 60system.physmem.bw_total::cpu3.data 7195458 # Total bandwidth to/from this memory (bytes/s) 61system.physmem.bw_total::total 366454390 # Total bandwidth to/from this memory (bytes/s) 62system.physmem.readReqs 713 # Number of read requests accepted 63system.physmem.writeReqs 0 # Number of write requests accepted 64system.physmem.readBursts 713 # Number of DRAM read bursts, including those serviced by the write queue 65system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 66system.physmem.bytesReadDRAM 45632 # Total number of bytes read from DRAM 67system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 68system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 69system.physmem.bytesReadSys 45632 # Total read bytes from the system interface side 70system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 71system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 72system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 73system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 74system.physmem.perBankRdBursts::0 120 # Per bank write bursts 75system.physmem.perBankRdBursts::1 45 # Per bank write bursts 76system.physmem.perBankRdBursts::2 31 # Per bank write bursts 77system.physmem.perBankRdBursts::3 62 # Per bank write bursts 78system.physmem.perBankRdBursts::4 69 # Per bank write bursts 79system.physmem.perBankRdBursts::5 28 # Per bank write bursts 80system.physmem.perBankRdBursts::6 19 # Per bank write bursts 81system.physmem.perBankRdBursts::7 28 # Per bank write bursts 82system.physmem.perBankRdBursts::8 7 # Per bank write bursts 83system.physmem.perBankRdBursts::9 31 # Per bank write bursts 84system.physmem.perBankRdBursts::10 23 # Per bank write bursts 85system.physmem.perBankRdBursts::11 13 # Per bank write bursts 86system.physmem.perBankRdBursts::12 70 # Per bank write bursts 87system.physmem.perBankRdBursts::13 47 # Per bank write bursts 88system.physmem.perBankRdBursts::14 19 # Per bank write bursts 89system.physmem.perBankRdBursts::15 101 # Per bank write bursts 90system.physmem.perBankWrBursts::0 0 # Per bank write bursts 91system.physmem.perBankWrBursts::1 0 # Per bank write bursts 92system.physmem.perBankWrBursts::2 0 # Per bank write bursts 93system.physmem.perBankWrBursts::3 0 # Per bank write bursts 94system.physmem.perBankWrBursts::4 0 # Per bank write bursts 95system.physmem.perBankWrBursts::5 0 # Per bank write bursts 96system.physmem.perBankWrBursts::6 0 # Per bank write bursts 97system.physmem.perBankWrBursts::7 0 # Per bank write bursts 98system.physmem.perBankWrBursts::8 0 # Per bank write bursts 99system.physmem.perBankWrBursts::9 0 # Per bank write bursts 100system.physmem.perBankWrBursts::10 0 # Per bank write bursts 101system.physmem.perBankWrBursts::11 0 # Per bank write bursts 102system.physmem.perBankWrBursts::12 0 # Per bank write bursts 103system.physmem.perBankWrBursts::13 0 # Per bank write bursts 104system.physmem.perBankWrBursts::14 0 # Per bank write bursts 105system.physmem.perBankWrBursts::15 0 # Per bank write bursts 106system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 107system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 108system.physmem.totGap 124288000 # Total gap between requests 109system.physmem.readPktSize::0 0 # Read request sizes (log2) 110system.physmem.readPktSize::1 0 # Read request sizes (log2) 111system.physmem.readPktSize::2 0 # Read request sizes (log2) 112system.physmem.readPktSize::3 0 # Read request sizes (log2) 113system.physmem.readPktSize::4 0 # Read request sizes (log2) 114system.physmem.readPktSize::5 0 # Read request sizes (log2) 115system.physmem.readPktSize::6 713 # Read request sizes (log2) 116system.physmem.writePktSize::0 0 # Write request sizes (log2) 117system.physmem.writePktSize::1 0 # Write request sizes (log2) 118system.physmem.writePktSize::2 0 # Write request sizes (log2) 119system.physmem.writePktSize::3 0 # Write request sizes (log2) 120system.physmem.writePktSize::4 0 # Write request sizes (log2) 121system.physmem.writePktSize::5 0 # Write request sizes (log2) 122system.physmem.writePktSize::6 0 # Write request sizes (log2) 123system.physmem.rdQLenPdf::0 433 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::1 204 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::2 55 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 136system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 137system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 138system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 139system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 140system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 141system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 142system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 143system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 144system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 145system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 146system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 147system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 148system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 149system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 150system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 151system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 152system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 153system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 154system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 155system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 196system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 197system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 198system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 199system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 200system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 201system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 202system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 203system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 204system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 205system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 206system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 207system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 208system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 209system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 210system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 211system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 212system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 213system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 214system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 215system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 216system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 217system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 218system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 219system.physmem.bytesPerActivate::samples 171 # Bytes accessed per row activation 220system.physmem.bytesPerActivate::mean 249.637427 # Bytes accessed per row activation 221system.physmem.bytesPerActivate::gmean 165.941235 # Bytes accessed per row activation 222system.physmem.bytesPerActivate::stdev 244.016459 # Bytes accessed per row activation 223system.physmem.bytesPerActivate::0-127 63 36.84% 36.84% # Bytes accessed per row activation 224system.physmem.bytesPerActivate::128-255 41 23.98% 60.82% # Bytes accessed per row activation 225system.physmem.bytesPerActivate::256-383 28 16.37% 77.19% # Bytes accessed per row activation 226system.physmem.bytesPerActivate::384-511 13 7.60% 84.80% # Bytes accessed per row activation 227system.physmem.bytesPerActivate::512-639 8 4.68% 89.47% # Bytes accessed per row activation 228system.physmem.bytesPerActivate::640-767 8 4.68% 94.15% # Bytes accessed per row activation 229system.physmem.bytesPerActivate::768-895 3 1.75% 95.91% # Bytes accessed per row activation 230system.physmem.bytesPerActivate::896-1023 1 0.58% 96.49% # Bytes accessed per row activation 231system.physmem.bytesPerActivate::1024-1151 6 3.51% 100.00% # Bytes accessed per row activation 232system.physmem.bytesPerActivate::total 171 # Bytes accessed per row activation 233system.physmem.totQLat 6387250 # Total ticks spent queuing 234system.physmem.totMemAccLat 19756000 # Total ticks spent from burst creation until serviced by the DRAM 235system.physmem.totBusLat 3565000 # Total ticks spent in databus transfers 236system.physmem.avgQLat 8958.27 # Average queueing delay per DRAM burst 237system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 238system.physmem.avgMemAccLat 27708.27 # Average memory access latency per DRAM burst 239system.physmem.avgRdBW 366.45 # Average DRAM read bandwidth in MiByte/s 240system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 241system.physmem.avgRdBWSys 366.45 # Average system read bandwidth in MiByte/s 242system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 243system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 244system.physmem.busUtil 2.86 # Data bus utilization in percentage 245system.physmem.busUtilRead 2.86 # Data bus utilization in percentage for reads 246system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 247system.physmem.avgRdQLen 1.23 # Average read queue length when enqueuing 248system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 249system.physmem.readRowHits 530 # Number of row buffer hits during reads 250system.physmem.writeRowHits 0 # Number of row buffer hits during writes 251system.physmem.readRowHitRate 74.33 # Row buffer hit rate for reads 252system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 253system.physmem.avgGap 174316.97 # Average gap between requests 254system.physmem.pageHitRate 74.33 # Row buffer hit rate, read and write combined 255system.physmem_0.actEnergy 816480 # Energy for activate commands per rank (pJ) 256system.physmem_0.preEnergy 445500 # Energy for precharge commands per rank (pJ) 257system.physmem_0.readEnergy 2917200 # Energy for read commands per rank (pJ) 258system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) 259system.physmem_0.refreshEnergy 7628400 # Energy for refresh commands per rank (pJ) 260system.physmem_0.actBackEnergy 46677870 # Energy for active background per rank (pJ) 261system.physmem_0.preBackEnergy 29286750 # Energy for precharge background per rank (pJ) 262system.physmem_0.totalEnergy 87772200 # Total energy per rank (pJ) 263system.physmem_0.averagePower 749.845263 # Core power per rank (mW) 264system.physmem_0.memoryStateTime::IDLE 50196500 # Time in different power states 265system.physmem_0.memoryStateTime::REF 3900000 # Time in different power states 266system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states 267system.physmem_0.memoryStateTime::ACT 64717500 # Time in different power states 268system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states 269system.physmem_1.actEnergy 430920 # Energy for activate commands per rank (pJ) 270system.physmem_1.preEnergy 235125 # Energy for precharge commands per rank (pJ) 271system.physmem_1.readEnergy 2215200 # Energy for read commands per rank (pJ) 272system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) 273system.physmem_1.refreshEnergy 7628400 # Energy for refresh commands per rank (pJ) 274system.physmem_1.actBackEnergy 50794695 # Energy for active background per rank (pJ) 275system.physmem_1.preBackEnergy 25675500 # Energy for precharge background per rank (pJ) 276system.physmem_1.totalEnergy 86979840 # Total energy per rank (pJ) 277system.physmem_1.averagePower 743.076065 # Core power per rank (mW) 278system.physmem_1.memoryStateTime::IDLE 46915750 # Time in different power states 279system.physmem_1.memoryStateTime::REF 3900000 # Time in different power states 280system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states 281system.physmem_1.memoryStateTime::ACT 70805750 # Time in different power states 282system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states 283system.cpu0.branchPred.lookups 98739 # Number of BP lookups 284system.cpu0.branchPred.condPredicted 94242 # Number of conditional branches predicted 285system.cpu0.branchPred.condIncorrect 1562 # Number of conditional branches incorrect 286system.cpu0.branchPred.BTBLookups 96047 # Number of BTB lookups 287system.cpu0.branchPred.BTBHits 0 # Number of BTB hits 288system.cpu0.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 289system.cpu0.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage 290system.cpu0.branchPred.usedRAS 1131 # Number of times the RAS was used to get a target. 291system.cpu0.branchPred.RASInCorrect 128 # Number of incorrect RAS predictions. 292system.cpu0.branchPred.indirectLookups 96047 # Number of indirect predictor lookups. 293system.cpu0.branchPred.indirectHits 88694 # Number of indirect target hits. 294system.cpu0.branchPred.indirectMisses 7353 # Number of indirect misses. 295system.cpu0.branchPredindirectMispredicted 1035 # Number of mispredicted indirect branches. 296system.cpu_clk_domain.clock 500 # Clock period in ticks 297system.cpu0.workload.num_syscalls 89 # Number of system calls 298system.cpu0.numCycles 249047 # number of cpu cycles simulated 299system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started 300system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed 301system.cpu0.fetch.icacheStallCycles 23160 # Number of cycles fetch is stalled on an Icache miss 302system.cpu0.fetch.Insts 582455 # Number of instructions fetch has processed 303system.cpu0.fetch.Branches 98739 # Number of branches that fetch encountered 304system.cpu0.fetch.predictedBranches 89825 # Number of branches that fetch has predicted taken 305system.cpu0.fetch.Cycles 194593 # Number of cycles fetch has run and was not squashing or blocked 306system.cpu0.fetch.SquashCycles 3423 # Number of cycles fetch has spent squashing 307system.cpu0.fetch.TlbCycles 66 # Number of cycles fetch has spent waiting for tlb 308system.cpu0.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 309system.cpu0.fetch.PendingTrapStallCycles 2218 # Number of stall cycles due to pending traps 310system.cpu0.fetch.IcacheWaitRetryStallCycles 8 # Number of stall cycles due to full MSHR 311system.cpu0.fetch.CacheLines 7952 # Number of cache lines fetched 312system.cpu0.fetch.IcacheSquashes 853 # Number of outstanding Icache misses that were squashed 313system.cpu0.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed 314system.cpu0.fetch.rateDist::samples 221760 # Number of instructions fetched each cycle (Total) 315system.cpu0.fetch.rateDist::mean 2.626511 # Number of instructions fetched each cycle (Total) 316system.cpu0.fetch.rateDist::stdev 2.263155 # Number of instructions fetched each cycle (Total) 317system.cpu0.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 318system.cpu0.fetch.rateDist::0 34377 15.50% 15.50% # Number of instructions fetched each cycle (Total) 319system.cpu0.fetch.rateDist::1 91683 41.34% 56.85% # Number of instructions fetched each cycle (Total) 320system.cpu0.fetch.rateDist::2 679 0.31% 57.15% # Number of instructions fetched each cycle (Total) 321system.cpu0.fetch.rateDist::3 1006 0.45% 57.61% # Number of instructions fetched each cycle (Total) 322system.cpu0.fetch.rateDist::4 517 0.23% 57.84% # Number of instructions fetched each cycle (Total) 323system.cpu0.fetch.rateDist::5 87238 39.34% 97.18% # Number of instructions fetched each cycle (Total) 324system.cpu0.fetch.rateDist::6 730 0.33% 97.51% # Number of instructions fetched each cycle (Total) 325system.cpu0.fetch.rateDist::7 482 0.22% 97.72% # Number of instructions fetched each cycle (Total) 326system.cpu0.fetch.rateDist::8 5048 2.28% 100.00% # Number of instructions fetched each cycle (Total) 327system.cpu0.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 328system.cpu0.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 329system.cpu0.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 330system.cpu0.fetch.rateDist::total 221760 # Number of instructions fetched each cycle (Total) 331system.cpu0.fetch.branchRate 0.396467 # Number of branch fetches per cycle 332system.cpu0.fetch.rate 2.338735 # Number of inst fetches per cycle 333system.cpu0.decode.IdleCycles 17619 # Number of cycles decode is idle 334system.cpu0.decode.BlockedCycles 19820 # Number of cycles decode is blocked 335system.cpu0.decode.RunCycles 181778 # Number of cycles decode is running 336system.cpu0.decode.UnblockCycles 832 # Number of cycles decode is unblocking 337system.cpu0.decode.SquashCycles 1711 # Number of cycles decode is squashing 338system.cpu0.decode.DecodedInsts 564879 # Number of instructions handled by decode 339system.cpu0.rename.SquashCycles 1711 # Number of cycles rename is squashing 340system.cpu0.rename.IdleCycles 18296 # Number of cycles rename is idle 341system.cpu0.rename.BlockCycles 2376 # Number of cycles rename is blocking 342system.cpu0.rename.serializeStallCycles 16107 # count of cycles rename stalled for serializing inst 343system.cpu0.rename.RunCycles 181922 # Number of cycles rename is running 344system.cpu0.rename.UnblockCycles 1348 # Number of cycles rename is unblocking 345system.cpu0.rename.RenamedInsts 559910 # Number of instructions processed by rename 346system.cpu0.rename.IQFullEvents 11 # Number of times rename has blocked due to IQ full 347system.cpu0.rename.LQFullEvents 11 # Number of times rename has blocked due to LQ full 348system.cpu0.rename.SQFullEvents 869 # Number of times rename has blocked due to SQ full 349system.cpu0.rename.RenamedOperands 383145 # Number of destination operands rename has renamed 350system.cpu0.rename.RenameLookups 1115796 # Number of register rename lookups that rename has made 351system.cpu0.rename.int_rename_lookups 842870 # Number of integer rename lookups 352system.cpu0.rename.CommittedMaps 364171 # Number of HB maps that are committed 353system.cpu0.rename.UndoneMaps 18974 # Number of HB maps that are undone due to squashing 354system.cpu0.rename.serializingInsts 1067 # count of serializing insts renamed 355system.cpu0.rename.tempSerializingInsts 1095 # count of temporary serializing insts renamed 356system.cpu0.rename.skidInsts 5253 # count of insts added to the skid buffer 357system.cpu0.memDep0.insertedLoads 178633 # Number of loads inserted to the mem dependence unit. 358system.cpu0.memDep0.insertedStores 90222 # Number of stores inserted to the mem dependence unit. 359system.cpu0.memDep0.conflictingLoads 87104 # Number of conflicting loads. 360system.cpu0.memDep0.conflictingStores 86835 # Number of conflicting stores. 361system.cpu0.iq.iqInstsAdded 467056 # Number of instructions added to the IQ (excludes non-spec) 362system.cpu0.iq.iqNonSpecInstsAdded 1095 # Number of non-speculative instructions added to the IQ 363system.cpu0.iq.iqInstsIssued 463006 # Number of instructions issued 364system.cpu0.iq.iqSquashedInstsIssued 118 # Number of squashed instructions issued 365system.cpu0.iq.iqSquashedInstsExamined 16506 # Number of squashed instructions iterated over during squash; mainly for profiling 366system.cpu0.iq.iqSquashedOperandsExamined 13395 # Number of squashed operands that are examined and possibly removed from graph 367system.cpu0.iq.iqSquashedNonSpecRemoved 536 # Number of squashed non-spec instructions that were removed 368system.cpu0.iq.issued_per_cycle::samples 221760 # Number of insts issued each cycle 369system.cpu0.iq.issued_per_cycle::mean 2.087870 # Number of insts issued each cycle 370system.cpu0.iq.issued_per_cycle::stdev 1.110825 # Number of insts issued each cycle 371system.cpu0.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 372system.cpu0.iq.issued_per_cycle::0 37234 16.79% 16.79% # Number of insts issued each cycle 373system.cpu0.iq.issued_per_cycle::1 4446 2.00% 18.80% # Number of insts issued each cycle 374system.cpu0.iq.issued_per_cycle::2 88426 39.87% 58.67% # Number of insts issued each cycle 375system.cpu0.iq.issued_per_cycle::3 88102 39.73% 98.40% # Number of insts issued each cycle 376system.cpu0.iq.issued_per_cycle::4 1676 0.76% 99.15% # Number of insts issued each cycle 377system.cpu0.iq.issued_per_cycle::5 983 0.44% 99.60% # Number of insts issued each cycle 378system.cpu0.iq.issued_per_cycle::6 568 0.26% 99.85% # Number of insts issued each cycle 379system.cpu0.iq.issued_per_cycle::7 225 0.10% 99.95% # Number of insts issued each cycle 380system.cpu0.iq.issued_per_cycle::8 100 0.05% 100.00% # Number of insts issued each cycle 381system.cpu0.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 382system.cpu0.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 383system.cpu0.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 384system.cpu0.iq.issued_per_cycle::total 221760 # Number of insts issued each cycle 385system.cpu0.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 386system.cpu0.iq.fu_full::IntAlu 134 40.48% 40.48% # attempts to use FU when none available 387system.cpu0.iq.fu_full::IntMult 0 0.00% 40.48% # attempts to use FU when none available 388system.cpu0.iq.fu_full::IntDiv 0 0.00% 40.48% # attempts to use FU when none available 389system.cpu0.iq.fu_full::FloatAdd 0 0.00% 40.48% # attempts to use FU when none available 390system.cpu0.iq.fu_full::FloatCmp 0 0.00% 40.48% # attempts to use FU when none available 391system.cpu0.iq.fu_full::FloatCvt 0 0.00% 40.48% # attempts to use FU when none available 392system.cpu0.iq.fu_full::FloatMult 0 0.00% 40.48% # attempts to use FU when none available 393system.cpu0.iq.fu_full::FloatDiv 0 0.00% 40.48% # attempts to use FU when none available 394system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 40.48% # attempts to use FU when none available 395system.cpu0.iq.fu_full::SimdAdd 0 0.00% 40.48% # attempts to use FU when none available 396system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 40.48% # attempts to use FU when none available 397system.cpu0.iq.fu_full::SimdAlu 0 0.00% 40.48% # attempts to use FU when none available 398system.cpu0.iq.fu_full::SimdCmp 0 0.00% 40.48% # attempts to use FU when none available 399system.cpu0.iq.fu_full::SimdCvt 0 0.00% 40.48% # attempts to use FU when none available 400system.cpu0.iq.fu_full::SimdMisc 0 0.00% 40.48% # attempts to use FU when none available 401system.cpu0.iq.fu_full::SimdMult 0 0.00% 40.48% # attempts to use FU when none available 402system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 40.48% # attempts to use FU when none available 403system.cpu0.iq.fu_full::SimdShift 0 0.00% 40.48% # attempts to use FU when none available 404system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 40.48% # attempts to use FU when none available 405system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 40.48% # attempts to use FU when none available 406system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 40.48% # attempts to use FU when none available 407system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 40.48% # attempts to use FU when none available 408system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 40.48% # attempts to use FU when none available 409system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 40.48% # attempts to use FU when none available 410system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 40.48% # attempts to use FU when none available 411system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 40.48% # attempts to use FU when none available 412system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 40.48% # attempts to use FU when none available 413system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.48% # attempts to use FU when none available 414system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 40.48% # attempts to use FU when none available 415system.cpu0.iq.fu_full::MemRead 76 22.96% 63.44% # attempts to use FU when none available 416system.cpu0.iq.fu_full::MemWrite 121 36.56% 100.00% # attempts to use FU when none available 417system.cpu0.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 418system.cpu0.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 419system.cpu0.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 420system.cpu0.iq.FU_type_0::IntAlu 195503 42.22% 42.22% # Type of FU issued 421system.cpu0.iq.FU_type_0::IntMult 0 0.00% 42.22% # Type of FU issued 422system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 42.22% # Type of FU issued 423system.cpu0.iq.FU_type_0::FloatAdd 0 0.00% 42.22% # Type of FU issued 424system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 42.22% # Type of FU issued 425system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 42.22% # Type of FU issued 426system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 42.22% # Type of FU issued 427system.cpu0.iq.FU_type_0::FloatDiv 0 0.00% 42.22% # Type of FU issued 428system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 42.22% # Type of FU issued 429system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 42.22% # Type of FU issued 430system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 42.22% # Type of FU issued 431system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 42.22% # Type of FU issued 432system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 42.22% # Type of FU issued 433system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 42.22% # Type of FU issued 434system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 42.22% # Type of FU issued 435system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 42.22% # Type of FU issued 436system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 42.22% # Type of FU issued 437system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 42.22% # Type of FU issued 438system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 42.22% # Type of FU issued 439system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 42.22% # Type of FU issued 440system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 42.22% # Type of FU issued 441system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 42.22% # Type of FU issued 442system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 42.22% # Type of FU issued 443system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 42.22% # Type of FU issued 444system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 42.22% # Type of FU issued 445system.cpu0.iq.FU_type_0::SimdFloatMisc 0 0.00% 42.22% # Type of FU issued 446system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 42.22% # Type of FU issued 447system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 42.22% # Type of FU issued 448system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 42.22% # Type of FU issued 449system.cpu0.iq.FU_type_0::MemRead 178044 38.45% 80.68% # Type of FU issued 450system.cpu0.iq.FU_type_0::MemWrite 89459 19.32% 100.00% # Type of FU issued 451system.cpu0.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 452system.cpu0.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 453system.cpu0.iq.FU_type_0::total 463006 # Type of FU issued 454system.cpu0.iq.rate 1.859111 # Inst issue rate 455system.cpu0.iq.fu_busy_cnt 331 # FU busy when requested 456system.cpu0.iq.fu_busy_rate 0.000715 # FU busy rate (busy events/executed inst) 457system.cpu0.iq.int_inst_queue_reads 1148221 # Number of integer instruction queue reads 458system.cpu0.iq.int_inst_queue_writes 484707 # Number of integer instruction queue writes 459system.cpu0.iq.int_inst_queue_wakeup_accesses 460421 # Number of integer instruction queue wakeup accesses 460system.cpu0.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 461system.cpu0.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 462system.cpu0.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 463system.cpu0.iq.int_alu_accesses 463337 # Number of integer alu accesses 464system.cpu0.iq.fp_alu_accesses 0 # Number of floating point alu accesses 465system.cpu0.iew.lsq.thread0.forwLoads 86583 # Number of loads that had data forwarded from stores 466system.cpu0.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 467system.cpu0.iew.lsq.thread0.squashedLoads 2958 # Number of loads squashed 468system.cpu0.iew.lsq.thread0.ignoredResponses 9 # Number of memory responses ignored because the instruction is squashed 469system.cpu0.iew.lsq.thread0.memOrderViolation 52 # Number of memory ordering violations 470system.cpu0.iew.lsq.thread0.squashedStores 1878 # Number of stores squashed 471system.cpu0.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 472system.cpu0.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 473system.cpu0.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 474system.cpu0.iew.lsq.thread0.cacheBlocked 11 # Number of times an access to memory failed due to the cache being blocked 475system.cpu0.iew.iewIdleCycles 0 # Number of cycles IEW is idle 476system.cpu0.iew.iewSquashCycles 1711 # Number of cycles IEW is squashing 477system.cpu0.iew.iewBlockCycles 2375 # Number of cycles IEW is blocking 478system.cpu0.iew.iewUnblockCycles 27 # Number of cycles IEW is unblocking 479system.cpu0.iew.iewDispatchedInsts 555874 # Number of instructions dispatched to IQ 480system.cpu0.iew.iewDispSquashedInsts 119 # Number of squashed instructions skipped by dispatch 481system.cpu0.iew.iewDispLoadInsts 178633 # Number of dispatched load instructions 482system.cpu0.iew.iewDispStoreInsts 90222 # Number of dispatched store instructions 483system.cpu0.iew.iewDispNonSpecInsts 980 # Number of dispatched non-speculative instructions 484system.cpu0.iew.iewIQFullEvents 27 # Number of times the IQ has become full, causing a stall 485system.cpu0.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 486system.cpu0.iew.memOrderViolationEvents 52 # Number of memory order violations 487system.cpu0.iew.predictedTakenIncorrect 232 # Number of branches that were predicted taken incorrectly 488system.cpu0.iew.predictedNotTakenIncorrect 1679 # Number of branches that were predicted not taken incorrectly 489system.cpu0.iew.branchMispredicts 1911 # Number of branch mispredicts detected at execute 490system.cpu0.iew.iewExecutedInsts 461536 # Number of executed instructions 491system.cpu0.iew.iewExecLoadInsts 177679 # Number of load instructions executed 492system.cpu0.iew.iewExecSquashedInsts 1470 # Number of squashed instructions skipped in execute 493system.cpu0.iew.exec_swp 0 # number of swp insts executed 494system.cpu0.iew.exec_nop 87723 # number of nop insts executed 495system.cpu0.iew.exec_refs 266935 # number of memory reference insts executed 496system.cpu0.iew.exec_branches 91696 # Number of branches executed 497system.cpu0.iew.exec_stores 89256 # Number of stores executed 498system.cpu0.iew.exec_rate 1.853208 # Inst execution rate 499system.cpu0.iew.wb_sent 460886 # cumulative count of insts sent to commit 500system.cpu0.iew.wb_count 460421 # cumulative count of insts written-back 501system.cpu0.iew.wb_producers 273043 # num instructions producing a value 502system.cpu0.iew.wb_consumers 276596 # num instructions consuming a value 503system.cpu0.iew.wb_rate 1.848731 # insts written-back per cycle 504system.cpu0.iew.wb_fanout 0.987155 # average fanout of values written-back 505system.cpu0.commit.commitSquashedInsts 17182 # The number of squashed insts skipped by commit 506system.cpu0.commit.commitNonSpecStalls 559 # The number of times commit has been forced to stall to communicate backwards 507system.cpu0.commit.branchMispredicts 1562 # The number of times a branch was mispredicted 508system.cpu0.commit.committed_per_cycle::samples 218398 # Number of insts commited each cycle 509system.cpu0.commit.committed_per_cycle::mean 2.466176 # Number of insts commited each cycle 510system.cpu0.commit.committed_per_cycle::stdev 2.142349 # Number of insts commited each cycle 511system.cpu0.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 512system.cpu0.commit.committed_per_cycle::0 37197 17.03% 17.03% # Number of insts commited each cycle 513system.cpu0.commit.committed_per_cycle::1 90473 41.43% 58.46% # Number of insts commited each cycle 514system.cpu0.commit.committed_per_cycle::2 2051 0.94% 59.40% # Number of insts commited each cycle 515system.cpu0.commit.committed_per_cycle::3 612 0.28% 59.68% # Number of insts commited each cycle 516system.cpu0.commit.committed_per_cycle::4 499 0.23% 59.91% # Number of insts commited each cycle 517system.cpu0.commit.committed_per_cycle::5 86381 39.55% 99.46% # Number of insts commited each cycle 518system.cpu0.commit.committed_per_cycle::6 448 0.21% 99.66% # Number of insts commited each cycle 519system.cpu0.commit.committed_per_cycle::7 288 0.13% 99.79% # Number of insts commited each cycle 520system.cpu0.commit.committed_per_cycle::8 449 0.21% 100.00% # Number of insts commited each cycle 521system.cpu0.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 522system.cpu0.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 523system.cpu0.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 524system.cpu0.commit.committed_per_cycle::total 218398 # Number of insts commited each cycle 525system.cpu0.commit.committedInsts 538608 # Number of instructions committed 526system.cpu0.commit.committedOps 538608 # Number of ops (including micro ops) committed 527system.cpu0.commit.swp_count 0 # Number of s/w prefetches committed 528system.cpu0.commit.refs 264019 # Number of memory references committed 529system.cpu0.commit.loads 175675 # Number of loads committed 530system.cpu0.commit.membars 84 # Number of memory barriers committed 531system.cpu0.commit.branches 90231 # Number of branches committed 532system.cpu0.commit.fp_insts 0 # Number of committed floating point instructions. 533system.cpu0.commit.int_insts 362502 # Number of committed integer instructions. 534system.cpu0.commit.function_calls 223 # Number of function calls committed. 535system.cpu0.commit.op_class_0::No_OpClass 86963 16.15% 16.15% # Class of committed instruction 536system.cpu0.commit.op_class_0::IntAlu 187542 34.82% 50.97% # Class of committed instruction 537system.cpu0.commit.op_class_0::IntMult 0 0.00% 50.97% # Class of committed instruction 538system.cpu0.commit.op_class_0::IntDiv 0 0.00% 50.97% # Class of committed instruction 539system.cpu0.commit.op_class_0::FloatAdd 0 0.00% 50.97% # Class of committed instruction 540system.cpu0.commit.op_class_0::FloatCmp 0 0.00% 50.97% # Class of committed instruction 541system.cpu0.commit.op_class_0::FloatCvt 0 0.00% 50.97% # Class of committed instruction 542system.cpu0.commit.op_class_0::FloatMult 0 0.00% 50.97% # Class of committed instruction 543system.cpu0.commit.op_class_0::FloatDiv 0 0.00% 50.97% # Class of committed instruction 544system.cpu0.commit.op_class_0::FloatSqrt 0 0.00% 50.97% # Class of committed instruction 545system.cpu0.commit.op_class_0::SimdAdd 0 0.00% 50.97% # Class of committed instruction 546system.cpu0.commit.op_class_0::SimdAddAcc 0 0.00% 50.97% # Class of committed instruction 547system.cpu0.commit.op_class_0::SimdAlu 0 0.00% 50.97% # Class of committed instruction 548system.cpu0.commit.op_class_0::SimdCmp 0 0.00% 50.97% # Class of committed instruction 549system.cpu0.commit.op_class_0::SimdCvt 0 0.00% 50.97% # Class of committed instruction 550system.cpu0.commit.op_class_0::SimdMisc 0 0.00% 50.97% # Class of committed instruction 551system.cpu0.commit.op_class_0::SimdMult 0 0.00% 50.97% # Class of committed instruction 552system.cpu0.commit.op_class_0::SimdMultAcc 0 0.00% 50.97% # Class of committed instruction 553system.cpu0.commit.op_class_0::SimdShift 0 0.00% 50.97% # Class of committed instruction 554system.cpu0.commit.op_class_0::SimdShiftAcc 0 0.00% 50.97% # Class of committed instruction 555system.cpu0.commit.op_class_0::SimdSqrt 0 0.00% 50.97% # Class of committed instruction 556system.cpu0.commit.op_class_0::SimdFloatAdd 0 0.00% 50.97% # Class of committed instruction 557system.cpu0.commit.op_class_0::SimdFloatAlu 0 0.00% 50.97% # Class of committed instruction 558system.cpu0.commit.op_class_0::SimdFloatCmp 0 0.00% 50.97% # Class of committed instruction 559system.cpu0.commit.op_class_0::SimdFloatCvt 0 0.00% 50.97% # Class of committed instruction 560system.cpu0.commit.op_class_0::SimdFloatDiv 0 0.00% 50.97% # Class of committed instruction 561system.cpu0.commit.op_class_0::SimdFloatMisc 0 0.00% 50.97% # Class of committed instruction 562system.cpu0.commit.op_class_0::SimdFloatMult 0 0.00% 50.97% # Class of committed instruction 563system.cpu0.commit.op_class_0::SimdFloatMultAcc 0 0.00% 50.97% # Class of committed instruction 564system.cpu0.commit.op_class_0::SimdFloatSqrt 0 0.00% 50.97% # Class of committed instruction 565system.cpu0.commit.op_class_0::MemRead 175759 32.63% 83.60% # Class of committed instruction 566system.cpu0.commit.op_class_0::MemWrite 88344 16.40% 100.00% # Class of committed instruction 567system.cpu0.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 568system.cpu0.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 569system.cpu0.commit.op_class_0::total 538608 # Class of committed instruction 570system.cpu0.commit.bw_lim_events 449 # number cycles where commit BW limit reached 571system.cpu0.rob.rob_reads 772578 # The number of ROB reads 572system.cpu0.rob.rob_writes 1114998 # The number of ROB writes 573system.cpu0.timesIdled 315 # Number of times that the entire CPU went into an idle state and unscheduled itself 574system.cpu0.idleCycles 27287 # Total number of cycles that the CPU has spent unscheduled due to idling 575system.cpu0.committedInsts 451561 # Number of Instructions Simulated 576system.cpu0.committedOps 451561 # Number of Ops (including micro ops) Simulated 577system.cpu0.cpi 0.551525 # CPI: Cycles Per Instruction 578system.cpu0.cpi_total 0.551525 # CPI: Total CPI of All Threads 579system.cpu0.ipc 1.813156 # IPC: Instructions Per Cycle 580system.cpu0.ipc_total 1.813156 # IPC: Total IPC of All Threads 581system.cpu0.int_regfile_reads 825039 # number of integer regfile reads 582system.cpu0.int_regfile_writes 371919 # number of integer regfile writes 583system.cpu0.fp_regfile_reads 192 # number of floating regfile reads 584system.cpu0.misc_regfile_reads 269052 # number of misc regfile reads 585system.cpu0.misc_regfile_writes 564 # number of misc regfile writes 586system.cpu0.dcache.tags.replacements 2 # number of replacements 587system.cpu0.dcache.tags.tagsinuse 142.724931 # Cycle average of tags in use 588system.cpu0.dcache.tags.total_refs 178078 # Total number of references to valid blocks. 589system.cpu0.dcache.tags.sampled_refs 172 # Sample count of references to valid blocks. 590system.cpu0.dcache.tags.avg_refs 1035.337209 # Average number of references to valid blocks. 591system.cpu0.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 592system.cpu0.dcache.tags.occ_blocks::cpu0.data 142.724931 # Average occupied blocks per requestor 593system.cpu0.dcache.tags.occ_percent::cpu0.data 0.278760 # Average percentage of cache occupancy 594system.cpu0.dcache.tags.occ_percent::total 0.278760 # Average percentage of cache occupancy 595system.cpu0.dcache.tags.occ_task_id_blocks::1024 170 # Occupied blocks per task id 596system.cpu0.dcache.tags.age_task_id_blocks_1024::0 19 # Occupied blocks per task id 597system.cpu0.dcache.tags.age_task_id_blocks_1024::1 8 # Occupied blocks per task id 598system.cpu0.dcache.tags.age_task_id_blocks_1024::2 143 # Occupied blocks per task id 599system.cpu0.dcache.tags.occ_task_id_percent::1024 0.332031 # Percentage of cache occupancy per task id 600system.cpu0.dcache.tags.tag_accesses 717658 # Number of tag accesses 601system.cpu0.dcache.tags.data_accesses 717658 # Number of data accesses 602system.cpu0.dcache.ReadReq_hits::cpu0.data 90413 # number of ReadReq hits 603system.cpu0.dcache.ReadReq_hits::total 90413 # number of ReadReq hits 604system.cpu0.dcache.WriteReq_hits::cpu0.data 87748 # number of WriteReq hits 605system.cpu0.dcache.WriteReq_hits::total 87748 # number of WriteReq hits 606system.cpu0.dcache.SwapReq_hits::cpu0.data 23 # number of SwapReq hits 607system.cpu0.dcache.SwapReq_hits::total 23 # number of SwapReq hits 608system.cpu0.dcache.demand_hits::cpu0.data 178161 # number of demand (read+write) hits 609system.cpu0.dcache.demand_hits::total 178161 # number of demand (read+write) hits 610system.cpu0.dcache.overall_hits::cpu0.data 178161 # number of overall hits 611system.cpu0.dcache.overall_hits::total 178161 # number of overall hits 612system.cpu0.dcache.ReadReq_misses::cpu0.data 578 # number of ReadReq misses 613system.cpu0.dcache.ReadReq_misses::total 578 # number of ReadReq misses 614system.cpu0.dcache.WriteReq_misses::cpu0.data 554 # number of WriteReq misses 615system.cpu0.dcache.WriteReq_misses::total 554 # number of WriteReq misses 616system.cpu0.dcache.SwapReq_misses::cpu0.data 19 # number of SwapReq misses 617system.cpu0.dcache.SwapReq_misses::total 19 # number of SwapReq misses 618system.cpu0.dcache.demand_misses::cpu0.data 1132 # number of demand (read+write) misses 619system.cpu0.dcache.demand_misses::total 1132 # number of demand (read+write) misses 620system.cpu0.dcache.overall_misses::cpu0.data 1132 # number of overall misses 621system.cpu0.dcache.overall_misses::total 1132 # number of overall misses 622system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 18168000 # number of ReadReq miss cycles 623system.cpu0.dcache.ReadReq_miss_latency::total 18168000 # number of ReadReq miss cycles 624system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 36152490 # number of WriteReq miss cycles 625system.cpu0.dcache.WriteReq_miss_latency::total 36152490 # number of WriteReq miss cycles 626system.cpu0.dcache.SwapReq_miss_latency::cpu0.data 521000 # number of SwapReq miss cycles 627system.cpu0.dcache.SwapReq_miss_latency::total 521000 # number of SwapReq miss cycles 628system.cpu0.dcache.demand_miss_latency::cpu0.data 54320490 # number of demand (read+write) miss cycles 629system.cpu0.dcache.demand_miss_latency::total 54320490 # number of demand (read+write) miss cycles 630system.cpu0.dcache.overall_miss_latency::cpu0.data 54320490 # number of overall miss cycles 631system.cpu0.dcache.overall_miss_latency::total 54320490 # number of overall miss cycles 632system.cpu0.dcache.ReadReq_accesses::cpu0.data 90991 # number of ReadReq accesses(hits+misses) 633system.cpu0.dcache.ReadReq_accesses::total 90991 # number of ReadReq accesses(hits+misses) 634system.cpu0.dcache.WriteReq_accesses::cpu0.data 88302 # number of WriteReq accesses(hits+misses) 635system.cpu0.dcache.WriteReq_accesses::total 88302 # number of WriteReq accesses(hits+misses) 636system.cpu0.dcache.SwapReq_accesses::cpu0.data 42 # number of SwapReq accesses(hits+misses) 637system.cpu0.dcache.SwapReq_accesses::total 42 # number of SwapReq accesses(hits+misses) 638system.cpu0.dcache.demand_accesses::cpu0.data 179293 # number of demand (read+write) accesses 639system.cpu0.dcache.demand_accesses::total 179293 # number of demand (read+write) accesses 640system.cpu0.dcache.overall_accesses::cpu0.data 179293 # number of overall (read+write) accesses 641system.cpu0.dcache.overall_accesses::total 179293 # number of overall (read+write) accesses 642system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.006352 # miss rate for ReadReq accesses 643system.cpu0.dcache.ReadReq_miss_rate::total 0.006352 # miss rate for ReadReq accesses 644system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.006274 # miss rate for WriteReq accesses 645system.cpu0.dcache.WriteReq_miss_rate::total 0.006274 # miss rate for WriteReq accesses 646system.cpu0.dcache.SwapReq_miss_rate::cpu0.data 0.452381 # miss rate for SwapReq accesses 647system.cpu0.dcache.SwapReq_miss_rate::total 0.452381 # miss rate for SwapReq accesses 648system.cpu0.dcache.demand_miss_rate::cpu0.data 0.006314 # miss rate for demand accesses 649system.cpu0.dcache.demand_miss_rate::total 0.006314 # miss rate for demand accesses 650system.cpu0.dcache.overall_miss_rate::cpu0.data 0.006314 # miss rate for overall accesses 651system.cpu0.dcache.overall_miss_rate::total 0.006314 # miss rate for overall accesses 652system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 31432.525952 # average ReadReq miss latency 653system.cpu0.dcache.ReadReq_avg_miss_latency::total 31432.525952 # average ReadReq miss latency 654system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 65257.202166 # average WriteReq miss latency 655system.cpu0.dcache.WriteReq_avg_miss_latency::total 65257.202166 # average WriteReq miss latency 656system.cpu0.dcache.SwapReq_avg_miss_latency::cpu0.data 27421.052632 # average SwapReq miss latency 657system.cpu0.dcache.SwapReq_avg_miss_latency::total 27421.052632 # average SwapReq miss latency 658system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 47986.298587 # average overall miss latency 659system.cpu0.dcache.demand_avg_miss_latency::total 47986.298587 # average overall miss latency 660system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 47986.298587 # average overall miss latency 661system.cpu0.dcache.overall_avg_miss_latency::total 47986.298587 # average overall miss latency 662system.cpu0.dcache.blocked_cycles::no_mshrs 832 # number of cycles access was blocked 663system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 664system.cpu0.dcache.blocked::no_mshrs 22 # number of cycles access was blocked 665system.cpu0.dcache.blocked::no_targets 0 # number of cycles access was blocked 666system.cpu0.dcache.avg_blocked_cycles::no_mshrs 37.818182 # average number of cycles each access was blocked 667system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 668system.cpu0.dcache.writebacks::writebacks 1 # number of writebacks 669system.cpu0.dcache.writebacks::total 1 # number of writebacks 670system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 385 # number of ReadReq MSHR hits 671system.cpu0.dcache.ReadReq_mshr_hits::total 385 # number of ReadReq MSHR hits 672system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 387 # number of WriteReq MSHR hits 673system.cpu0.dcache.WriteReq_mshr_hits::total 387 # number of WriteReq MSHR hits 674system.cpu0.dcache.demand_mshr_hits::cpu0.data 772 # number of demand (read+write) MSHR hits 675system.cpu0.dcache.demand_mshr_hits::total 772 # number of demand (read+write) MSHR hits 676system.cpu0.dcache.overall_mshr_hits::cpu0.data 772 # number of overall MSHR hits 677system.cpu0.dcache.overall_mshr_hits::total 772 # number of overall MSHR hits 678system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 193 # number of ReadReq MSHR misses 679system.cpu0.dcache.ReadReq_mshr_misses::total 193 # number of ReadReq MSHR misses 680system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 167 # number of WriteReq MSHR misses 681system.cpu0.dcache.WriteReq_mshr_misses::total 167 # number of WriteReq MSHR misses 682system.cpu0.dcache.SwapReq_mshr_misses::cpu0.data 19 # number of SwapReq MSHR misses 683system.cpu0.dcache.SwapReq_mshr_misses::total 19 # number of SwapReq MSHR misses 684system.cpu0.dcache.demand_mshr_misses::cpu0.data 360 # number of demand (read+write) MSHR misses 685system.cpu0.dcache.demand_mshr_misses::total 360 # number of demand (read+write) MSHR misses 686system.cpu0.dcache.overall_mshr_misses::cpu0.data 360 # number of overall MSHR misses 687system.cpu0.dcache.overall_mshr_misses::total 360 # number of overall MSHR misses 688system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 7230000 # number of ReadReq MSHR miss cycles 689system.cpu0.dcache.ReadReq_mshr_miss_latency::total 7230000 # number of ReadReq MSHR miss cycles 690system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 8425000 # number of WriteReq MSHR miss cycles 691system.cpu0.dcache.WriteReq_mshr_miss_latency::total 8425000 # number of WriteReq MSHR miss cycles 692system.cpu0.dcache.SwapReq_mshr_miss_latency::cpu0.data 502000 # number of SwapReq MSHR miss cycles 693system.cpu0.dcache.SwapReq_mshr_miss_latency::total 502000 # number of SwapReq MSHR miss cycles 694system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 15655000 # number of demand (read+write) MSHR miss cycles 695system.cpu0.dcache.demand_mshr_miss_latency::total 15655000 # number of demand (read+write) MSHR miss cycles 696system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 15655000 # number of overall MSHR miss cycles 697system.cpu0.dcache.overall_mshr_miss_latency::total 15655000 # number of overall MSHR miss cycles 698system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.002121 # mshr miss rate for ReadReq accesses 699system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.002121 # mshr miss rate for ReadReq accesses 700system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.001891 # mshr miss rate for WriteReq accesses 701system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.001891 # mshr miss rate for WriteReq accesses 702system.cpu0.dcache.SwapReq_mshr_miss_rate::cpu0.data 0.452381 # mshr miss rate for SwapReq accesses 703system.cpu0.dcache.SwapReq_mshr_miss_rate::total 0.452381 # mshr miss rate for SwapReq accesses 704system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.002008 # mshr miss rate for demand accesses 705system.cpu0.dcache.demand_mshr_miss_rate::total 0.002008 # mshr miss rate for demand accesses 706system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.002008 # mshr miss rate for overall accesses 707system.cpu0.dcache.overall_mshr_miss_rate::total 0.002008 # mshr miss rate for overall accesses 708system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 37461.139896 # average ReadReq mshr miss latency 709system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 37461.139896 # average ReadReq mshr miss latency 710system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 50449.101796 # average WriteReq mshr miss latency 711system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 50449.101796 # average WriteReq mshr miss latency 712system.cpu0.dcache.SwapReq_avg_mshr_miss_latency::cpu0.data 26421.052632 # average SwapReq mshr miss latency 713system.cpu0.dcache.SwapReq_avg_mshr_miss_latency::total 26421.052632 # average SwapReq mshr miss latency 714system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 43486.111111 # average overall mshr miss latency 715system.cpu0.dcache.demand_avg_mshr_miss_latency::total 43486.111111 # average overall mshr miss latency 716system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 43486.111111 # average overall mshr miss latency 717system.cpu0.dcache.overall_avg_mshr_miss_latency::total 43486.111111 # average overall mshr miss latency 718system.cpu0.icache.tags.replacements 394 # number of replacements 719system.cpu0.icache.tags.tagsinuse 248.905102 # Cycle average of tags in use 720system.cpu0.icache.tags.total_refs 7041 # Total number of references to valid blocks. 721system.cpu0.icache.tags.sampled_refs 695 # Sample count of references to valid blocks. 722system.cpu0.icache.tags.avg_refs 10.130935 # Average number of references to valid blocks. 723system.cpu0.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 724system.cpu0.icache.tags.occ_blocks::cpu0.inst 248.905102 # Average occupied blocks per requestor 725system.cpu0.icache.tags.occ_percent::cpu0.inst 0.486143 # Average percentage of cache occupancy 726system.cpu0.icache.tags.occ_percent::total 0.486143 # Average percentage of cache occupancy 727system.cpu0.icache.tags.occ_task_id_blocks::1024 301 # Occupied blocks per task id 728system.cpu0.icache.tags.age_task_id_blocks_1024::0 70 # Occupied blocks per task id 729system.cpu0.icache.tags.age_task_id_blocks_1024::1 39 # Occupied blocks per task id 730system.cpu0.icache.tags.age_task_id_blocks_1024::2 192 # Occupied blocks per task id 731system.cpu0.icache.tags.occ_task_id_percent::1024 0.587891 # Percentage of cache occupancy per task id 732system.cpu0.icache.tags.tag_accesses 8647 # Number of tag accesses 733system.cpu0.icache.tags.data_accesses 8647 # Number of data accesses 734system.cpu0.icache.ReadReq_hits::cpu0.inst 7041 # number of ReadReq hits 735system.cpu0.icache.ReadReq_hits::total 7041 # number of ReadReq hits 736system.cpu0.icache.demand_hits::cpu0.inst 7041 # number of demand (read+write) hits 737system.cpu0.icache.demand_hits::total 7041 # number of demand (read+write) hits 738system.cpu0.icache.overall_hits::cpu0.inst 7041 # number of overall hits 739system.cpu0.icache.overall_hits::total 7041 # number of overall hits 740system.cpu0.icache.ReadReq_misses::cpu0.inst 911 # number of ReadReq misses 741system.cpu0.icache.ReadReq_misses::total 911 # number of ReadReq misses 742system.cpu0.icache.demand_misses::cpu0.inst 911 # number of demand (read+write) misses 743system.cpu0.icache.demand_misses::total 911 # number of demand (read+write) misses 744system.cpu0.icache.overall_misses::cpu0.inst 911 # number of overall misses 745system.cpu0.icache.overall_misses::total 911 # number of overall misses 746system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 43691000 # number of ReadReq miss cycles 747system.cpu0.icache.ReadReq_miss_latency::total 43691000 # number of ReadReq miss cycles 748system.cpu0.icache.demand_miss_latency::cpu0.inst 43691000 # number of demand (read+write) miss cycles 749system.cpu0.icache.demand_miss_latency::total 43691000 # number of demand (read+write) miss cycles 750system.cpu0.icache.overall_miss_latency::cpu0.inst 43691000 # number of overall miss cycles 751system.cpu0.icache.overall_miss_latency::total 43691000 # number of overall miss cycles 752system.cpu0.icache.ReadReq_accesses::cpu0.inst 7952 # number of ReadReq accesses(hits+misses) 753system.cpu0.icache.ReadReq_accesses::total 7952 # number of ReadReq accesses(hits+misses) 754system.cpu0.icache.demand_accesses::cpu0.inst 7952 # number of demand (read+write) accesses 755system.cpu0.icache.demand_accesses::total 7952 # number of demand (read+write) accesses 756system.cpu0.icache.overall_accesses::cpu0.inst 7952 # number of overall (read+write) accesses 757system.cpu0.icache.overall_accesses::total 7952 # number of overall (read+write) accesses 758system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.114562 # miss rate for ReadReq accesses 759system.cpu0.icache.ReadReq_miss_rate::total 0.114562 # miss rate for ReadReq accesses 760system.cpu0.icache.demand_miss_rate::cpu0.inst 0.114562 # miss rate for demand accesses 761system.cpu0.icache.demand_miss_rate::total 0.114562 # miss rate for demand accesses 762system.cpu0.icache.overall_miss_rate::cpu0.inst 0.114562 # miss rate for overall accesses 763system.cpu0.icache.overall_miss_rate::total 0.114562 # miss rate for overall accesses 764system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 47959.385291 # average ReadReq miss latency 765system.cpu0.icache.ReadReq_avg_miss_latency::total 47959.385291 # average ReadReq miss latency 766system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 47959.385291 # average overall miss latency 767system.cpu0.icache.demand_avg_miss_latency::total 47959.385291 # average overall miss latency 768system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 47959.385291 # average overall miss latency 769system.cpu0.icache.overall_avg_miss_latency::total 47959.385291 # average overall miss latency 770system.cpu0.icache.blocked_cycles::no_mshrs 117 # number of cycles access was blocked 771system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 772system.cpu0.icache.blocked::no_mshrs 4 # number of cycles access was blocked 773system.cpu0.icache.blocked::no_targets 0 # number of cycles access was blocked 774system.cpu0.icache.avg_blocked_cycles::no_mshrs 29.250000 # average number of cycles each access was blocked 775system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 776system.cpu0.icache.writebacks::writebacks 394 # number of writebacks 777system.cpu0.icache.writebacks::total 394 # number of writebacks 778system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 215 # number of ReadReq MSHR hits 779system.cpu0.icache.ReadReq_mshr_hits::total 215 # number of ReadReq MSHR hits 780system.cpu0.icache.demand_mshr_hits::cpu0.inst 215 # number of demand (read+write) MSHR hits 781system.cpu0.icache.demand_mshr_hits::total 215 # number of demand (read+write) MSHR hits 782system.cpu0.icache.overall_mshr_hits::cpu0.inst 215 # number of overall MSHR hits 783system.cpu0.icache.overall_mshr_hits::total 215 # number of overall MSHR hits 784system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 696 # number of ReadReq MSHR misses 785system.cpu0.icache.ReadReq_mshr_misses::total 696 # number of ReadReq MSHR misses 786system.cpu0.icache.demand_mshr_misses::cpu0.inst 696 # number of demand (read+write) MSHR misses 787system.cpu0.icache.demand_mshr_misses::total 696 # number of demand (read+write) MSHR misses 788system.cpu0.icache.overall_mshr_misses::cpu0.inst 696 # number of overall MSHR misses 789system.cpu0.icache.overall_mshr_misses::total 696 # number of overall MSHR misses 790system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 33693000 # number of ReadReq MSHR miss cycles 791system.cpu0.icache.ReadReq_mshr_miss_latency::total 33693000 # number of ReadReq MSHR miss cycles 792system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 33693000 # number of demand (read+write) MSHR miss cycles 793system.cpu0.icache.demand_mshr_miss_latency::total 33693000 # number of demand (read+write) MSHR miss cycles 794system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 33693000 # number of overall MSHR miss cycles 795system.cpu0.icache.overall_mshr_miss_latency::total 33693000 # number of overall MSHR miss cycles 796system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.087525 # mshr miss rate for ReadReq accesses 797system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.087525 # mshr miss rate for ReadReq accesses 798system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.087525 # mshr miss rate for demand accesses 799system.cpu0.icache.demand_mshr_miss_rate::total 0.087525 # mshr miss rate for demand accesses 800system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.087525 # mshr miss rate for overall accesses 801system.cpu0.icache.overall_mshr_miss_rate::total 0.087525 # mshr miss rate for overall accesses 802system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 48409.482759 # average ReadReq mshr miss latency 803system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 48409.482759 # average ReadReq mshr miss latency 804system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 48409.482759 # average overall mshr miss latency 805system.cpu0.icache.demand_avg_mshr_miss_latency::total 48409.482759 # average overall mshr miss latency 806system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 48409.482759 # average overall mshr miss latency 807system.cpu0.icache.overall_avg_mshr_miss_latency::total 48409.482759 # average overall mshr miss latency 808system.cpu1.branchPred.lookups 70381 # Number of BP lookups 809system.cpu1.branchPred.condPredicted 62763 # Number of conditional branches predicted 810system.cpu1.branchPred.condIncorrect 2321 # Number of conditional branches incorrect 811system.cpu1.branchPred.BTBLookups 62113 # Number of BTB lookups 812system.cpu1.branchPred.BTBHits 0 # Number of BTB hits 813system.cpu1.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 814system.cpu1.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage 815system.cpu1.branchPred.usedRAS 1978 # Number of times the RAS was used to get a target. 816system.cpu1.branchPred.RASInCorrect 231 # Number of incorrect RAS predictions. 817system.cpu1.branchPred.indirectLookups 62113 # Number of indirect predictor lookups. 818system.cpu1.branchPred.indirectHits 52196 # Number of indirect target hits. 819system.cpu1.branchPred.indirectMisses 9917 # Number of indirect misses. 820system.cpu1.branchPredindirectMispredicted 1232 # Number of mispredicted indirect branches. 821system.cpu1.numCycles 193493 # number of cpu cycles simulated 822system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started 823system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed 824system.cpu1.fetch.icacheStallCycles 35625 # Number of cycles fetch is stalled on an Icache miss 825system.cpu1.fetch.Insts 388406 # Number of instructions fetch has processed 826system.cpu1.fetch.Branches 70381 # Number of branches that fetch encountered 827system.cpu1.fetch.predictedBranches 54174 # Number of branches that fetch has predicted taken 828system.cpu1.fetch.Cycles 147522 # Number of cycles fetch has run and was not squashing or blocked 829system.cpu1.fetch.SquashCycles 4799 # Number of cycles fetch has spent squashing 830system.cpu1.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 831system.cpu1.fetch.NoActiveThreadStallCycles 10 # Number of stall cycles due to no active thread to fetch from 832system.cpu1.fetch.PendingTrapStallCycles 1696 # Number of stall cycles due to pending traps 833system.cpu1.fetch.IcacheWaitRetryStallCycles 15 # Number of stall cycles due to full MSHR 834system.cpu1.fetch.CacheLines 23532 # Number of cache lines fetched 835system.cpu1.fetch.IcacheSquashes 933 # Number of outstanding Icache misses that were squashed 836system.cpu1.fetch.rateDist::samples 187271 # Number of instructions fetched each cycle (Total) 837system.cpu1.fetch.rateDist::mean 2.074032 # Number of instructions fetched each cycle (Total) 838system.cpu1.fetch.rateDist::stdev 2.377312 # Number of instructions fetched each cycle (Total) 839system.cpu1.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 840system.cpu1.fetch.rateDist::0 61181 32.67% 32.67% # Number of instructions fetched each cycle (Total) 841system.cpu1.fetch.rateDist::1 61333 32.75% 65.42% # Number of instructions fetched each cycle (Total) 842system.cpu1.fetch.rateDist::2 6091 3.25% 68.67% # Number of instructions fetched each cycle (Total) 843system.cpu1.fetch.rateDist::3 3354 1.79% 70.46% # Number of instructions fetched each cycle (Total) 844system.cpu1.fetch.rateDist::4 663 0.35% 70.82% # Number of instructions fetched each cycle (Total) 845system.cpu1.fetch.rateDist::5 43826 23.40% 94.22% # Number of instructions fetched each cycle (Total) 846system.cpu1.fetch.rateDist::6 1093 0.58% 94.80% # Number of instructions fetched each cycle (Total) 847system.cpu1.fetch.rateDist::7 1351 0.72% 95.53% # Number of instructions fetched each cycle (Total) 848system.cpu1.fetch.rateDist::8 8379 4.47% 100.00% # Number of instructions fetched each cycle (Total) 849system.cpu1.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 850system.cpu1.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 851system.cpu1.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 852system.cpu1.fetch.rateDist::total 187271 # Number of instructions fetched each cycle (Total) 853system.cpu1.fetch.branchRate 0.363739 # Number of branch fetches per cycle 854system.cpu1.fetch.rate 2.007339 # Number of inst fetches per cycle 855system.cpu1.decode.IdleCycles 22629 # Number of cycles decode is idle 856system.cpu1.decode.BlockedCycles 55115 # Number of cycles decode is blocked 857system.cpu1.decode.RunCycles 103585 # Number of cycles decode is running 858system.cpu1.decode.UnblockCycles 3533 # Number of cycles decode is unblocking 859system.cpu1.decode.SquashCycles 2399 # Number of cycles decode is squashing 860system.cpu1.decode.DecodedInsts 358317 # Number of instructions handled by decode 861system.cpu1.rename.SquashCycles 2399 # Number of cycles rename is squashing 862system.cpu1.rename.IdleCycles 23637 # Number of cycles rename is idle 863system.cpu1.rename.BlockCycles 25102 # Number of cycles rename is blocking 864system.cpu1.rename.serializeStallCycles 14378 # count of cycles rename stalled for serializing inst 865system.cpu1.rename.RunCycles 104390 # Number of cycles rename is running 866system.cpu1.rename.UnblockCycles 17355 # Number of cycles rename is unblocking 867system.cpu1.rename.RenamedInsts 351725 # Number of instructions processed by rename 868system.cpu1.rename.IQFullEvents 14900 # Number of times rename has blocked due to IQ full 869system.cpu1.rename.LQFullEvents 17 # Number of times rename has blocked due to LQ full 870system.cpu1.rename.FullRegisterEvents 3 # Number of times there has been no free registers 871system.cpu1.rename.RenamedOperands 247787 # Number of destination operands rename has renamed 872system.cpu1.rename.RenameLookups 679105 # Number of register rename lookups that rename has made 873system.cpu1.rename.int_rename_lookups 526513 # Number of integer rename lookups 874system.cpu1.rename.fp_rename_lookups 34 # Number of floating rename lookups 875system.cpu1.rename.CommittedMaps 220167 # Number of HB maps that are committed 876system.cpu1.rename.UndoneMaps 27620 # Number of HB maps that are undone due to squashing 877system.cpu1.rename.serializingInsts 1612 # count of serializing insts renamed 878system.cpu1.rename.tempSerializingInsts 1735 # count of temporary serializing insts renamed 879system.cpu1.rename.skidInsts 22764 # count of insts added to the skid buffer 880system.cpu1.memDep0.insertedLoads 99432 # Number of loads inserted to the mem dependence unit. 881system.cpu1.memDep0.insertedStores 48003 # Number of stores inserted to the mem dependence unit. 882system.cpu1.memDep0.conflictingLoads 46782 # Number of conflicting loads. 883system.cpu1.memDep0.conflictingStores 41727 # Number of conflicting stores. 884system.cpu1.iq.iqInstsAdded 289849 # Number of instructions added to the IQ (excludes non-spec) 885system.cpu1.iq.iqNonSpecInstsAdded 6510 # Number of non-speculative instructions added to the IQ 886system.cpu1.iq.iqInstsIssued 288395 # Number of instructions issued 887system.cpu1.iq.iqSquashedInstsIssued 111 # Number of squashed instructions issued 888system.cpu1.iq.iqSquashedInstsExamined 24134 # Number of squashed instructions iterated over during squash; mainly for profiling 889system.cpu1.iq.iqSquashedOperandsExamined 20047 # Number of squashed operands that are examined and possibly removed from graph 890system.cpu1.iq.iqSquashedNonSpecRemoved 1135 # Number of squashed non-spec instructions that were removed 891system.cpu1.iq.issued_per_cycle::samples 187271 # Number of insts issued each cycle 892system.cpu1.iq.issued_per_cycle::mean 1.539988 # Number of insts issued each cycle 893system.cpu1.iq.issued_per_cycle::stdev 1.388620 # Number of insts issued each cycle 894system.cpu1.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 895system.cpu1.iq.issued_per_cycle::0 65886 35.18% 35.18% # Number of insts issued each cycle 896system.cpu1.iq.issued_per_cycle::1 21449 11.45% 46.64% # Number of insts issued each cycle 897system.cpu1.iq.issued_per_cycle::2 46526 24.84% 71.48% # Number of insts issued each cycle 898system.cpu1.iq.issued_per_cycle::3 46214 24.68% 96.16% # Number of insts issued each cycle 899system.cpu1.iq.issued_per_cycle::4 3599 1.92% 98.08% # Number of insts issued each cycle 900system.cpu1.iq.issued_per_cycle::5 1752 0.94% 99.01% # Number of insts issued each cycle 901system.cpu1.iq.issued_per_cycle::6 1124 0.60% 99.61% # Number of insts issued each cycle 902system.cpu1.iq.issued_per_cycle::7 416 0.22% 99.84% # Number of insts issued each cycle 903system.cpu1.iq.issued_per_cycle::8 305 0.16% 100.00% # Number of insts issued each cycle 904system.cpu1.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 905system.cpu1.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 906system.cpu1.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 907system.cpu1.iq.issued_per_cycle::total 187271 # Number of insts issued each cycle 908system.cpu1.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 909system.cpu1.iq.fu_full::IntAlu 198 39.68% 39.68% # attempts to use FU when none available 910system.cpu1.iq.fu_full::IntMult 0 0.00% 39.68% # attempts to use FU when none available 911system.cpu1.iq.fu_full::IntDiv 0 0.00% 39.68% # attempts to use FU when none available 912system.cpu1.iq.fu_full::FloatAdd 0 0.00% 39.68% # attempts to use FU when none available 913system.cpu1.iq.fu_full::FloatCmp 0 0.00% 39.68% # attempts to use FU when none available 914system.cpu1.iq.fu_full::FloatCvt 0 0.00% 39.68% # attempts to use FU when none available 915system.cpu1.iq.fu_full::FloatMult 0 0.00% 39.68% # attempts to use FU when none available 916system.cpu1.iq.fu_full::FloatDiv 0 0.00% 39.68% # attempts to use FU when none available 917system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 39.68% # attempts to use FU when none available 918system.cpu1.iq.fu_full::SimdAdd 0 0.00% 39.68% # attempts to use FU when none available 919system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 39.68% # attempts to use FU when none available 920system.cpu1.iq.fu_full::SimdAlu 0 0.00% 39.68% # attempts to use FU when none available 921system.cpu1.iq.fu_full::SimdCmp 0 0.00% 39.68% # attempts to use FU when none available 922system.cpu1.iq.fu_full::SimdCvt 0 0.00% 39.68% # attempts to use FU when none available 923system.cpu1.iq.fu_full::SimdMisc 0 0.00% 39.68% # attempts to use FU when none available 924system.cpu1.iq.fu_full::SimdMult 0 0.00% 39.68% # attempts to use FU when none available 925system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 39.68% # attempts to use FU when none available 926system.cpu1.iq.fu_full::SimdShift 0 0.00% 39.68% # attempts to use FU when none available 927system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 39.68% # attempts to use FU when none available 928system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 39.68% # attempts to use FU when none available 929system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 39.68% # attempts to use FU when none available 930system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 39.68% # attempts to use FU when none available 931system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 39.68% # attempts to use FU when none available 932system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 39.68% # attempts to use FU when none available 933system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 39.68% # attempts to use FU when none available 934system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 39.68% # attempts to use FU when none available 935system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 39.68% # attempts to use FU when none available 936system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 39.68% # attempts to use FU when none available 937system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 39.68% # attempts to use FU when none available 938system.cpu1.iq.fu_full::MemRead 73 14.63% 54.31% # attempts to use FU when none available 939system.cpu1.iq.fu_full::MemWrite 228 45.69% 100.00% # attempts to use FU when none available 940system.cpu1.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 941system.cpu1.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 942system.cpu1.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 943system.cpu1.iq.FU_type_0::IntAlu 138505 48.03% 48.03% # Type of FU issued 944system.cpu1.iq.FU_type_0::IntMult 0 0.00% 48.03% # Type of FU issued 945system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 48.03% # Type of FU issued 946system.cpu1.iq.FU_type_0::FloatAdd 0 0.00% 48.03% # Type of FU issued 947system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 48.03% # Type of FU issued 948system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 48.03% # Type of FU issued 949system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 48.03% # Type of FU issued 950system.cpu1.iq.FU_type_0::FloatDiv 0 0.00% 48.03% # Type of FU issued 951system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 48.03% # Type of FU issued 952system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 48.03% # Type of FU issued 953system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 48.03% # Type of FU issued 954system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 48.03% # Type of FU issued 955system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 48.03% # Type of FU issued 956system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 48.03% # Type of FU issued 957system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 48.03% # Type of FU issued 958system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 48.03% # Type of FU issued 959system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 48.03% # Type of FU issued 960system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 48.03% # Type of FU issued 961system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 48.03% # Type of FU issued 962system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 48.03% # Type of FU issued 963system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 48.03% # Type of FU issued 964system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 48.03% # Type of FU issued 965system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 48.03% # Type of FU issued 966system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 48.03% # Type of FU issued 967system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 48.03% # Type of FU issued 968system.cpu1.iq.FU_type_0::SimdFloatMisc 0 0.00% 48.03% # Type of FU issued 969system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 48.03% # Type of FU issued 970system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 48.03% # Type of FU issued 971system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 48.03% # Type of FU issued 972system.cpu1.iq.FU_type_0::MemRead 102963 35.70% 83.73% # Type of FU issued 973system.cpu1.iq.FU_type_0::MemWrite 46927 16.27% 100.00% # Type of FU issued 974system.cpu1.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 975system.cpu1.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 976system.cpu1.iq.FU_type_0::total 288395 # Type of FU issued 977system.cpu1.iq.rate 1.490467 # Inst issue rate 978system.cpu1.iq.fu_busy_cnt 499 # FU busy when requested 979system.cpu1.iq.fu_busy_rate 0.001730 # FU busy rate (busy events/executed inst) 980system.cpu1.iq.int_inst_queue_reads 764671 # Number of integer instruction queue reads 981system.cpu1.iq.int_inst_queue_writes 320465 # Number of integer instruction queue writes 982system.cpu1.iq.int_inst_queue_wakeup_accesses 284383 # Number of integer instruction queue wakeup accesses 983system.cpu1.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 984system.cpu1.iq.fp_inst_queue_writes 68 # Number of floating instruction queue writes 985system.cpu1.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 986system.cpu1.iq.int_alu_accesses 288894 # Number of integer alu accesses 987system.cpu1.iq.fp_alu_accesses 0 # Number of floating point alu accesses 988system.cpu1.iew.lsq.thread0.forwLoads 41593 # Number of loads that had data forwarded from stores 989system.cpu1.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 990system.cpu1.iew.lsq.thread0.squashedLoads 4579 # Number of loads squashed 991system.cpu1.iew.lsq.thread0.ignoredResponses 38 # Number of memory responses ignored because the instruction is squashed 992system.cpu1.iew.lsq.thread0.memOrderViolation 40 # Number of memory ordering violations 993system.cpu1.iew.lsq.thread0.squashedStores 2647 # Number of stores squashed 994system.cpu1.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 995system.cpu1.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 996system.cpu1.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 997system.cpu1.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 998system.cpu1.iew.iewIdleCycles 0 # Number of cycles IEW is idle 999system.cpu1.iew.iewSquashCycles 2399 # Number of cycles IEW is squashing 1000system.cpu1.iew.iewBlockCycles 8044 # Number of cycles IEW is blocking 1001system.cpu1.iew.iewUnblockCycles 55 # Number of cycles IEW is unblocking 1002system.cpu1.iew.iewDispatchedInsts 344307 # Number of instructions dispatched to IQ 1003system.cpu1.iew.iewDispSquashedInsts 270 # Number of squashed instructions skipped by dispatch 1004system.cpu1.iew.iewDispLoadInsts 99432 # Number of dispatched load instructions 1005system.cpu1.iew.iewDispStoreInsts 48003 # Number of dispatched store instructions 1006system.cpu1.iew.iewDispNonSpecInsts 1487 # Number of dispatched non-speculative instructions 1007system.cpu1.iew.iewIQFullEvents 36 # Number of times the IQ has become full, causing a stall 1008system.cpu1.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 1009system.cpu1.iew.memOrderViolationEvents 40 # Number of memory order violations 1010system.cpu1.iew.predictedTakenIncorrect 446 # Number of branches that were predicted taken incorrectly 1011system.cpu1.iew.predictedNotTakenIncorrect 2454 # Number of branches that were predicted not taken incorrectly 1012system.cpu1.iew.branchMispredicts 2900 # Number of branch mispredicts detected at execute 1013system.cpu1.iew.iewExecutedInsts 285809 # Number of executed instructions 1014system.cpu1.iew.iewExecLoadInsts 97701 # Number of load instructions executed 1015system.cpu1.iew.iewExecSquashedInsts 2586 # Number of squashed instructions skipped in execute 1016system.cpu1.iew.exec_swp 0 # number of swp insts executed 1017system.cpu1.iew.exec_nop 47948 # number of nop insts executed 1018system.cpu1.iew.exec_refs 144318 # number of memory reference insts executed 1019system.cpu1.iew.exec_branches 58093 # Number of branches executed 1020system.cpu1.iew.exec_stores 46617 # Number of stores executed 1021system.cpu1.iew.exec_rate 1.477103 # Inst execution rate 1022system.cpu1.iew.wb_sent 284919 # cumulative count of insts sent to commit 1023system.cpu1.iew.wb_count 284383 # cumulative count of insts written-back 1024system.cpu1.iew.wb_producers 161989 # num instructions producing a value 1025system.cpu1.iew.wb_consumers 169394 # num instructions consuming a value 1026system.cpu1.iew.wb_rate 1.469733 # insts written-back per cycle 1027system.cpu1.iew.wb_fanout 0.956285 # average fanout of values written-back 1028system.cpu1.commit.commitSquashedInsts 25278 # The number of squashed insts skipped by commit 1029system.cpu1.commit.commitNonSpecStalls 5375 # The number of times commit has been forced to stall to communicate backwards 1030system.cpu1.commit.branchMispredicts 2321 # The number of times a branch was mispredicted 1031system.cpu1.commit.committed_per_cycle::samples 182469 # Number of insts commited each cycle 1032system.cpu1.commit.committed_per_cycle::mean 1.748204 # Number of insts commited each cycle 1033system.cpu1.commit.committed_per_cycle::stdev 2.087021 # Number of insts commited each cycle 1034system.cpu1.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 1035system.cpu1.commit.committed_per_cycle::0 70580 38.68% 38.68% # Number of insts commited each cycle 1036system.cpu1.commit.committed_per_cycle::1 54368 29.80% 68.48% # Number of insts commited each cycle 1037system.cpu1.commit.committed_per_cycle::2 5362 2.94% 71.41% # Number of insts commited each cycle 1038system.cpu1.commit.committed_per_cycle::3 6062 3.32% 74.74% # Number of insts commited each cycle 1039system.cpu1.commit.committed_per_cycle::4 1316 0.72% 75.46% # Number of insts commited each cycle 1040system.cpu1.commit.committed_per_cycle::5 41726 22.87% 98.33% # Number of insts commited each cycle 1041system.cpu1.commit.committed_per_cycle::6 809 0.44% 98.77% # Number of insts commited each cycle 1042system.cpu1.commit.committed_per_cycle::7 1001 0.55% 99.32% # Number of insts commited each cycle 1043system.cpu1.commit.committed_per_cycle::8 1245 0.68% 100.00% # Number of insts commited each cycle 1044system.cpu1.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 1045system.cpu1.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 1046system.cpu1.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 1047system.cpu1.commit.committed_per_cycle::total 182469 # Number of insts commited each cycle 1048system.cpu1.commit.committedInsts 318993 # Number of instructions committed 1049system.cpu1.commit.committedOps 318993 # Number of ops (including micro ops) committed 1050system.cpu1.commit.swp_count 0 # Number of s/w prefetches committed 1051system.cpu1.commit.refs 140209 # Number of memory references committed 1052system.cpu1.commit.loads 94853 # Number of loads committed 1053system.cpu1.commit.membars 4659 # Number of memory barriers committed 1054system.cpu1.commit.branches 55980 # Number of branches committed 1055system.cpu1.commit.fp_insts 0 # Number of committed floating point instructions. 1056system.cpu1.commit.int_insts 218308 # Number of committed integer instructions. 1057system.cpu1.commit.function_calls 322 # Number of function calls committed. 1058system.cpu1.commit.op_class_0::No_OpClass 46768 14.66% 14.66% # Class of committed instruction 1059system.cpu1.commit.op_class_0::IntAlu 127357 39.92% 54.59% # Class of committed instruction 1060system.cpu1.commit.op_class_0::IntMult 0 0.00% 54.59% # Class of committed instruction 1061system.cpu1.commit.op_class_0::IntDiv 0 0.00% 54.59% # Class of committed instruction 1062system.cpu1.commit.op_class_0::FloatAdd 0 0.00% 54.59% # Class of committed instruction 1063system.cpu1.commit.op_class_0::FloatCmp 0 0.00% 54.59% # Class of committed instruction 1064system.cpu1.commit.op_class_0::FloatCvt 0 0.00% 54.59% # Class of committed instruction 1065system.cpu1.commit.op_class_0::FloatMult 0 0.00% 54.59% # Class of committed instruction 1066system.cpu1.commit.op_class_0::FloatDiv 0 0.00% 54.59% # Class of committed instruction 1067system.cpu1.commit.op_class_0::FloatSqrt 0 0.00% 54.59% # Class of committed instruction 1068system.cpu1.commit.op_class_0::SimdAdd 0 0.00% 54.59% # Class of committed instruction 1069system.cpu1.commit.op_class_0::SimdAddAcc 0 0.00% 54.59% # Class of committed instruction 1070system.cpu1.commit.op_class_0::SimdAlu 0 0.00% 54.59% # Class of committed instruction 1071system.cpu1.commit.op_class_0::SimdCmp 0 0.00% 54.59% # Class of committed instruction 1072system.cpu1.commit.op_class_0::SimdCvt 0 0.00% 54.59% # Class of committed instruction 1073system.cpu1.commit.op_class_0::SimdMisc 0 0.00% 54.59% # Class of committed instruction 1074system.cpu1.commit.op_class_0::SimdMult 0 0.00% 54.59% # Class of committed instruction 1075system.cpu1.commit.op_class_0::SimdMultAcc 0 0.00% 54.59% # Class of committed instruction 1076system.cpu1.commit.op_class_0::SimdShift 0 0.00% 54.59% # Class of committed instruction 1077system.cpu1.commit.op_class_0::SimdShiftAcc 0 0.00% 54.59% # Class of committed instruction 1078system.cpu1.commit.op_class_0::SimdSqrt 0 0.00% 54.59% # Class of committed instruction 1079system.cpu1.commit.op_class_0::SimdFloatAdd 0 0.00% 54.59% # Class of committed instruction 1080system.cpu1.commit.op_class_0::SimdFloatAlu 0 0.00% 54.59% # Class of committed instruction 1081system.cpu1.commit.op_class_0::SimdFloatCmp 0 0.00% 54.59% # Class of committed instruction 1082system.cpu1.commit.op_class_0::SimdFloatCvt 0 0.00% 54.59% # Class of committed instruction 1083system.cpu1.commit.op_class_0::SimdFloatDiv 0 0.00% 54.59% # Class of committed instruction 1084system.cpu1.commit.op_class_0::SimdFloatMisc 0 0.00% 54.59% # Class of committed instruction 1085system.cpu1.commit.op_class_0::SimdFloatMult 0 0.00% 54.59% # Class of committed instruction 1086system.cpu1.commit.op_class_0::SimdFloatMultAcc 0 0.00% 54.59% # Class of committed instruction 1087system.cpu1.commit.op_class_0::SimdFloatSqrt 0 0.00% 54.59% # Class of committed instruction 1088system.cpu1.commit.op_class_0::MemRead 99512 31.20% 85.78% # Class of committed instruction 1089system.cpu1.commit.op_class_0::MemWrite 45356 14.22% 100.00% # Class of committed instruction 1090system.cpu1.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 1091system.cpu1.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 1092system.cpu1.commit.op_class_0::total 318993 # Class of committed instruction 1093system.cpu1.commit.bw_lim_events 1245 # number cycles where commit BW limit reached 1094system.cpu1.rob.rob_reads 524909 # The number of ROB reads 1095system.cpu1.rob.rob_writes 693389 # The number of ROB writes 1096system.cpu1.timesIdled 247 # Number of times that the entire CPU went into an idle state and unscheduled itself 1097system.cpu1.idleCycles 6222 # Total number of cycles that the CPU has spent unscheduled due to idling 1098system.cpu1.quiesceCycles 47433 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 1099system.cpu1.committedInsts 267566 # Number of Instructions Simulated 1100system.cpu1.committedOps 267566 # Number of Ops (including micro ops) Simulated 1101system.cpu1.cpi 0.723160 # CPI: Cycles Per Instruction 1102system.cpu1.cpi_total 0.723160 # CPI: Total CPI of All Threads 1103system.cpu1.ipc 1.382820 # IPC: Instructions Per Cycle 1104system.cpu1.ipc_total 1.382820 # IPC: Total IPC of All Threads 1105system.cpu1.int_regfile_reads 496242 # number of integer regfile reads 1106system.cpu1.int_regfile_writes 230976 # number of integer regfile writes 1107system.cpu1.fp_regfile_writes 64 # number of floating regfile writes 1108system.cpu1.misc_regfile_reads 146210 # number of misc regfile reads 1109system.cpu1.misc_regfile_writes 648 # number of misc regfile writes 1110system.cpu1.dcache.tags.replacements 0 # number of replacements 1111system.cpu1.dcache.tags.tagsinuse 26.604916 # Cycle average of tags in use 1112system.cpu1.dcache.tags.total_refs 52484 # Total number of references to valid blocks. 1113system.cpu1.dcache.tags.sampled_refs 31 # Sample count of references to valid blocks. 1114system.cpu1.dcache.tags.avg_refs 1693.032258 # Average number of references to valid blocks. 1115system.cpu1.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1116system.cpu1.dcache.tags.occ_blocks::cpu1.data 26.604916 # Average occupied blocks per requestor 1117system.cpu1.dcache.tags.occ_percent::cpu1.data 0.051963 # Average percentage of cache occupancy 1118system.cpu1.dcache.tags.occ_percent::total 0.051963 # Average percentage of cache occupancy 1119system.cpu1.dcache.tags.occ_task_id_blocks::1024 31 # Occupied blocks per task id 1120system.cpu1.dcache.tags.age_task_id_blocks_1024::0 3 # Occupied blocks per task id 1121system.cpu1.dcache.tags.age_task_id_blocks_1024::1 24 # Occupied blocks per task id 1122system.cpu1.dcache.tags.age_task_id_blocks_1024::2 4 # Occupied blocks per task id 1123system.cpu1.dcache.tags.occ_task_id_percent::1024 0.060547 # Percentage of cache occupancy per task id 1124system.cpu1.dcache.tags.tag_accesses 405985 # Number of tag accesses 1125system.cpu1.dcache.tags.data_accesses 405985 # Number of data accesses 1126system.cpu1.dcache.ReadReq_hits::cpu1.data 55568 # number of ReadReq hits 1127system.cpu1.dcache.ReadReq_hits::total 55568 # number of ReadReq hits 1128system.cpu1.dcache.WriteReq_hits::cpu1.data 45140 # number of WriteReq hits 1129system.cpu1.dcache.WriteReq_hits::total 45140 # number of WriteReq hits 1130system.cpu1.dcache.SwapReq_hits::cpu1.data 12 # number of SwapReq hits 1131system.cpu1.dcache.SwapReq_hits::total 12 # number of SwapReq hits 1132system.cpu1.dcache.demand_hits::cpu1.data 100708 # number of demand (read+write) hits 1133system.cpu1.dcache.demand_hits::total 100708 # number of demand (read+write) hits 1134system.cpu1.dcache.overall_hits::cpu1.data 100708 # number of overall hits 1135system.cpu1.dcache.overall_hits::total 100708 # number of overall hits 1136system.cpu1.dcache.ReadReq_misses::cpu1.data 507 # number of ReadReq misses 1137system.cpu1.dcache.ReadReq_misses::total 507 # number of ReadReq misses 1138system.cpu1.dcache.WriteReq_misses::cpu1.data 146 # number of WriteReq misses 1139system.cpu1.dcache.WriteReq_misses::total 146 # number of WriteReq misses 1140system.cpu1.dcache.SwapReq_misses::cpu1.data 58 # number of SwapReq misses 1141system.cpu1.dcache.SwapReq_misses::total 58 # number of SwapReq misses 1142system.cpu1.dcache.demand_misses::cpu1.data 653 # number of demand (read+write) misses 1143system.cpu1.dcache.demand_misses::total 653 # number of demand (read+write) misses 1144system.cpu1.dcache.overall_misses::cpu1.data 653 # number of overall misses 1145system.cpu1.dcache.overall_misses::total 653 # number of overall misses 1146system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 9264000 # number of ReadReq miss cycles 1147system.cpu1.dcache.ReadReq_miss_latency::total 9264000 # number of ReadReq miss cycles 1148system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 3726500 # number of WriteReq miss cycles 1149system.cpu1.dcache.WriteReq_miss_latency::total 3726500 # number of WriteReq miss cycles 1150system.cpu1.dcache.SwapReq_miss_latency::cpu1.data 796000 # number of SwapReq miss cycles 1151system.cpu1.dcache.SwapReq_miss_latency::total 796000 # number of SwapReq miss cycles 1152system.cpu1.dcache.demand_miss_latency::cpu1.data 12990500 # number of demand (read+write) miss cycles 1153system.cpu1.dcache.demand_miss_latency::total 12990500 # number of demand (read+write) miss cycles 1154system.cpu1.dcache.overall_miss_latency::cpu1.data 12990500 # number of overall miss cycles 1155system.cpu1.dcache.overall_miss_latency::total 12990500 # number of overall miss cycles 1156system.cpu1.dcache.ReadReq_accesses::cpu1.data 56075 # number of ReadReq accesses(hits+misses) 1157system.cpu1.dcache.ReadReq_accesses::total 56075 # number of ReadReq accesses(hits+misses) 1158system.cpu1.dcache.WriteReq_accesses::cpu1.data 45286 # number of WriteReq accesses(hits+misses) 1159system.cpu1.dcache.WriteReq_accesses::total 45286 # number of WriteReq accesses(hits+misses) 1160system.cpu1.dcache.SwapReq_accesses::cpu1.data 70 # number of SwapReq accesses(hits+misses) 1161system.cpu1.dcache.SwapReq_accesses::total 70 # number of SwapReq accesses(hits+misses) 1162system.cpu1.dcache.demand_accesses::cpu1.data 101361 # number of demand (read+write) accesses 1163system.cpu1.dcache.demand_accesses::total 101361 # number of demand (read+write) accesses 1164system.cpu1.dcache.overall_accesses::cpu1.data 101361 # number of overall (read+write) accesses 1165system.cpu1.dcache.overall_accesses::total 101361 # number of overall (read+write) accesses 1166system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.009041 # miss rate for ReadReq accesses 1167system.cpu1.dcache.ReadReq_miss_rate::total 0.009041 # miss rate for ReadReq accesses 1168system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.003224 # miss rate for WriteReq accesses 1169system.cpu1.dcache.WriteReq_miss_rate::total 0.003224 # miss rate for WriteReq accesses 1170system.cpu1.dcache.SwapReq_miss_rate::cpu1.data 0.828571 # miss rate for SwapReq accesses 1171system.cpu1.dcache.SwapReq_miss_rate::total 0.828571 # miss rate for SwapReq accesses 1172system.cpu1.dcache.demand_miss_rate::cpu1.data 0.006442 # miss rate for demand accesses 1173system.cpu1.dcache.demand_miss_rate::total 0.006442 # miss rate for demand accesses 1174system.cpu1.dcache.overall_miss_rate::cpu1.data 0.006442 # miss rate for overall accesses 1175system.cpu1.dcache.overall_miss_rate::total 0.006442 # miss rate for overall accesses 1176system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 18272.189349 # average ReadReq miss latency 1177system.cpu1.dcache.ReadReq_avg_miss_latency::total 18272.189349 # average ReadReq miss latency 1178system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 25523.972603 # average WriteReq miss latency 1179system.cpu1.dcache.WriteReq_avg_miss_latency::total 25523.972603 # average WriteReq miss latency 1180system.cpu1.dcache.SwapReq_avg_miss_latency::cpu1.data 13724.137931 # average SwapReq miss latency 1181system.cpu1.dcache.SwapReq_avg_miss_latency::total 13724.137931 # average SwapReq miss latency 1182system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 19893.568147 # average overall miss latency 1183system.cpu1.dcache.demand_avg_miss_latency::total 19893.568147 # average overall miss latency 1184system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 19893.568147 # average overall miss latency 1185system.cpu1.dcache.overall_avg_miss_latency::total 19893.568147 # average overall miss latency 1186system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 1187system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1188system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 1189system.cpu1.dcache.blocked::no_targets 0 # number of cycles access was blocked 1190system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 1191system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1192system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 341 # number of ReadReq MSHR hits 1193system.cpu1.dcache.ReadReq_mshr_hits::total 341 # number of ReadReq MSHR hits 1194system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 40 # number of WriteReq MSHR hits 1195system.cpu1.dcache.WriteReq_mshr_hits::total 40 # number of WriteReq MSHR hits 1196system.cpu1.dcache.SwapReq_mshr_hits::cpu1.data 2 # number of SwapReq MSHR hits 1197system.cpu1.dcache.SwapReq_mshr_hits::total 2 # number of SwapReq MSHR hits 1198system.cpu1.dcache.demand_mshr_hits::cpu1.data 381 # number of demand (read+write) MSHR hits 1199system.cpu1.dcache.demand_mshr_hits::total 381 # number of demand (read+write) MSHR hits 1200system.cpu1.dcache.overall_mshr_hits::cpu1.data 381 # number of overall MSHR hits 1201system.cpu1.dcache.overall_mshr_hits::total 381 # number of overall MSHR hits 1202system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 166 # number of ReadReq MSHR misses 1203system.cpu1.dcache.ReadReq_mshr_misses::total 166 # number of ReadReq MSHR misses 1204system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 106 # number of WriteReq MSHR misses 1205system.cpu1.dcache.WriteReq_mshr_misses::total 106 # number of WriteReq MSHR misses 1206system.cpu1.dcache.SwapReq_mshr_misses::cpu1.data 56 # number of SwapReq MSHR misses 1207system.cpu1.dcache.SwapReq_mshr_misses::total 56 # number of SwapReq MSHR misses 1208system.cpu1.dcache.demand_mshr_misses::cpu1.data 272 # number of demand (read+write) MSHR misses 1209system.cpu1.dcache.demand_mshr_misses::total 272 # number of demand (read+write) MSHR misses 1210system.cpu1.dcache.overall_mshr_misses::cpu1.data 272 # number of overall MSHR misses 1211system.cpu1.dcache.overall_mshr_misses::total 272 # number of overall MSHR misses 1212system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 2098000 # number of ReadReq MSHR miss cycles 1213system.cpu1.dcache.ReadReq_mshr_miss_latency::total 2098000 # number of ReadReq MSHR miss cycles 1214system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1657500 # number of WriteReq MSHR miss cycles 1215system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1657500 # number of WriteReq MSHR miss cycles 1216system.cpu1.dcache.SwapReq_mshr_miss_latency::cpu1.data 738000 # number of SwapReq MSHR miss cycles 1217system.cpu1.dcache.SwapReq_mshr_miss_latency::total 738000 # number of SwapReq MSHR miss cycles 1218system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3755500 # number of demand (read+write) MSHR miss cycles 1219system.cpu1.dcache.demand_mshr_miss_latency::total 3755500 # number of demand (read+write) MSHR miss cycles 1220system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 3755500 # number of overall MSHR miss cycles 1221system.cpu1.dcache.overall_mshr_miss_latency::total 3755500 # number of overall MSHR miss cycles 1222system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.002960 # mshr miss rate for ReadReq accesses 1223system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.002960 # mshr miss rate for ReadReq accesses 1224system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.002341 # mshr miss rate for WriteReq accesses 1225system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.002341 # mshr miss rate for WriteReq accesses 1226system.cpu1.dcache.SwapReq_mshr_miss_rate::cpu1.data 0.800000 # mshr miss rate for SwapReq accesses 1227system.cpu1.dcache.SwapReq_mshr_miss_rate::total 0.800000 # mshr miss rate for SwapReq accesses 1228system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.002683 # mshr miss rate for demand accesses 1229system.cpu1.dcache.demand_mshr_miss_rate::total 0.002683 # mshr miss rate for demand accesses 1230system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.002683 # mshr miss rate for overall accesses 1231system.cpu1.dcache.overall_mshr_miss_rate::total 0.002683 # mshr miss rate for overall accesses 1232system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12638.554217 # average ReadReq mshr miss latency 1233system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 12638.554217 # average ReadReq mshr miss latency 1234system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 15636.792453 # average WriteReq mshr miss latency 1235system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 15636.792453 # average WriteReq mshr miss latency 1236system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::cpu1.data 13178.571429 # average SwapReq mshr miss latency 1237system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::total 13178.571429 # average SwapReq mshr miss latency 1238system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 13806.985294 # average overall mshr miss latency 1239system.cpu1.dcache.demand_avg_mshr_miss_latency::total 13806.985294 # average overall mshr miss latency 1240system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 13806.985294 # average overall mshr miss latency 1241system.cpu1.dcache.overall_avg_mshr_miss_latency::total 13806.985294 # average overall mshr miss latency 1242system.cpu1.icache.tags.replacements 579 # number of replacements 1243system.cpu1.icache.tags.tagsinuse 98.515696 # Cycle average of tags in use 1244system.cpu1.icache.tags.total_refs 22662 # Total number of references to valid blocks. 1245system.cpu1.icache.tags.sampled_refs 713 # Sample count of references to valid blocks. 1246system.cpu1.icache.tags.avg_refs 31.784011 # Average number of references to valid blocks. 1247system.cpu1.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1248system.cpu1.icache.tags.occ_blocks::cpu1.inst 98.515696 # Average occupied blocks per requestor 1249system.cpu1.icache.tags.occ_percent::cpu1.inst 0.192413 # Average percentage of cache occupancy 1250system.cpu1.icache.tags.occ_percent::total 0.192413 # Average percentage of cache occupancy 1251system.cpu1.icache.tags.occ_task_id_blocks::1024 134 # Occupied blocks per task id 1252system.cpu1.icache.tags.age_task_id_blocks_1024::0 20 # Occupied blocks per task id 1253system.cpu1.icache.tags.age_task_id_blocks_1024::1 106 # Occupied blocks per task id 1254system.cpu1.icache.tags.age_task_id_blocks_1024::2 8 # Occupied blocks per task id 1255system.cpu1.icache.tags.occ_task_id_percent::1024 0.261719 # Percentage of cache occupancy per task id 1256system.cpu1.icache.tags.tag_accesses 24245 # Number of tag accesses 1257system.cpu1.icache.tags.data_accesses 24245 # Number of data accesses 1258system.cpu1.icache.ReadReq_hits::cpu1.inst 22662 # number of ReadReq hits 1259system.cpu1.icache.ReadReq_hits::total 22662 # number of ReadReq hits 1260system.cpu1.icache.demand_hits::cpu1.inst 22662 # number of demand (read+write) hits 1261system.cpu1.icache.demand_hits::total 22662 # number of demand (read+write) hits 1262system.cpu1.icache.overall_hits::cpu1.inst 22662 # number of overall hits 1263system.cpu1.icache.overall_hits::total 22662 # number of overall hits 1264system.cpu1.icache.ReadReq_misses::cpu1.inst 870 # number of ReadReq misses 1265system.cpu1.icache.ReadReq_misses::total 870 # number of ReadReq misses 1266system.cpu1.icache.demand_misses::cpu1.inst 870 # number of demand (read+write) misses 1267system.cpu1.icache.demand_misses::total 870 # number of demand (read+write) misses 1268system.cpu1.icache.overall_misses::cpu1.inst 870 # number of overall misses 1269system.cpu1.icache.overall_misses::total 870 # number of overall misses 1270system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 19533000 # number of ReadReq miss cycles 1271system.cpu1.icache.ReadReq_miss_latency::total 19533000 # number of ReadReq miss cycles 1272system.cpu1.icache.demand_miss_latency::cpu1.inst 19533000 # number of demand (read+write) miss cycles 1273system.cpu1.icache.demand_miss_latency::total 19533000 # number of demand (read+write) miss cycles 1274system.cpu1.icache.overall_miss_latency::cpu1.inst 19533000 # number of overall miss cycles 1275system.cpu1.icache.overall_miss_latency::total 19533000 # number of overall miss cycles 1276system.cpu1.icache.ReadReq_accesses::cpu1.inst 23532 # number of ReadReq accesses(hits+misses) 1277system.cpu1.icache.ReadReq_accesses::total 23532 # number of ReadReq accesses(hits+misses) 1278system.cpu1.icache.demand_accesses::cpu1.inst 23532 # number of demand (read+write) accesses 1279system.cpu1.icache.demand_accesses::total 23532 # number of demand (read+write) accesses 1280system.cpu1.icache.overall_accesses::cpu1.inst 23532 # number of overall (read+write) accesses 1281system.cpu1.icache.overall_accesses::total 23532 # number of overall (read+write) accesses 1282system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.036971 # miss rate for ReadReq accesses 1283system.cpu1.icache.ReadReq_miss_rate::total 0.036971 # miss rate for ReadReq accesses 1284system.cpu1.icache.demand_miss_rate::cpu1.inst 0.036971 # miss rate for demand accesses 1285system.cpu1.icache.demand_miss_rate::total 0.036971 # miss rate for demand accesses 1286system.cpu1.icache.overall_miss_rate::cpu1.inst 0.036971 # miss rate for overall accesses 1287system.cpu1.icache.overall_miss_rate::total 0.036971 # miss rate for overall accesses 1288system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 22451.724138 # average ReadReq miss latency 1289system.cpu1.icache.ReadReq_avg_miss_latency::total 22451.724138 # average ReadReq miss latency 1290system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 22451.724138 # average overall miss latency 1291system.cpu1.icache.demand_avg_miss_latency::total 22451.724138 # average overall miss latency 1292system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 22451.724138 # average overall miss latency 1293system.cpu1.icache.overall_avg_miss_latency::total 22451.724138 # average overall miss latency 1294system.cpu1.icache.blocked_cycles::no_mshrs 141 # number of cycles access was blocked 1295system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1296system.cpu1.icache.blocked::no_mshrs 4 # number of cycles access was blocked 1297system.cpu1.icache.blocked::no_targets 0 # number of cycles access was blocked 1298system.cpu1.icache.avg_blocked_cycles::no_mshrs 35.250000 # average number of cycles each access was blocked 1299system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1300system.cpu1.icache.writebacks::writebacks 579 # number of writebacks 1301system.cpu1.icache.writebacks::total 579 # number of writebacks 1302system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 157 # number of ReadReq MSHR hits 1303system.cpu1.icache.ReadReq_mshr_hits::total 157 # number of ReadReq MSHR hits 1304system.cpu1.icache.demand_mshr_hits::cpu1.inst 157 # number of demand (read+write) MSHR hits 1305system.cpu1.icache.demand_mshr_hits::total 157 # number of demand (read+write) MSHR hits 1306system.cpu1.icache.overall_mshr_hits::cpu1.inst 157 # number of overall MSHR hits 1307system.cpu1.icache.overall_mshr_hits::total 157 # number of overall MSHR hits 1308system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 713 # number of ReadReq MSHR misses 1309system.cpu1.icache.ReadReq_mshr_misses::total 713 # number of ReadReq MSHR misses 1310system.cpu1.icache.demand_mshr_misses::cpu1.inst 713 # number of demand (read+write) MSHR misses 1311system.cpu1.icache.demand_mshr_misses::total 713 # number of demand (read+write) MSHR misses 1312system.cpu1.icache.overall_mshr_misses::cpu1.inst 713 # number of overall MSHR misses 1313system.cpu1.icache.overall_mshr_misses::total 713 # number of overall MSHR misses 1314system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 15250000 # number of ReadReq MSHR miss cycles 1315system.cpu1.icache.ReadReq_mshr_miss_latency::total 15250000 # number of ReadReq MSHR miss cycles 1316system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 15250000 # number of demand (read+write) MSHR miss cycles 1317system.cpu1.icache.demand_mshr_miss_latency::total 15250000 # number of demand (read+write) MSHR miss cycles 1318system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 15250000 # number of overall MSHR miss cycles 1319system.cpu1.icache.overall_mshr_miss_latency::total 15250000 # number of overall MSHR miss cycles 1320system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.030299 # mshr miss rate for ReadReq accesses 1321system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.030299 # mshr miss rate for ReadReq accesses 1322system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.030299 # mshr miss rate for demand accesses 1323system.cpu1.icache.demand_mshr_miss_rate::total 0.030299 # mshr miss rate for demand accesses 1324system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.030299 # mshr miss rate for overall accesses 1325system.cpu1.icache.overall_mshr_miss_rate::total 0.030299 # mshr miss rate for overall accesses 1326system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 21388.499299 # average ReadReq mshr miss latency 1327system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 21388.499299 # average ReadReq mshr miss latency 1328system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 21388.499299 # average overall mshr miss latency 1329system.cpu1.icache.demand_avg_mshr_miss_latency::total 21388.499299 # average overall mshr miss latency 1330system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 21388.499299 # average overall mshr miss latency 1331system.cpu1.icache.overall_avg_mshr_miss_latency::total 21388.499299 # average overall mshr miss latency 1332system.cpu2.branchPred.lookups 63667 # Number of BP lookups 1333system.cpu2.branchPred.condPredicted 55684 # Number of conditional branches predicted 1334system.cpu2.branchPred.condIncorrect 2455 # Number of conditional branches incorrect 1335system.cpu2.branchPred.BTBLookups 55606 # Number of BTB lookups 1336system.cpu2.branchPred.BTBHits 0 # Number of BTB hits 1337system.cpu2.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 1338system.cpu2.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage 1339system.cpu2.branchPred.usedRAS 2018 # Number of times the RAS was used to get a target. 1340system.cpu2.branchPred.RASInCorrect 231 # Number of incorrect RAS predictions. 1341system.cpu2.branchPred.indirectLookups 55606 # Number of indirect predictor lookups. 1342system.cpu2.branchPred.indirectHits 44645 # Number of indirect target hits. 1343system.cpu2.branchPred.indirectMisses 10961 # Number of indirect misses. 1344system.cpu2.branchPredindirectMispredicted 1342 # Number of mispredicted indirect branches. 1345system.cpu2.numCycles 193104 # number of cpu cycles simulated 1346system.cpu2.numWorkItemsStarted 0 # number of work items this cpu started 1347system.cpu2.numWorkItemsCompleted 0 # number of work items this cpu completed 1348system.cpu2.fetch.icacheStallCycles 40968 # Number of cycles fetch is stalled on an Icache miss 1349system.cpu2.fetch.Insts 342539 # Number of instructions fetch has processed 1350system.cpu2.fetch.Branches 63667 # Number of branches that fetch encountered 1351system.cpu2.fetch.predictedBranches 46663 # Number of branches that fetch has predicted taken 1352system.cpu2.fetch.Cycles 146022 # Number of cycles fetch has run and was not squashing or blocked 1353system.cpu2.fetch.SquashCycles 5067 # Number of cycles fetch has spent squashing 1354system.cpu2.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 1355system.cpu2.fetch.NoActiveThreadStallCycles 10 # Number of stall cycles due to no active thread to fetch from 1356system.cpu2.fetch.PendingTrapStallCycles 1848 # Number of stall cycles due to pending traps 1357system.cpu2.fetch.IcacheWaitRetryStallCycles 13 # Number of stall cycles due to full MSHR 1358system.cpu2.fetch.CacheLines 29416 # Number of cache lines fetched 1359system.cpu2.fetch.IcacheSquashes 951 # Number of outstanding Icache misses that were squashed 1360system.cpu2.fetch.rateDist::samples 191398 # Number of instructions fetched each cycle (Total) 1361system.cpu2.fetch.rateDist::mean 1.789669 # Number of instructions fetched each cycle (Total) 1362system.cpu2.fetch.rateDist::stdev 2.326327 # Number of instructions fetched each cycle (Total) 1363system.cpu2.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 1364system.cpu2.fetch.rateDist::0 76889 40.17% 40.17% # Number of instructions fetched each cycle (Total) 1365system.cpu2.fetch.rateDist::1 56601 29.57% 69.74% # Number of instructions fetched each cycle (Total) 1366system.cpu2.fetch.rateDist::2 8825 4.61% 74.36% # Number of instructions fetched each cycle (Total) 1367system.cpu2.fetch.rateDist::3 3447 1.80% 76.16% # Number of instructions fetched each cycle (Total) 1368system.cpu2.fetch.rateDist::4 694 0.36% 76.52% # Number of instructions fetched each cycle (Total) 1369system.cpu2.fetch.rateDist::5 33672 17.59% 94.11% # Number of instructions fetched each cycle (Total) 1370system.cpu2.fetch.rateDist::6 980 0.51% 94.62% # Number of instructions fetched each cycle (Total) 1371system.cpu2.fetch.rateDist::7 1389 0.73% 95.35% # Number of instructions fetched each cycle (Total) 1372system.cpu2.fetch.rateDist::8 8901 4.65% 100.00% # Number of instructions fetched each cycle (Total) 1373system.cpu2.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 1374system.cpu2.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 1375system.cpu2.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 1376system.cpu2.fetch.rateDist::total 191398 # Number of instructions fetched each cycle (Total) 1377system.cpu2.fetch.branchRate 0.329703 # Number of branch fetches per cycle 1378system.cpu2.fetch.rate 1.773858 # Number of inst fetches per cycle 1379system.cpu2.decode.IdleCycles 22836 # Number of cycles decode is idle 1380system.cpu2.decode.BlockedCycles 76803 # Number of cycles decode is blocked 1381system.cpu2.decode.RunCycles 84446 # Number of cycles decode is running 1382system.cpu2.decode.UnblockCycles 4770 # Number of cycles decode is unblocking 1383system.cpu2.decode.SquashCycles 2533 # Number of cycles decode is squashing 1384system.cpu2.decode.DecodedInsts 310490 # Number of instructions handled by decode 1385system.cpu2.rename.SquashCycles 2533 # Number of cycles rename is squashing 1386system.cpu2.rename.IdleCycles 23870 # Number of cycles rename is idle 1387system.cpu2.rename.BlockCycles 37657 # Number of cycles rename is blocking 1388system.cpu2.rename.serializeStallCycles 14813 # count of cycles rename stalled for serializing inst 1389system.cpu2.rename.RunCycles 85216 # Number of cycles rename is running 1390system.cpu2.rename.UnblockCycles 27299 # Number of cycles rename is unblocking 1391system.cpu2.rename.RenamedInsts 303538 # Number of instructions processed by rename 1392system.cpu2.rename.IQFullEvents 23577 # Number of times rename has blocked due to IQ full 1393system.cpu2.rename.LQFullEvents 16 # Number of times rename has blocked due to LQ full 1394system.cpu2.rename.FullRegisterEvents 2 # Number of times there has been no free registers 1395system.cpu2.rename.RenamedOperands 211726 # Number of destination operands rename has renamed 1396system.cpu2.rename.RenameLookups 571973 # Number of register rename lookups that rename has made 1397system.cpu2.rename.int_rename_lookups 446566 # Number of integer rename lookups 1398system.cpu2.rename.fp_rename_lookups 26 # Number of floating rename lookups 1399system.cpu2.rename.CommittedMaps 182781 # Number of HB maps that are committed 1400system.cpu2.rename.UndoneMaps 28945 # Number of HB maps that are undone due to squashing 1401system.cpu2.rename.serializingInsts 1674 # count of serializing insts renamed 1402system.cpu2.rename.tempSerializingInsts 1822 # count of temporary serializing insts renamed 1403system.cpu2.rename.skidInsts 33085 # count of insts added to the skid buffer 1404system.cpu2.memDep0.insertedLoads 82000 # Number of loads inserted to the mem dependence unit. 1405system.cpu2.memDep0.insertedStores 37987 # Number of stores inserted to the mem dependence unit. 1406system.cpu2.memDep0.conflictingLoads 39268 # Number of conflicting loads. 1407system.cpu2.memDep0.conflictingStores 31634 # Number of conflicting stores. 1408system.cpu2.iq.iqInstsAdded 245836 # Number of instructions added to the IQ (excludes non-spec) 1409system.cpu2.iq.iqNonSpecInstsAdded 9182 # Number of non-speculative instructions added to the IQ 1410system.cpu2.iq.iqInstsIssued 247097 # Number of instructions issued 1411system.cpu2.iq.iqSquashedInstsIssued 85 # Number of squashed instructions issued 1412system.cpu2.iq.iqSquashedInstsExamined 25038 # Number of squashed instructions iterated over during squash; mainly for profiling 1413system.cpu2.iq.iqSquashedOperandsExamined 19372 # Number of squashed operands that are examined and possibly removed from graph 1414system.cpu2.iq.iqSquashedNonSpecRemoved 1244 # Number of squashed non-spec instructions that were removed 1415system.cpu2.iq.issued_per_cycle::samples 191398 # Number of insts issued each cycle 1416system.cpu2.iq.issued_per_cycle::mean 1.291011 # Number of insts issued each cycle 1417system.cpu2.iq.issued_per_cycle::stdev 1.381781 # Number of insts issued each cycle 1418system.cpu2.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 1419system.cpu2.iq.issued_per_cycle::0 81765 42.72% 42.72% # Number of insts issued each cycle 1420system.cpu2.iq.issued_per_cycle::1 29268 15.29% 58.01% # Number of insts issued each cycle 1421system.cpu2.iq.issued_per_cycle::2 36754 19.20% 77.21% # Number of insts issued each cycle 1422system.cpu2.iq.issued_per_cycle::3 36522 19.08% 96.30% # Number of insts issued each cycle 1423system.cpu2.iq.issued_per_cycle::4 3555 1.86% 98.15% # Number of insts issued each cycle 1424system.cpu2.iq.issued_per_cycle::5 1723 0.90% 99.05% # Number of insts issued each cycle 1425system.cpu2.iq.issued_per_cycle::6 1061 0.55% 99.61% # Number of insts issued each cycle 1426system.cpu2.iq.issued_per_cycle::7 446 0.23% 99.84% # Number of insts issued each cycle 1427system.cpu2.iq.issued_per_cycle::8 304 0.16% 100.00% # Number of insts issued each cycle 1428system.cpu2.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 1429system.cpu2.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 1430system.cpu2.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 1431system.cpu2.iq.issued_per_cycle::total 191398 # Number of insts issued each cycle 1432system.cpu2.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 1433system.cpu2.iq.fu_full::IntAlu 203 40.76% 40.76% # attempts to use FU when none available 1434system.cpu2.iq.fu_full::IntMult 0 0.00% 40.76% # attempts to use FU when none available 1435system.cpu2.iq.fu_full::IntDiv 0 0.00% 40.76% # attempts to use FU when none available 1436system.cpu2.iq.fu_full::FloatAdd 0 0.00% 40.76% # attempts to use FU when none available 1437system.cpu2.iq.fu_full::FloatCmp 0 0.00% 40.76% # attempts to use FU when none available 1438system.cpu2.iq.fu_full::FloatCvt 0 0.00% 40.76% # attempts to use FU when none available 1439system.cpu2.iq.fu_full::FloatMult 0 0.00% 40.76% # attempts to use FU when none available 1440system.cpu2.iq.fu_full::FloatDiv 0 0.00% 40.76% # attempts to use FU when none available 1441system.cpu2.iq.fu_full::FloatSqrt 0 0.00% 40.76% # attempts to use FU when none available 1442system.cpu2.iq.fu_full::SimdAdd 0 0.00% 40.76% # attempts to use FU when none available 1443system.cpu2.iq.fu_full::SimdAddAcc 0 0.00% 40.76% # attempts to use FU when none available 1444system.cpu2.iq.fu_full::SimdAlu 0 0.00% 40.76% # attempts to use FU when none available 1445system.cpu2.iq.fu_full::SimdCmp 0 0.00% 40.76% # attempts to use FU when none available 1446system.cpu2.iq.fu_full::SimdCvt 0 0.00% 40.76% # attempts to use FU when none available 1447system.cpu2.iq.fu_full::SimdMisc 0 0.00% 40.76% # attempts to use FU when none available 1448system.cpu2.iq.fu_full::SimdMult 0 0.00% 40.76% # attempts to use FU when none available 1449system.cpu2.iq.fu_full::SimdMultAcc 0 0.00% 40.76% # attempts to use FU when none available 1450system.cpu2.iq.fu_full::SimdShift 0 0.00% 40.76% # attempts to use FU when none available 1451system.cpu2.iq.fu_full::SimdShiftAcc 0 0.00% 40.76% # attempts to use FU when none available 1452system.cpu2.iq.fu_full::SimdSqrt 0 0.00% 40.76% # attempts to use FU when none available 1453system.cpu2.iq.fu_full::SimdFloatAdd 0 0.00% 40.76% # attempts to use FU when none available 1454system.cpu2.iq.fu_full::SimdFloatAlu 0 0.00% 40.76% # attempts to use FU when none available 1455system.cpu2.iq.fu_full::SimdFloatCmp 0 0.00% 40.76% # attempts to use FU when none available 1456system.cpu2.iq.fu_full::SimdFloatCvt 0 0.00% 40.76% # attempts to use FU when none available 1457system.cpu2.iq.fu_full::SimdFloatDiv 0 0.00% 40.76% # attempts to use FU when none available 1458system.cpu2.iq.fu_full::SimdFloatMisc 0 0.00% 40.76% # attempts to use FU when none available 1459system.cpu2.iq.fu_full::SimdFloatMult 0 0.00% 40.76% # attempts to use FU when none available 1460system.cpu2.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.76% # attempts to use FU when none available 1461system.cpu2.iq.fu_full::SimdFloatSqrt 0 0.00% 40.76% # attempts to use FU when none available 1462system.cpu2.iq.fu_full::MemRead 64 12.85% 53.61% # attempts to use FU when none available 1463system.cpu2.iq.fu_full::MemWrite 231 46.39% 100.00% # attempts to use FU when none available 1464system.cpu2.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 1465system.cpu2.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 1466system.cpu2.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 1467system.cpu2.iq.FU_type_0::IntAlu 121951 49.35% 49.35% # Type of FU issued 1468system.cpu2.iq.FU_type_0::IntMult 0 0.00% 49.35% # Type of FU issued 1469system.cpu2.iq.FU_type_0::IntDiv 0 0.00% 49.35% # Type of FU issued 1470system.cpu2.iq.FU_type_0::FloatAdd 0 0.00% 49.35% # Type of FU issued 1471system.cpu2.iq.FU_type_0::FloatCmp 0 0.00% 49.35% # Type of FU issued 1472system.cpu2.iq.FU_type_0::FloatCvt 0 0.00% 49.35% # Type of FU issued 1473system.cpu2.iq.FU_type_0::FloatMult 0 0.00% 49.35% # Type of FU issued 1474system.cpu2.iq.FU_type_0::FloatDiv 0 0.00% 49.35% # Type of FU issued 1475system.cpu2.iq.FU_type_0::FloatSqrt 0 0.00% 49.35% # Type of FU issued 1476system.cpu2.iq.FU_type_0::SimdAdd 0 0.00% 49.35% # Type of FU issued 1477system.cpu2.iq.FU_type_0::SimdAddAcc 0 0.00% 49.35% # Type of FU issued 1478system.cpu2.iq.FU_type_0::SimdAlu 0 0.00% 49.35% # Type of FU issued 1479system.cpu2.iq.FU_type_0::SimdCmp 0 0.00% 49.35% # Type of FU issued 1480system.cpu2.iq.FU_type_0::SimdCvt 0 0.00% 49.35% # Type of FU issued 1481system.cpu2.iq.FU_type_0::SimdMisc 0 0.00% 49.35% # Type of FU issued 1482system.cpu2.iq.FU_type_0::SimdMult 0 0.00% 49.35% # Type of FU issued 1483system.cpu2.iq.FU_type_0::SimdMultAcc 0 0.00% 49.35% # Type of FU issued 1484system.cpu2.iq.FU_type_0::SimdShift 0 0.00% 49.35% # Type of FU issued 1485system.cpu2.iq.FU_type_0::SimdShiftAcc 0 0.00% 49.35% # Type of FU issued 1486system.cpu2.iq.FU_type_0::SimdSqrt 0 0.00% 49.35% # Type of FU issued 1487system.cpu2.iq.FU_type_0::SimdFloatAdd 0 0.00% 49.35% # Type of FU issued 1488system.cpu2.iq.FU_type_0::SimdFloatAlu 0 0.00% 49.35% # Type of FU issued 1489system.cpu2.iq.FU_type_0::SimdFloatCmp 0 0.00% 49.35% # Type of FU issued 1490system.cpu2.iq.FU_type_0::SimdFloatCvt 0 0.00% 49.35% # Type of FU issued 1491system.cpu2.iq.FU_type_0::SimdFloatDiv 0 0.00% 49.35% # Type of FU issued 1492system.cpu2.iq.FU_type_0::SimdFloatMisc 0 0.00% 49.35% # Type of FU issued 1493system.cpu2.iq.FU_type_0::SimdFloatMult 0 0.00% 49.35% # Type of FU issued 1494system.cpu2.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 49.35% # Type of FU issued 1495system.cpu2.iq.FU_type_0::SimdFloatSqrt 0 0.00% 49.35% # Type of FU issued 1496system.cpu2.iq.FU_type_0::MemRead 88101 35.65% 85.01% # Type of FU issued 1497system.cpu2.iq.FU_type_0::MemWrite 37045 14.99% 100.00% # Type of FU issued 1498system.cpu2.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 1499system.cpu2.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 1500system.cpu2.iq.FU_type_0::total 247097 # Type of FU issued 1501system.cpu2.iq.rate 1.279606 # Inst issue rate 1502system.cpu2.iq.fu_busy_cnt 498 # FU busy when requested 1503system.cpu2.iq.fu_busy_rate 0.002015 # FU busy rate (busy events/executed inst) 1504system.cpu2.iq.int_inst_queue_reads 686175 # Number of integer instruction queue reads 1505system.cpu2.iq.int_inst_queue_writes 280041 # Number of integer instruction queue writes 1506system.cpu2.iq.int_inst_queue_wakeup_accesses 243170 # Number of integer instruction queue wakeup accesses 1507system.cpu2.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 1508system.cpu2.iq.fp_inst_queue_writes 52 # Number of floating instruction queue writes 1509system.cpu2.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 1510system.cpu2.iq.int_alu_accesses 247595 # Number of integer alu accesses 1511system.cpu2.iq.fp_alu_accesses 0 # Number of floating point alu accesses 1512system.cpu2.iew.lsq.thread0.forwLoads 31591 # Number of loads that had data forwarded from stores 1513system.cpu2.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 1514system.cpu2.iew.lsq.thread0.squashedLoads 4554 # Number of loads squashed 1515system.cpu2.iew.lsq.thread0.ignoredResponses 33 # Number of memory responses ignored because the instruction is squashed 1516system.cpu2.iew.lsq.thread0.memOrderViolation 37 # Number of memory ordering violations 1517system.cpu2.iew.lsq.thread0.squashedStores 2621 # Number of stores squashed 1518system.cpu2.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 1519system.cpu2.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 1520system.cpu2.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 1521system.cpu2.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 1522system.cpu2.iew.iewIdleCycles 0 # Number of cycles IEW is idle 1523system.cpu2.iew.iewSquashCycles 2533 # Number of cycles IEW is squashing 1524system.cpu2.iew.iewBlockCycles 10681 # Number of cycles IEW is blocking 1525system.cpu2.iew.iewUnblockCycles 58 # Number of cycles IEW is unblocking 1526system.cpu2.iew.iewDispatchedInsts 295617 # Number of instructions dispatched to IQ 1527system.cpu2.iew.iewDispSquashedInsts 336 # Number of squashed instructions skipped by dispatch 1528system.cpu2.iew.iewDispLoadInsts 82000 # Number of dispatched load instructions 1529system.cpu2.iew.iewDispStoreInsts 37987 # Number of dispatched store instructions 1530system.cpu2.iew.iewDispNonSpecInsts 1539 # Number of dispatched non-speculative instructions 1531system.cpu2.iew.iewIQFullEvents 34 # Number of times the IQ has become full, causing a stall 1532system.cpu2.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 1533system.cpu2.iew.memOrderViolationEvents 37 # Number of memory order violations 1534system.cpu2.iew.predictedTakenIncorrect 446 # Number of branches that were predicted taken incorrectly 1535system.cpu2.iew.predictedNotTakenIncorrect 2642 # Number of branches that were predicted not taken incorrectly 1536system.cpu2.iew.branchMispredicts 3088 # Number of branch mispredicts detected at execute 1537system.cpu2.iew.iewExecutedInsts 244561 # Number of executed instructions 1538system.cpu2.iew.iewExecLoadInsts 80330 # Number of load instructions executed 1539system.cpu2.iew.iewExecSquashedInsts 2536 # Number of squashed instructions skipped in execute 1540system.cpu2.iew.exec_swp 0 # number of swp insts executed 1541system.cpu2.iew.exec_nop 40599 # number of nop insts executed 1542system.cpu2.iew.exec_refs 117071 # number of memory reference insts executed 1543system.cpu2.iew.exec_branches 50931 # Number of branches executed 1544system.cpu2.iew.exec_stores 36741 # Number of stores executed 1545system.cpu2.iew.exec_rate 1.266473 # Inst execution rate 1546system.cpu2.iew.wb_sent 243660 # cumulative count of insts sent to commit 1547system.cpu2.iew.wb_count 243170 # cumulative count of insts written-back 1548system.cpu2.iew.wb_producers 134852 # num instructions producing a value 1549system.cpu2.iew.wb_consumers 142392 # num instructions consuming a value 1550system.cpu2.iew.wb_rate 1.259270 # insts written-back per cycle 1551system.cpu2.iew.wb_fanout 0.947048 # average fanout of values written-back 1552system.cpu2.commit.commitSquashedInsts 26266 # The number of squashed insts skipped by commit 1553system.cpu2.commit.commitNonSpecStalls 7938 # The number of times commit has been forced to stall to communicate backwards 1554system.cpu2.commit.branchMispredicts 2455 # The number of times a branch was mispredicted 1555system.cpu2.commit.committed_per_cycle::samples 186363 # Number of insts commited each cycle 1556system.cpu2.commit.committed_per_cycle::mean 1.445163 # Number of insts commited each cycle 1557system.cpu2.commit.committed_per_cycle::stdev 1.976076 # Number of insts commited each cycle 1558system.cpu2.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 1559system.cpu2.commit.committed_per_cycle::0 89147 47.84% 47.84% # Number of insts commited each cycle 1560system.cpu2.commit.committed_per_cycle::1 47087 25.27% 73.10% # Number of insts commited each cycle 1561system.cpu2.commit.committed_per_cycle::2 5442 2.92% 76.02% # Number of insts commited each cycle 1562system.cpu2.commit.committed_per_cycle::3 8636 4.63% 80.66% # Number of insts commited each cycle 1563system.cpu2.commit.committed_per_cycle::4 1280 0.69% 81.34% # Number of insts commited each cycle 1564system.cpu2.commit.committed_per_cycle::5 31787 17.06% 98.40% # Number of insts commited each cycle 1565system.cpu2.commit.committed_per_cycle::6 722 0.39% 98.79% # Number of insts commited each cycle 1566system.cpu2.commit.committed_per_cycle::7 1037 0.56% 99.34% # Number of insts commited each cycle 1567system.cpu2.commit.committed_per_cycle::8 1225 0.66% 100.00% # Number of insts commited each cycle 1568system.cpu2.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 1569system.cpu2.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 1570system.cpu2.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 1571system.cpu2.commit.committed_per_cycle::total 186363 # Number of insts commited each cycle 1572system.cpu2.commit.committedInsts 269325 # Number of instructions committed 1573system.cpu2.commit.committedOps 269325 # Number of ops (including micro ops) committed 1574system.cpu2.commit.swp_count 0 # Number of s/w prefetches committed 1575system.cpu2.commit.refs 112812 # Number of memory references committed 1576system.cpu2.commit.loads 77446 # Number of loads committed 1577system.cpu2.commit.membars 7225 # Number of memory barriers committed 1578system.cpu2.commit.branches 48554 # Number of branches committed 1579system.cpu2.commit.fp_insts 0 # Number of committed floating point instructions. 1580system.cpu2.commit.int_insts 183489 # Number of committed integer instructions. 1581system.cpu2.commit.function_calls 322 # Number of function calls committed. 1582system.cpu2.commit.op_class_0::No_OpClass 39345 14.61% 14.61% # Class of committed instruction 1583system.cpu2.commit.op_class_0::IntAlu 109943 40.82% 55.43% # Class of committed instruction 1584system.cpu2.commit.op_class_0::IntMult 0 0.00% 55.43% # Class of committed instruction 1585system.cpu2.commit.op_class_0::IntDiv 0 0.00% 55.43% # Class of committed instruction 1586system.cpu2.commit.op_class_0::FloatAdd 0 0.00% 55.43% # Class of committed instruction 1587system.cpu2.commit.op_class_0::FloatCmp 0 0.00% 55.43% # Class of committed instruction 1588system.cpu2.commit.op_class_0::FloatCvt 0 0.00% 55.43% # Class of committed instruction 1589system.cpu2.commit.op_class_0::FloatMult 0 0.00% 55.43% # Class of committed instruction 1590system.cpu2.commit.op_class_0::FloatDiv 0 0.00% 55.43% # Class of committed instruction 1591system.cpu2.commit.op_class_0::FloatSqrt 0 0.00% 55.43% # Class of committed instruction 1592system.cpu2.commit.op_class_0::SimdAdd 0 0.00% 55.43% # Class of committed instruction 1593system.cpu2.commit.op_class_0::SimdAddAcc 0 0.00% 55.43% # Class of committed instruction 1594system.cpu2.commit.op_class_0::SimdAlu 0 0.00% 55.43% # Class of committed instruction 1595system.cpu2.commit.op_class_0::SimdCmp 0 0.00% 55.43% # Class of committed instruction 1596system.cpu2.commit.op_class_0::SimdCvt 0 0.00% 55.43% # Class of committed instruction 1597system.cpu2.commit.op_class_0::SimdMisc 0 0.00% 55.43% # Class of committed instruction 1598system.cpu2.commit.op_class_0::SimdMult 0 0.00% 55.43% # Class of committed instruction 1599system.cpu2.commit.op_class_0::SimdMultAcc 0 0.00% 55.43% # Class of committed instruction 1600system.cpu2.commit.op_class_0::SimdShift 0 0.00% 55.43% # Class of committed instruction 1601system.cpu2.commit.op_class_0::SimdShiftAcc 0 0.00% 55.43% # Class of committed instruction 1602system.cpu2.commit.op_class_0::SimdSqrt 0 0.00% 55.43% # Class of committed instruction 1603system.cpu2.commit.op_class_0::SimdFloatAdd 0 0.00% 55.43% # Class of committed instruction 1604system.cpu2.commit.op_class_0::SimdFloatAlu 0 0.00% 55.43% # Class of committed instruction 1605system.cpu2.commit.op_class_0::SimdFloatCmp 0 0.00% 55.43% # Class of committed instruction 1606system.cpu2.commit.op_class_0::SimdFloatCvt 0 0.00% 55.43% # Class of committed instruction 1607system.cpu2.commit.op_class_0::SimdFloatDiv 0 0.00% 55.43% # Class of committed instruction 1608system.cpu2.commit.op_class_0::SimdFloatMisc 0 0.00% 55.43% # Class of committed instruction 1609system.cpu2.commit.op_class_0::SimdFloatMult 0 0.00% 55.43% # Class of committed instruction 1610system.cpu2.commit.op_class_0::SimdFloatMultAcc 0 0.00% 55.43% # Class of committed instruction 1611system.cpu2.commit.op_class_0::SimdFloatSqrt 0 0.00% 55.43% # Class of committed instruction 1612system.cpu2.commit.op_class_0::MemRead 84671 31.44% 86.87% # Class of committed instruction 1613system.cpu2.commit.op_class_0::MemWrite 35366 13.13% 100.00% # Class of committed instruction 1614system.cpu2.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 1615system.cpu2.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 1616system.cpu2.commit.op_class_0::total 269325 # Class of committed instruction 1617system.cpu2.commit.bw_lim_events 1225 # number cycles where commit BW limit reached 1618system.cpu2.rob.rob_reads 480143 # The number of ROB reads 1619system.cpu2.rob.rob_writes 596277 # The number of ROB writes 1620system.cpu2.timesIdled 226 # Number of times that the entire CPU went into an idle state and unscheduled itself 1621system.cpu2.idleCycles 1706 # Total number of cycles that the CPU has spent unscheduled due to idling 1622system.cpu2.quiesceCycles 47823 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 1623system.cpu2.committedInsts 222755 # Number of Instructions Simulated 1624system.cpu2.committedOps 222755 # Number of Ops (including micro ops) Simulated 1625system.cpu2.cpi 0.866890 # CPI: Cycles Per Instruction 1626system.cpu2.cpi_total 0.866890 # CPI: Total CPI of All Threads 1627system.cpu2.ipc 1.153549 # IPC: Instructions Per Cycle 1628system.cpu2.ipc_total 1.153549 # IPC: Total IPC of All Threads 1629system.cpu2.int_regfile_reads 415553 # number of integer regfile reads 1630system.cpu2.int_regfile_writes 194388 # number of integer regfile writes 1631system.cpu2.fp_regfile_writes 64 # number of floating regfile writes 1632system.cpu2.misc_regfile_reads 119022 # number of misc regfile reads 1633system.cpu2.misc_regfile_writes 648 # number of misc regfile writes 1634system.cpu2.dcache.tags.replacements 0 # number of replacements 1635system.cpu2.dcache.tags.tagsinuse 25.641689 # Cycle average of tags in use 1636system.cpu2.dcache.tags.total_refs 42500 # Total number of references to valid blocks. 1637system.cpu2.dcache.tags.sampled_refs 30 # Sample count of references to valid blocks. 1638system.cpu2.dcache.tags.avg_refs 1416.666667 # Average number of references to valid blocks. 1639system.cpu2.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1640system.cpu2.dcache.tags.occ_blocks::cpu2.data 25.641689 # Average occupied blocks per requestor 1641system.cpu2.dcache.tags.occ_percent::cpu2.data 0.050081 # Average percentage of cache occupancy 1642system.cpu2.dcache.tags.occ_percent::total 0.050081 # Average percentage of cache occupancy 1643system.cpu2.dcache.tags.occ_task_id_blocks::1024 30 # Occupied blocks per task id 1644system.cpu2.dcache.tags.age_task_id_blocks_1024::0 1 # Occupied blocks per task id 1645system.cpu2.dcache.tags.age_task_id_blocks_1024::1 25 # Occupied blocks per task id 1646system.cpu2.dcache.tags.age_task_id_blocks_1024::2 4 # Occupied blocks per task id 1647system.cpu2.dcache.tags.occ_task_id_percent::1024 0.058594 # Percentage of cache occupancy per task id 1648system.cpu2.dcache.tags.tag_accesses 336580 # Number of tag accesses 1649system.cpu2.dcache.tags.data_accesses 336580 # Number of data accesses 1650system.cpu2.dcache.ReadReq_hits::cpu2.data 48215 # number of ReadReq hits 1651system.cpu2.dcache.ReadReq_hits::total 48215 # number of ReadReq hits 1652system.cpu2.dcache.WriteReq_hits::cpu2.data 35154 # number of WriteReq hits 1653system.cpu2.dcache.WriteReq_hits::total 35154 # number of WriteReq hits 1654system.cpu2.dcache.SwapReq_hits::cpu2.data 13 # number of SwapReq hits 1655system.cpu2.dcache.SwapReq_hits::total 13 # number of SwapReq hits 1656system.cpu2.dcache.demand_hits::cpu2.data 83369 # number of demand (read+write) hits 1657system.cpu2.dcache.demand_hits::total 83369 # number of demand (read+write) hits 1658system.cpu2.dcache.overall_hits::cpu2.data 83369 # number of overall hits 1659system.cpu2.dcache.overall_hits::total 83369 # number of overall hits 1660system.cpu2.dcache.ReadReq_misses::cpu2.data 500 # number of ReadReq misses 1661system.cpu2.dcache.ReadReq_misses::total 500 # number of ReadReq misses 1662system.cpu2.dcache.WriteReq_misses::cpu2.data 145 # number of WriteReq misses 1663system.cpu2.dcache.WriteReq_misses::total 145 # number of WriteReq misses 1664system.cpu2.dcache.SwapReq_misses::cpu2.data 54 # number of SwapReq misses 1665system.cpu2.dcache.SwapReq_misses::total 54 # number of SwapReq misses 1666system.cpu2.dcache.demand_misses::cpu2.data 645 # number of demand (read+write) misses 1667system.cpu2.dcache.demand_misses::total 645 # number of demand (read+write) misses 1668system.cpu2.dcache.overall_misses::cpu2.data 645 # number of overall misses 1669system.cpu2.dcache.overall_misses::total 645 # number of overall misses 1670system.cpu2.dcache.ReadReq_miss_latency::cpu2.data 8163500 # number of ReadReq miss cycles 1671system.cpu2.dcache.ReadReq_miss_latency::total 8163500 # number of ReadReq miss cycles 1672system.cpu2.dcache.WriteReq_miss_latency::cpu2.data 3144500 # number of WriteReq miss cycles 1673system.cpu2.dcache.WriteReq_miss_latency::total 3144500 # number of WriteReq miss cycles 1674system.cpu2.dcache.SwapReq_miss_latency::cpu2.data 806000 # number of SwapReq miss cycles 1675system.cpu2.dcache.SwapReq_miss_latency::total 806000 # number of SwapReq miss cycles 1676system.cpu2.dcache.demand_miss_latency::cpu2.data 11308000 # number of demand (read+write) miss cycles 1677system.cpu2.dcache.demand_miss_latency::total 11308000 # number of demand (read+write) miss cycles 1678system.cpu2.dcache.overall_miss_latency::cpu2.data 11308000 # number of overall miss cycles 1679system.cpu2.dcache.overall_miss_latency::total 11308000 # number of overall miss cycles 1680system.cpu2.dcache.ReadReq_accesses::cpu2.data 48715 # number of ReadReq accesses(hits+misses) 1681system.cpu2.dcache.ReadReq_accesses::total 48715 # number of ReadReq accesses(hits+misses) 1682system.cpu2.dcache.WriteReq_accesses::cpu2.data 35299 # number of WriteReq accesses(hits+misses) 1683system.cpu2.dcache.WriteReq_accesses::total 35299 # number of WriteReq accesses(hits+misses) 1684system.cpu2.dcache.SwapReq_accesses::cpu2.data 67 # number of SwapReq accesses(hits+misses) 1685system.cpu2.dcache.SwapReq_accesses::total 67 # number of SwapReq accesses(hits+misses) 1686system.cpu2.dcache.demand_accesses::cpu2.data 84014 # number of demand (read+write) accesses 1687system.cpu2.dcache.demand_accesses::total 84014 # number of demand (read+write) accesses 1688system.cpu2.dcache.overall_accesses::cpu2.data 84014 # number of overall (read+write) accesses 1689system.cpu2.dcache.overall_accesses::total 84014 # number of overall (read+write) accesses 1690system.cpu2.dcache.ReadReq_miss_rate::cpu2.data 0.010264 # miss rate for ReadReq accesses 1691system.cpu2.dcache.ReadReq_miss_rate::total 0.010264 # miss rate for ReadReq accesses 1692system.cpu2.dcache.WriteReq_miss_rate::cpu2.data 0.004108 # miss rate for WriteReq accesses 1693system.cpu2.dcache.WriteReq_miss_rate::total 0.004108 # miss rate for WriteReq accesses 1694system.cpu2.dcache.SwapReq_miss_rate::cpu2.data 0.805970 # miss rate for SwapReq accesses 1695system.cpu2.dcache.SwapReq_miss_rate::total 0.805970 # miss rate for SwapReq accesses 1696system.cpu2.dcache.demand_miss_rate::cpu2.data 0.007677 # miss rate for demand accesses 1697system.cpu2.dcache.demand_miss_rate::total 0.007677 # miss rate for demand accesses 1698system.cpu2.dcache.overall_miss_rate::cpu2.data 0.007677 # miss rate for overall accesses 1699system.cpu2.dcache.overall_miss_rate::total 0.007677 # miss rate for overall accesses 1700system.cpu2.dcache.ReadReq_avg_miss_latency::cpu2.data 16327 # average ReadReq miss latency 1701system.cpu2.dcache.ReadReq_avg_miss_latency::total 16327 # average ReadReq miss latency 1702system.cpu2.dcache.WriteReq_avg_miss_latency::cpu2.data 21686.206897 # average WriteReq miss latency 1703system.cpu2.dcache.WriteReq_avg_miss_latency::total 21686.206897 # average WriteReq miss latency 1704system.cpu2.dcache.SwapReq_avg_miss_latency::cpu2.data 14925.925926 # average SwapReq miss latency 1705system.cpu2.dcache.SwapReq_avg_miss_latency::total 14925.925926 # average SwapReq miss latency 1706system.cpu2.dcache.demand_avg_miss_latency::cpu2.data 17531.782946 # average overall miss latency 1707system.cpu2.dcache.demand_avg_miss_latency::total 17531.782946 # average overall miss latency 1708system.cpu2.dcache.overall_avg_miss_latency::cpu2.data 17531.782946 # average overall miss latency 1709system.cpu2.dcache.overall_avg_miss_latency::total 17531.782946 # average overall miss latency 1710system.cpu2.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 1711system.cpu2.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1712system.cpu2.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 1713system.cpu2.dcache.blocked::no_targets 0 # number of cycles access was blocked 1714system.cpu2.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 1715system.cpu2.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1716system.cpu2.dcache.ReadReq_mshr_hits::cpu2.data 338 # number of ReadReq MSHR hits 1717system.cpu2.dcache.ReadReq_mshr_hits::total 338 # number of ReadReq MSHR hits 1718system.cpu2.dcache.WriteReq_mshr_hits::cpu2.data 39 # number of WriteReq MSHR hits 1719system.cpu2.dcache.WriteReq_mshr_hits::total 39 # number of WriteReq MSHR hits 1720system.cpu2.dcache.SwapReq_mshr_hits::cpu2.data 2 # number of SwapReq MSHR hits 1721system.cpu2.dcache.SwapReq_mshr_hits::total 2 # number of SwapReq MSHR hits 1722system.cpu2.dcache.demand_mshr_hits::cpu2.data 377 # number of demand (read+write) MSHR hits 1723system.cpu2.dcache.demand_mshr_hits::total 377 # number of demand (read+write) MSHR hits 1724system.cpu2.dcache.overall_mshr_hits::cpu2.data 377 # number of overall MSHR hits 1725system.cpu2.dcache.overall_mshr_hits::total 377 # number of overall MSHR hits 1726system.cpu2.dcache.ReadReq_mshr_misses::cpu2.data 162 # number of ReadReq MSHR misses 1727system.cpu2.dcache.ReadReq_mshr_misses::total 162 # number of ReadReq MSHR misses 1728system.cpu2.dcache.WriteReq_mshr_misses::cpu2.data 106 # number of WriteReq MSHR misses 1729system.cpu2.dcache.WriteReq_mshr_misses::total 106 # number of WriteReq MSHR misses 1730system.cpu2.dcache.SwapReq_mshr_misses::cpu2.data 52 # number of SwapReq MSHR misses 1731system.cpu2.dcache.SwapReq_mshr_misses::total 52 # number of SwapReq MSHR misses 1732system.cpu2.dcache.demand_mshr_misses::cpu2.data 268 # number of demand (read+write) MSHR misses 1733system.cpu2.dcache.demand_mshr_misses::total 268 # number of demand (read+write) MSHR misses 1734system.cpu2.dcache.overall_mshr_misses::cpu2.data 268 # number of overall MSHR misses 1735system.cpu2.dcache.overall_mshr_misses::total 268 # number of overall MSHR misses 1736system.cpu2.dcache.ReadReq_mshr_miss_latency::cpu2.data 1730500 # number of ReadReq MSHR miss cycles 1737system.cpu2.dcache.ReadReq_mshr_miss_latency::total 1730500 # number of ReadReq MSHR miss cycles 1738system.cpu2.dcache.WriteReq_mshr_miss_latency::cpu2.data 1679500 # number of WriteReq MSHR miss cycles 1739system.cpu2.dcache.WriteReq_mshr_miss_latency::total 1679500 # number of WriteReq MSHR miss cycles 1740system.cpu2.dcache.SwapReq_mshr_miss_latency::cpu2.data 752000 # number of SwapReq MSHR miss cycles 1741system.cpu2.dcache.SwapReq_mshr_miss_latency::total 752000 # number of SwapReq MSHR miss cycles 1742system.cpu2.dcache.demand_mshr_miss_latency::cpu2.data 3410000 # number of demand (read+write) MSHR miss cycles 1743system.cpu2.dcache.demand_mshr_miss_latency::total 3410000 # number of demand (read+write) MSHR miss cycles 1744system.cpu2.dcache.overall_mshr_miss_latency::cpu2.data 3410000 # number of overall MSHR miss cycles 1745system.cpu2.dcache.overall_mshr_miss_latency::total 3410000 # number of overall MSHR miss cycles 1746system.cpu2.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.003325 # mshr miss rate for ReadReq accesses 1747system.cpu2.dcache.ReadReq_mshr_miss_rate::total 0.003325 # mshr miss rate for ReadReq accesses 1748system.cpu2.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.003003 # mshr miss rate for WriteReq accesses 1749system.cpu2.dcache.WriteReq_mshr_miss_rate::total 0.003003 # mshr miss rate for WriteReq accesses 1750system.cpu2.dcache.SwapReq_mshr_miss_rate::cpu2.data 0.776119 # mshr miss rate for SwapReq accesses 1751system.cpu2.dcache.SwapReq_mshr_miss_rate::total 0.776119 # mshr miss rate for SwapReq accesses 1752system.cpu2.dcache.demand_mshr_miss_rate::cpu2.data 0.003190 # mshr miss rate for demand accesses 1753system.cpu2.dcache.demand_mshr_miss_rate::total 0.003190 # mshr miss rate for demand accesses 1754system.cpu2.dcache.overall_mshr_miss_rate::cpu2.data 0.003190 # mshr miss rate for overall accesses 1755system.cpu2.dcache.overall_mshr_miss_rate::total 0.003190 # mshr miss rate for overall accesses 1756system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 10682.098765 # average ReadReq mshr miss latency 1757system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::total 10682.098765 # average ReadReq mshr miss latency 1758system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 15844.339623 # average WriteReq mshr miss latency 1759system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::total 15844.339623 # average WriteReq mshr miss latency 1760system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::cpu2.data 14461.538462 # average SwapReq mshr miss latency 1761system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::total 14461.538462 # average SwapReq mshr miss latency 1762system.cpu2.dcache.demand_avg_mshr_miss_latency::cpu2.data 12723.880597 # average overall mshr miss latency 1763system.cpu2.dcache.demand_avg_mshr_miss_latency::total 12723.880597 # average overall mshr miss latency 1764system.cpu2.dcache.overall_avg_mshr_miss_latency::cpu2.data 12723.880597 # average overall mshr miss latency 1765system.cpu2.dcache.overall_avg_mshr_miss_latency::total 12723.880597 # average overall mshr miss latency 1766system.cpu2.icache.tags.replacements 598 # number of replacements 1767system.cpu2.icache.tags.tagsinuse 95.853337 # Cycle average of tags in use 1768system.cpu2.icache.tags.total_refs 28564 # Total number of references to valid blocks. 1769system.cpu2.icache.tags.sampled_refs 733 # Sample count of references to valid blocks. 1770system.cpu2.icache.tags.avg_refs 38.968622 # Average number of references to valid blocks. 1771system.cpu2.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1772system.cpu2.icache.tags.occ_blocks::cpu2.inst 95.853337 # Average occupied blocks per requestor 1773system.cpu2.icache.tags.occ_percent::cpu2.inst 0.187214 # Average percentage of cache occupancy 1774system.cpu2.icache.tags.occ_percent::total 0.187214 # Average percentage of cache occupancy 1775system.cpu2.icache.tags.occ_task_id_blocks::1024 135 # Occupied blocks per task id 1776system.cpu2.icache.tags.age_task_id_blocks_1024::0 19 # Occupied blocks per task id 1777system.cpu2.icache.tags.age_task_id_blocks_1024::1 105 # Occupied blocks per task id 1778system.cpu2.icache.tags.age_task_id_blocks_1024::2 11 # Occupied blocks per task id 1779system.cpu2.icache.tags.occ_task_id_percent::1024 0.263672 # Percentage of cache occupancy per task id 1780system.cpu2.icache.tags.tag_accesses 30149 # Number of tag accesses 1781system.cpu2.icache.tags.data_accesses 30149 # Number of data accesses 1782system.cpu2.icache.ReadReq_hits::cpu2.inst 28564 # number of ReadReq hits 1783system.cpu2.icache.ReadReq_hits::total 28564 # number of ReadReq hits 1784system.cpu2.icache.demand_hits::cpu2.inst 28564 # number of demand (read+write) hits 1785system.cpu2.icache.demand_hits::total 28564 # number of demand (read+write) hits 1786system.cpu2.icache.overall_hits::cpu2.inst 28564 # number of overall hits 1787system.cpu2.icache.overall_hits::total 28564 # number of overall hits 1788system.cpu2.icache.ReadReq_misses::cpu2.inst 852 # number of ReadReq misses 1789system.cpu2.icache.ReadReq_misses::total 852 # number of ReadReq misses 1790system.cpu2.icache.demand_misses::cpu2.inst 852 # number of demand (read+write) misses 1791system.cpu2.icache.demand_misses::total 852 # number of demand (read+write) misses 1792system.cpu2.icache.overall_misses::cpu2.inst 852 # number of overall misses 1793system.cpu2.icache.overall_misses::total 852 # number of overall misses 1794system.cpu2.icache.ReadReq_miss_latency::cpu2.inst 12789500 # number of ReadReq miss cycles 1795system.cpu2.icache.ReadReq_miss_latency::total 12789500 # number of ReadReq miss cycles 1796system.cpu2.icache.demand_miss_latency::cpu2.inst 12789500 # number of demand (read+write) miss cycles 1797system.cpu2.icache.demand_miss_latency::total 12789500 # number of demand (read+write) miss cycles 1798system.cpu2.icache.overall_miss_latency::cpu2.inst 12789500 # number of overall miss cycles 1799system.cpu2.icache.overall_miss_latency::total 12789500 # number of overall miss cycles 1800system.cpu2.icache.ReadReq_accesses::cpu2.inst 29416 # number of ReadReq accesses(hits+misses) 1801system.cpu2.icache.ReadReq_accesses::total 29416 # number of ReadReq accesses(hits+misses) 1802system.cpu2.icache.demand_accesses::cpu2.inst 29416 # number of demand (read+write) accesses 1803system.cpu2.icache.demand_accesses::total 29416 # number of demand (read+write) accesses 1804system.cpu2.icache.overall_accesses::cpu2.inst 29416 # number of overall (read+write) accesses 1805system.cpu2.icache.overall_accesses::total 29416 # number of overall (read+write) accesses 1806system.cpu2.icache.ReadReq_miss_rate::cpu2.inst 0.028964 # miss rate for ReadReq accesses 1807system.cpu2.icache.ReadReq_miss_rate::total 0.028964 # miss rate for ReadReq accesses 1808system.cpu2.icache.demand_miss_rate::cpu2.inst 0.028964 # miss rate for demand accesses 1809system.cpu2.icache.demand_miss_rate::total 0.028964 # miss rate for demand accesses 1810system.cpu2.icache.overall_miss_rate::cpu2.inst 0.028964 # miss rate for overall accesses 1811system.cpu2.icache.overall_miss_rate::total 0.028964 # miss rate for overall accesses 1812system.cpu2.icache.ReadReq_avg_miss_latency::cpu2.inst 15011.150235 # average ReadReq miss latency 1813system.cpu2.icache.ReadReq_avg_miss_latency::total 15011.150235 # average ReadReq miss latency 1814system.cpu2.icache.demand_avg_miss_latency::cpu2.inst 15011.150235 # average overall miss latency 1815system.cpu2.icache.demand_avg_miss_latency::total 15011.150235 # average overall miss latency 1816system.cpu2.icache.overall_avg_miss_latency::cpu2.inst 15011.150235 # average overall miss latency 1817system.cpu2.icache.overall_avg_miss_latency::total 15011.150235 # average overall miss latency 1818system.cpu2.icache.blocked_cycles::no_mshrs 111 # number of cycles access was blocked 1819system.cpu2.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1820system.cpu2.icache.blocked::no_mshrs 5 # number of cycles access was blocked 1821system.cpu2.icache.blocked::no_targets 0 # number of cycles access was blocked 1822system.cpu2.icache.avg_blocked_cycles::no_mshrs 22.200000 # average number of cycles each access was blocked 1823system.cpu2.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1824system.cpu2.icache.writebacks::writebacks 598 # number of writebacks 1825system.cpu2.icache.writebacks::total 598 # number of writebacks 1826system.cpu2.icache.ReadReq_mshr_hits::cpu2.inst 119 # number of ReadReq MSHR hits 1827system.cpu2.icache.ReadReq_mshr_hits::total 119 # number of ReadReq MSHR hits 1828system.cpu2.icache.demand_mshr_hits::cpu2.inst 119 # number of demand (read+write) MSHR hits 1829system.cpu2.icache.demand_mshr_hits::total 119 # number of demand (read+write) MSHR hits 1830system.cpu2.icache.overall_mshr_hits::cpu2.inst 119 # number of overall MSHR hits 1831system.cpu2.icache.overall_mshr_hits::total 119 # number of overall MSHR hits 1832system.cpu2.icache.ReadReq_mshr_misses::cpu2.inst 733 # number of ReadReq MSHR misses 1833system.cpu2.icache.ReadReq_mshr_misses::total 733 # number of ReadReq MSHR misses 1834system.cpu2.icache.demand_mshr_misses::cpu2.inst 733 # number of demand (read+write) MSHR misses 1835system.cpu2.icache.demand_mshr_misses::total 733 # number of demand (read+write) MSHR misses 1836system.cpu2.icache.overall_mshr_misses::cpu2.inst 733 # number of overall MSHR misses 1837system.cpu2.icache.overall_mshr_misses::total 733 # number of overall MSHR misses 1838system.cpu2.icache.ReadReq_mshr_miss_latency::cpu2.inst 10899500 # number of ReadReq MSHR miss cycles 1839system.cpu2.icache.ReadReq_mshr_miss_latency::total 10899500 # number of ReadReq MSHR miss cycles 1840system.cpu2.icache.demand_mshr_miss_latency::cpu2.inst 10899500 # number of demand (read+write) MSHR miss cycles 1841system.cpu2.icache.demand_mshr_miss_latency::total 10899500 # number of demand (read+write) MSHR miss cycles 1842system.cpu2.icache.overall_mshr_miss_latency::cpu2.inst 10899500 # number of overall MSHR miss cycles 1843system.cpu2.icache.overall_mshr_miss_latency::total 10899500 # number of overall MSHR miss cycles 1844system.cpu2.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.024918 # mshr miss rate for ReadReq accesses 1845system.cpu2.icache.ReadReq_mshr_miss_rate::total 0.024918 # mshr miss rate for ReadReq accesses 1846system.cpu2.icache.demand_mshr_miss_rate::cpu2.inst 0.024918 # mshr miss rate for demand accesses 1847system.cpu2.icache.demand_mshr_miss_rate::total 0.024918 # mshr miss rate for demand accesses 1848system.cpu2.icache.overall_mshr_miss_rate::cpu2.inst 0.024918 # mshr miss rate for overall accesses 1849system.cpu2.icache.overall_mshr_miss_rate::total 0.024918 # mshr miss rate for overall accesses 1850system.cpu2.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 14869.713506 # average ReadReq mshr miss latency 1851system.cpu2.icache.ReadReq_avg_mshr_miss_latency::total 14869.713506 # average ReadReq mshr miss latency 1852system.cpu2.icache.demand_avg_mshr_miss_latency::cpu2.inst 14869.713506 # average overall mshr miss latency 1853system.cpu2.icache.demand_avg_mshr_miss_latency::total 14869.713506 # average overall mshr miss latency 1854system.cpu2.icache.overall_avg_mshr_miss_latency::cpu2.inst 14869.713506 # average overall mshr miss latency 1855system.cpu2.icache.overall_avg_mshr_miss_latency::total 14869.713506 # average overall mshr miss latency 1856system.cpu3.branchPred.lookups 61800 # Number of BP lookups 1857system.cpu3.branchPred.condPredicted 53939 # Number of conditional branches predicted 1858system.cpu3.branchPred.condIncorrect 2339 # Number of conditional branches incorrect 1859system.cpu3.branchPred.BTBLookups 53501 # Number of BTB lookups 1860system.cpu3.branchPred.BTBHits 0 # Number of BTB hits 1861system.cpu3.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 1862system.cpu3.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage 1863system.cpu3.branchPred.usedRAS 1989 # Number of times the RAS was used to get a target. 1864system.cpu3.branchPred.RASInCorrect 231 # Number of incorrect RAS predictions. 1865system.cpu3.branchPred.indirectLookups 53501 # Number of indirect predictor lookups. 1866system.cpu3.branchPred.indirectHits 43109 # Number of indirect target hits. 1867system.cpu3.branchPred.indirectMisses 10392 # Number of indirect misses. 1868system.cpu3.branchPredindirectMispredicted 1225 # Number of mispredicted indirect branches. 1869system.cpu3.numCycles 192748 # number of cpu cycles simulated 1870system.cpu3.numWorkItemsStarted 0 # number of work items this cpu started 1871system.cpu3.numWorkItemsCompleted 0 # number of work items this cpu completed 1872system.cpu3.fetch.icacheStallCycles 41262 # Number of cycles fetch is stalled on an Icache miss 1873system.cpu3.fetch.Insts 329189 # Number of instructions fetch has processed 1874system.cpu3.fetch.Branches 61800 # Number of branches that fetch encountered 1875system.cpu3.fetch.predictedBranches 45098 # Number of branches that fetch has predicted taken 1876system.cpu3.fetch.Cycles 145688 # Number of cycles fetch has run and was not squashing or blocked 1877system.cpu3.fetch.SquashCycles 4833 # Number of cycles fetch has spent squashing 1878system.cpu3.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 1879system.cpu3.fetch.NoActiveThreadStallCycles 10 # Number of stall cycles due to no active thread to fetch from 1880system.cpu3.fetch.PendingTrapStallCycles 1762 # Number of stall cycles due to pending traps 1881system.cpu3.fetch.CacheLines 30337 # Number of cache lines fetched 1882system.cpu3.fetch.IcacheSquashes 926 # Number of outstanding Icache misses that were squashed 1883system.cpu3.fetch.rateDist::samples 191141 # Number of instructions fetched each cycle (Total) 1884system.cpu3.fetch.rateDist::mean 1.722231 # Number of instructions fetched each cycle (Total) 1885system.cpu3.fetch.rateDist::stdev 2.297340 # Number of instructions fetched each cycle (Total) 1886system.cpu3.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 1887system.cpu3.fetch.rateDist::0 79632 41.66% 41.66% # Number of instructions fetched each cycle (Total) 1888system.cpu3.fetch.rateDist::1 55527 29.05% 70.71% # Number of instructions fetched each cycle (Total) 1889system.cpu3.fetch.rateDist::2 9457 4.95% 75.66% # Number of instructions fetched each cycle (Total) 1890system.cpu3.fetch.rateDist::3 3401 1.78% 77.44% # Number of instructions fetched each cycle (Total) 1891system.cpu3.fetch.rateDist::4 679 0.36% 77.79% # Number of instructions fetched each cycle (Total) 1892system.cpu3.fetch.rateDist::5 31347 16.40% 94.19% # Number of instructions fetched each cycle (Total) 1893system.cpu3.fetch.rateDist::6 1154 0.60% 94.80% # Number of instructions fetched each cycle (Total) 1894system.cpu3.fetch.rateDist::7 1382 0.72% 95.52% # Number of instructions fetched each cycle (Total) 1895system.cpu3.fetch.rateDist::8 8562 4.48% 100.00% # Number of instructions fetched each cycle (Total) 1896system.cpu3.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 1897system.cpu3.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 1898system.cpu3.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 1899system.cpu3.fetch.rateDist::total 191141 # Number of instructions fetched each cycle (Total) 1900system.cpu3.fetch.branchRate 0.320626 # Number of branch fetches per cycle 1901system.cpu3.fetch.rate 1.707872 # Number of inst fetches per cycle 1902system.cpu3.decode.IdleCycles 22425 # Number of cycles decode is idle 1903system.cpu3.decode.BlockedCycles 81552 # Number of cycles decode is blocked 1904system.cpu3.decode.RunCycles 79630 # Number of cycles decode is running 1905system.cpu3.decode.UnblockCycles 5108 # Number of cycles decode is unblocking 1906system.cpu3.decode.SquashCycles 2416 # Number of cycles decode is squashing 1907system.cpu3.decode.DecodedInsts 297344 # Number of instructions handled by decode 1908system.cpu3.rename.SquashCycles 2416 # Number of cycles rename is squashing 1909system.cpu3.rename.IdleCycles 23427 # Number of cycles rename is idle 1910system.cpu3.rename.BlockCycles 40476 # Number of cycles rename is blocking 1911system.cpu3.rename.serializeStallCycles 14673 # count of cycles rename stalled for serializing inst 1912system.cpu3.rename.RunCycles 80471 # Number of cycles rename is running 1913system.cpu3.rename.UnblockCycles 29668 # Number of cycles rename is unblocking 1914system.cpu3.rename.RenamedInsts 290876 # Number of instructions processed by rename 1915system.cpu3.rename.IQFullEvents 25659 # Number of times rename has blocked due to IQ full 1916system.cpu3.rename.LQFullEvents 14 # Number of times rename has blocked due to LQ full 1917system.cpu3.rename.RenamedOperands 201895 # Number of destination operands rename has renamed 1918system.cpu3.rename.RenameLookups 544124 # Number of register rename lookups that rename has made 1919system.cpu3.rename.int_rename_lookups 425656 # Number of integer rename lookups 1920system.cpu3.rename.fp_rename_lookups 36 # Number of floating rename lookups 1921system.cpu3.rename.CommittedMaps 173837 # Number of HB maps that are committed 1922system.cpu3.rename.UndoneMaps 28058 # Number of HB maps that are undone due to squashing 1923system.cpu3.rename.serializingInsts 1657 # count of serializing insts renamed 1924system.cpu3.rename.tempSerializingInsts 1795 # count of temporary serializing insts renamed 1925system.cpu3.rename.skidInsts 35428 # count of insts added to the skid buffer 1926system.cpu3.memDep0.insertedLoads 77674 # Number of loads inserted to the mem dependence unit. 1927system.cpu3.memDep0.insertedStores 35638 # Number of stores inserted to the mem dependence unit. 1928system.cpu3.memDep0.conflictingLoads 37571 # Number of conflicting loads. 1929system.cpu3.memDep0.conflictingStores 29275 # Number of conflicting stores. 1930system.cpu3.iq.iqInstsAdded 234657 # Number of instructions added to the IQ (excludes non-spec) 1931system.cpu3.iq.iqNonSpecInstsAdded 9848 # Number of non-speculative instructions added to the IQ 1932system.cpu3.iq.iqInstsIssued 236528 # Number of instructions issued 1933system.cpu3.iq.iqSquashedInstsIssued 68 # Number of squashed instructions issued 1934system.cpu3.iq.iqSquashedInstsExamined 24579 # Number of squashed instructions iterated over during squash; mainly for profiling 1935system.cpu3.iq.iqSquashedOperandsExamined 19470 # Number of squashed operands that are examined and possibly removed from graph 1936system.cpu3.iq.iqSquashedNonSpecRemoved 1266 # Number of squashed non-spec instructions that were removed 1937system.cpu3.iq.issued_per_cycle::samples 191141 # Number of insts issued each cycle 1938system.cpu3.iq.issued_per_cycle::mean 1.237453 # Number of insts issued each cycle 1939system.cpu3.iq.issued_per_cycle::stdev 1.372875 # Number of insts issued each cycle 1940system.cpu3.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 1941system.cpu3.iq.issued_per_cycle::0 84630 44.28% 44.28% # Number of insts issued each cycle 1942system.cpu3.iq.issued_per_cycle::1 31019 16.23% 60.50% # Number of insts issued each cycle 1943system.cpu3.iq.issued_per_cycle::2 34273 17.93% 78.44% # Number of insts issued each cycle 1944system.cpu3.iq.issued_per_cycle::3 34156 17.87% 96.30% # Number of insts issued each cycle 1945system.cpu3.iq.issued_per_cycle::4 3613 1.89% 98.20% # Number of insts issued each cycle 1946system.cpu3.iq.issued_per_cycle::5 1675 0.88% 99.07% # Number of insts issued each cycle 1947system.cpu3.iq.issued_per_cycle::6 1066 0.56% 99.63% # Number of insts issued each cycle 1948system.cpu3.iq.issued_per_cycle::7 400 0.21% 99.84% # Number of insts issued each cycle 1949system.cpu3.iq.issued_per_cycle::8 309 0.16% 100.00% # Number of insts issued each cycle 1950system.cpu3.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 1951system.cpu3.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 1952system.cpu3.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 1953system.cpu3.iq.issued_per_cycle::total 191141 # Number of insts issued each cycle 1954system.cpu3.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 1955system.cpu3.iq.fu_full::IntAlu 176 38.18% 38.18% # attempts to use FU when none available 1956system.cpu3.iq.fu_full::IntMult 0 0.00% 38.18% # attempts to use FU when none available 1957system.cpu3.iq.fu_full::IntDiv 0 0.00% 38.18% # attempts to use FU when none available 1958system.cpu3.iq.fu_full::FloatAdd 0 0.00% 38.18% # attempts to use FU when none available 1959system.cpu3.iq.fu_full::FloatCmp 0 0.00% 38.18% # attempts to use FU when none available 1960system.cpu3.iq.fu_full::FloatCvt 0 0.00% 38.18% # attempts to use FU when none available 1961system.cpu3.iq.fu_full::FloatMult 0 0.00% 38.18% # attempts to use FU when none available 1962system.cpu3.iq.fu_full::FloatDiv 0 0.00% 38.18% # attempts to use FU when none available 1963system.cpu3.iq.fu_full::FloatSqrt 0 0.00% 38.18% # attempts to use FU when none available 1964system.cpu3.iq.fu_full::SimdAdd 0 0.00% 38.18% # attempts to use FU when none available 1965system.cpu3.iq.fu_full::SimdAddAcc 0 0.00% 38.18% # attempts to use FU when none available 1966system.cpu3.iq.fu_full::SimdAlu 0 0.00% 38.18% # attempts to use FU when none available 1967system.cpu3.iq.fu_full::SimdCmp 0 0.00% 38.18% # attempts to use FU when none available 1968system.cpu3.iq.fu_full::SimdCvt 0 0.00% 38.18% # attempts to use FU when none available 1969system.cpu3.iq.fu_full::SimdMisc 0 0.00% 38.18% # attempts to use FU when none available 1970system.cpu3.iq.fu_full::SimdMult 0 0.00% 38.18% # attempts to use FU when none available 1971system.cpu3.iq.fu_full::SimdMultAcc 0 0.00% 38.18% # attempts to use FU when none available 1972system.cpu3.iq.fu_full::SimdShift 0 0.00% 38.18% # attempts to use FU when none available 1973system.cpu3.iq.fu_full::SimdShiftAcc 0 0.00% 38.18% # attempts to use FU when none available 1974system.cpu3.iq.fu_full::SimdSqrt 0 0.00% 38.18% # attempts to use FU when none available 1975system.cpu3.iq.fu_full::SimdFloatAdd 0 0.00% 38.18% # attempts to use FU when none available 1976system.cpu3.iq.fu_full::SimdFloatAlu 0 0.00% 38.18% # attempts to use FU when none available 1977system.cpu3.iq.fu_full::SimdFloatCmp 0 0.00% 38.18% # attempts to use FU when none available 1978system.cpu3.iq.fu_full::SimdFloatCvt 0 0.00% 38.18% # attempts to use FU when none available 1979system.cpu3.iq.fu_full::SimdFloatDiv 0 0.00% 38.18% # attempts to use FU when none available 1980system.cpu3.iq.fu_full::SimdFloatMisc 0 0.00% 38.18% # attempts to use FU when none available 1981system.cpu3.iq.fu_full::SimdFloatMult 0 0.00% 38.18% # attempts to use FU when none available 1982system.cpu3.iq.fu_full::SimdFloatMultAcc 0 0.00% 38.18% # attempts to use FU when none available 1983system.cpu3.iq.fu_full::SimdFloatSqrt 0 0.00% 38.18% # attempts to use FU when none available 1984system.cpu3.iq.fu_full::MemRead 50 10.85% 49.02% # attempts to use FU when none available 1985system.cpu3.iq.fu_full::MemWrite 235 50.98% 100.00% # attempts to use FU when none available 1986system.cpu3.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 1987system.cpu3.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 1988system.cpu3.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 1989system.cpu3.iq.FU_type_0::IntAlu 117496 49.68% 49.68% # Type of FU issued 1990system.cpu3.iq.FU_type_0::IntMult 0 0.00% 49.68% # Type of FU issued 1991system.cpu3.iq.FU_type_0::IntDiv 0 0.00% 49.68% # Type of FU issued 1992system.cpu3.iq.FU_type_0::FloatAdd 0 0.00% 49.68% # Type of FU issued 1993system.cpu3.iq.FU_type_0::FloatCmp 0 0.00% 49.68% # Type of FU issued 1994system.cpu3.iq.FU_type_0::FloatCvt 0 0.00% 49.68% # Type of FU issued 1995system.cpu3.iq.FU_type_0::FloatMult 0 0.00% 49.68% # Type of FU issued 1996system.cpu3.iq.FU_type_0::FloatDiv 0 0.00% 49.68% # Type of FU issued 1997system.cpu3.iq.FU_type_0::FloatSqrt 0 0.00% 49.68% # Type of FU issued 1998system.cpu3.iq.FU_type_0::SimdAdd 0 0.00% 49.68% # Type of FU issued 1999system.cpu3.iq.FU_type_0::SimdAddAcc 0 0.00% 49.68% # Type of FU issued 2000system.cpu3.iq.FU_type_0::SimdAlu 0 0.00% 49.68% # Type of FU issued 2001system.cpu3.iq.FU_type_0::SimdCmp 0 0.00% 49.68% # Type of FU issued 2002system.cpu3.iq.FU_type_0::SimdCvt 0 0.00% 49.68% # Type of FU issued 2003system.cpu3.iq.FU_type_0::SimdMisc 0 0.00% 49.68% # Type of FU issued 2004system.cpu3.iq.FU_type_0::SimdMult 0 0.00% 49.68% # Type of FU issued 2005system.cpu3.iq.FU_type_0::SimdMultAcc 0 0.00% 49.68% # Type of FU issued 2006system.cpu3.iq.FU_type_0::SimdShift 0 0.00% 49.68% # Type of FU issued 2007system.cpu3.iq.FU_type_0::SimdShiftAcc 0 0.00% 49.68% # Type of FU issued 2008system.cpu3.iq.FU_type_0::SimdSqrt 0 0.00% 49.68% # Type of FU issued 2009system.cpu3.iq.FU_type_0::SimdFloatAdd 0 0.00% 49.68% # Type of FU issued 2010system.cpu3.iq.FU_type_0::SimdFloatAlu 0 0.00% 49.68% # Type of FU issued 2011system.cpu3.iq.FU_type_0::SimdFloatCmp 0 0.00% 49.68% # Type of FU issued 2012system.cpu3.iq.FU_type_0::SimdFloatCvt 0 0.00% 49.68% # Type of FU issued 2013system.cpu3.iq.FU_type_0::SimdFloatDiv 0 0.00% 49.68% # Type of FU issued 2014system.cpu3.iq.FU_type_0::SimdFloatMisc 0 0.00% 49.68% # Type of FU issued 2015system.cpu3.iq.FU_type_0::SimdFloatMult 0 0.00% 49.68% # Type of FU issued 2016system.cpu3.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 49.68% # Type of FU issued 2017system.cpu3.iq.FU_type_0::SimdFloatSqrt 0 0.00% 49.68% # Type of FU issued 2018system.cpu3.iq.FU_type_0::MemRead 84415 35.69% 85.36% # Type of FU issued 2019system.cpu3.iq.FU_type_0::MemWrite 34617 14.64% 100.00% # Type of FU issued 2020system.cpu3.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 2021system.cpu3.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 2022system.cpu3.iq.FU_type_0::total 236528 # Type of FU issued 2023system.cpu3.iq.rate 1.227136 # Inst issue rate 2024system.cpu3.iq.fu_busy_cnt 461 # FU busy when requested 2025system.cpu3.iq.fu_busy_rate 0.001949 # FU busy rate (busy events/executed inst) 2026system.cpu3.iq.int_inst_queue_reads 664726 # Number of integer instruction queue reads 2027system.cpu3.iq.int_inst_queue_writes 269047 # Number of integer instruction queue writes 2028system.cpu3.iq.int_inst_queue_wakeup_accesses 232596 # Number of integer instruction queue wakeup accesses 2029system.cpu3.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 2030system.cpu3.iq.fp_inst_queue_writes 72 # Number of floating instruction queue writes 2031system.cpu3.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 2032system.cpu3.iq.int_alu_accesses 236989 # Number of integer alu accesses 2033system.cpu3.iq.fp_alu_accesses 0 # Number of floating point alu accesses 2034system.cpu3.iew.lsq.thread0.forwLoads 29180 # Number of loads that had data forwarded from stores 2035system.cpu3.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 2036system.cpu3.iew.lsq.thread0.squashedLoads 4384 # Number of loads squashed 2037system.cpu3.iew.lsq.thread0.ignoredResponses 23 # Number of memory responses ignored because the instruction is squashed 2038system.cpu3.iew.lsq.thread0.memOrderViolation 35 # Number of memory ordering violations 2039system.cpu3.iew.lsq.thread0.squashedStores 2661 # Number of stores squashed 2040system.cpu3.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 2041system.cpu3.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 2042system.cpu3.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 2043system.cpu3.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 2044system.cpu3.iew.iewIdleCycles 0 # Number of cycles IEW is idle 2045system.cpu3.iew.iewSquashCycles 2416 # Number of cycles IEW is squashing 2046system.cpu3.iew.iewBlockCycles 11113 # Number of cycles IEW is blocking 2047system.cpu3.iew.iewUnblockCycles 50 # Number of cycles IEW is unblocking 2048system.cpu3.iew.iewDispatchedInsts 283276 # Number of instructions dispatched to IQ 2049system.cpu3.iew.iewDispSquashedInsts 304 # Number of squashed instructions skipped by dispatch 2050system.cpu3.iew.iewDispLoadInsts 77674 # Number of dispatched load instructions 2051system.cpu3.iew.iewDispStoreInsts 35638 # Number of dispatched store instructions 2052system.cpu3.iew.iewDispNonSpecInsts 1522 # Number of dispatched non-speculative instructions 2053system.cpu3.iew.iewIQFullEvents 28 # Number of times the IQ has become full, causing a stall 2054system.cpu3.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 2055system.cpu3.iew.memOrderViolationEvents 35 # Number of memory order violations 2056system.cpu3.iew.predictedTakenIncorrect 471 # Number of branches that were predicted taken incorrectly 2057system.cpu3.iew.predictedNotTakenIncorrect 2483 # Number of branches that were predicted not taken incorrectly 2058system.cpu3.iew.branchMispredicts 2954 # Number of branch mispredicts detected at execute 2059system.cpu3.iew.iewExecutedInsts 233943 # Number of executed instructions 2060system.cpu3.iew.iewExecLoadInsts 76012 # Number of load instructions executed 2061system.cpu3.iew.iewExecSquashedInsts 2585 # Number of squashed instructions skipped in execute 2062system.cpu3.iew.exec_swp 0 # number of swp insts executed 2063system.cpu3.iew.exec_nop 38771 # number of nop insts executed 2064system.cpu3.iew.exec_refs 110309 # number of memory reference insts executed 2065system.cpu3.iew.exec_branches 49060 # Number of branches executed 2066system.cpu3.iew.exec_stores 34297 # Number of stores executed 2067system.cpu3.iew.exec_rate 1.213725 # Inst execution rate 2068system.cpu3.iew.wb_sent 233093 # cumulative count of insts sent to commit 2069system.cpu3.iew.wb_count 232596 # cumulative count of insts written-back 2070system.cpu3.iew.wb_producers 128296 # num instructions producing a value 2071system.cpu3.iew.wb_consumers 135910 # num instructions consuming a value 2072system.cpu3.iew.wb_rate 1.206736 # insts written-back per cycle 2073system.cpu3.iew.wb_fanout 0.943978 # average fanout of values written-back 2074system.cpu3.commit.commitSquashedInsts 25736 # The number of squashed insts skipped by commit 2075system.cpu3.commit.commitNonSpecStalls 8582 # The number of times commit has been forced to stall to communicate backwards 2076system.cpu3.commit.branchMispredicts 2339 # The number of times a branch was mispredicted 2077system.cpu3.commit.committed_per_cycle::samples 186297 # Number of insts commited each cycle 2078system.cpu3.commit.committed_per_cycle::mean 1.382277 # Number of insts commited each cycle 2079system.cpu3.commit.committed_per_cycle::stdev 1.944418 # Number of insts commited each cycle 2080system.cpu3.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 2081system.cpu3.commit.committed_per_cycle::0 92574 49.69% 49.69% # Number of insts commited each cycle 2082system.cpu3.commit.committed_per_cycle::1 45329 24.33% 74.02% # Number of insts commited each cycle 2083system.cpu3.commit.committed_per_cycle::2 5460 2.93% 76.95% # Number of insts commited each cycle 2084system.cpu3.commit.committed_per_cycle::3 9239 4.96% 81.91% # Number of insts commited each cycle 2085system.cpu3.commit.committed_per_cycle::4 1287 0.69% 82.60% # Number of insts commited each cycle 2086system.cpu3.commit.committed_per_cycle::5 29468 15.82% 98.42% # Number of insts commited each cycle 2087system.cpu3.commit.committed_per_cycle::6 712 0.38% 98.80% # Number of insts commited each cycle 2088system.cpu3.commit.committed_per_cycle::7 1036 0.56% 99.36% # Number of insts commited each cycle 2089system.cpu3.commit.committed_per_cycle::8 1192 0.64% 100.00% # Number of insts commited each cycle 2090system.cpu3.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 2091system.cpu3.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 2092system.cpu3.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 2093system.cpu3.commit.committed_per_cycle::total 186297 # Number of insts commited each cycle 2094system.cpu3.commit.committedInsts 257514 # Number of instructions committed 2095system.cpu3.commit.committedOps 257514 # Number of ops (including micro ops) committed 2096system.cpu3.commit.swp_count 0 # Number of s/w prefetches committed 2097system.cpu3.commit.refs 106267 # Number of memory references committed 2098system.cpu3.commit.loads 73290 # Number of loads committed 2099system.cpu3.commit.membars 7865 # Number of memory barriers committed 2100system.cpu3.commit.branches 46801 # Number of branches committed 2101system.cpu3.commit.fp_insts 0 # Number of committed floating point instructions. 2102system.cpu3.commit.int_insts 175188 # Number of committed integer instructions. 2103system.cpu3.commit.function_calls 322 # Number of function calls committed. 2104system.cpu3.commit.op_class_0::No_OpClass 37588 14.60% 14.60% # Class of committed instruction 2105system.cpu3.commit.op_class_0::IntAlu 105794 41.08% 55.68% # Class of committed instruction 2106system.cpu3.commit.op_class_0::IntMult 0 0.00% 55.68% # Class of committed instruction 2107system.cpu3.commit.op_class_0::IntDiv 0 0.00% 55.68% # Class of committed instruction 2108system.cpu3.commit.op_class_0::FloatAdd 0 0.00% 55.68% # Class of committed instruction 2109system.cpu3.commit.op_class_0::FloatCmp 0 0.00% 55.68% # Class of committed instruction 2110system.cpu3.commit.op_class_0::FloatCvt 0 0.00% 55.68% # Class of committed instruction 2111system.cpu3.commit.op_class_0::FloatMult 0 0.00% 55.68% # Class of committed instruction 2112system.cpu3.commit.op_class_0::FloatDiv 0 0.00% 55.68% # Class of committed instruction 2113system.cpu3.commit.op_class_0::FloatSqrt 0 0.00% 55.68% # Class of committed instruction 2114system.cpu3.commit.op_class_0::SimdAdd 0 0.00% 55.68% # Class of committed instruction 2115system.cpu3.commit.op_class_0::SimdAddAcc 0 0.00% 55.68% # Class of committed instruction 2116system.cpu3.commit.op_class_0::SimdAlu 0 0.00% 55.68% # Class of committed instruction 2117system.cpu3.commit.op_class_0::SimdCmp 0 0.00% 55.68% # Class of committed instruction 2118system.cpu3.commit.op_class_0::SimdCvt 0 0.00% 55.68% # Class of committed instruction 2119system.cpu3.commit.op_class_0::SimdMisc 0 0.00% 55.68% # Class of committed instruction 2120system.cpu3.commit.op_class_0::SimdMult 0 0.00% 55.68% # Class of committed instruction 2121system.cpu3.commit.op_class_0::SimdMultAcc 0 0.00% 55.68% # Class of committed instruction 2122system.cpu3.commit.op_class_0::SimdShift 0 0.00% 55.68% # Class of committed instruction 2123system.cpu3.commit.op_class_0::SimdShiftAcc 0 0.00% 55.68% # Class of committed instruction 2124system.cpu3.commit.op_class_0::SimdSqrt 0 0.00% 55.68% # Class of committed instruction 2125system.cpu3.commit.op_class_0::SimdFloatAdd 0 0.00% 55.68% # Class of committed instruction 2126system.cpu3.commit.op_class_0::SimdFloatAlu 0 0.00% 55.68% # Class of committed instruction 2127system.cpu3.commit.op_class_0::SimdFloatCmp 0 0.00% 55.68% # Class of committed instruction 2128system.cpu3.commit.op_class_0::SimdFloatCvt 0 0.00% 55.68% # Class of committed instruction 2129system.cpu3.commit.op_class_0::SimdFloatDiv 0 0.00% 55.68% # Class of committed instruction 2130system.cpu3.commit.op_class_0::SimdFloatMisc 0 0.00% 55.68% # Class of committed instruction 2131system.cpu3.commit.op_class_0::SimdFloatMult 0 0.00% 55.68% # Class of committed instruction 2132system.cpu3.commit.op_class_0::SimdFloatMultAcc 0 0.00% 55.68% # Class of committed instruction 2133system.cpu3.commit.op_class_0::SimdFloatSqrt 0 0.00% 55.68% # Class of committed instruction 2134system.cpu3.commit.op_class_0::MemRead 81155 31.51% 87.19% # Class of committed instruction 2135system.cpu3.commit.op_class_0::MemWrite 32977 12.81% 100.00% # Class of committed instruction 2136system.cpu3.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 2137system.cpu3.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 2138system.cpu3.commit.op_class_0::total 257514 # Class of committed instruction 2139system.cpu3.commit.bw_lim_events 1192 # number cycles where commit BW limit reached 2140system.cpu3.rob.rob_reads 467769 # The number of ROB reads 2141system.cpu3.rob.rob_writes 571412 # The number of ROB writes 2142system.cpu3.timesIdled 219 # Number of times that the entire CPU went into an idle state and unscheduled itself 2143system.cpu3.idleCycles 1607 # Total number of cycles that the CPU has spent unscheduled due to idling 2144system.cpu3.quiesceCycles 48179 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 2145system.cpu3.committedInsts 212061 # Number of Instructions Simulated 2146system.cpu3.committedOps 212061 # Number of Ops (including micro ops) Simulated 2147system.cpu3.cpi 0.908927 # CPI: Cycles Per Instruction 2148system.cpu3.cpi_total 0.908927 # CPI: Total CPI of All Threads 2149system.cpu3.ipc 1.100198 # IPC: Instructions Per Cycle 2150system.cpu3.ipc_total 1.100198 # IPC: Total IPC of All Threads 2151system.cpu3.int_regfile_reads 395124 # number of integer regfile reads 2152system.cpu3.int_regfile_writes 185063 # number of integer regfile writes 2153system.cpu3.fp_regfile_writes 64 # number of floating regfile writes 2154system.cpu3.misc_regfile_reads 112177 # number of misc regfile reads 2155system.cpu3.misc_regfile_writes 648 # number of misc regfile writes 2156system.cpu3.dcache.tags.replacements 0 # number of replacements 2157system.cpu3.dcache.tags.tagsinuse 24.465247 # Cycle average of tags in use 2158system.cpu3.dcache.tags.total_refs 40069 # Total number of references to valid blocks. 2159system.cpu3.dcache.tags.sampled_refs 29 # Sample count of references to valid blocks. 2160system.cpu3.dcache.tags.avg_refs 1381.689655 # Average number of references to valid blocks. 2161system.cpu3.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2162system.cpu3.dcache.tags.occ_blocks::cpu3.data 24.465247 # Average occupied blocks per requestor 2163system.cpu3.dcache.tags.occ_percent::cpu3.data 0.047784 # Average percentage of cache occupancy 2164system.cpu3.dcache.tags.occ_percent::total 0.047784 # Average percentage of cache occupancy 2165system.cpu3.dcache.tags.occ_task_id_blocks::1024 29 # Occupied blocks per task id 2166system.cpu3.dcache.tags.age_task_id_blocks_1024::1 26 # Occupied blocks per task id 2167system.cpu3.dcache.tags.age_task_id_blocks_1024::2 3 # Occupied blocks per task id 2168system.cpu3.dcache.tags.occ_task_id_percent::1024 0.056641 # Percentage of cache occupancy per task id 2169system.cpu3.dcache.tags.tag_accesses 319388 # Number of tag accesses 2170system.cpu3.dcache.tags.data_accesses 319388 # Number of data accesses 2171system.cpu3.dcache.ReadReq_hits::cpu3.data 46353 # number of ReadReq hits 2172system.cpu3.dcache.ReadReq_hits::total 46353 # number of ReadReq hits 2173system.cpu3.dcache.WriteReq_hits::cpu3.data 32769 # number of WriteReq hits 2174system.cpu3.dcache.WriteReq_hits::total 32769 # number of WriteReq hits 2175system.cpu3.dcache.SwapReq_hits::cpu3.data 15 # number of SwapReq hits 2176system.cpu3.dcache.SwapReq_hits::total 15 # number of SwapReq hits 2177system.cpu3.dcache.demand_hits::cpu3.data 79122 # number of demand (read+write) hits 2178system.cpu3.dcache.demand_hits::total 79122 # number of demand (read+write) hits 2179system.cpu3.dcache.overall_hits::cpu3.data 79122 # number of overall hits 2180system.cpu3.dcache.overall_hits::total 79122 # number of overall hits 2181system.cpu3.dcache.ReadReq_misses::cpu3.data 454 # number of ReadReq misses 2182system.cpu3.dcache.ReadReq_misses::total 454 # number of ReadReq misses 2183system.cpu3.dcache.WriteReq_misses::cpu3.data 137 # number of WriteReq misses 2184system.cpu3.dcache.WriteReq_misses::total 137 # number of WriteReq misses 2185system.cpu3.dcache.SwapReq_misses::cpu3.data 56 # number of SwapReq misses 2186system.cpu3.dcache.SwapReq_misses::total 56 # number of SwapReq misses 2187system.cpu3.dcache.demand_misses::cpu3.data 591 # number of demand (read+write) misses 2188system.cpu3.dcache.demand_misses::total 591 # number of demand (read+write) misses 2189system.cpu3.dcache.overall_misses::cpu3.data 591 # number of overall misses 2190system.cpu3.dcache.overall_misses::total 591 # number of overall misses 2191system.cpu3.dcache.ReadReq_miss_latency::cpu3.data 6996500 # number of ReadReq miss cycles 2192system.cpu3.dcache.ReadReq_miss_latency::total 6996500 # number of ReadReq miss cycles 2193system.cpu3.dcache.WriteReq_miss_latency::cpu3.data 2957500 # number of WriteReq miss cycles 2194system.cpu3.dcache.WriteReq_miss_latency::total 2957500 # number of WriteReq miss cycles 2195system.cpu3.dcache.SwapReq_miss_latency::cpu3.data 770500 # number of SwapReq miss cycles 2196system.cpu3.dcache.SwapReq_miss_latency::total 770500 # number of SwapReq miss cycles 2197system.cpu3.dcache.demand_miss_latency::cpu3.data 9954000 # number of demand (read+write) miss cycles 2198system.cpu3.dcache.demand_miss_latency::total 9954000 # number of demand (read+write) miss cycles 2199system.cpu3.dcache.overall_miss_latency::cpu3.data 9954000 # number of overall miss cycles 2200system.cpu3.dcache.overall_miss_latency::total 9954000 # number of overall miss cycles 2201system.cpu3.dcache.ReadReq_accesses::cpu3.data 46807 # number of ReadReq accesses(hits+misses) 2202system.cpu3.dcache.ReadReq_accesses::total 46807 # number of ReadReq accesses(hits+misses) 2203system.cpu3.dcache.WriteReq_accesses::cpu3.data 32906 # number of WriteReq accesses(hits+misses) 2204system.cpu3.dcache.WriteReq_accesses::total 32906 # number of WriteReq accesses(hits+misses) 2205system.cpu3.dcache.SwapReq_accesses::cpu3.data 71 # number of SwapReq accesses(hits+misses) 2206system.cpu3.dcache.SwapReq_accesses::total 71 # number of SwapReq accesses(hits+misses) 2207system.cpu3.dcache.demand_accesses::cpu3.data 79713 # number of demand (read+write) accesses 2208system.cpu3.dcache.demand_accesses::total 79713 # number of demand (read+write) accesses 2209system.cpu3.dcache.overall_accesses::cpu3.data 79713 # number of overall (read+write) accesses 2210system.cpu3.dcache.overall_accesses::total 79713 # number of overall (read+write) accesses 2211system.cpu3.dcache.ReadReq_miss_rate::cpu3.data 0.009699 # miss rate for ReadReq accesses 2212system.cpu3.dcache.ReadReq_miss_rate::total 0.009699 # miss rate for ReadReq accesses 2213system.cpu3.dcache.WriteReq_miss_rate::cpu3.data 0.004163 # miss rate for WriteReq accesses 2214system.cpu3.dcache.WriteReq_miss_rate::total 0.004163 # miss rate for WriteReq accesses 2215system.cpu3.dcache.SwapReq_miss_rate::cpu3.data 0.788732 # miss rate for SwapReq accesses 2216system.cpu3.dcache.SwapReq_miss_rate::total 0.788732 # miss rate for SwapReq accesses 2217system.cpu3.dcache.demand_miss_rate::cpu3.data 0.007414 # miss rate for demand accesses 2218system.cpu3.dcache.demand_miss_rate::total 0.007414 # miss rate for demand accesses 2219system.cpu3.dcache.overall_miss_rate::cpu3.data 0.007414 # miss rate for overall accesses 2220system.cpu3.dcache.overall_miss_rate::total 0.007414 # miss rate for overall accesses 2221system.cpu3.dcache.ReadReq_avg_miss_latency::cpu3.data 15410.792952 # average ReadReq miss latency 2222system.cpu3.dcache.ReadReq_avg_miss_latency::total 15410.792952 # average ReadReq miss latency 2223system.cpu3.dcache.WriteReq_avg_miss_latency::cpu3.data 21587.591241 # average WriteReq miss latency 2224system.cpu3.dcache.WriteReq_avg_miss_latency::total 21587.591241 # average WriteReq miss latency 2225system.cpu3.dcache.SwapReq_avg_miss_latency::cpu3.data 13758.928571 # average SwapReq miss latency 2226system.cpu3.dcache.SwapReq_avg_miss_latency::total 13758.928571 # average SwapReq miss latency 2227system.cpu3.dcache.demand_avg_miss_latency::cpu3.data 16842.639594 # average overall miss latency 2228system.cpu3.dcache.demand_avg_miss_latency::total 16842.639594 # average overall miss latency 2229system.cpu3.dcache.overall_avg_miss_latency::cpu3.data 16842.639594 # average overall miss latency 2230system.cpu3.dcache.overall_avg_miss_latency::total 16842.639594 # average overall miss latency 2231system.cpu3.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 2232system.cpu3.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 2233system.cpu3.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 2234system.cpu3.dcache.blocked::no_targets 0 # number of cycles access was blocked 2235system.cpu3.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 2236system.cpu3.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2237system.cpu3.dcache.ReadReq_mshr_hits::cpu3.data 292 # number of ReadReq MSHR hits 2238system.cpu3.dcache.ReadReq_mshr_hits::total 292 # number of ReadReq MSHR hits 2239system.cpu3.dcache.WriteReq_mshr_hits::cpu3.data 35 # number of WriteReq MSHR hits 2240system.cpu3.dcache.WriteReq_mshr_hits::total 35 # number of WriteReq MSHR hits 2241system.cpu3.dcache.SwapReq_mshr_hits::cpu3.data 3 # number of SwapReq MSHR hits 2242system.cpu3.dcache.SwapReq_mshr_hits::total 3 # number of SwapReq MSHR hits 2243system.cpu3.dcache.demand_mshr_hits::cpu3.data 327 # number of demand (read+write) MSHR hits 2244system.cpu3.dcache.demand_mshr_hits::total 327 # number of demand (read+write) MSHR hits 2245system.cpu3.dcache.overall_mshr_hits::cpu3.data 327 # number of overall MSHR hits 2246system.cpu3.dcache.overall_mshr_hits::total 327 # number of overall MSHR hits 2247system.cpu3.dcache.ReadReq_mshr_misses::cpu3.data 162 # number of ReadReq MSHR misses 2248system.cpu3.dcache.ReadReq_mshr_misses::total 162 # number of ReadReq MSHR misses 2249system.cpu3.dcache.WriteReq_mshr_misses::cpu3.data 102 # number of WriteReq MSHR misses 2250system.cpu3.dcache.WriteReq_mshr_misses::total 102 # number of WriteReq MSHR misses 2251system.cpu3.dcache.SwapReq_mshr_misses::cpu3.data 53 # number of SwapReq MSHR misses 2252system.cpu3.dcache.SwapReq_mshr_misses::total 53 # number of SwapReq MSHR misses 2253system.cpu3.dcache.demand_mshr_misses::cpu3.data 264 # number of demand (read+write) MSHR misses 2254system.cpu3.dcache.demand_mshr_misses::total 264 # number of demand (read+write) MSHR misses 2255system.cpu3.dcache.overall_mshr_misses::cpu3.data 264 # number of overall MSHR misses 2256system.cpu3.dcache.overall_mshr_misses::total 264 # number of overall MSHR misses 2257system.cpu3.dcache.ReadReq_mshr_miss_latency::cpu3.data 1605500 # number of ReadReq MSHR miss cycles 2258system.cpu3.dcache.ReadReq_mshr_miss_latency::total 1605500 # number of ReadReq MSHR miss cycles 2259system.cpu3.dcache.WriteReq_mshr_miss_latency::cpu3.data 1601500 # number of WriteReq MSHR miss cycles 2260system.cpu3.dcache.WriteReq_mshr_miss_latency::total 1601500 # number of WriteReq MSHR miss cycles 2261system.cpu3.dcache.SwapReq_mshr_miss_latency::cpu3.data 714500 # number of SwapReq MSHR miss cycles 2262system.cpu3.dcache.SwapReq_mshr_miss_latency::total 714500 # number of SwapReq MSHR miss cycles 2263system.cpu3.dcache.demand_mshr_miss_latency::cpu3.data 3207000 # number of demand (read+write) MSHR miss cycles 2264system.cpu3.dcache.demand_mshr_miss_latency::total 3207000 # number of demand (read+write) MSHR miss cycles 2265system.cpu3.dcache.overall_mshr_miss_latency::cpu3.data 3207000 # number of overall MSHR miss cycles 2266system.cpu3.dcache.overall_mshr_miss_latency::total 3207000 # number of overall MSHR miss cycles 2267system.cpu3.dcache.ReadReq_mshr_miss_rate::cpu3.data 0.003461 # mshr miss rate for ReadReq accesses 2268system.cpu3.dcache.ReadReq_mshr_miss_rate::total 0.003461 # mshr miss rate for ReadReq accesses 2269system.cpu3.dcache.WriteReq_mshr_miss_rate::cpu3.data 0.003100 # mshr miss rate for WriteReq accesses 2270system.cpu3.dcache.WriteReq_mshr_miss_rate::total 0.003100 # mshr miss rate for WriteReq accesses 2271system.cpu3.dcache.SwapReq_mshr_miss_rate::cpu3.data 0.746479 # mshr miss rate for SwapReq accesses 2272system.cpu3.dcache.SwapReq_mshr_miss_rate::total 0.746479 # mshr miss rate for SwapReq accesses 2273system.cpu3.dcache.demand_mshr_miss_rate::cpu3.data 0.003312 # mshr miss rate for demand accesses 2274system.cpu3.dcache.demand_mshr_miss_rate::total 0.003312 # mshr miss rate for demand accesses 2275system.cpu3.dcache.overall_mshr_miss_rate::cpu3.data 0.003312 # mshr miss rate for overall accesses 2276system.cpu3.dcache.overall_mshr_miss_rate::total 0.003312 # mshr miss rate for overall accesses 2277system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::cpu3.data 9910.493827 # average ReadReq mshr miss latency 2278system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::total 9910.493827 # average ReadReq mshr miss latency 2279system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::cpu3.data 15700.980392 # average WriteReq mshr miss latency 2280system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::total 15700.980392 # average WriteReq mshr miss latency 2281system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::cpu3.data 13481.132075 # average SwapReq mshr miss latency 2282system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::total 13481.132075 # average SwapReq mshr miss latency 2283system.cpu3.dcache.demand_avg_mshr_miss_latency::cpu3.data 12147.727273 # average overall mshr miss latency 2284system.cpu3.dcache.demand_avg_mshr_miss_latency::total 12147.727273 # average overall mshr miss latency 2285system.cpu3.dcache.overall_avg_mshr_miss_latency::cpu3.data 12147.727273 # average overall mshr miss latency 2286system.cpu3.dcache.overall_avg_mshr_miss_latency::total 12147.727273 # average overall mshr miss latency 2287system.cpu3.icache.tags.replacements 563 # number of replacements 2288system.cpu3.icache.tags.tagsinuse 93.764815 # Cycle average of tags in use 2289system.cpu3.icache.tags.total_refs 29516 # Total number of references to valid blocks. 2290system.cpu3.icache.tags.sampled_refs 701 # Sample count of references to valid blocks. 2291system.cpu3.icache.tags.avg_refs 42.105563 # Average number of references to valid blocks. 2292system.cpu3.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2293system.cpu3.icache.tags.occ_blocks::cpu3.inst 93.764815 # Average occupied blocks per requestor 2294system.cpu3.icache.tags.occ_percent::cpu3.inst 0.183134 # Average percentage of cache occupancy 2295system.cpu3.icache.tags.occ_percent::total 0.183134 # Average percentage of cache occupancy 2296system.cpu3.icache.tags.occ_task_id_blocks::1024 138 # Occupied blocks per task id 2297system.cpu3.icache.tags.age_task_id_blocks_1024::0 11 # Occupied blocks per task id 2298system.cpu3.icache.tags.age_task_id_blocks_1024::1 117 # Occupied blocks per task id 2299system.cpu3.icache.tags.age_task_id_blocks_1024::2 10 # Occupied blocks per task id 2300system.cpu3.icache.tags.occ_task_id_percent::1024 0.269531 # Percentage of cache occupancy per task id 2301system.cpu3.icache.tags.tag_accesses 31038 # Number of tag accesses 2302system.cpu3.icache.tags.data_accesses 31038 # Number of data accesses 2303system.cpu3.icache.ReadReq_hits::cpu3.inst 29516 # number of ReadReq hits 2304system.cpu3.icache.ReadReq_hits::total 29516 # number of ReadReq hits 2305system.cpu3.icache.demand_hits::cpu3.inst 29516 # number of demand (read+write) hits 2306system.cpu3.icache.demand_hits::total 29516 # number of demand (read+write) hits 2307system.cpu3.icache.overall_hits::cpu3.inst 29516 # number of overall hits 2308system.cpu3.icache.overall_hits::total 29516 # number of overall hits 2309system.cpu3.icache.ReadReq_misses::cpu3.inst 821 # number of ReadReq misses 2310system.cpu3.icache.ReadReq_misses::total 821 # number of ReadReq misses 2311system.cpu3.icache.demand_misses::cpu3.inst 821 # number of demand (read+write) misses 2312system.cpu3.icache.demand_misses::total 821 # number of demand (read+write) misses 2313system.cpu3.icache.overall_misses::cpu3.inst 821 # number of overall misses 2314system.cpu3.icache.overall_misses::total 821 # number of overall misses 2315system.cpu3.icache.ReadReq_miss_latency::cpu3.inst 11709000 # number of ReadReq miss cycles 2316system.cpu3.icache.ReadReq_miss_latency::total 11709000 # number of ReadReq miss cycles 2317system.cpu3.icache.demand_miss_latency::cpu3.inst 11709000 # number of demand (read+write) miss cycles 2318system.cpu3.icache.demand_miss_latency::total 11709000 # number of demand (read+write) miss cycles 2319system.cpu3.icache.overall_miss_latency::cpu3.inst 11709000 # number of overall miss cycles 2320system.cpu3.icache.overall_miss_latency::total 11709000 # number of overall miss cycles 2321system.cpu3.icache.ReadReq_accesses::cpu3.inst 30337 # number of ReadReq accesses(hits+misses) 2322system.cpu3.icache.ReadReq_accesses::total 30337 # number of ReadReq accesses(hits+misses) 2323system.cpu3.icache.demand_accesses::cpu3.inst 30337 # number of demand (read+write) accesses 2324system.cpu3.icache.demand_accesses::total 30337 # number of demand (read+write) accesses 2325system.cpu3.icache.overall_accesses::cpu3.inst 30337 # number of overall (read+write) accesses 2326system.cpu3.icache.overall_accesses::total 30337 # number of overall (read+write) accesses 2327system.cpu3.icache.ReadReq_miss_rate::cpu3.inst 0.027063 # miss rate for ReadReq accesses 2328system.cpu3.icache.ReadReq_miss_rate::total 0.027063 # miss rate for ReadReq accesses 2329system.cpu3.icache.demand_miss_rate::cpu3.inst 0.027063 # miss rate for demand accesses 2330system.cpu3.icache.demand_miss_rate::total 0.027063 # miss rate for demand accesses 2331system.cpu3.icache.overall_miss_rate::cpu3.inst 0.027063 # miss rate for overall accesses 2332system.cpu3.icache.overall_miss_rate::total 0.027063 # miss rate for overall accesses 2333system.cpu3.icache.ReadReq_avg_miss_latency::cpu3.inst 14261.875761 # average ReadReq miss latency 2334system.cpu3.icache.ReadReq_avg_miss_latency::total 14261.875761 # average ReadReq miss latency 2335system.cpu3.icache.demand_avg_miss_latency::cpu3.inst 14261.875761 # average overall miss latency 2336system.cpu3.icache.demand_avg_miss_latency::total 14261.875761 # average overall miss latency 2337system.cpu3.icache.overall_avg_miss_latency::cpu3.inst 14261.875761 # average overall miss latency 2338system.cpu3.icache.overall_avg_miss_latency::total 14261.875761 # average overall miss latency 2339system.cpu3.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 2340system.cpu3.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 2341system.cpu3.icache.blocked::no_mshrs 0 # number of cycles access was blocked 2342system.cpu3.icache.blocked::no_targets 0 # number of cycles access was blocked 2343system.cpu3.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 2344system.cpu3.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2345system.cpu3.icache.writebacks::writebacks 563 # number of writebacks 2346system.cpu3.icache.writebacks::total 563 # number of writebacks 2347system.cpu3.icache.ReadReq_mshr_hits::cpu3.inst 120 # number of ReadReq MSHR hits 2348system.cpu3.icache.ReadReq_mshr_hits::total 120 # number of ReadReq MSHR hits 2349system.cpu3.icache.demand_mshr_hits::cpu3.inst 120 # number of demand (read+write) MSHR hits 2350system.cpu3.icache.demand_mshr_hits::total 120 # number of demand (read+write) MSHR hits 2351system.cpu3.icache.overall_mshr_hits::cpu3.inst 120 # number of overall MSHR hits 2352system.cpu3.icache.overall_mshr_hits::total 120 # number of overall MSHR hits 2353system.cpu3.icache.ReadReq_mshr_misses::cpu3.inst 701 # number of ReadReq MSHR misses 2354system.cpu3.icache.ReadReq_mshr_misses::total 701 # number of ReadReq MSHR misses 2355system.cpu3.icache.demand_mshr_misses::cpu3.inst 701 # number of demand (read+write) MSHR misses 2356system.cpu3.icache.demand_mshr_misses::total 701 # number of demand (read+write) MSHR misses 2357system.cpu3.icache.overall_mshr_misses::cpu3.inst 701 # number of overall MSHR misses 2358system.cpu3.icache.overall_mshr_misses::total 701 # number of overall MSHR misses 2359system.cpu3.icache.ReadReq_mshr_miss_latency::cpu3.inst 10046500 # number of ReadReq MSHR miss cycles 2360system.cpu3.icache.ReadReq_mshr_miss_latency::total 10046500 # number of ReadReq MSHR miss cycles 2361system.cpu3.icache.demand_mshr_miss_latency::cpu3.inst 10046500 # number of demand (read+write) MSHR miss cycles 2362system.cpu3.icache.demand_mshr_miss_latency::total 10046500 # number of demand (read+write) MSHR miss cycles 2363system.cpu3.icache.overall_mshr_miss_latency::cpu3.inst 10046500 # number of overall MSHR miss cycles 2364system.cpu3.icache.overall_mshr_miss_latency::total 10046500 # number of overall MSHR miss cycles 2365system.cpu3.icache.ReadReq_mshr_miss_rate::cpu3.inst 0.023107 # mshr miss rate for ReadReq accesses 2366system.cpu3.icache.ReadReq_mshr_miss_rate::total 0.023107 # mshr miss rate for ReadReq accesses 2367system.cpu3.icache.demand_mshr_miss_rate::cpu3.inst 0.023107 # mshr miss rate for demand accesses 2368system.cpu3.icache.demand_mshr_miss_rate::total 0.023107 # mshr miss rate for demand accesses 2369system.cpu3.icache.overall_mshr_miss_rate::cpu3.inst 0.023107 # mshr miss rate for overall accesses 2370system.cpu3.icache.overall_mshr_miss_rate::total 0.023107 # mshr miss rate for overall accesses 2371system.cpu3.icache.ReadReq_avg_mshr_miss_latency::cpu3.inst 14331.669044 # average ReadReq mshr miss latency 2372system.cpu3.icache.ReadReq_avg_mshr_miss_latency::total 14331.669044 # average ReadReq mshr miss latency 2373system.cpu3.icache.demand_avg_mshr_miss_latency::cpu3.inst 14331.669044 # average overall mshr miss latency 2374system.cpu3.icache.demand_avg_mshr_miss_latency::total 14331.669044 # average overall mshr miss latency 2375system.cpu3.icache.overall_avg_mshr_miss_latency::cpu3.inst 14331.669044 # average overall mshr miss latency 2376system.cpu3.icache.overall_avg_mshr_miss_latency::total 14331.669044 # average overall mshr miss latency 2377system.l2c.tags.replacements 0 # number of replacements 2378system.l2c.tags.tagsinuse 455.287968 # Cycle average of tags in use 2379system.l2c.tags.total_refs 3075 # Total number of references to valid blocks. 2380system.l2c.tags.sampled_refs 580 # Sample count of references to valid blocks. 2381system.l2c.tags.avg_refs 5.301724 # Average number of references to valid blocks. 2382system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2383system.l2c.tags.occ_blocks::writebacks 0.808056 # Average occupied blocks per requestor 2384system.l2c.tags.occ_blocks::cpu0.inst 302.503225 # Average occupied blocks per requestor 2385system.l2c.tags.occ_blocks::cpu0.data 58.822483 # Average occupied blocks per requestor 2386system.l2c.tags.occ_blocks::cpu1.inst 70.101034 # Average occupied blocks per requestor 2387system.l2c.tags.occ_blocks::cpu1.data 5.583860 # Average occupied blocks per requestor 2388system.l2c.tags.occ_blocks::cpu2.inst 9.384250 # Average occupied blocks per requestor 2389system.l2c.tags.occ_blocks::cpu2.data 1.286758 # Average occupied blocks per requestor 2390system.l2c.tags.occ_blocks::cpu3.inst 5.637625 # Average occupied blocks per requestor 2391system.l2c.tags.occ_blocks::cpu3.data 1.160677 # Average occupied blocks per requestor 2392system.l2c.tags.occ_percent::writebacks 0.000012 # Average percentage of cache occupancy 2393system.l2c.tags.occ_percent::cpu0.inst 0.004616 # Average percentage of cache occupancy 2394system.l2c.tags.occ_percent::cpu0.data 0.000898 # Average percentage of cache occupancy 2395system.l2c.tags.occ_percent::cpu1.inst 0.001070 # Average percentage of cache occupancy 2396system.l2c.tags.occ_percent::cpu1.data 0.000085 # Average percentage of cache occupancy 2397system.l2c.tags.occ_percent::cpu2.inst 0.000143 # Average percentage of cache occupancy 2398system.l2c.tags.occ_percent::cpu2.data 0.000020 # Average percentage of cache occupancy 2399system.l2c.tags.occ_percent::cpu3.inst 0.000086 # Average percentage of cache occupancy 2400system.l2c.tags.occ_percent::cpu3.data 0.000018 # Average percentage of cache occupancy 2401system.l2c.tags.occ_percent::total 0.006947 # Average percentage of cache occupancy 2402system.l2c.tags.occ_task_id_blocks::1024 580 # Occupied blocks per task id 2403system.l2c.tags.age_task_id_blocks_1024::0 56 # Occupied blocks per task id 2404system.l2c.tags.age_task_id_blocks_1024::1 116 # Occupied blocks per task id 2405system.l2c.tags.age_task_id_blocks_1024::2 408 # Occupied blocks per task id 2406system.l2c.tags.occ_task_id_percent::1024 0.008850 # Percentage of cache occupancy per task id 2407system.l2c.tags.tag_accesses 31874 # Number of tag accesses 2408system.l2c.tags.data_accesses 31874 # Number of data accesses 2409system.l2c.WritebackDirty_hits::writebacks 1 # number of WritebackDirty hits 2410system.l2c.WritebackDirty_hits::total 1 # number of WritebackDirty hits 2411system.l2c.WritebackClean_hits::writebacks 709 # number of WritebackClean hits 2412system.l2c.WritebackClean_hits::total 709 # number of WritebackClean hits 2413system.l2c.UpgradeReq_hits::cpu0.data 3 # number of UpgradeReq hits 2414system.l2c.UpgradeReq_hits::total 3 # number of UpgradeReq hits 2415system.l2c.ReadCleanReq_hits::cpu0.inst 319 # number of ReadCleanReq hits 2416system.l2c.ReadCleanReq_hits::cpu1.inst 617 # number of ReadCleanReq hits 2417system.l2c.ReadCleanReq_hits::cpu2.inst 711 # number of ReadCleanReq hits 2418system.l2c.ReadCleanReq_hits::cpu3.inst 686 # number of ReadCleanReq hits 2419system.l2c.ReadCleanReq_hits::total 2333 # number of ReadCleanReq hits 2420system.l2c.ReadSharedReq_hits::cpu0.data 5 # number of ReadSharedReq hits 2421system.l2c.ReadSharedReq_hits::cpu1.data 5 # number of ReadSharedReq hits 2422system.l2c.ReadSharedReq_hits::cpu2.data 11 # number of ReadSharedReq hits 2423system.l2c.ReadSharedReq_hits::cpu3.data 11 # number of ReadSharedReq hits 2424system.l2c.ReadSharedReq_hits::total 32 # number of ReadSharedReq hits 2425system.l2c.demand_hits::cpu0.inst 319 # number of demand (read+write) hits 2426system.l2c.demand_hits::cpu0.data 5 # number of demand (read+write) hits 2427system.l2c.demand_hits::cpu1.inst 617 # number of demand (read+write) hits 2428system.l2c.demand_hits::cpu1.data 5 # number of demand (read+write) hits 2429system.l2c.demand_hits::cpu2.inst 711 # number of demand (read+write) hits 2430system.l2c.demand_hits::cpu2.data 11 # number of demand (read+write) hits 2431system.l2c.demand_hits::cpu3.inst 686 # number of demand (read+write) hits 2432system.l2c.demand_hits::cpu3.data 11 # number of demand (read+write) hits 2433system.l2c.demand_hits::total 2365 # number of demand (read+write) hits 2434system.l2c.overall_hits::cpu0.inst 319 # number of overall hits 2435system.l2c.overall_hits::cpu0.data 5 # number of overall hits 2436system.l2c.overall_hits::cpu1.inst 617 # number of overall hits 2437system.l2c.overall_hits::cpu1.data 5 # number of overall hits 2438system.l2c.overall_hits::cpu2.inst 711 # number of overall hits 2439system.l2c.overall_hits::cpu2.data 11 # number of overall hits 2440system.l2c.overall_hits::cpu3.inst 686 # number of overall hits 2441system.l2c.overall_hits::cpu3.data 11 # number of overall hits 2442system.l2c.overall_hits::total 2365 # number of overall hits 2443system.l2c.UpgradeReq_misses::cpu0.data 21 # number of UpgradeReq misses 2444system.l2c.UpgradeReq_misses::cpu1.data 20 # number of UpgradeReq misses 2445system.l2c.UpgradeReq_misses::cpu2.data 24 # number of UpgradeReq misses 2446system.l2c.UpgradeReq_misses::cpu3.data 20 # number of UpgradeReq misses 2447system.l2c.UpgradeReq_misses::total 85 # number of UpgradeReq misses 2448system.l2c.ReadExReq_misses::cpu0.data 94 # number of ReadExReq misses 2449system.l2c.ReadExReq_misses::cpu1.data 13 # number of ReadExReq misses 2450system.l2c.ReadExReq_misses::cpu2.data 12 # number of ReadExReq misses 2451system.l2c.ReadExReq_misses::cpu3.data 12 # number of ReadExReq misses 2452system.l2c.ReadExReq_misses::total 131 # number of ReadExReq misses 2453system.l2c.ReadCleanReq_misses::cpu0.inst 377 # number of ReadCleanReq misses 2454system.l2c.ReadCleanReq_misses::cpu1.inst 96 # number of ReadCleanReq misses 2455system.l2c.ReadCleanReq_misses::cpu2.inst 22 # number of ReadCleanReq misses 2456system.l2c.ReadCleanReq_misses::cpu3.inst 15 # number of ReadCleanReq misses 2457system.l2c.ReadCleanReq_misses::total 510 # number of ReadCleanReq misses 2458system.l2c.ReadSharedReq_misses::cpu0.data 76 # number of ReadSharedReq misses 2459system.l2c.ReadSharedReq_misses::cpu1.data 9 # number of ReadSharedReq misses 2460system.l2c.ReadSharedReq_misses::cpu2.data 3 # number of ReadSharedReq misses 2461system.l2c.ReadSharedReq_misses::cpu3.data 2 # number of ReadSharedReq misses 2462system.l2c.ReadSharedReq_misses::total 90 # number of ReadSharedReq misses 2463system.l2c.demand_misses::cpu0.inst 377 # number of demand (read+write) misses 2464system.l2c.demand_misses::cpu0.data 170 # number of demand (read+write) misses 2465system.l2c.demand_misses::cpu1.inst 96 # number of demand (read+write) misses 2466system.l2c.demand_misses::cpu1.data 22 # number of demand (read+write) misses 2467system.l2c.demand_misses::cpu2.inst 22 # number of demand (read+write) misses 2468system.l2c.demand_misses::cpu2.data 15 # number of demand (read+write) misses 2469system.l2c.demand_misses::cpu3.inst 15 # number of demand (read+write) misses 2470system.l2c.demand_misses::cpu3.data 14 # number of demand (read+write) misses 2471system.l2c.demand_misses::total 731 # number of demand (read+write) misses 2472system.l2c.overall_misses::cpu0.inst 377 # number of overall misses 2473system.l2c.overall_misses::cpu0.data 170 # number of overall misses 2474system.l2c.overall_misses::cpu1.inst 96 # number of overall misses 2475system.l2c.overall_misses::cpu1.data 22 # number of overall misses 2476system.l2c.overall_misses::cpu2.inst 22 # number of overall misses 2477system.l2c.overall_misses::cpu2.data 15 # number of overall misses 2478system.l2c.overall_misses::cpu3.inst 15 # number of overall misses 2479system.l2c.overall_misses::cpu3.data 14 # number of overall misses 2480system.l2c.overall_misses::total 731 # number of overall misses 2481system.l2c.ReadExReq_miss_latency::cpu0.data 7826000 # number of ReadExReq miss cycles 2482system.l2c.ReadExReq_miss_latency::cpu1.data 1039500 # number of ReadExReq miss cycles 2483system.l2c.ReadExReq_miss_latency::cpu2.data 940000 # number of ReadExReq miss cycles 2484system.l2c.ReadExReq_miss_latency::cpu3.data 937500 # number of ReadExReq miss cycles 2485system.l2c.ReadExReq_miss_latency::total 10743000 # number of ReadExReq miss cycles 2486system.l2c.ReadCleanReq_miss_latency::cpu0.inst 29108500 # number of ReadCleanReq miss cycles 2487system.l2c.ReadCleanReq_miss_latency::cpu1.inst 7180500 # number of ReadCleanReq miss cycles 2488system.l2c.ReadCleanReq_miss_latency::cpu2.inst 1748500 # number of ReadCleanReq miss cycles 2489system.l2c.ReadCleanReq_miss_latency::cpu3.inst 1200000 # number of ReadCleanReq miss cycles 2490system.l2c.ReadCleanReq_miss_latency::total 39237500 # number of ReadCleanReq miss cycles 2491system.l2c.ReadSharedReq_miss_latency::cpu0.data 6133500 # number of ReadSharedReq miss cycles 2492system.l2c.ReadSharedReq_miss_latency::cpu1.data 728000 # number of ReadSharedReq miss cycles 2493system.l2c.ReadSharedReq_miss_latency::cpu2.data 251500 # number of ReadSharedReq miss cycles 2494system.l2c.ReadSharedReq_miss_latency::cpu3.data 195000 # number of ReadSharedReq miss cycles 2495system.l2c.ReadSharedReq_miss_latency::total 7308000 # number of ReadSharedReq miss cycles 2496system.l2c.demand_miss_latency::cpu0.inst 29108500 # number of demand (read+write) miss cycles 2497system.l2c.demand_miss_latency::cpu0.data 13959500 # number of demand (read+write) miss cycles 2498system.l2c.demand_miss_latency::cpu1.inst 7180500 # number of demand (read+write) miss cycles 2499system.l2c.demand_miss_latency::cpu1.data 1767500 # number of demand (read+write) miss cycles 2500system.l2c.demand_miss_latency::cpu2.inst 1748500 # number of demand (read+write) miss cycles 2501system.l2c.demand_miss_latency::cpu2.data 1191500 # number of demand (read+write) miss cycles 2502system.l2c.demand_miss_latency::cpu3.inst 1200000 # number of demand (read+write) miss cycles 2503system.l2c.demand_miss_latency::cpu3.data 1132500 # number of demand (read+write) miss cycles 2504system.l2c.demand_miss_latency::total 57288500 # number of demand (read+write) miss cycles 2505system.l2c.overall_miss_latency::cpu0.inst 29108500 # number of overall miss cycles 2506system.l2c.overall_miss_latency::cpu0.data 13959500 # number of overall miss cycles 2507system.l2c.overall_miss_latency::cpu1.inst 7180500 # number of overall miss cycles 2508system.l2c.overall_miss_latency::cpu1.data 1767500 # number of overall miss cycles 2509system.l2c.overall_miss_latency::cpu2.inst 1748500 # number of overall miss cycles 2510system.l2c.overall_miss_latency::cpu2.data 1191500 # number of overall miss cycles 2511system.l2c.overall_miss_latency::cpu3.inst 1200000 # number of overall miss cycles 2512system.l2c.overall_miss_latency::cpu3.data 1132500 # number of overall miss cycles 2513system.l2c.overall_miss_latency::total 57288500 # number of overall miss cycles 2514system.l2c.WritebackDirty_accesses::writebacks 1 # number of WritebackDirty accesses(hits+misses) 2515system.l2c.WritebackDirty_accesses::total 1 # number of WritebackDirty accesses(hits+misses) 2516system.l2c.WritebackClean_accesses::writebacks 709 # number of WritebackClean accesses(hits+misses) 2517system.l2c.WritebackClean_accesses::total 709 # number of WritebackClean accesses(hits+misses) 2518system.l2c.UpgradeReq_accesses::cpu0.data 24 # number of UpgradeReq accesses(hits+misses) 2519system.l2c.UpgradeReq_accesses::cpu1.data 20 # number of UpgradeReq accesses(hits+misses) 2520system.l2c.UpgradeReq_accesses::cpu2.data 24 # number of UpgradeReq accesses(hits+misses) 2521system.l2c.UpgradeReq_accesses::cpu3.data 20 # number of UpgradeReq accesses(hits+misses) 2522system.l2c.UpgradeReq_accesses::total 88 # number of UpgradeReq accesses(hits+misses) 2523system.l2c.ReadExReq_accesses::cpu0.data 94 # number of ReadExReq accesses(hits+misses) 2524system.l2c.ReadExReq_accesses::cpu1.data 13 # number of ReadExReq accesses(hits+misses) 2525system.l2c.ReadExReq_accesses::cpu2.data 12 # number of ReadExReq accesses(hits+misses) 2526system.l2c.ReadExReq_accesses::cpu3.data 12 # number of ReadExReq accesses(hits+misses) 2527system.l2c.ReadExReq_accesses::total 131 # number of ReadExReq accesses(hits+misses) 2528system.l2c.ReadCleanReq_accesses::cpu0.inst 696 # number of ReadCleanReq accesses(hits+misses) 2529system.l2c.ReadCleanReq_accesses::cpu1.inst 713 # number of ReadCleanReq accesses(hits+misses) 2530system.l2c.ReadCleanReq_accesses::cpu2.inst 733 # number of ReadCleanReq accesses(hits+misses) 2531system.l2c.ReadCleanReq_accesses::cpu3.inst 701 # number of ReadCleanReq accesses(hits+misses) 2532system.l2c.ReadCleanReq_accesses::total 2843 # number of ReadCleanReq accesses(hits+misses) 2533system.l2c.ReadSharedReq_accesses::cpu0.data 81 # number of ReadSharedReq accesses(hits+misses) 2534system.l2c.ReadSharedReq_accesses::cpu1.data 14 # number of ReadSharedReq accesses(hits+misses) 2535system.l2c.ReadSharedReq_accesses::cpu2.data 14 # number of ReadSharedReq accesses(hits+misses) 2536system.l2c.ReadSharedReq_accesses::cpu3.data 13 # number of ReadSharedReq accesses(hits+misses) 2537system.l2c.ReadSharedReq_accesses::total 122 # number of ReadSharedReq accesses(hits+misses) 2538system.l2c.demand_accesses::cpu0.inst 696 # number of demand (read+write) accesses 2539system.l2c.demand_accesses::cpu0.data 175 # number of demand (read+write) accesses 2540system.l2c.demand_accesses::cpu1.inst 713 # number of demand (read+write) accesses 2541system.l2c.demand_accesses::cpu1.data 27 # number of demand (read+write) accesses 2542system.l2c.demand_accesses::cpu2.inst 733 # number of demand (read+write) accesses 2543system.l2c.demand_accesses::cpu2.data 26 # number of demand (read+write) accesses 2544system.l2c.demand_accesses::cpu3.inst 701 # number of demand (read+write) accesses 2545system.l2c.demand_accesses::cpu3.data 25 # number of demand (read+write) accesses 2546system.l2c.demand_accesses::total 3096 # number of demand (read+write) accesses 2547system.l2c.overall_accesses::cpu0.inst 696 # number of overall (read+write) accesses 2548system.l2c.overall_accesses::cpu0.data 175 # number of overall (read+write) accesses 2549system.l2c.overall_accesses::cpu1.inst 713 # number of overall (read+write) accesses 2550system.l2c.overall_accesses::cpu1.data 27 # number of overall (read+write) accesses 2551system.l2c.overall_accesses::cpu2.inst 733 # number of overall (read+write) accesses 2552system.l2c.overall_accesses::cpu2.data 26 # number of overall (read+write) accesses 2553system.l2c.overall_accesses::cpu3.inst 701 # number of overall (read+write) accesses 2554system.l2c.overall_accesses::cpu3.data 25 # number of overall (read+write) accesses 2555system.l2c.overall_accesses::total 3096 # number of overall (read+write) accesses 2556system.l2c.UpgradeReq_miss_rate::cpu0.data 0.875000 # miss rate for UpgradeReq accesses 2557system.l2c.UpgradeReq_miss_rate::cpu1.data 1 # miss rate for UpgradeReq accesses 2558system.l2c.UpgradeReq_miss_rate::cpu2.data 1 # miss rate for UpgradeReq accesses 2559system.l2c.UpgradeReq_miss_rate::cpu3.data 1 # miss rate for UpgradeReq accesses 2560system.l2c.UpgradeReq_miss_rate::total 0.965909 # miss rate for UpgradeReq accesses 2561system.l2c.ReadExReq_miss_rate::cpu0.data 1 # miss rate for ReadExReq accesses 2562system.l2c.ReadExReq_miss_rate::cpu1.data 1 # miss rate for ReadExReq accesses 2563system.l2c.ReadExReq_miss_rate::cpu2.data 1 # miss rate for ReadExReq accesses 2564system.l2c.ReadExReq_miss_rate::cpu3.data 1 # miss rate for ReadExReq accesses 2565system.l2c.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 2566system.l2c.ReadCleanReq_miss_rate::cpu0.inst 0.541667 # miss rate for ReadCleanReq accesses 2567system.l2c.ReadCleanReq_miss_rate::cpu1.inst 0.134642 # miss rate for ReadCleanReq accesses 2568system.l2c.ReadCleanReq_miss_rate::cpu2.inst 0.030014 # miss rate for ReadCleanReq accesses 2569system.l2c.ReadCleanReq_miss_rate::cpu3.inst 0.021398 # miss rate for ReadCleanReq accesses 2570system.l2c.ReadCleanReq_miss_rate::total 0.179388 # miss rate for ReadCleanReq accesses 2571system.l2c.ReadSharedReq_miss_rate::cpu0.data 0.938272 # miss rate for ReadSharedReq accesses 2572system.l2c.ReadSharedReq_miss_rate::cpu1.data 0.642857 # miss rate for ReadSharedReq accesses 2573system.l2c.ReadSharedReq_miss_rate::cpu2.data 0.214286 # miss rate for ReadSharedReq accesses 2574system.l2c.ReadSharedReq_miss_rate::cpu3.data 0.153846 # miss rate for ReadSharedReq accesses 2575system.l2c.ReadSharedReq_miss_rate::total 0.737705 # miss rate for ReadSharedReq accesses 2576system.l2c.demand_miss_rate::cpu0.inst 0.541667 # miss rate for demand accesses 2577system.l2c.demand_miss_rate::cpu0.data 0.971429 # miss rate for demand accesses 2578system.l2c.demand_miss_rate::cpu1.inst 0.134642 # miss rate for demand accesses 2579system.l2c.demand_miss_rate::cpu1.data 0.814815 # miss rate for demand accesses 2580system.l2c.demand_miss_rate::cpu2.inst 0.030014 # miss rate for demand accesses 2581system.l2c.demand_miss_rate::cpu2.data 0.576923 # miss rate for demand accesses 2582system.l2c.demand_miss_rate::cpu3.inst 0.021398 # miss rate for demand accesses 2583system.l2c.demand_miss_rate::cpu3.data 0.560000 # miss rate for demand accesses 2584system.l2c.demand_miss_rate::total 0.236111 # miss rate for demand accesses 2585system.l2c.overall_miss_rate::cpu0.inst 0.541667 # miss rate for overall accesses 2586system.l2c.overall_miss_rate::cpu0.data 0.971429 # miss rate for overall accesses 2587system.l2c.overall_miss_rate::cpu1.inst 0.134642 # miss rate for overall accesses 2588system.l2c.overall_miss_rate::cpu1.data 0.814815 # miss rate for overall accesses 2589system.l2c.overall_miss_rate::cpu2.inst 0.030014 # miss rate for overall accesses 2590system.l2c.overall_miss_rate::cpu2.data 0.576923 # miss rate for overall accesses 2591system.l2c.overall_miss_rate::cpu3.inst 0.021398 # miss rate for overall accesses 2592system.l2c.overall_miss_rate::cpu3.data 0.560000 # miss rate for overall accesses 2593system.l2c.overall_miss_rate::total 0.236111 # miss rate for overall accesses 2594system.l2c.ReadExReq_avg_miss_latency::cpu0.data 83255.319149 # average ReadExReq miss latency 2595system.l2c.ReadExReq_avg_miss_latency::cpu1.data 79961.538462 # average ReadExReq miss latency 2596system.l2c.ReadExReq_avg_miss_latency::cpu2.data 78333.333333 # average ReadExReq miss latency 2597system.l2c.ReadExReq_avg_miss_latency::cpu3.data 78125 # average ReadExReq miss latency 2598system.l2c.ReadExReq_avg_miss_latency::total 82007.633588 # average ReadExReq miss latency 2599system.l2c.ReadCleanReq_avg_miss_latency::cpu0.inst 77210.875332 # average ReadCleanReq miss latency 2600system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 74796.875000 # average ReadCleanReq miss latency 2601system.l2c.ReadCleanReq_avg_miss_latency::cpu2.inst 79477.272727 # average ReadCleanReq miss latency 2602system.l2c.ReadCleanReq_avg_miss_latency::cpu3.inst 80000 # average ReadCleanReq miss latency 2603system.l2c.ReadCleanReq_avg_miss_latency::total 76936.274510 # average ReadCleanReq miss latency 2604system.l2c.ReadSharedReq_avg_miss_latency::cpu0.data 80703.947368 # average ReadSharedReq miss latency 2605system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 80888.888889 # average ReadSharedReq miss latency 2606system.l2c.ReadSharedReq_avg_miss_latency::cpu2.data 83833.333333 # average ReadSharedReq miss latency 2607system.l2c.ReadSharedReq_avg_miss_latency::cpu3.data 97500 # average ReadSharedReq miss latency 2608system.l2c.ReadSharedReq_avg_miss_latency::total 81200 # average ReadSharedReq miss latency 2609system.l2c.demand_avg_miss_latency::cpu0.inst 77210.875332 # average overall miss latency 2610system.l2c.demand_avg_miss_latency::cpu0.data 82114.705882 # average overall miss latency 2611system.l2c.demand_avg_miss_latency::cpu1.inst 74796.875000 # average overall miss latency 2612system.l2c.demand_avg_miss_latency::cpu1.data 80340.909091 # average overall miss latency 2613system.l2c.demand_avg_miss_latency::cpu2.inst 79477.272727 # average overall miss latency 2614system.l2c.demand_avg_miss_latency::cpu2.data 79433.333333 # average overall miss latency 2615system.l2c.demand_avg_miss_latency::cpu3.inst 80000 # average overall miss latency 2616system.l2c.demand_avg_miss_latency::cpu3.data 80892.857143 # average overall miss latency 2617system.l2c.demand_avg_miss_latency::total 78370.041040 # average overall miss latency 2618system.l2c.overall_avg_miss_latency::cpu0.inst 77210.875332 # average overall miss latency 2619system.l2c.overall_avg_miss_latency::cpu0.data 82114.705882 # average overall miss latency 2620system.l2c.overall_avg_miss_latency::cpu1.inst 74796.875000 # average overall miss latency 2621system.l2c.overall_avg_miss_latency::cpu1.data 80340.909091 # average overall miss latency 2622system.l2c.overall_avg_miss_latency::cpu2.inst 79477.272727 # average overall miss latency 2623system.l2c.overall_avg_miss_latency::cpu2.data 79433.333333 # average overall miss latency 2624system.l2c.overall_avg_miss_latency::cpu3.inst 80000 # average overall miss latency 2625system.l2c.overall_avg_miss_latency::cpu3.data 80892.857143 # average overall miss latency 2626system.l2c.overall_avg_miss_latency::total 78370.041040 # average overall miss latency 2627system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 2628system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked 2629system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked 2630system.l2c.blocked::no_targets 0 # number of cycles access was blocked 2631system.l2c.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 2632system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2633system.l2c.ReadCleanReq_mshr_hits::cpu0.inst 1 # number of ReadCleanReq MSHR hits 2634system.l2c.ReadCleanReq_mshr_hits::cpu1.inst 4 # number of ReadCleanReq MSHR hits 2635system.l2c.ReadCleanReq_mshr_hits::cpu2.inst 8 # number of ReadCleanReq MSHR hits 2636system.l2c.ReadCleanReq_mshr_hits::cpu3.inst 4 # number of ReadCleanReq MSHR hits 2637system.l2c.ReadCleanReq_mshr_hits::total 17 # number of ReadCleanReq MSHR hits 2638system.l2c.demand_mshr_hits::cpu0.inst 1 # number of demand (read+write) MSHR hits 2639system.l2c.demand_mshr_hits::cpu1.inst 4 # number of demand (read+write) MSHR hits 2640system.l2c.demand_mshr_hits::cpu2.inst 8 # number of demand (read+write) MSHR hits 2641system.l2c.demand_mshr_hits::cpu3.inst 4 # number of demand (read+write) MSHR hits 2642system.l2c.demand_mshr_hits::total 17 # number of demand (read+write) MSHR hits 2643system.l2c.overall_mshr_hits::cpu0.inst 1 # number of overall MSHR hits 2644system.l2c.overall_mshr_hits::cpu1.inst 4 # number of overall MSHR hits 2645system.l2c.overall_mshr_hits::cpu2.inst 8 # number of overall MSHR hits 2646system.l2c.overall_mshr_hits::cpu3.inst 4 # number of overall MSHR hits 2647system.l2c.overall_mshr_hits::total 17 # number of overall MSHR hits 2648system.l2c.UpgradeReq_mshr_misses::cpu0.data 21 # number of UpgradeReq MSHR misses 2649system.l2c.UpgradeReq_mshr_misses::cpu1.data 20 # number of UpgradeReq MSHR misses 2650system.l2c.UpgradeReq_mshr_misses::cpu2.data 24 # number of UpgradeReq MSHR misses 2651system.l2c.UpgradeReq_mshr_misses::cpu3.data 20 # number of UpgradeReq MSHR misses 2652system.l2c.UpgradeReq_mshr_misses::total 85 # number of UpgradeReq MSHR misses 2653system.l2c.ReadExReq_mshr_misses::cpu0.data 94 # number of ReadExReq MSHR misses 2654system.l2c.ReadExReq_mshr_misses::cpu1.data 13 # number of ReadExReq MSHR misses 2655system.l2c.ReadExReq_mshr_misses::cpu2.data 12 # number of ReadExReq MSHR misses 2656system.l2c.ReadExReq_mshr_misses::cpu3.data 12 # number of ReadExReq MSHR misses 2657system.l2c.ReadExReq_mshr_misses::total 131 # number of ReadExReq MSHR misses 2658system.l2c.ReadCleanReq_mshr_misses::cpu0.inst 376 # number of ReadCleanReq MSHR misses 2659system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 92 # number of ReadCleanReq MSHR misses 2660system.l2c.ReadCleanReq_mshr_misses::cpu2.inst 14 # number of ReadCleanReq MSHR misses 2661system.l2c.ReadCleanReq_mshr_misses::cpu3.inst 11 # number of ReadCleanReq MSHR misses 2662system.l2c.ReadCleanReq_mshr_misses::total 493 # number of ReadCleanReq MSHR misses 2663system.l2c.ReadSharedReq_mshr_misses::cpu0.data 76 # number of ReadSharedReq MSHR misses 2664system.l2c.ReadSharedReq_mshr_misses::cpu1.data 9 # number of ReadSharedReq MSHR misses 2665system.l2c.ReadSharedReq_mshr_misses::cpu2.data 3 # number of ReadSharedReq MSHR misses 2666system.l2c.ReadSharedReq_mshr_misses::cpu3.data 2 # number of ReadSharedReq MSHR misses 2667system.l2c.ReadSharedReq_mshr_misses::total 90 # number of ReadSharedReq MSHR misses 2668system.l2c.demand_mshr_misses::cpu0.inst 376 # number of demand (read+write) MSHR misses 2669system.l2c.demand_mshr_misses::cpu0.data 170 # number of demand (read+write) MSHR misses 2670system.l2c.demand_mshr_misses::cpu1.inst 92 # number of demand (read+write) MSHR misses 2671system.l2c.demand_mshr_misses::cpu1.data 22 # number of demand (read+write) MSHR misses 2672system.l2c.demand_mshr_misses::cpu2.inst 14 # number of demand (read+write) MSHR misses 2673system.l2c.demand_mshr_misses::cpu2.data 15 # number of demand (read+write) MSHR misses 2674system.l2c.demand_mshr_misses::cpu3.inst 11 # number of demand (read+write) MSHR misses 2675system.l2c.demand_mshr_misses::cpu3.data 14 # number of demand (read+write) MSHR misses 2676system.l2c.demand_mshr_misses::total 714 # number of demand (read+write) MSHR misses 2677system.l2c.overall_mshr_misses::cpu0.inst 376 # number of overall MSHR misses 2678system.l2c.overall_mshr_misses::cpu0.data 170 # number of overall MSHR misses 2679system.l2c.overall_mshr_misses::cpu1.inst 92 # number of overall MSHR misses 2680system.l2c.overall_mshr_misses::cpu1.data 22 # number of overall MSHR misses 2681system.l2c.overall_mshr_misses::cpu2.inst 14 # number of overall MSHR misses 2682system.l2c.overall_mshr_misses::cpu2.data 15 # number of overall MSHR misses 2683system.l2c.overall_mshr_misses::cpu3.inst 11 # number of overall MSHR misses 2684system.l2c.overall_mshr_misses::cpu3.data 14 # number of overall MSHR misses 2685system.l2c.overall_mshr_misses::total 714 # number of overall MSHR misses 2686system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 419500 # number of UpgradeReq MSHR miss cycles 2687system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 400000 # number of UpgradeReq MSHR miss cycles 2688system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 480000 # number of UpgradeReq MSHR miss cycles 2689system.l2c.UpgradeReq_mshr_miss_latency::cpu3.data 398000 # number of UpgradeReq MSHR miss cycles 2690system.l2c.UpgradeReq_mshr_miss_latency::total 1697500 # number of UpgradeReq MSHR miss cycles 2691system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 6886000 # number of ReadExReq MSHR miss cycles 2692system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 909500 # number of ReadExReq MSHR miss cycles 2693system.l2c.ReadExReq_mshr_miss_latency::cpu2.data 820000 # number of ReadExReq MSHR miss cycles 2694system.l2c.ReadExReq_mshr_miss_latency::cpu3.data 817500 # number of ReadExReq MSHR miss cycles 2695system.l2c.ReadExReq_mshr_miss_latency::total 9433000 # number of ReadExReq MSHR miss cycles 2696system.l2c.ReadCleanReq_mshr_miss_latency::cpu0.inst 25321000 # number of ReadCleanReq MSHR miss cycles 2697system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 6077500 # number of ReadCleanReq MSHR miss cycles 2698system.l2c.ReadCleanReq_mshr_miss_latency::cpu2.inst 1080000 # number of ReadCleanReq MSHR miss cycles 2699system.l2c.ReadCleanReq_mshr_miss_latency::cpu3.inst 797000 # number of ReadCleanReq MSHR miss cycles 2700system.l2c.ReadCleanReq_mshr_miss_latency::total 33275500 # number of ReadCleanReq MSHR miss cycles 2701system.l2c.ReadSharedReq_mshr_miss_latency::cpu0.data 5373500 # number of ReadSharedReq MSHR miss cycles 2702system.l2c.ReadSharedReq_mshr_miss_latency::cpu1.data 638000 # number of ReadSharedReq MSHR miss cycles 2703system.l2c.ReadSharedReq_mshr_miss_latency::cpu2.data 221500 # number of ReadSharedReq MSHR miss cycles 2704system.l2c.ReadSharedReq_mshr_miss_latency::cpu3.data 175000 # number of ReadSharedReq MSHR miss cycles 2705system.l2c.ReadSharedReq_mshr_miss_latency::total 6408000 # number of ReadSharedReq MSHR miss cycles 2706system.l2c.demand_mshr_miss_latency::cpu0.inst 25321000 # number of demand (read+write) MSHR miss cycles 2707system.l2c.demand_mshr_miss_latency::cpu0.data 12259500 # number of demand (read+write) MSHR miss cycles 2708system.l2c.demand_mshr_miss_latency::cpu1.inst 6077500 # number of demand (read+write) MSHR miss cycles 2709system.l2c.demand_mshr_miss_latency::cpu1.data 1547500 # number of demand (read+write) MSHR miss cycles 2710system.l2c.demand_mshr_miss_latency::cpu2.inst 1080000 # number of demand (read+write) MSHR miss cycles 2711system.l2c.demand_mshr_miss_latency::cpu2.data 1041500 # number of demand (read+write) MSHR miss cycles 2712system.l2c.demand_mshr_miss_latency::cpu3.inst 797000 # number of demand (read+write) MSHR miss cycles 2713system.l2c.demand_mshr_miss_latency::cpu3.data 992500 # number of demand (read+write) MSHR miss cycles 2714system.l2c.demand_mshr_miss_latency::total 49116500 # number of demand (read+write) MSHR miss cycles 2715system.l2c.overall_mshr_miss_latency::cpu0.inst 25321000 # number of overall MSHR miss cycles 2716system.l2c.overall_mshr_miss_latency::cpu0.data 12259500 # number of overall MSHR miss cycles 2717system.l2c.overall_mshr_miss_latency::cpu1.inst 6077500 # number of overall MSHR miss cycles 2718system.l2c.overall_mshr_miss_latency::cpu1.data 1547500 # number of overall MSHR miss cycles 2719system.l2c.overall_mshr_miss_latency::cpu2.inst 1080000 # number of overall MSHR miss cycles 2720system.l2c.overall_mshr_miss_latency::cpu2.data 1041500 # number of overall MSHR miss cycles 2721system.l2c.overall_mshr_miss_latency::cpu3.inst 797000 # number of overall MSHR miss cycles 2722system.l2c.overall_mshr_miss_latency::cpu3.data 992500 # number of overall MSHR miss cycles 2723system.l2c.overall_mshr_miss_latency::total 49116500 # number of overall MSHR miss cycles 2724system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.875000 # mshr miss rate for UpgradeReq accesses 2725system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for UpgradeReq accesses 2726system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 1 # mshr miss rate for UpgradeReq accesses 2727system.l2c.UpgradeReq_mshr_miss_rate::cpu3.data 1 # mshr miss rate for UpgradeReq accesses 2728system.l2c.UpgradeReq_mshr_miss_rate::total 0.965909 # mshr miss rate for UpgradeReq accesses 2729system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 1 # mshr miss rate for ReadExReq accesses 2730system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for ReadExReq accesses 2731system.l2c.ReadExReq_mshr_miss_rate::cpu2.data 1 # mshr miss rate for ReadExReq accesses 2732system.l2c.ReadExReq_mshr_miss_rate::cpu3.data 1 # mshr miss rate for ReadExReq accesses 2733system.l2c.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 2734system.l2c.ReadCleanReq_mshr_miss_rate::cpu0.inst 0.540230 # mshr miss rate for ReadCleanReq accesses 2735system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.129032 # mshr miss rate for ReadCleanReq accesses 2736system.l2c.ReadCleanReq_mshr_miss_rate::cpu2.inst 0.019100 # mshr miss rate for ReadCleanReq accesses 2737system.l2c.ReadCleanReq_mshr_miss_rate::cpu3.inst 0.015692 # mshr miss rate for ReadCleanReq accesses 2738system.l2c.ReadCleanReq_mshr_miss_rate::total 0.173408 # mshr miss rate for ReadCleanReq accesses 2739system.l2c.ReadSharedReq_mshr_miss_rate::cpu0.data 0.938272 # mshr miss rate for ReadSharedReq accesses 2740system.l2c.ReadSharedReq_mshr_miss_rate::cpu1.data 0.642857 # mshr miss rate for ReadSharedReq accesses 2741system.l2c.ReadSharedReq_mshr_miss_rate::cpu2.data 0.214286 # mshr miss rate for ReadSharedReq accesses 2742system.l2c.ReadSharedReq_mshr_miss_rate::cpu3.data 0.153846 # mshr miss rate for ReadSharedReq accesses 2743system.l2c.ReadSharedReq_mshr_miss_rate::total 0.737705 # mshr miss rate for ReadSharedReq accesses 2744system.l2c.demand_mshr_miss_rate::cpu0.inst 0.540230 # mshr miss rate for demand accesses 2745system.l2c.demand_mshr_miss_rate::cpu0.data 0.971429 # mshr miss rate for demand accesses 2746system.l2c.demand_mshr_miss_rate::cpu1.inst 0.129032 # mshr miss rate for demand accesses 2747system.l2c.demand_mshr_miss_rate::cpu1.data 0.814815 # mshr miss rate for demand accesses 2748system.l2c.demand_mshr_miss_rate::cpu2.inst 0.019100 # mshr miss rate for demand accesses 2749system.l2c.demand_mshr_miss_rate::cpu2.data 0.576923 # mshr miss rate for demand accesses 2750system.l2c.demand_mshr_miss_rate::cpu3.inst 0.015692 # mshr miss rate for demand accesses 2751system.l2c.demand_mshr_miss_rate::cpu3.data 0.560000 # mshr miss rate for demand accesses 2752system.l2c.demand_mshr_miss_rate::total 0.230620 # mshr miss rate for demand accesses 2753system.l2c.overall_mshr_miss_rate::cpu0.inst 0.540230 # mshr miss rate for overall accesses 2754system.l2c.overall_mshr_miss_rate::cpu0.data 0.971429 # mshr miss rate for overall accesses 2755system.l2c.overall_mshr_miss_rate::cpu1.inst 0.129032 # mshr miss rate for overall accesses 2756system.l2c.overall_mshr_miss_rate::cpu1.data 0.814815 # mshr miss rate for overall accesses 2757system.l2c.overall_mshr_miss_rate::cpu2.inst 0.019100 # mshr miss rate for overall accesses 2758system.l2c.overall_mshr_miss_rate::cpu2.data 0.576923 # mshr miss rate for overall accesses 2759system.l2c.overall_mshr_miss_rate::cpu3.inst 0.015692 # mshr miss rate for overall accesses 2760system.l2c.overall_mshr_miss_rate::cpu3.data 0.560000 # mshr miss rate for overall accesses 2761system.l2c.overall_mshr_miss_rate::total 0.230620 # mshr miss rate for overall accesses 2762system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 19976.190476 # average UpgradeReq mshr miss latency 2763system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 20000 # average UpgradeReq mshr miss latency 2764system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 20000 # average UpgradeReq mshr miss latency 2765system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu3.data 19900 # average UpgradeReq mshr miss latency 2766system.l2c.UpgradeReq_avg_mshr_miss_latency::total 19970.588235 # average UpgradeReq mshr miss latency 2767system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 73255.319149 # average ReadExReq mshr miss latency 2768system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 69961.538462 # average ReadExReq mshr miss latency 2769system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 68333.333333 # average ReadExReq mshr miss latency 2770system.l2c.ReadExReq_avg_mshr_miss_latency::cpu3.data 68125 # average ReadExReq mshr miss latency 2771system.l2c.ReadExReq_avg_mshr_miss_latency::total 72007.633588 # average ReadExReq mshr miss latency 2772system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu0.inst 67343.085106 # average ReadCleanReq mshr miss latency 2773system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 66059.782609 # average ReadCleanReq mshr miss latency 2774system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu2.inst 77142.857143 # average ReadCleanReq mshr miss latency 2775system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu3.inst 72454.545455 # average ReadCleanReq mshr miss latency 2776system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 67495.943205 # average ReadCleanReq mshr miss latency 2777system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu0.data 70703.947368 # average ReadSharedReq mshr miss latency 2778system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu1.data 70888.888889 # average ReadSharedReq mshr miss latency 2779system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu2.data 73833.333333 # average ReadSharedReq mshr miss latency 2780system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu3.data 87500 # average ReadSharedReq mshr miss latency 2781system.l2c.ReadSharedReq_avg_mshr_miss_latency::total 71200 # average ReadSharedReq mshr miss latency 2782system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 67343.085106 # average overall mshr miss latency 2783system.l2c.demand_avg_mshr_miss_latency::cpu0.data 72114.705882 # average overall mshr miss latency 2784system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 66059.782609 # average overall mshr miss latency 2785system.l2c.demand_avg_mshr_miss_latency::cpu1.data 70340.909091 # average overall mshr miss latency 2786system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 77142.857143 # average overall mshr miss latency 2787system.l2c.demand_avg_mshr_miss_latency::cpu2.data 69433.333333 # average overall mshr miss latency 2788system.l2c.demand_avg_mshr_miss_latency::cpu3.inst 72454.545455 # average overall mshr miss latency 2789system.l2c.demand_avg_mshr_miss_latency::cpu3.data 70892.857143 # average overall mshr miss latency 2790system.l2c.demand_avg_mshr_miss_latency::total 68790.616246 # average overall mshr miss latency 2791system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 67343.085106 # average overall mshr miss latency 2792system.l2c.overall_avg_mshr_miss_latency::cpu0.data 72114.705882 # average overall mshr miss latency 2793system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 66059.782609 # average overall mshr miss latency 2794system.l2c.overall_avg_mshr_miss_latency::cpu1.data 70340.909091 # average overall mshr miss latency 2795system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 77142.857143 # average overall mshr miss latency 2796system.l2c.overall_avg_mshr_miss_latency::cpu2.data 69433.333333 # average overall mshr miss latency 2797system.l2c.overall_avg_mshr_miss_latency::cpu3.inst 72454.545455 # average overall mshr miss latency 2798system.l2c.overall_avg_mshr_miss_latency::cpu3.data 70892.857143 # average overall mshr miss latency 2799system.l2c.overall_avg_mshr_miss_latency::total 68790.616246 # average overall mshr miss latency 2800system.membus.snoop_filter.tot_requests 1042 # Total number of requests made to the snoop filter. 2801system.membus.snoop_filter.hit_single_requests 329 # Number of requests hitting in the snoop filter with a single holder of the requested data. 2802system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 2803system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 2804system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 2805system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 2806system.membus.trans_dist::ReadResp 582 # Transaction distribution 2807system.membus.trans_dist::UpgradeReq 274 # Transaction distribution 2808system.membus.trans_dist::ReadExReq 186 # Transaction distribution 2809system.membus.trans_dist::ReadExResp 131 # Transaction distribution 2810system.membus.trans_dist::ReadSharedReq 582 # Transaction distribution 2811system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1755 # Packet count per connected master and slave (bytes) 2812system.membus.pkt_count::total 1755 # Packet count per connected master and slave (bytes) 2813system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 45632 # Cumulative packet size per connected master and slave (bytes) 2814system.membus.pkt_size::total 45632 # Cumulative packet size per connected master and slave (bytes) 2815system.membus.snoops 244 # Total snoops (count) 2816system.membus.snoop_fanout::samples 1042 # Request fanout histogram 2817system.membus.snoop_fanout::mean 0 # Request fanout histogram 2818system.membus.snoop_fanout::stdev 0 # Request fanout histogram 2819system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 2820system.membus.snoop_fanout::0 1042 100.00% 100.00% # Request fanout histogram 2821system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 2822system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 2823system.membus.snoop_fanout::min_value 0 # Request fanout histogram 2824system.membus.snoop_fanout::max_value 0 # Request fanout histogram 2825system.membus.snoop_fanout::total 1042 # Request fanout histogram 2826system.membus.reqLayer0.occupancy 989502 # Layer occupancy (ticks) 2827system.membus.reqLayer0.utilization 0.8 # Layer utilization (%) 2828system.membus.respLayer1.occupancy 3800250 # Layer occupancy (ticks) 2829system.membus.respLayer1.utilization 3.1 # Layer utilization (%) 2830system.toL2Bus.snoop_filter.tot_requests 6343 # Total number of requests made to the snoop filter. 2831system.toL2Bus.snoop_filter.hit_single_requests 1724 # Number of requests hitting in the snoop filter with a single holder of the requested data. 2832system.toL2Bus.snoop_filter.hit_multi_requests 3317 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 2833system.toL2Bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 2834system.toL2Bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 2835system.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 2836system.toL2Bus.trans_dist::ReadResp 3517 # Transaction distribution 2837system.toL2Bus.trans_dist::ReadRespWithInvalidate 9 # Transaction distribution 2838system.toL2Bus.trans_dist::WritebackDirty 1 # Transaction distribution 2839system.toL2Bus.trans_dist::WritebackClean 2134 # Transaction distribution 2840system.toL2Bus.trans_dist::CleanEvict 1 # Transaction distribution 2841system.toL2Bus.trans_dist::UpgradeReq 277 # Transaction distribution 2842system.toL2Bus.trans_dist::UpgradeResp 277 # Transaction distribution 2843system.toL2Bus.trans_dist::ReadExReq 403 # Transaction distribution 2844system.toL2Bus.trans_dist::ReadExResp 403 # Transaction distribution 2845system.toL2Bus.trans_dist::ReadCleanReq 2843 # Transaction distribution 2846system.toL2Bus.trans_dist::ReadSharedReq 684 # Transaction distribution 2847system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1785 # Packet count per connected master and slave (bytes) 2848system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 593 # Packet count per connected master and slave (bytes) 2849system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side 2005 # Packet count per connected master and slave (bytes) 2850system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 377 # Packet count per connected master and slave (bytes) 2851system.toL2Bus.pkt_count_system.cpu2.icache.mem_side::system.l2c.cpu_side 2064 # Packet count per connected master and slave (bytes) 2852system.toL2Bus.pkt_count_system.cpu2.dcache.mem_side::system.l2c.cpu_side 372 # Packet count per connected master and slave (bytes) 2853system.toL2Bus.pkt_count_system.cpu3.icache.mem_side::system.l2c.cpu_side 1965 # Packet count per connected master and slave (bytes) 2854system.toL2Bus.pkt_count_system.cpu3.dcache.mem_side::system.l2c.cpu_side 365 # Packet count per connected master and slave (bytes) 2855system.toL2Bus.pkt_count::total 9526 # Packet count per connected master and slave (bytes) 2856system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 69696 # Cumulative packet size per connected master and slave (bytes) 2857system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 11264 # Cumulative packet size per connected master and slave (bytes) 2858system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side 82688 # Cumulative packet size per connected master and slave (bytes) 2859system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side 1728 # Cumulative packet size per connected master and slave (bytes) 2860system.toL2Bus.pkt_size_system.cpu2.icache.mem_side::system.l2c.cpu_side 85184 # Cumulative packet size per connected master and slave (bytes) 2861system.toL2Bus.pkt_size_system.cpu2.dcache.mem_side::system.l2c.cpu_side 1664 # Cumulative packet size per connected master and slave (bytes) 2862system.toL2Bus.pkt_size_system.cpu3.icache.mem_side::system.l2c.cpu_side 80896 # Cumulative packet size per connected master and slave (bytes) 2863system.toL2Bus.pkt_size_system.cpu3.dcache.mem_side::system.l2c.cpu_side 1600 # Cumulative packet size per connected master and slave (bytes) 2864system.toL2Bus.pkt_size::total 334720 # Cumulative packet size per connected master and slave (bytes) 2865system.toL2Bus.snoops 1023 # Total snoops (count) 2866system.toL2Bus.snoop_fanout::samples 4207 # Request fanout histogram 2867system.toL2Bus.snoop_fanout::mean 1.289042 # Request fanout histogram 2868system.toL2Bus.snoop_fanout::stdev 1.099056 # Request fanout histogram 2869system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 2870system.toL2Bus.snoop_fanout::0 1302 30.95% 30.95% # Request fanout histogram 2871system.toL2Bus.snoop_fanout::1 1193 28.36% 59.31% # Request fanout histogram 2872system.toL2Bus.snoop_fanout::2 906 21.54% 80.84% # Request fanout histogram 2873system.toL2Bus.snoop_fanout::3 806 19.16% 100.00% # Request fanout histogram 2874system.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram 2875system.toL2Bus.snoop_fanout::5 0 0.00% 100.00% # Request fanout histogram 2876system.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram 2877system.toL2Bus.snoop_fanout::7 0 0.00% 100.00% # Request fanout histogram 2878system.toL2Bus.snoop_fanout::8 0 0.00% 100.00% # Request fanout histogram 2879system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 2880system.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram 2881system.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram 2882system.toL2Bus.snoop_fanout::total 4207 # Request fanout histogram 2883system.toL2Bus.reqLayer0.occupancy 5321969 # Layer occupancy (ticks) 2884system.toL2Bus.reqLayer0.utilization 4.3 # Layer utilization (%) 2885system.toL2Bus.respLayer0.occupancy 1043498 # Layer occupancy (ticks) 2886system.toL2Bus.respLayer0.utilization 0.8 # Layer utilization (%) 2887system.toL2Bus.respLayer1.occupancy 522987 # Layer occupancy (ticks) 2888system.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%) 2889system.toL2Bus.respLayer2.occupancy 1072493 # Layer occupancy (ticks) 2890system.toL2Bus.respLayer2.utilization 0.9 # Layer utilization (%) 2891system.toL2Bus.respLayer3.occupancy 443462 # Layer occupancy (ticks) 2892system.toL2Bus.respLayer3.utilization 0.4 # Layer utilization (%) 2893system.toL2Bus.respLayer4.occupancy 1103489 # Layer occupancy (ticks) 2894system.toL2Bus.respLayer4.utilization 0.9 # Layer utilization (%) 2895system.toL2Bus.respLayer5.occupancy 430971 # Layer occupancy (ticks) 2896system.toL2Bus.respLayer5.utilization 0.3 # Layer utilization (%) 2897system.toL2Bus.respLayer6.occupancy 1053495 # Layer occupancy (ticks) 2898system.toL2Bus.respLayer6.utilization 0.8 # Layer utilization (%) 2899system.toL2Bus.respLayer7.occupancy 426466 # Layer occupancy (ticks) 2900system.toL2Bus.respLayer7.utilization 0.3 # Layer utilization (%) 2901 2902---------- End Simulation Statistics ---------- 2903