stats.txt revision 10409:8c80b91944c5
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000106 # Number of seconds simulated 4sim_ticks 105696000 # Number of ticks simulated 5final_tick 105696000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 162054 # Simulator instruction rate (inst/s) 8host_op_rate 162054 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 17251704 # Simulator tick rate (ticks/s) 10host_mem_usage 304448 # Number of bytes of host memory used 11host_seconds 6.13 # Real time elapsed on the host 12sim_insts 992854 # Number of instructions simulated 13sim_ops 992854 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu0.inst 23104 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu0.data 10752 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu1.inst 896 # Number of bytes read from this memory 19system.physmem.bytes_read::cpu1.data 832 # Number of bytes read from this memory 20system.physmem.bytes_read::cpu2.inst 4800 # Number of bytes read from this memory 21system.physmem.bytes_read::cpu2.data 1280 # Number of bytes read from this memory 22system.physmem.bytes_read::cpu3.inst 256 # Number of bytes read from this memory 23system.physmem.bytes_read::cpu3.data 832 # Number of bytes read from this memory 24system.physmem.bytes_read::total 42752 # Number of bytes read from this memory 25system.physmem.bytes_inst_read::cpu0.inst 23104 # Number of instructions bytes read from this memory 26system.physmem.bytes_inst_read::cpu1.inst 896 # Number of instructions bytes read from this memory 27system.physmem.bytes_inst_read::cpu2.inst 4800 # Number of instructions bytes read from this memory 28system.physmem.bytes_inst_read::cpu3.inst 256 # Number of instructions bytes read from this memory 29system.physmem.bytes_inst_read::total 29056 # Number of instructions bytes read from this memory 30system.physmem.num_reads::cpu0.inst 361 # Number of read requests responded to by this memory 31system.physmem.num_reads::cpu0.data 168 # Number of read requests responded to by this memory 32system.physmem.num_reads::cpu1.inst 14 # Number of read requests responded to by this memory 33system.physmem.num_reads::cpu1.data 13 # Number of read requests responded to by this memory 34system.physmem.num_reads::cpu2.inst 75 # Number of read requests responded to by this memory 35system.physmem.num_reads::cpu2.data 20 # Number of read requests responded to by this memory 36system.physmem.num_reads::cpu3.inst 4 # Number of read requests responded to by this memory 37system.physmem.num_reads::cpu3.data 13 # Number of read requests responded to by this memory 38system.physmem.num_reads::total 668 # Number of read requests responded to by this memory 39system.physmem.bw_read::cpu0.inst 218589161 # Total read bandwidth from this memory (bytes/s) 40system.physmem.bw_read::cpu0.data 101725704 # Total read bandwidth from this memory (bytes/s) 41system.physmem.bw_read::cpu1.inst 8477142 # Total read bandwidth from this memory (bytes/s) 42system.physmem.bw_read::cpu1.data 7871632 # Total read bandwidth from this memory (bytes/s) 43system.physmem.bw_read::cpu2.inst 45413261 # Total read bandwidth from this memory (bytes/s) 44system.physmem.bw_read::cpu2.data 12110203 # Total read bandwidth from this memory (bytes/s) 45system.physmem.bw_read::cpu3.inst 2422041 # Total read bandwidth from this memory (bytes/s) 46system.physmem.bw_read::cpu3.data 7871632 # Total read bandwidth from this memory (bytes/s) 47system.physmem.bw_read::total 404480775 # Total read bandwidth from this memory (bytes/s) 48system.physmem.bw_inst_read::cpu0.inst 218589161 # Instruction read bandwidth from this memory (bytes/s) 49system.physmem.bw_inst_read::cpu1.inst 8477142 # Instruction read bandwidth from this memory (bytes/s) 50system.physmem.bw_inst_read::cpu2.inst 45413261 # Instruction read bandwidth from this memory (bytes/s) 51system.physmem.bw_inst_read::cpu3.inst 2422041 # Instruction read bandwidth from this memory (bytes/s) 52system.physmem.bw_inst_read::total 274901605 # Instruction read bandwidth from this memory (bytes/s) 53system.physmem.bw_total::cpu0.inst 218589161 # Total bandwidth to/from this memory (bytes/s) 54system.physmem.bw_total::cpu0.data 101725704 # Total bandwidth to/from this memory (bytes/s) 55system.physmem.bw_total::cpu1.inst 8477142 # Total bandwidth to/from this memory (bytes/s) 56system.physmem.bw_total::cpu1.data 7871632 # Total bandwidth to/from this memory (bytes/s) 57system.physmem.bw_total::cpu2.inst 45413261 # Total bandwidth to/from this memory (bytes/s) 58system.physmem.bw_total::cpu2.data 12110203 # Total bandwidth to/from this memory (bytes/s) 59system.physmem.bw_total::cpu3.inst 2422041 # Total bandwidth to/from this memory (bytes/s) 60system.physmem.bw_total::cpu3.data 7871632 # Total bandwidth to/from this memory (bytes/s) 61system.physmem.bw_total::total 404480775 # Total bandwidth to/from this memory (bytes/s) 62system.physmem.readReqs 669 # Number of read requests accepted 63system.physmem.writeReqs 0 # Number of write requests accepted 64system.physmem.readBursts 669 # Number of DRAM read bursts, including those serviced by the write queue 65system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 66system.physmem.bytesReadDRAM 42816 # Total number of bytes read from DRAM 67system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 68system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 69system.physmem.bytesReadSys 42816 # Total read bytes from the system interface side 70system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 71system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 72system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 73system.physmem.neitherReadNorWriteReqs 78 # Number of requests that are neither read nor write 74system.physmem.perBankRdBursts::0 114 # Per bank write bursts 75system.physmem.perBankRdBursts::1 42 # Per bank write bursts 76system.physmem.perBankRdBursts::2 30 # Per bank write bursts 77system.physmem.perBankRdBursts::3 60 # Per bank write bursts 78system.physmem.perBankRdBursts::4 65 # Per bank write bursts 79system.physmem.perBankRdBursts::5 28 # Per bank write bursts 80system.physmem.perBankRdBursts::6 18 # Per bank write bursts 81system.physmem.perBankRdBursts::7 24 # Per bank write bursts 82system.physmem.perBankRdBursts::8 7 # Per bank write bursts 83system.physmem.perBankRdBursts::9 28 # Per bank write bursts 84system.physmem.perBankRdBursts::10 23 # Per bank write bursts 85system.physmem.perBankRdBursts::11 13 # Per bank write bursts 86system.physmem.perBankRdBursts::12 65 # Per bank write bursts 87system.physmem.perBankRdBursts::13 38 # Per bank write bursts 88system.physmem.perBankRdBursts::14 17 # Per bank write bursts 89system.physmem.perBankRdBursts::15 97 # Per bank write bursts 90system.physmem.perBankWrBursts::0 0 # Per bank write bursts 91system.physmem.perBankWrBursts::1 0 # Per bank write bursts 92system.physmem.perBankWrBursts::2 0 # Per bank write bursts 93system.physmem.perBankWrBursts::3 0 # Per bank write bursts 94system.physmem.perBankWrBursts::4 0 # Per bank write bursts 95system.physmem.perBankWrBursts::5 0 # Per bank write bursts 96system.physmem.perBankWrBursts::6 0 # Per bank write bursts 97system.physmem.perBankWrBursts::7 0 # Per bank write bursts 98system.physmem.perBankWrBursts::8 0 # Per bank write bursts 99system.physmem.perBankWrBursts::9 0 # Per bank write bursts 100system.physmem.perBankWrBursts::10 0 # Per bank write bursts 101system.physmem.perBankWrBursts::11 0 # Per bank write bursts 102system.physmem.perBankWrBursts::12 0 # Per bank write bursts 103system.physmem.perBankWrBursts::13 0 # Per bank write bursts 104system.physmem.perBankWrBursts::14 0 # Per bank write bursts 105system.physmem.perBankWrBursts::15 0 # Per bank write bursts 106system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 107system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 108system.physmem.totGap 105668000 # Total gap between requests 109system.physmem.readPktSize::0 0 # Read request sizes (log2) 110system.physmem.readPktSize::1 0 # Read request sizes (log2) 111system.physmem.readPktSize::2 0 # Read request sizes (log2) 112system.physmem.readPktSize::3 0 # Read request sizes (log2) 113system.physmem.readPktSize::4 0 # Read request sizes (log2) 114system.physmem.readPktSize::5 0 # Read request sizes (log2) 115system.physmem.readPktSize::6 669 # Read request sizes (log2) 116system.physmem.writePktSize::0 0 # Write request sizes (log2) 117system.physmem.writePktSize::1 0 # Write request sizes (log2) 118system.physmem.writePktSize::2 0 # Write request sizes (log2) 119system.physmem.writePktSize::3 0 # Write request sizes (log2) 120system.physmem.writePktSize::4 0 # Write request sizes (log2) 121system.physmem.writePktSize::5 0 # Write request sizes (log2) 122system.physmem.writePktSize::6 0 # Write request sizes (log2) 123system.physmem.rdQLenPdf::0 399 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::1 194 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::2 59 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::3 13 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 136system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 137system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 138system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 139system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 140system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 141system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 142system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 143system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 144system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 145system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 146system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 147system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 148system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 149system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 150system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 151system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 152system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 153system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 154system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 155system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 196system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 197system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 198system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 199system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 200system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 201system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 202system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 203system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 204system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 205system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 206system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 207system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 208system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 209system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 210system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 211system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 212system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 213system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 214system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 215system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 216system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 217system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 218system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 219system.physmem.bytesPerActivate::samples 143 # Bytes accessed per row activation 220system.physmem.bytesPerActivate::mean 280.167832 # Bytes accessed per row activation 221system.physmem.bytesPerActivate::gmean 190.166692 # Bytes accessed per row activation 222system.physmem.bytesPerActivate::stdev 257.214493 # Bytes accessed per row activation 223system.physmem.bytesPerActivate::0-127 42 29.37% 29.37% # Bytes accessed per row activation 224system.physmem.bytesPerActivate::128-255 39 27.27% 56.64% # Bytes accessed per row activation 225system.physmem.bytesPerActivate::256-383 24 16.78% 73.43% # Bytes accessed per row activation 226system.physmem.bytesPerActivate::384-511 13 9.09% 82.52% # Bytes accessed per row activation 227system.physmem.bytesPerActivate::512-639 6 4.20% 86.71% # Bytes accessed per row activation 228system.physmem.bytesPerActivate::640-767 6 4.20% 90.91% # Bytes accessed per row activation 229system.physmem.bytesPerActivate::768-895 6 4.20% 95.10% # Bytes accessed per row activation 230system.physmem.bytesPerActivate::896-1023 2 1.40% 96.50% # Bytes accessed per row activation 231system.physmem.bytesPerActivate::1024-1151 5 3.50% 100.00% # Bytes accessed per row activation 232system.physmem.bytesPerActivate::total 143 # Bytes accessed per row activation 233system.physmem.totQLat 6392250 # Total ticks spent queuing 234system.physmem.totMemAccLat 18936000 # Total ticks spent from burst creation until serviced by the DRAM 235system.physmem.totBusLat 3345000 # Total ticks spent in databus transfers 236system.physmem.avgQLat 9554.93 # Average queueing delay per DRAM burst 237system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 238system.physmem.avgMemAccLat 28304.93 # Average memory access latency per DRAM burst 239system.physmem.avgRdBW 405.09 # Average DRAM read bandwidth in MiByte/s 240system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 241system.physmem.avgRdBWSys 405.09 # Average system read bandwidth in MiByte/s 242system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 243system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 244system.physmem.busUtil 3.16 # Data bus utilization in percentage 245system.physmem.busUtilRead 3.16 # Data bus utilization in percentage for reads 246system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 247system.physmem.avgRdQLen 1.23 # Average read queue length when enqueuing 248system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 249system.physmem.readRowHits 515 # Number of row buffer hits during reads 250system.physmem.writeRowHits 0 # Number of row buffer hits during writes 251system.physmem.readRowHitRate 76.98 # Row buffer hit rate for reads 252system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 253system.physmem.avgGap 157949.18 # Average gap between requests 254system.physmem.pageHitRate 76.98 # Row buffer hit rate, read and write combined 255system.physmem.memoryStateTime::IDLE 46119750 # Time in different power states 256system.physmem.memoryStateTime::REF 3380000 # Time in different power states 257system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 258system.physmem.memoryStateTime::ACT 52590250 # Time in different power states 259system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 260system.membus.trans_dist::ReadReq 538 # Transaction distribution 261system.membus.trans_dist::ReadResp 537 # Transaction distribution 262system.membus.trans_dist::UpgradeReq 276 # Transaction distribution 263system.membus.trans_dist::UpgradeResp 78 # Transaction distribution 264system.membus.trans_dist::ReadExReq 177 # Transaction distribution 265system.membus.trans_dist::ReadExResp 131 # Transaction distribution 266system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1737 # Packet count per connected master and slave (bytes) 267system.membus.pkt_count::total 1737 # Packet count per connected master and slave (bytes) 268system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 42752 # Cumulative packet size per connected master and slave (bytes) 269system.membus.pkt_size::total 42752 # Cumulative packet size per connected master and slave (bytes) 270system.membus.snoops 244 # Total snoops (count) 271system.membus.snoop_fanout::samples 991 # Request fanout histogram 272system.membus.snoop_fanout::mean 0 # Request fanout histogram 273system.membus.snoop_fanout::stdev 0 # Request fanout histogram 274system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 275system.membus.snoop_fanout::0 991 100.00% 100.00% # Request fanout histogram 276system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 277system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 278system.membus.snoop_fanout::min_value 0 # Request fanout histogram 279system.membus.snoop_fanout::max_value 0 # Request fanout histogram 280system.membus.snoop_fanout::total 991 # Request fanout histogram 281system.membus.reqLayer0.occupancy 940500 # Layer occupancy (ticks) 282system.membus.reqLayer0.utilization 0.9 # Layer utilization (%) 283system.membus.respLayer1.occupancy 6384422 # Layer occupancy (ticks) 284system.membus.respLayer1.utilization 6.0 # Layer utilization (%) 285system.cpu_clk_domain.clock 500 # Clock period in ticks 286system.l2c.tags.replacements 0 # number of replacements 287system.l2c.tags.tagsinuse 424.241443 # Cycle average of tags in use 288system.l2c.tags.total_refs 1667 # Total number of references to valid blocks. 289system.l2c.tags.sampled_refs 535 # Sample count of references to valid blocks. 290system.l2c.tags.avg_refs 3.115888 # Average number of references to valid blocks. 291system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 292system.l2c.tags.occ_blocks::writebacks 0.793516 # Average occupied blocks per requestor 293system.l2c.tags.occ_blocks::cpu0.inst 289.763968 # Average occupied blocks per requestor 294system.l2c.tags.occ_blocks::cpu0.data 58.233930 # Average occupied blocks per requestor 295system.l2c.tags.occ_blocks::cpu1.inst 9.364536 # Average occupied blocks per requestor 296system.l2c.tags.occ_blocks::cpu1.data 0.722908 # Average occupied blocks per requestor 297system.l2c.tags.occ_blocks::cpu2.inst 57.054480 # Average occupied blocks per requestor 298system.l2c.tags.occ_blocks::cpu2.data 5.356180 # Average occupied blocks per requestor 299system.l2c.tags.occ_blocks::cpu3.inst 2.266531 # Average occupied blocks per requestor 300system.l2c.tags.occ_blocks::cpu3.data 0.685395 # Average occupied blocks per requestor 301system.l2c.tags.occ_percent::writebacks 0.000012 # Average percentage of cache occupancy 302system.l2c.tags.occ_percent::cpu0.inst 0.004421 # Average percentage of cache occupancy 303system.l2c.tags.occ_percent::cpu0.data 0.000889 # Average percentage of cache occupancy 304system.l2c.tags.occ_percent::cpu1.inst 0.000143 # Average percentage of cache occupancy 305system.l2c.tags.occ_percent::cpu1.data 0.000011 # Average percentage of cache occupancy 306system.l2c.tags.occ_percent::cpu2.inst 0.000871 # Average percentage of cache occupancy 307system.l2c.tags.occ_percent::cpu2.data 0.000082 # Average percentage of cache occupancy 308system.l2c.tags.occ_percent::cpu3.inst 0.000035 # Average percentage of cache occupancy 309system.l2c.tags.occ_percent::cpu3.data 0.000010 # Average percentage of cache occupancy 310system.l2c.tags.occ_percent::total 0.006473 # Average percentage of cache occupancy 311system.l2c.tags.occ_task_id_blocks::1024 535 # Occupied blocks per task id 312system.l2c.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id 313system.l2c.tags.age_task_id_blocks_1024::1 368 # Occupied blocks per task id 314system.l2c.tags.age_task_id_blocks_1024::2 117 # Occupied blocks per task id 315system.l2c.tags.occ_task_id_percent::1024 0.008163 # Percentage of cache occupancy per task id 316system.l2c.tags.tag_accesses 20109 # Number of tag accesses 317system.l2c.tags.data_accesses 20109 # Number of data accesses 318system.l2c.ReadReq_hits::cpu0.inst 250 # number of ReadReq hits 319system.l2c.ReadReq_hits::cpu0.data 5 # number of ReadReq hits 320system.l2c.ReadReq_hits::cpu1.inst 480 # number of ReadReq hits 321system.l2c.ReadReq_hits::cpu1.data 11 # number of ReadReq hits 322system.l2c.ReadReq_hits::cpu2.inst 413 # number of ReadReq hits 323system.l2c.ReadReq_hits::cpu2.data 5 # number of ReadReq hits 324system.l2c.ReadReq_hits::cpu3.inst 492 # number of ReadReq hits 325system.l2c.ReadReq_hits::cpu3.data 11 # number of ReadReq hits 326system.l2c.ReadReq_hits::total 1667 # number of ReadReq hits 327system.l2c.Writeback_hits::writebacks 1 # number of Writeback hits 328system.l2c.Writeback_hits::total 1 # number of Writeback hits 329system.l2c.UpgradeReq_hits::cpu0.data 3 # number of UpgradeReq hits 330system.l2c.UpgradeReq_hits::total 3 # number of UpgradeReq hits 331system.l2c.demand_hits::cpu0.inst 250 # number of demand (read+write) hits 332system.l2c.demand_hits::cpu0.data 5 # number of demand (read+write) hits 333system.l2c.demand_hits::cpu1.inst 480 # number of demand (read+write) hits 334system.l2c.demand_hits::cpu1.data 11 # number of demand (read+write) hits 335system.l2c.demand_hits::cpu2.inst 413 # number of demand (read+write) hits 336system.l2c.demand_hits::cpu2.data 5 # number of demand (read+write) hits 337system.l2c.demand_hits::cpu3.inst 492 # number of demand (read+write) hits 338system.l2c.demand_hits::cpu3.data 11 # number of demand (read+write) hits 339system.l2c.demand_hits::total 1667 # number of demand (read+write) hits 340system.l2c.overall_hits::cpu0.inst 250 # number of overall hits 341system.l2c.overall_hits::cpu0.data 5 # number of overall hits 342system.l2c.overall_hits::cpu1.inst 480 # number of overall hits 343system.l2c.overall_hits::cpu1.data 11 # number of overall hits 344system.l2c.overall_hits::cpu2.inst 413 # number of overall hits 345system.l2c.overall_hits::cpu2.data 5 # number of overall hits 346system.l2c.overall_hits::cpu3.inst 492 # number of overall hits 347system.l2c.overall_hits::cpu3.data 11 # number of overall hits 348system.l2c.overall_hits::total 1667 # number of overall hits 349system.l2c.ReadReq_misses::cpu0.inst 363 # number of ReadReq misses 350system.l2c.ReadReq_misses::cpu0.data 74 # number of ReadReq misses 351system.l2c.ReadReq_misses::cpu1.inst 17 # number of ReadReq misses 352system.l2c.ReadReq_misses::cpu1.data 1 # number of ReadReq misses 353system.l2c.ReadReq_misses::cpu2.inst 80 # number of ReadReq misses 354system.l2c.ReadReq_misses::cpu2.data 7 # number of ReadReq misses 355system.l2c.ReadReq_misses::cpu3.inst 7 # number of ReadReq misses 356system.l2c.ReadReq_misses::cpu3.data 1 # number of ReadReq misses 357system.l2c.ReadReq_misses::total 550 # number of ReadReq misses 358system.l2c.UpgradeReq_misses::cpu0.data 23 # number of UpgradeReq misses 359system.l2c.UpgradeReq_misses::cpu1.data 17 # number of UpgradeReq misses 360system.l2c.UpgradeReq_misses::cpu2.data 18 # number of UpgradeReq misses 361system.l2c.UpgradeReq_misses::cpu3.data 20 # number of UpgradeReq misses 362system.l2c.UpgradeReq_misses::total 78 # number of UpgradeReq misses 363system.l2c.ReadExReq_misses::cpu0.data 94 # number of ReadExReq misses 364system.l2c.ReadExReq_misses::cpu1.data 12 # number of ReadExReq misses 365system.l2c.ReadExReq_misses::cpu2.data 13 # number of ReadExReq misses 366system.l2c.ReadExReq_misses::cpu3.data 12 # number of ReadExReq misses 367system.l2c.ReadExReq_misses::total 131 # number of ReadExReq misses 368system.l2c.demand_misses::cpu0.inst 363 # number of demand (read+write) misses 369system.l2c.demand_misses::cpu0.data 168 # number of demand (read+write) misses 370system.l2c.demand_misses::cpu1.inst 17 # number of demand (read+write) misses 371system.l2c.demand_misses::cpu1.data 13 # number of demand (read+write) misses 372system.l2c.demand_misses::cpu2.inst 80 # number of demand (read+write) misses 373system.l2c.demand_misses::cpu2.data 20 # number of demand (read+write) misses 374system.l2c.demand_misses::cpu3.inst 7 # number of demand (read+write) misses 375system.l2c.demand_misses::cpu3.data 13 # number of demand (read+write) misses 376system.l2c.demand_misses::total 681 # number of demand (read+write) misses 377system.l2c.overall_misses::cpu0.inst 363 # number of overall misses 378system.l2c.overall_misses::cpu0.data 168 # number of overall misses 379system.l2c.overall_misses::cpu1.inst 17 # number of overall misses 380system.l2c.overall_misses::cpu1.data 13 # number of overall misses 381system.l2c.overall_misses::cpu2.inst 80 # number of overall misses 382system.l2c.overall_misses::cpu2.data 20 # number of overall misses 383system.l2c.overall_misses::cpu3.inst 7 # number of overall misses 384system.l2c.overall_misses::cpu3.data 13 # number of overall misses 385system.l2c.overall_misses::total 681 # number of overall misses 386system.l2c.ReadReq_miss_latency::cpu0.inst 25064250 # number of ReadReq miss cycles 387system.l2c.ReadReq_miss_latency::cpu0.data 5642000 # number of ReadReq miss cycles 388system.l2c.ReadReq_miss_latency::cpu1.inst 1337250 # number of ReadReq miss cycles 389system.l2c.ReadReq_miss_latency::cpu1.data 75000 # number of ReadReq miss cycles 390system.l2c.ReadReq_miss_latency::cpu2.inst 5652250 # number of ReadReq miss cycles 391system.l2c.ReadReq_miss_latency::cpu2.data 765250 # number of ReadReq miss cycles 392system.l2c.ReadReq_miss_latency::cpu3.inst 458000 # number of ReadReq miss cycles 393system.l2c.ReadReq_miss_latency::cpu3.data 75000 # number of ReadReq miss cycles 394system.l2c.ReadReq_miss_latency::total 39069000 # number of ReadReq miss cycles 395system.l2c.ReadExReq_miss_latency::cpu0.data 6921000 # number of ReadExReq miss cycles 396system.l2c.ReadExReq_miss_latency::cpu1.data 852750 # number of ReadExReq miss cycles 397system.l2c.ReadExReq_miss_latency::cpu2.data 1047250 # number of ReadExReq miss cycles 398system.l2c.ReadExReq_miss_latency::cpu3.data 837000 # number of ReadExReq miss cycles 399system.l2c.ReadExReq_miss_latency::total 9658000 # number of ReadExReq miss cycles 400system.l2c.demand_miss_latency::cpu0.inst 25064250 # number of demand (read+write) miss cycles 401system.l2c.demand_miss_latency::cpu0.data 12563000 # number of demand (read+write) miss cycles 402system.l2c.demand_miss_latency::cpu1.inst 1337250 # number of demand (read+write) miss cycles 403system.l2c.demand_miss_latency::cpu1.data 927750 # number of demand (read+write) miss cycles 404system.l2c.demand_miss_latency::cpu2.inst 5652250 # number of demand (read+write) miss cycles 405system.l2c.demand_miss_latency::cpu2.data 1812500 # number of demand (read+write) miss cycles 406system.l2c.demand_miss_latency::cpu3.inst 458000 # number of demand (read+write) miss cycles 407system.l2c.demand_miss_latency::cpu3.data 912000 # number of demand (read+write) miss cycles 408system.l2c.demand_miss_latency::total 48727000 # number of demand (read+write) miss cycles 409system.l2c.overall_miss_latency::cpu0.inst 25064250 # number of overall miss cycles 410system.l2c.overall_miss_latency::cpu0.data 12563000 # number of overall miss cycles 411system.l2c.overall_miss_latency::cpu1.inst 1337250 # number of overall miss cycles 412system.l2c.overall_miss_latency::cpu1.data 927750 # number of overall miss cycles 413system.l2c.overall_miss_latency::cpu2.inst 5652250 # number of overall miss cycles 414system.l2c.overall_miss_latency::cpu2.data 1812500 # number of overall miss cycles 415system.l2c.overall_miss_latency::cpu3.inst 458000 # number of overall miss cycles 416system.l2c.overall_miss_latency::cpu3.data 912000 # number of overall miss cycles 417system.l2c.overall_miss_latency::total 48727000 # number of overall miss cycles 418system.l2c.ReadReq_accesses::cpu0.inst 613 # number of ReadReq accesses(hits+misses) 419system.l2c.ReadReq_accesses::cpu0.data 79 # number of ReadReq accesses(hits+misses) 420system.l2c.ReadReq_accesses::cpu1.inst 497 # number of ReadReq accesses(hits+misses) 421system.l2c.ReadReq_accesses::cpu1.data 12 # number of ReadReq accesses(hits+misses) 422system.l2c.ReadReq_accesses::cpu2.inst 493 # number of ReadReq accesses(hits+misses) 423system.l2c.ReadReq_accesses::cpu2.data 12 # number of ReadReq accesses(hits+misses) 424system.l2c.ReadReq_accesses::cpu3.inst 499 # number of ReadReq accesses(hits+misses) 425system.l2c.ReadReq_accesses::cpu3.data 12 # number of ReadReq accesses(hits+misses) 426system.l2c.ReadReq_accesses::total 2217 # number of ReadReq accesses(hits+misses) 427system.l2c.Writeback_accesses::writebacks 1 # number of Writeback accesses(hits+misses) 428system.l2c.Writeback_accesses::total 1 # number of Writeback accesses(hits+misses) 429system.l2c.UpgradeReq_accesses::cpu0.data 26 # number of UpgradeReq accesses(hits+misses) 430system.l2c.UpgradeReq_accesses::cpu1.data 17 # number of UpgradeReq accesses(hits+misses) 431system.l2c.UpgradeReq_accesses::cpu2.data 18 # number of UpgradeReq accesses(hits+misses) 432system.l2c.UpgradeReq_accesses::cpu3.data 20 # number of UpgradeReq accesses(hits+misses) 433system.l2c.UpgradeReq_accesses::total 81 # number of UpgradeReq accesses(hits+misses) 434system.l2c.ReadExReq_accesses::cpu0.data 94 # number of ReadExReq accesses(hits+misses) 435system.l2c.ReadExReq_accesses::cpu1.data 12 # number of ReadExReq accesses(hits+misses) 436system.l2c.ReadExReq_accesses::cpu2.data 13 # number of ReadExReq accesses(hits+misses) 437system.l2c.ReadExReq_accesses::cpu3.data 12 # number of ReadExReq accesses(hits+misses) 438system.l2c.ReadExReq_accesses::total 131 # number of ReadExReq accesses(hits+misses) 439system.l2c.demand_accesses::cpu0.inst 613 # number of demand (read+write) accesses 440system.l2c.demand_accesses::cpu0.data 173 # number of demand (read+write) accesses 441system.l2c.demand_accesses::cpu1.inst 497 # number of demand (read+write) accesses 442system.l2c.demand_accesses::cpu1.data 24 # number of demand (read+write) accesses 443system.l2c.demand_accesses::cpu2.inst 493 # number of demand (read+write) accesses 444system.l2c.demand_accesses::cpu2.data 25 # number of demand (read+write) accesses 445system.l2c.demand_accesses::cpu3.inst 499 # number of demand (read+write) accesses 446system.l2c.demand_accesses::cpu3.data 24 # number of demand (read+write) accesses 447system.l2c.demand_accesses::total 2348 # number of demand (read+write) accesses 448system.l2c.overall_accesses::cpu0.inst 613 # number of overall (read+write) accesses 449system.l2c.overall_accesses::cpu0.data 173 # number of overall (read+write) accesses 450system.l2c.overall_accesses::cpu1.inst 497 # number of overall (read+write) accesses 451system.l2c.overall_accesses::cpu1.data 24 # number of overall (read+write) accesses 452system.l2c.overall_accesses::cpu2.inst 493 # number of overall (read+write) accesses 453system.l2c.overall_accesses::cpu2.data 25 # number of overall (read+write) accesses 454system.l2c.overall_accesses::cpu3.inst 499 # number of overall (read+write) accesses 455system.l2c.overall_accesses::cpu3.data 24 # number of overall (read+write) accesses 456system.l2c.overall_accesses::total 2348 # number of overall (read+write) accesses 457system.l2c.ReadReq_miss_rate::cpu0.inst 0.592170 # miss rate for ReadReq accesses 458system.l2c.ReadReq_miss_rate::cpu0.data 0.936709 # miss rate for ReadReq accesses 459system.l2c.ReadReq_miss_rate::cpu1.inst 0.034205 # miss rate for ReadReq accesses 460system.l2c.ReadReq_miss_rate::cpu1.data 0.083333 # miss rate for ReadReq accesses 461system.l2c.ReadReq_miss_rate::cpu2.inst 0.162272 # miss rate for ReadReq accesses 462system.l2c.ReadReq_miss_rate::cpu2.data 0.583333 # miss rate for ReadReq accesses 463system.l2c.ReadReq_miss_rate::cpu3.inst 0.014028 # miss rate for ReadReq accesses 464system.l2c.ReadReq_miss_rate::cpu3.data 0.083333 # miss rate for ReadReq accesses 465system.l2c.ReadReq_miss_rate::total 0.248083 # miss rate for ReadReq accesses 466system.l2c.UpgradeReq_miss_rate::cpu0.data 0.884615 # miss rate for UpgradeReq accesses 467system.l2c.UpgradeReq_miss_rate::cpu1.data 1 # miss rate for UpgradeReq accesses 468system.l2c.UpgradeReq_miss_rate::cpu2.data 1 # miss rate for UpgradeReq accesses 469system.l2c.UpgradeReq_miss_rate::cpu3.data 1 # miss rate for UpgradeReq accesses 470system.l2c.UpgradeReq_miss_rate::total 0.962963 # miss rate for UpgradeReq accesses 471system.l2c.ReadExReq_miss_rate::cpu0.data 1 # miss rate for ReadExReq accesses 472system.l2c.ReadExReq_miss_rate::cpu1.data 1 # miss rate for ReadExReq accesses 473system.l2c.ReadExReq_miss_rate::cpu2.data 1 # miss rate for ReadExReq accesses 474system.l2c.ReadExReq_miss_rate::cpu3.data 1 # miss rate for ReadExReq accesses 475system.l2c.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 476system.l2c.demand_miss_rate::cpu0.inst 0.592170 # miss rate for demand accesses 477system.l2c.demand_miss_rate::cpu0.data 0.971098 # miss rate for demand accesses 478system.l2c.demand_miss_rate::cpu1.inst 0.034205 # miss rate for demand accesses 479system.l2c.demand_miss_rate::cpu1.data 0.541667 # miss rate for demand accesses 480system.l2c.demand_miss_rate::cpu2.inst 0.162272 # miss rate for demand accesses 481system.l2c.demand_miss_rate::cpu2.data 0.800000 # miss rate for demand accesses 482system.l2c.demand_miss_rate::cpu3.inst 0.014028 # miss rate for demand accesses 483system.l2c.demand_miss_rate::cpu3.data 0.541667 # miss rate for demand accesses 484system.l2c.demand_miss_rate::total 0.290034 # miss rate for demand accesses 485system.l2c.overall_miss_rate::cpu0.inst 0.592170 # miss rate for overall accesses 486system.l2c.overall_miss_rate::cpu0.data 0.971098 # miss rate for overall accesses 487system.l2c.overall_miss_rate::cpu1.inst 0.034205 # miss rate for overall accesses 488system.l2c.overall_miss_rate::cpu1.data 0.541667 # miss rate for overall accesses 489system.l2c.overall_miss_rate::cpu2.inst 0.162272 # miss rate for overall accesses 490system.l2c.overall_miss_rate::cpu2.data 0.800000 # miss rate for overall accesses 491system.l2c.overall_miss_rate::cpu3.inst 0.014028 # miss rate for overall accesses 492system.l2c.overall_miss_rate::cpu3.data 0.541667 # miss rate for overall accesses 493system.l2c.overall_miss_rate::total 0.290034 # miss rate for overall accesses 494system.l2c.ReadReq_avg_miss_latency::cpu0.inst 69047.520661 # average ReadReq miss latency 495system.l2c.ReadReq_avg_miss_latency::cpu0.data 76243.243243 # average ReadReq miss latency 496system.l2c.ReadReq_avg_miss_latency::cpu1.inst 78661.764706 # average ReadReq miss latency 497system.l2c.ReadReq_avg_miss_latency::cpu1.data 75000 # average ReadReq miss latency 498system.l2c.ReadReq_avg_miss_latency::cpu2.inst 70653.125000 # average ReadReq miss latency 499system.l2c.ReadReq_avg_miss_latency::cpu2.data 109321.428571 # average ReadReq miss latency 500system.l2c.ReadReq_avg_miss_latency::cpu3.inst 65428.571429 # average ReadReq miss latency 501system.l2c.ReadReq_avg_miss_latency::cpu3.data 75000 # average ReadReq miss latency 502system.l2c.ReadReq_avg_miss_latency::total 71034.545455 # average ReadReq miss latency 503system.l2c.ReadExReq_avg_miss_latency::cpu0.data 73627.659574 # average ReadExReq miss latency 504system.l2c.ReadExReq_avg_miss_latency::cpu1.data 71062.500000 # average ReadExReq miss latency 505system.l2c.ReadExReq_avg_miss_latency::cpu2.data 80557.692308 # average ReadExReq miss latency 506system.l2c.ReadExReq_avg_miss_latency::cpu3.data 69750 # average ReadExReq miss latency 507system.l2c.ReadExReq_avg_miss_latency::total 73725.190840 # average ReadExReq miss latency 508system.l2c.demand_avg_miss_latency::cpu0.inst 69047.520661 # average overall miss latency 509system.l2c.demand_avg_miss_latency::cpu0.data 74779.761905 # average overall miss latency 510system.l2c.demand_avg_miss_latency::cpu1.inst 78661.764706 # average overall miss latency 511system.l2c.demand_avg_miss_latency::cpu1.data 71365.384615 # average overall miss latency 512system.l2c.demand_avg_miss_latency::cpu2.inst 70653.125000 # average overall miss latency 513system.l2c.demand_avg_miss_latency::cpu2.data 90625 # average overall miss latency 514system.l2c.demand_avg_miss_latency::cpu3.inst 65428.571429 # average overall miss latency 515system.l2c.demand_avg_miss_latency::cpu3.data 70153.846154 # average overall miss latency 516system.l2c.demand_avg_miss_latency::total 71552.129222 # average overall miss latency 517system.l2c.overall_avg_miss_latency::cpu0.inst 69047.520661 # average overall miss latency 518system.l2c.overall_avg_miss_latency::cpu0.data 74779.761905 # average overall miss latency 519system.l2c.overall_avg_miss_latency::cpu1.inst 78661.764706 # average overall miss latency 520system.l2c.overall_avg_miss_latency::cpu1.data 71365.384615 # average overall miss latency 521system.l2c.overall_avg_miss_latency::cpu2.inst 70653.125000 # average overall miss latency 522system.l2c.overall_avg_miss_latency::cpu2.data 90625 # average overall miss latency 523system.l2c.overall_avg_miss_latency::cpu3.inst 65428.571429 # average overall miss latency 524system.l2c.overall_avg_miss_latency::cpu3.data 70153.846154 # average overall miss latency 525system.l2c.overall_avg_miss_latency::total 71552.129222 # average overall miss latency 526system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 527system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked 528system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked 529system.l2c.blocked::no_targets 0 # number of cycles access was blocked 530system.l2c.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 531system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 532system.l2c.fast_writes 0 # number of fast writes performed 533system.l2c.cache_copies 0 # number of cache copies performed 534system.l2c.ReadReq_mshr_hits::cpu0.inst 1 # number of ReadReq MSHR hits 535system.l2c.ReadReq_mshr_hits::cpu1.inst 3 # number of ReadReq MSHR hits 536system.l2c.ReadReq_mshr_hits::cpu2.inst 5 # number of ReadReq MSHR hits 537system.l2c.ReadReq_mshr_hits::cpu3.inst 3 # number of ReadReq MSHR hits 538system.l2c.ReadReq_mshr_hits::total 12 # number of ReadReq MSHR hits 539system.l2c.demand_mshr_hits::cpu0.inst 1 # number of demand (read+write) MSHR hits 540system.l2c.demand_mshr_hits::cpu1.inst 3 # number of demand (read+write) MSHR hits 541system.l2c.demand_mshr_hits::cpu2.inst 5 # number of demand (read+write) MSHR hits 542system.l2c.demand_mshr_hits::cpu3.inst 3 # number of demand (read+write) MSHR hits 543system.l2c.demand_mshr_hits::total 12 # number of demand (read+write) MSHR hits 544system.l2c.overall_mshr_hits::cpu0.inst 1 # number of overall MSHR hits 545system.l2c.overall_mshr_hits::cpu1.inst 3 # number of overall MSHR hits 546system.l2c.overall_mshr_hits::cpu2.inst 5 # number of overall MSHR hits 547system.l2c.overall_mshr_hits::cpu3.inst 3 # number of overall MSHR hits 548system.l2c.overall_mshr_hits::total 12 # number of overall MSHR hits 549system.l2c.ReadReq_mshr_misses::cpu0.inst 362 # number of ReadReq MSHR misses 550system.l2c.ReadReq_mshr_misses::cpu0.data 74 # number of ReadReq MSHR misses 551system.l2c.ReadReq_mshr_misses::cpu1.inst 14 # number of ReadReq MSHR misses 552system.l2c.ReadReq_mshr_misses::cpu1.data 1 # number of ReadReq MSHR misses 553system.l2c.ReadReq_mshr_misses::cpu2.inst 75 # number of ReadReq MSHR misses 554system.l2c.ReadReq_mshr_misses::cpu2.data 7 # number of ReadReq MSHR misses 555system.l2c.ReadReq_mshr_misses::cpu3.inst 4 # number of ReadReq MSHR misses 556system.l2c.ReadReq_mshr_misses::cpu3.data 1 # number of ReadReq MSHR misses 557system.l2c.ReadReq_mshr_misses::total 538 # number of ReadReq MSHR misses 558system.l2c.UpgradeReq_mshr_misses::cpu0.data 23 # number of UpgradeReq MSHR misses 559system.l2c.UpgradeReq_mshr_misses::cpu1.data 17 # number of UpgradeReq MSHR misses 560system.l2c.UpgradeReq_mshr_misses::cpu2.data 18 # number of UpgradeReq MSHR misses 561system.l2c.UpgradeReq_mshr_misses::cpu3.data 20 # number of UpgradeReq MSHR misses 562system.l2c.UpgradeReq_mshr_misses::total 78 # number of UpgradeReq MSHR misses 563system.l2c.ReadExReq_mshr_misses::cpu0.data 94 # number of ReadExReq MSHR misses 564system.l2c.ReadExReq_mshr_misses::cpu1.data 12 # number of ReadExReq MSHR misses 565system.l2c.ReadExReq_mshr_misses::cpu2.data 13 # number of ReadExReq MSHR misses 566system.l2c.ReadExReq_mshr_misses::cpu3.data 12 # number of ReadExReq MSHR misses 567system.l2c.ReadExReq_mshr_misses::total 131 # number of ReadExReq MSHR misses 568system.l2c.demand_mshr_misses::cpu0.inst 362 # number of demand (read+write) MSHR misses 569system.l2c.demand_mshr_misses::cpu0.data 168 # number of demand (read+write) MSHR misses 570system.l2c.demand_mshr_misses::cpu1.inst 14 # number of demand (read+write) MSHR misses 571system.l2c.demand_mshr_misses::cpu1.data 13 # number of demand (read+write) MSHR misses 572system.l2c.demand_mshr_misses::cpu2.inst 75 # number of demand (read+write) MSHR misses 573system.l2c.demand_mshr_misses::cpu2.data 20 # number of demand (read+write) MSHR misses 574system.l2c.demand_mshr_misses::cpu3.inst 4 # number of demand (read+write) MSHR misses 575system.l2c.demand_mshr_misses::cpu3.data 13 # number of demand (read+write) MSHR misses 576system.l2c.demand_mshr_misses::total 669 # number of demand (read+write) MSHR misses 577system.l2c.overall_mshr_misses::cpu0.inst 362 # number of overall MSHR misses 578system.l2c.overall_mshr_misses::cpu0.data 168 # number of overall MSHR misses 579system.l2c.overall_mshr_misses::cpu1.inst 14 # number of overall MSHR misses 580system.l2c.overall_mshr_misses::cpu1.data 13 # number of overall MSHR misses 581system.l2c.overall_mshr_misses::cpu2.inst 75 # number of overall MSHR misses 582system.l2c.overall_mshr_misses::cpu2.data 20 # number of overall MSHR misses 583system.l2c.overall_mshr_misses::cpu3.inst 4 # number of overall MSHR misses 584system.l2c.overall_mshr_misses::cpu3.data 13 # number of overall MSHR misses 585system.l2c.overall_mshr_misses::total 669 # number of overall MSHR misses 586system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 20478250 # number of ReadReq MSHR miss cycles 587system.l2c.ReadReq_mshr_miss_latency::cpu0.data 4729000 # number of ReadReq MSHR miss cycles 588system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 985000 # number of ReadReq MSHR miss cycles 589system.l2c.ReadReq_mshr_miss_latency::cpu1.data 62500 # number of ReadReq MSHR miss cycles 590system.l2c.ReadReq_mshr_miss_latency::cpu2.inst 4446750 # number of ReadReq MSHR miss cycles 591system.l2c.ReadReq_mshr_miss_latency::cpu2.data 678750 # number of ReadReq MSHR miss cycles 592system.l2c.ReadReq_mshr_miss_latency::cpu3.inst 236250 # number of ReadReq MSHR miss cycles 593system.l2c.ReadReq_mshr_miss_latency::cpu3.data 62500 # number of ReadReq MSHR miss cycles 594system.l2c.ReadReq_mshr_miss_latency::total 31679000 # number of ReadReq MSHR miss cycles 595system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 230023 # number of UpgradeReq MSHR miss cycles 596system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 170017 # number of UpgradeReq MSHR miss cycles 597system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 180018 # number of UpgradeReq MSHR miss cycles 598system.l2c.UpgradeReq_mshr_miss_latency::cpu3.data 200020 # number of UpgradeReq MSHR miss cycles 599system.l2c.UpgradeReq_mshr_miss_latency::total 780078 # number of UpgradeReq MSHR miss cycles 600system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 5761500 # number of ReadExReq MSHR miss cycles 601system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 701250 # number of ReadExReq MSHR miss cycles 602system.l2c.ReadExReq_mshr_miss_latency::cpu2.data 888250 # number of ReadExReq MSHR miss cycles 603system.l2c.ReadExReq_mshr_miss_latency::cpu3.data 687000 # number of ReadExReq MSHR miss cycles 604system.l2c.ReadExReq_mshr_miss_latency::total 8038000 # number of ReadExReq MSHR miss cycles 605system.l2c.demand_mshr_miss_latency::cpu0.inst 20478250 # number of demand (read+write) MSHR miss cycles 606system.l2c.demand_mshr_miss_latency::cpu0.data 10490500 # number of demand (read+write) MSHR miss cycles 607system.l2c.demand_mshr_miss_latency::cpu1.inst 985000 # number of demand (read+write) MSHR miss cycles 608system.l2c.demand_mshr_miss_latency::cpu1.data 763750 # number of demand (read+write) MSHR miss cycles 609system.l2c.demand_mshr_miss_latency::cpu2.inst 4446750 # number of demand (read+write) MSHR miss cycles 610system.l2c.demand_mshr_miss_latency::cpu2.data 1567000 # number of demand (read+write) MSHR miss cycles 611system.l2c.demand_mshr_miss_latency::cpu3.inst 236250 # number of demand (read+write) MSHR miss cycles 612system.l2c.demand_mshr_miss_latency::cpu3.data 749500 # number of demand (read+write) MSHR miss cycles 613system.l2c.demand_mshr_miss_latency::total 39717000 # number of demand (read+write) MSHR miss cycles 614system.l2c.overall_mshr_miss_latency::cpu0.inst 20478250 # number of overall MSHR miss cycles 615system.l2c.overall_mshr_miss_latency::cpu0.data 10490500 # number of overall MSHR miss cycles 616system.l2c.overall_mshr_miss_latency::cpu1.inst 985000 # number of overall MSHR miss cycles 617system.l2c.overall_mshr_miss_latency::cpu1.data 763750 # number of overall MSHR miss cycles 618system.l2c.overall_mshr_miss_latency::cpu2.inst 4446750 # number of overall MSHR miss cycles 619system.l2c.overall_mshr_miss_latency::cpu2.data 1567000 # number of overall MSHR miss cycles 620system.l2c.overall_mshr_miss_latency::cpu3.inst 236250 # number of overall MSHR miss cycles 621system.l2c.overall_mshr_miss_latency::cpu3.data 749500 # number of overall MSHR miss cycles 622system.l2c.overall_mshr_miss_latency::total 39717000 # number of overall MSHR miss cycles 623system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.590538 # mshr miss rate for ReadReq accesses 624system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.936709 # mshr miss rate for ReadReq accesses 625system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.028169 # mshr miss rate for ReadReq accesses 626system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.083333 # mshr miss rate for ReadReq accesses 627system.l2c.ReadReq_mshr_miss_rate::cpu2.inst 0.152130 # mshr miss rate for ReadReq accesses 628system.l2c.ReadReq_mshr_miss_rate::cpu2.data 0.583333 # mshr miss rate for ReadReq accesses 629system.l2c.ReadReq_mshr_miss_rate::cpu3.inst 0.008016 # mshr miss rate for ReadReq accesses 630system.l2c.ReadReq_mshr_miss_rate::cpu3.data 0.083333 # mshr miss rate for ReadReq accesses 631system.l2c.ReadReq_mshr_miss_rate::total 0.242670 # mshr miss rate for ReadReq accesses 632system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.884615 # mshr miss rate for UpgradeReq accesses 633system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for UpgradeReq accesses 634system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 1 # mshr miss rate for UpgradeReq accesses 635system.l2c.UpgradeReq_mshr_miss_rate::cpu3.data 1 # mshr miss rate for UpgradeReq accesses 636system.l2c.UpgradeReq_mshr_miss_rate::total 0.962963 # mshr miss rate for UpgradeReq accesses 637system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 1 # mshr miss rate for ReadExReq accesses 638system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for ReadExReq accesses 639system.l2c.ReadExReq_mshr_miss_rate::cpu2.data 1 # mshr miss rate for ReadExReq accesses 640system.l2c.ReadExReq_mshr_miss_rate::cpu3.data 1 # mshr miss rate for ReadExReq accesses 641system.l2c.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 642system.l2c.demand_mshr_miss_rate::cpu0.inst 0.590538 # mshr miss rate for demand accesses 643system.l2c.demand_mshr_miss_rate::cpu0.data 0.971098 # mshr miss rate for demand accesses 644system.l2c.demand_mshr_miss_rate::cpu1.inst 0.028169 # mshr miss rate for demand accesses 645system.l2c.demand_mshr_miss_rate::cpu1.data 0.541667 # mshr miss rate for demand accesses 646system.l2c.demand_mshr_miss_rate::cpu2.inst 0.152130 # mshr miss rate for demand accesses 647system.l2c.demand_mshr_miss_rate::cpu2.data 0.800000 # mshr miss rate for demand accesses 648system.l2c.demand_mshr_miss_rate::cpu3.inst 0.008016 # mshr miss rate for demand accesses 649system.l2c.demand_mshr_miss_rate::cpu3.data 0.541667 # mshr miss rate for demand accesses 650system.l2c.demand_mshr_miss_rate::total 0.284923 # mshr miss rate for demand accesses 651system.l2c.overall_mshr_miss_rate::cpu0.inst 0.590538 # mshr miss rate for overall accesses 652system.l2c.overall_mshr_miss_rate::cpu0.data 0.971098 # mshr miss rate for overall accesses 653system.l2c.overall_mshr_miss_rate::cpu1.inst 0.028169 # mshr miss rate for overall accesses 654system.l2c.overall_mshr_miss_rate::cpu1.data 0.541667 # mshr miss rate for overall accesses 655system.l2c.overall_mshr_miss_rate::cpu2.inst 0.152130 # mshr miss rate for overall accesses 656system.l2c.overall_mshr_miss_rate::cpu2.data 0.800000 # mshr miss rate for overall accesses 657system.l2c.overall_mshr_miss_rate::cpu3.inst 0.008016 # mshr miss rate for overall accesses 658system.l2c.overall_mshr_miss_rate::cpu3.data 0.541667 # mshr miss rate for overall accesses 659system.l2c.overall_mshr_miss_rate::total 0.284923 # mshr miss rate for overall accesses 660system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 56569.751381 # average ReadReq mshr miss latency 661system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 63905.405405 # average ReadReq mshr miss latency 662system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 70357.142857 # average ReadReq mshr miss latency 663system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 62500 # average ReadReq mshr miss latency 664system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.inst 59290 # average ReadReq mshr miss latency 665system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.data 96964.285714 # average ReadReq mshr miss latency 666system.l2c.ReadReq_avg_mshr_miss_latency::cpu3.inst 59062.500000 # average ReadReq mshr miss latency 667system.l2c.ReadReq_avg_mshr_miss_latency::cpu3.data 62500 # average ReadReq mshr miss latency 668system.l2c.ReadReq_avg_mshr_miss_latency::total 58882.899628 # average ReadReq mshr miss latency 669system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10001 # average UpgradeReq mshr miss latency 670system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10001 # average UpgradeReq mshr miss latency 671system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 10001 # average UpgradeReq mshr miss latency 672system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu3.data 10001 # average UpgradeReq mshr miss latency 673system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency 674system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 61292.553191 # average ReadExReq mshr miss latency 675system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 58437.500000 # average ReadExReq mshr miss latency 676system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 68326.923077 # average ReadExReq mshr miss latency 677system.l2c.ReadExReq_avg_mshr_miss_latency::cpu3.data 57250 # average ReadExReq mshr miss latency 678system.l2c.ReadExReq_avg_mshr_miss_latency::total 61358.778626 # average ReadExReq mshr miss latency 679system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 56569.751381 # average overall mshr miss latency 680system.l2c.demand_avg_mshr_miss_latency::cpu0.data 62443.452381 # average overall mshr miss latency 681system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 70357.142857 # average overall mshr miss latency 682system.l2c.demand_avg_mshr_miss_latency::cpu1.data 58750 # average overall mshr miss latency 683system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 59290 # average overall mshr miss latency 684system.l2c.demand_avg_mshr_miss_latency::cpu2.data 78350 # average overall mshr miss latency 685system.l2c.demand_avg_mshr_miss_latency::cpu3.inst 59062.500000 # average overall mshr miss latency 686system.l2c.demand_avg_mshr_miss_latency::cpu3.data 57653.846154 # average overall mshr miss latency 687system.l2c.demand_avg_mshr_miss_latency::total 59367.713004 # average overall mshr miss latency 688system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 56569.751381 # average overall mshr miss latency 689system.l2c.overall_avg_mshr_miss_latency::cpu0.data 62443.452381 # average overall mshr miss latency 690system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 70357.142857 # average overall mshr miss latency 691system.l2c.overall_avg_mshr_miss_latency::cpu1.data 58750 # average overall mshr miss latency 692system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 59290 # average overall mshr miss latency 693system.l2c.overall_avg_mshr_miss_latency::cpu2.data 78350 # average overall mshr miss latency 694system.l2c.overall_avg_mshr_miss_latency::cpu3.inst 59062.500000 # average overall mshr miss latency 695system.l2c.overall_avg_mshr_miss_latency::cpu3.data 57653.846154 # average overall mshr miss latency 696system.l2c.overall_avg_mshr_miss_latency::total 59367.713004 # average overall mshr miss latency 697system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate 698system.toL2Bus.trans_dist::ReadReq 2766 # Transaction distribution 699system.toL2Bus.trans_dist::ReadResp 2765 # Transaction distribution 700system.toL2Bus.trans_dist::Writeback 1 # Transaction distribution 701system.toL2Bus.trans_dist::UpgradeReq 279 # Transaction distribution 702system.toL2Bus.trans_dist::UpgradeResp 279 # Transaction distribution 703system.toL2Bus.trans_dist::ReadExReq 406 # Transaction distribution 704system.toL2Bus.trans_dist::ReadExResp 406 # Transaction distribution 705system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1225 # Packet count per connected master and slave (bytes) 706system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 583 # Packet count per connected master and slave (bytes) 707system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side 994 # Packet count per connected master and slave (bytes) 708system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 366 # Packet count per connected master and slave (bytes) 709system.toL2Bus.pkt_count_system.cpu2.icache.mem_side::system.l2c.cpu_side 986 # Packet count per connected master and slave (bytes) 710system.toL2Bus.pkt_count_system.cpu2.dcache.mem_side::system.l2c.cpu_side 353 # Packet count per connected master and slave (bytes) 711system.toL2Bus.pkt_count_system.cpu3.icache.mem_side::system.l2c.cpu_side 998 # Packet count per connected master and slave (bytes) 712system.toL2Bus.pkt_count_system.cpu3.dcache.mem_side::system.l2c.cpu_side 375 # Packet count per connected master and slave (bytes) 713system.toL2Bus.pkt_count::total 5880 # Packet count per connected master and slave (bytes) 714system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 39168 # Cumulative packet size per connected master and slave (bytes) 715system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 11136 # Cumulative packet size per connected master and slave (bytes) 716system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side 31808 # Cumulative packet size per connected master and slave (bytes) 717system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side 1536 # Cumulative packet size per connected master and slave (bytes) 718system.toL2Bus.pkt_size_system.cpu2.icache.mem_side::system.l2c.cpu_side 31552 # Cumulative packet size per connected master and slave (bytes) 719system.toL2Bus.pkt_size_system.cpu2.dcache.mem_side::system.l2c.cpu_side 1600 # Cumulative packet size per connected master and slave (bytes) 720system.toL2Bus.pkt_size_system.cpu3.icache.mem_side::system.l2c.cpu_side 31936 # Cumulative packet size per connected master and slave (bytes) 721system.toL2Bus.pkt_size_system.cpu3.dcache.mem_side::system.l2c.cpu_side 1536 # Cumulative packet size per connected master and slave (bytes) 722system.toL2Bus.pkt_size::total 150272 # Cumulative packet size per connected master and slave (bytes) 723system.toL2Bus.snoops 1022 # Total snoops (count) 724system.toL2Bus.snoop_fanout::samples 3452 # Request fanout histogram 725system.toL2Bus.snoop_fanout::mean 7 # Request fanout histogram 726system.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 727system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 728system.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 729system.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram 730system.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram 731system.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram 732system.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram 733system.toL2Bus.snoop_fanout::5 0 0.00% 0.00% # Request fanout histogram 734system.toL2Bus.snoop_fanout::6 0 0.00% 0.00% # Request fanout histogram 735system.toL2Bus.snoop_fanout::7 3452 100.00% 100.00% # Request fanout histogram 736system.toL2Bus.snoop_fanout::8 0 0.00% 100.00% # Request fanout histogram 737system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 738system.toL2Bus.snoop_fanout::min_value 7 # Request fanout histogram 739system.toL2Bus.snoop_fanout::max_value 7 # Request fanout histogram 740system.toL2Bus.snoop_fanout::total 3452 # Request fanout histogram 741system.toL2Bus.reqLayer0.occupancy 1739480 # Layer occupancy (ticks) 742system.toL2Bus.reqLayer0.utilization 1.6 # Layer utilization (%) 743system.toL2Bus.respLayer0.occupancy 2819999 # Layer occupancy (ticks) 744system.toL2Bus.respLayer0.utilization 2.7 # Layer utilization (%) 745system.toL2Bus.respLayer1.occupancy 1460516 # Layer occupancy (ticks) 746system.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%) 747system.toL2Bus.respLayer2.occupancy 2239746 # Layer occupancy (ticks) 748system.toL2Bus.respLayer2.utilization 2.1 # Layer utilization (%) 749system.toL2Bus.respLayer3.occupancy 1188247 # Layer occupancy (ticks) 750system.toL2Bus.respLayer3.utilization 1.1 # Layer utilization (%) 751system.toL2Bus.respLayer4.occupancy 2234243 # Layer occupancy (ticks) 752system.toL2Bus.respLayer4.utilization 2.1 # Layer utilization (%) 753system.toL2Bus.respLayer5.occupancy 1152996 # Layer occupancy (ticks) 754system.toL2Bus.respLayer5.utilization 1.1 # Layer utilization (%) 755system.toL2Bus.respLayer6.occupancy 2246748 # Layer occupancy (ticks) 756system.toL2Bus.respLayer6.utilization 2.1 # Layer utilization (%) 757system.toL2Bus.respLayer7.occupancy 1204495 # Layer occupancy (ticks) 758system.toL2Bus.respLayer7.utilization 1.1 # Layer utilization (%) 759system.cpu0.branchPred.lookups 81418 # Number of BP lookups 760system.cpu0.branchPred.condPredicted 78534 # Number of conditional branches predicted 761system.cpu0.branchPred.condIncorrect 1187 # Number of conditional branches incorrect 762system.cpu0.branchPred.BTBLookups 78143 # Number of BTB lookups 763system.cpu0.branchPred.BTBHits 75395 # Number of BTB hits 764system.cpu0.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 765system.cpu0.branchPred.BTBHitPct 96.483370 # BTB Hit Percentage 766system.cpu0.branchPred.usedRAS 733 # Number of times the RAS was used to get a target. 767system.cpu0.branchPred.RASInCorrect 128 # Number of incorrect RAS predictions. 768system.cpu0.workload.num_syscalls 89 # Number of system calls 769system.cpu0.numCycles 211393 # number of cpu cycles simulated 770system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started 771system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed 772system.cpu0.fetch.icacheStallCycles 20064 # Number of cycles fetch is stalled on an Icache miss 773system.cpu0.fetch.Insts 481063 # Number of instructions fetch has processed 774system.cpu0.fetch.Branches 81418 # Number of branches that fetch encountered 775system.cpu0.fetch.predictedBranches 76128 # Number of branches that fetch has predicted taken 776system.cpu0.fetch.Cycles 164143 # Number of cycles fetch has run and was not squashing or blocked 777system.cpu0.fetch.SquashCycles 2674 # Number of cycles fetch has spent squashing 778system.cpu0.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 779system.cpu0.fetch.PendingTrapStallCycles 1880 # Number of stall cycles due to pending traps 780system.cpu0.fetch.CacheLines 7123 # Number of cache lines fetched 781system.cpu0.fetch.IcacheSquashes 658 # Number of outstanding Icache misses that were squashed 782system.cpu0.fetch.rateDist::samples 187427 # Number of instructions fetched each cycle (Total) 783system.cpu0.fetch.rateDist::mean 2.566669 # Number of instructions fetched each cycle (Total) 784system.cpu0.fetch.rateDist::stdev 2.225288 # Number of instructions fetched each cycle (Total) 785system.cpu0.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 786system.cpu0.fetch.rateDist::0 30149 16.09% 16.09% # Number of instructions fetched each cycle (Total) 787system.cpu0.fetch.rateDist::1 77654 41.43% 57.52% # Number of instructions fetched each cycle (Total) 788system.cpu0.fetch.rateDist::2 823 0.44% 57.96% # Number of instructions fetched each cycle (Total) 789system.cpu0.fetch.rateDist::3 1078 0.58% 58.53% # Number of instructions fetched each cycle (Total) 790system.cpu0.fetch.rateDist::4 624 0.33% 58.86% # Number of instructions fetched each cycle (Total) 791system.cpu0.fetch.rateDist::5 72980 38.94% 97.80% # Number of instructions fetched each cycle (Total) 792system.cpu0.fetch.rateDist::6 691 0.37% 98.17% # Number of instructions fetched each cycle (Total) 793system.cpu0.fetch.rateDist::7 437 0.23% 98.40% # Number of instructions fetched each cycle (Total) 794system.cpu0.fetch.rateDist::8 2991 1.60% 100.00% # Number of instructions fetched each cycle (Total) 795system.cpu0.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 796system.cpu0.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 797system.cpu0.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 798system.cpu0.fetch.rateDist::total 187427 # Number of instructions fetched each cycle (Total) 799system.cpu0.fetch.branchRate 0.385150 # Number of branch fetches per cycle 800system.cpu0.fetch.rate 2.275681 # Number of inst fetches per cycle 801system.cpu0.decode.IdleCycles 15737 # Number of cycles decode is idle 802system.cpu0.decode.BlockedCycles 17837 # Number of cycles decode is blocked 803system.cpu0.decode.RunCycles 151841 # Number of cycles decode is running 804system.cpu0.decode.UnblockCycles 675 # Number of cycles decode is unblocking 805system.cpu0.decode.SquashCycles 1337 # Number of cycles decode is squashing 806system.cpu0.decode.DecodedInsts 469212 # Number of instructions handled by decode 807system.cpu0.rename.SquashCycles 1337 # Number of cycles rename is squashing 808system.cpu0.rename.IdleCycles 16355 # Number of cycles rename is idle 809system.cpu0.rename.BlockCycles 2021 # Number of cycles rename is blocking 810system.cpu0.rename.serializeStallCycles 14599 # count of cycles rename stalled for serializing inst 811system.cpu0.rename.RunCycles 151852 # Number of cycles rename is running 812system.cpu0.rename.UnblockCycles 1263 # Number of cycles rename is unblocking 813system.cpu0.rename.RenamedInsts 465757 # Number of instructions processed by rename 814system.cpu0.rename.IQFullEvents 17 # Number of times rename has blocked due to IQ full 815system.cpu0.rename.LQFullEvents 16 # Number of times rename has blocked due to LQ full 816system.cpu0.rename.SQFullEvents 756 # Number of times rename has blocked due to SQ full 817system.cpu0.rename.RenamedOperands 319012 # Number of destination operands rename has renamed 818system.cpu0.rename.RenameLookups 928821 # Number of register rename lookups that rename has made 819system.cpu0.rename.int_rename_lookups 701999 # Number of integer rename lookups 820system.cpu0.rename.CommittedMaps 305055 # Number of HB maps that are committed 821system.cpu0.rename.UndoneMaps 13957 # Number of HB maps that are undone due to squashing 822system.cpu0.rename.serializingInsts 896 # count of serializing insts renamed 823system.cpu0.rename.tempSerializingInsts 905 # count of temporary serializing insts renamed 824system.cpu0.rename.skidInsts 4572 # count of insts added to the skid buffer 825system.cpu0.memDep0.insertedLoads 148578 # Number of loads inserted to the mem dependence unit. 826system.cpu0.memDep0.insertedStores 75186 # Number of stores inserted to the mem dependence unit. 827system.cpu0.memDep0.conflictingLoads 72446 # Number of conflicting loads. 828system.cpu0.memDep0.conflictingStores 72197 # Number of conflicting stores. 829system.cpu0.iq.iqInstsAdded 389771 # Number of instructions added to the IQ (excludes non-spec) 830system.cpu0.iq.iqNonSpecInstsAdded 964 # Number of non-speculative instructions added to the IQ 831system.cpu0.iq.iqInstsIssued 386457 # Number of instructions issued 832system.cpu0.iq.iqSquashedInstsIssued 23 # Number of squashed instructions issued 833system.cpu0.iq.iqSquashedInstsExamined 12213 # Number of squashed instructions iterated over during squash; mainly for profiling 834system.cpu0.iq.iqSquashedOperandsExamined 11103 # Number of squashed operands that are examined and possibly removed from graph 835system.cpu0.iq.iqSquashedNonSpecRemoved 405 # Number of squashed non-spec instructions that were removed 836system.cpu0.iq.issued_per_cycle::samples 187427 # Number of insts issued each cycle 837system.cpu0.iq.issued_per_cycle::mean 2.061907 # Number of insts issued each cycle 838system.cpu0.iq.issued_per_cycle::stdev 1.125198 # Number of insts issued each cycle 839system.cpu0.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 840system.cpu0.iq.issued_per_cycle::0 33106 17.66% 17.66% # Number of insts issued each cycle 841system.cpu0.iq.issued_per_cycle::1 4299 2.29% 19.96% # Number of insts issued each cycle 842system.cpu0.iq.issued_per_cycle::2 73629 39.28% 59.24% # Number of insts issued each cycle 843system.cpu0.iq.issued_per_cycle::3 73187 39.05% 98.29% # Number of insts issued each cycle 844system.cpu0.iq.issued_per_cycle::4 1656 0.88% 99.17% # Number of insts issued each cycle 845system.cpu0.iq.issued_per_cycle::5 900 0.48% 99.65% # Number of insts issued each cycle 846system.cpu0.iq.issued_per_cycle::6 407 0.22% 99.87% # Number of insts issued each cycle 847system.cpu0.iq.issued_per_cycle::7 171 0.09% 99.96% # Number of insts issued each cycle 848system.cpu0.iq.issued_per_cycle::8 72 0.04% 100.00% # Number of insts issued each cycle 849system.cpu0.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 850system.cpu0.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 851system.cpu0.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 852system.cpu0.iq.issued_per_cycle::total 187427 # Number of insts issued each cycle 853system.cpu0.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 854system.cpu0.iq.fu_full::IntAlu 96 33.92% 33.92% # attempts to use FU when none available 855system.cpu0.iq.fu_full::IntMult 0 0.00% 33.92% # attempts to use FU when none available 856system.cpu0.iq.fu_full::IntDiv 0 0.00% 33.92% # attempts to use FU when none available 857system.cpu0.iq.fu_full::FloatAdd 0 0.00% 33.92% # attempts to use FU when none available 858system.cpu0.iq.fu_full::FloatCmp 0 0.00% 33.92% # attempts to use FU when none available 859system.cpu0.iq.fu_full::FloatCvt 0 0.00% 33.92% # attempts to use FU when none available 860system.cpu0.iq.fu_full::FloatMult 0 0.00% 33.92% # attempts to use FU when none available 861system.cpu0.iq.fu_full::FloatDiv 0 0.00% 33.92% # attempts to use FU when none available 862system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 33.92% # attempts to use FU when none available 863system.cpu0.iq.fu_full::SimdAdd 0 0.00% 33.92% # attempts to use FU when none available 864system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 33.92% # attempts to use FU when none available 865system.cpu0.iq.fu_full::SimdAlu 0 0.00% 33.92% # attempts to use FU when none available 866system.cpu0.iq.fu_full::SimdCmp 0 0.00% 33.92% # attempts to use FU when none available 867system.cpu0.iq.fu_full::SimdCvt 0 0.00% 33.92% # attempts to use FU when none available 868system.cpu0.iq.fu_full::SimdMisc 0 0.00% 33.92% # attempts to use FU when none available 869system.cpu0.iq.fu_full::SimdMult 0 0.00% 33.92% # attempts to use FU when none available 870system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 33.92% # attempts to use FU when none available 871system.cpu0.iq.fu_full::SimdShift 0 0.00% 33.92% # attempts to use FU when none available 872system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 33.92% # attempts to use FU when none available 873system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 33.92% # attempts to use FU when none available 874system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 33.92% # attempts to use FU when none available 875system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 33.92% # attempts to use FU when none available 876system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 33.92% # attempts to use FU when none available 877system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 33.92% # attempts to use FU when none available 878system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 33.92% # attempts to use FU when none available 879system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 33.92% # attempts to use FU when none available 880system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 33.92% # attempts to use FU when none available 881system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.92% # attempts to use FU when none available 882system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 33.92% # attempts to use FU when none available 883system.cpu0.iq.fu_full::MemRead 84 29.68% 63.60% # attempts to use FU when none available 884system.cpu0.iq.fu_full::MemWrite 103 36.40% 100.00% # attempts to use FU when none available 885system.cpu0.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 886system.cpu0.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 887system.cpu0.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 888system.cpu0.iq.FU_type_0::IntAlu 163898 42.41% 42.41% # Type of FU issued 889system.cpu0.iq.FU_type_0::IntMult 0 0.00% 42.41% # Type of FU issued 890system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 42.41% # Type of FU issued 891system.cpu0.iq.FU_type_0::FloatAdd 0 0.00% 42.41% # Type of FU issued 892system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 42.41% # Type of FU issued 893system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 42.41% # Type of FU issued 894system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 42.41% # Type of FU issued 895system.cpu0.iq.FU_type_0::FloatDiv 0 0.00% 42.41% # Type of FU issued 896system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 42.41% # Type of FU issued 897system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 42.41% # Type of FU issued 898system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 42.41% # Type of FU issued 899system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 42.41% # Type of FU issued 900system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 42.41% # Type of FU issued 901system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 42.41% # Type of FU issued 902system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 42.41% # Type of FU issued 903system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 42.41% # Type of FU issued 904system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 42.41% # Type of FU issued 905system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 42.41% # Type of FU issued 906system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 42.41% # Type of FU issued 907system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 42.41% # Type of FU issued 908system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 42.41% # Type of FU issued 909system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 42.41% # Type of FU issued 910system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 42.41% # Type of FU issued 911system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 42.41% # Type of FU issued 912system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 42.41% # Type of FU issued 913system.cpu0.iq.FU_type_0::SimdFloatMisc 0 0.00% 42.41% # Type of FU issued 914system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 42.41% # Type of FU issued 915system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 42.41% # Type of FU issued 916system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 42.41% # Type of FU issued 917system.cpu0.iq.FU_type_0::MemRead 148040 38.31% 80.72% # Type of FU issued 918system.cpu0.iq.FU_type_0::MemWrite 74519 19.28% 100.00% # Type of FU issued 919system.cpu0.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 920system.cpu0.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 921system.cpu0.iq.FU_type_0::total 386457 # Type of FU issued 922system.cpu0.iq.rate 1.828145 # Inst issue rate 923system.cpu0.iq.fu_busy_cnt 283 # FU busy when requested 924system.cpu0.iq.fu_busy_rate 0.000732 # FU busy rate (busy events/executed inst) 925system.cpu0.iq.int_inst_queue_reads 960647 # Number of integer instruction queue reads 926system.cpu0.iq.int_inst_queue_writes 403001 # Number of integer instruction queue writes 927system.cpu0.iq.int_inst_queue_wakeup_accesses 384607 # Number of integer instruction queue wakeup accesses 928system.cpu0.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 929system.cpu0.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 930system.cpu0.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 931system.cpu0.iq.int_alu_accesses 386740 # Number of integer alu accesses 932system.cpu0.iq.fp_alu_accesses 0 # Number of floating point alu accesses 933system.cpu0.iew.lsq.thread0.forwLoads 71819 # Number of loads that had data forwarded from stores 934system.cpu0.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 935system.cpu0.iew.lsq.thread0.squashedLoads 2461 # Number of loads squashed 936system.cpu0.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 937system.cpu0.iew.lsq.thread0.memOrderViolation 54 # Number of memory ordering violations 938system.cpu0.iew.lsq.thread0.squashedStores 1621 # Number of stores squashed 939system.cpu0.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 940system.cpu0.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 941system.cpu0.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 942system.cpu0.iew.lsq.thread0.cacheBlocked 12 # Number of times an access to memory failed due to the cache being blocked 943system.cpu0.iew.iewIdleCycles 0 # Number of cycles IEW is idle 944system.cpu0.iew.iewSquashCycles 1337 # Number of cycles IEW is squashing 945system.cpu0.iew.iewBlockCycles 1980 # Number of cycles IEW is blocking 946system.cpu0.iew.iewUnblockCycles 50 # Number of cycles IEW is unblocking 947system.cpu0.iew.iewDispatchedInsts 463607 # Number of instructions dispatched to IQ 948system.cpu0.iew.iewDispSquashedInsts 160 # Number of squashed instructions skipped by dispatch 949system.cpu0.iew.iewDispLoadInsts 148578 # Number of dispatched load instructions 950system.cpu0.iew.iewDispStoreInsts 75186 # Number of dispatched store instructions 951system.cpu0.iew.iewDispNonSpecInsts 843 # Number of dispatched non-speculative instructions 952system.cpu0.iew.iewIQFullEvents 45 # Number of times the IQ has become full, causing a stall 953system.cpu0.iew.iewLSQFullEvents 10 # Number of times the LSQ has become full, causing a stall 954system.cpu0.iew.memOrderViolationEvents 54 # Number of memory order violations 955system.cpu0.iew.predictedTakenIncorrect 323 # Number of branches that were predicted taken incorrectly 956system.cpu0.iew.predictedNotTakenIncorrect 1099 # Number of branches that were predicted not taken incorrectly 957system.cpu0.iew.branchMispredicts 1422 # Number of branch mispredicts detected at execute 958system.cpu0.iew.iewExecutedInsts 385445 # Number of executed instructions 959system.cpu0.iew.iewExecLoadInsts 147736 # Number of load instructions executed 960system.cpu0.iew.iewExecSquashedInsts 1012 # Number of squashed instructions skipped in execute 961system.cpu0.iew.exec_swp 0 # number of swp insts executed 962system.cpu0.iew.exec_nop 72872 # number of nop insts executed 963system.cpu0.iew.exec_refs 222117 # number of memory reference insts executed 964system.cpu0.iew.exec_branches 76458 # Number of branches executed 965system.cpu0.iew.exec_stores 74381 # Number of stores executed 966system.cpu0.iew.exec_rate 1.823357 # Inst execution rate 967system.cpu0.iew.wb_sent 384977 # cumulative count of insts sent to commit 968system.cpu0.iew.wb_count 384607 # cumulative count of insts written-back 969system.cpu0.iew.wb_producers 228096 # num instructions producing a value 970system.cpu0.iew.wb_consumers 231328 # num instructions consuming a value 971system.cpu0.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 972system.cpu0.iew.wb_rate 1.819393 # insts written-back per cycle 973system.cpu0.iew.wb_fanout 0.986028 # average fanout of values written-back 974system.cpu0.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 975system.cpu0.commit.commitSquashedInsts 13622 # The number of squashed insts skipped by commit 976system.cpu0.commit.commitNonSpecStalls 559 # The number of times commit has been forced to stall to communicate backwards 977system.cpu0.commit.branchMispredicts 1187 # The number of times a branch was mispredicted 978system.cpu0.commit.committed_per_cycle::samples 184803 # Number of insts commited each cycle 979system.cpu0.commit.committed_per_cycle::mean 2.434668 # Number of insts commited each cycle 980system.cpu0.commit.committed_per_cycle::stdev 2.147538 # Number of insts commited each cycle 981system.cpu0.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 982system.cpu0.commit.committed_per_cycle::0 33298 18.02% 18.02% # Number of insts commited each cycle 983system.cpu0.commit.committed_per_cycle::1 75556 40.88% 58.90% # Number of insts commited each cycle 984system.cpu0.commit.committed_per_cycle::2 2014 1.09% 59.99% # Number of insts commited each cycle 985system.cpu0.commit.committed_per_cycle::3 640 0.35% 60.34% # Number of insts commited each cycle 986system.cpu0.commit.committed_per_cycle::4 527 0.29% 60.62% # Number of insts commited each cycle 987system.cpu0.commit.committed_per_cycle::5 71511 38.70% 99.32% # Number of insts commited each cycle 988system.cpu0.commit.committed_per_cycle::6 520 0.28% 99.60% # Number of insts commited each cycle 989system.cpu0.commit.committed_per_cycle::7 249 0.13% 99.74% # Number of insts commited each cycle 990system.cpu0.commit.committed_per_cycle::8 488 0.26% 100.00% # Number of insts commited each cycle 991system.cpu0.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 992system.cpu0.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 993system.cpu0.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 994system.cpu0.commit.committed_per_cycle::total 184803 # Number of insts commited each cycle 995system.cpu0.commit.committedInsts 449934 # Number of instructions committed 996system.cpu0.commit.committedOps 449934 # Number of ops (including micro ops) committed 997system.cpu0.commit.swp_count 0 # Number of s/w prefetches committed 998system.cpu0.commit.refs 219682 # Number of memory references committed 999system.cpu0.commit.loads 146117 # Number of loads committed 1000system.cpu0.commit.membars 84 # Number of memory barriers committed 1001system.cpu0.commit.branches 75452 # Number of branches committed 1002system.cpu0.commit.fp_insts 0 # Number of committed floating point instructions. 1003system.cpu0.commit.int_insts 303386 # Number of committed integer instructions. 1004system.cpu0.commit.function_calls 223 # Number of function calls committed. 1005system.cpu0.commit.op_class_0::No_OpClass 72184 16.04% 16.04% # Class of committed instruction 1006system.cpu0.commit.op_class_0::IntAlu 157984 35.11% 51.16% # Class of committed instruction 1007system.cpu0.commit.op_class_0::IntMult 0 0.00% 51.16% # Class of committed instruction 1008system.cpu0.commit.op_class_0::IntDiv 0 0.00% 51.16% # Class of committed instruction 1009system.cpu0.commit.op_class_0::FloatAdd 0 0.00% 51.16% # Class of committed instruction 1010system.cpu0.commit.op_class_0::FloatCmp 0 0.00% 51.16% # Class of committed instruction 1011system.cpu0.commit.op_class_0::FloatCvt 0 0.00% 51.16% # Class of committed instruction 1012system.cpu0.commit.op_class_0::FloatMult 0 0.00% 51.16% # Class of committed instruction 1013system.cpu0.commit.op_class_0::FloatDiv 0 0.00% 51.16% # Class of committed instruction 1014system.cpu0.commit.op_class_0::FloatSqrt 0 0.00% 51.16% # Class of committed instruction 1015system.cpu0.commit.op_class_0::SimdAdd 0 0.00% 51.16% # Class of committed instruction 1016system.cpu0.commit.op_class_0::SimdAddAcc 0 0.00% 51.16% # Class of committed instruction 1017system.cpu0.commit.op_class_0::SimdAlu 0 0.00% 51.16% # Class of committed instruction 1018system.cpu0.commit.op_class_0::SimdCmp 0 0.00% 51.16% # Class of committed instruction 1019system.cpu0.commit.op_class_0::SimdCvt 0 0.00% 51.16% # Class of committed instruction 1020system.cpu0.commit.op_class_0::SimdMisc 0 0.00% 51.16% # Class of committed instruction 1021system.cpu0.commit.op_class_0::SimdMult 0 0.00% 51.16% # Class of committed instruction 1022system.cpu0.commit.op_class_0::SimdMultAcc 0 0.00% 51.16% # Class of committed instruction 1023system.cpu0.commit.op_class_0::SimdShift 0 0.00% 51.16% # Class of committed instruction 1024system.cpu0.commit.op_class_0::SimdShiftAcc 0 0.00% 51.16% # Class of committed instruction 1025system.cpu0.commit.op_class_0::SimdSqrt 0 0.00% 51.16% # Class of committed instruction 1026system.cpu0.commit.op_class_0::SimdFloatAdd 0 0.00% 51.16% # Class of committed instruction 1027system.cpu0.commit.op_class_0::SimdFloatAlu 0 0.00% 51.16% # Class of committed instruction 1028system.cpu0.commit.op_class_0::SimdFloatCmp 0 0.00% 51.16% # Class of committed instruction 1029system.cpu0.commit.op_class_0::SimdFloatCvt 0 0.00% 51.16% # Class of committed instruction 1030system.cpu0.commit.op_class_0::SimdFloatDiv 0 0.00% 51.16% # Class of committed instruction 1031system.cpu0.commit.op_class_0::SimdFloatMisc 0 0.00% 51.16% # Class of committed instruction 1032system.cpu0.commit.op_class_0::SimdFloatMult 0 0.00% 51.16% # Class of committed instruction 1033system.cpu0.commit.op_class_0::SimdFloatMultAcc 0 0.00% 51.16% # Class of committed instruction 1034system.cpu0.commit.op_class_0::SimdFloatSqrt 0 0.00% 51.16% # Class of committed instruction 1035system.cpu0.commit.op_class_0::MemRead 146201 32.49% 83.65% # Class of committed instruction 1036system.cpu0.commit.op_class_0::MemWrite 73565 16.35% 100.00% # Class of committed instruction 1037system.cpu0.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 1038system.cpu0.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 1039system.cpu0.commit.op_class_0::total 449934 # Class of committed instruction 1040system.cpu0.commit.bw_lim_events 488 # number cycles where commit BW limit reached 1041system.cpu0.commit.bw_limited 0 # number of insts not committed due to BW limits 1042system.cpu0.rob.rob_reads 646710 # The number of ROB reads 1043system.cpu0.rob.rob_writes 929756 # The number of ROB writes 1044system.cpu0.timesIdled 318 # Number of times that the entire CPU went into an idle state and unscheduled itself 1045system.cpu0.idleCycles 23966 # Total number of cycles that the CPU has spent unscheduled due to idling 1046system.cpu0.committedInsts 377666 # Number of Instructions Simulated 1047system.cpu0.committedOps 377666 # Number of Ops (including micro ops) Simulated 1048system.cpu0.cpi 0.559735 # CPI: Cycles Per Instruction 1049system.cpu0.cpi_total 0.559735 # CPI: Total CPI of All Threads 1050system.cpu0.ipc 1.786559 # IPC: Instructions Per Cycle 1051system.cpu0.ipc_total 1.786559 # IPC: Total IPC of All Threads 1052system.cpu0.int_regfile_reads 689341 # number of integer regfile reads 1053system.cpu0.int_regfile_writes 310987 # number of integer regfile writes 1054system.cpu0.fp_regfile_reads 192 # number of floating regfile reads 1055system.cpu0.misc_regfile_reads 224004 # number of misc regfile reads 1056system.cpu0.misc_regfile_writes 564 # number of misc regfile writes 1057system.cpu0.icache.tags.replacements 322 # number of replacements 1058system.cpu0.icache.tags.tagsinuse 240.567538 # Cycle average of tags in use 1059system.cpu0.icache.tags.total_refs 6326 # Total number of references to valid blocks. 1060system.cpu0.icache.tags.sampled_refs 612 # Sample count of references to valid blocks. 1061system.cpu0.icache.tags.avg_refs 10.336601 # Average number of references to valid blocks. 1062system.cpu0.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1063system.cpu0.icache.tags.occ_blocks::cpu0.inst 240.567538 # Average occupied blocks per requestor 1064system.cpu0.icache.tags.occ_percent::cpu0.inst 0.469858 # Average percentage of cache occupancy 1065system.cpu0.icache.tags.occ_percent::total 0.469858 # Average percentage of cache occupancy 1066system.cpu0.icache.tags.occ_task_id_blocks::1024 290 # Occupied blocks per task id 1067system.cpu0.icache.tags.age_task_id_blocks_1024::0 58 # Occupied blocks per task id 1068system.cpu0.icache.tags.age_task_id_blocks_1024::1 188 # Occupied blocks per task id 1069system.cpu0.icache.tags.age_task_id_blocks_1024::2 44 # Occupied blocks per task id 1070system.cpu0.icache.tags.occ_task_id_percent::1024 0.566406 # Percentage of cache occupancy per task id 1071system.cpu0.icache.tags.tag_accesses 7735 # Number of tag accesses 1072system.cpu0.icache.tags.data_accesses 7735 # Number of data accesses 1073system.cpu0.icache.ReadReq_hits::cpu0.inst 6326 # number of ReadReq hits 1074system.cpu0.icache.ReadReq_hits::total 6326 # number of ReadReq hits 1075system.cpu0.icache.demand_hits::cpu0.inst 6326 # number of demand (read+write) hits 1076system.cpu0.icache.demand_hits::total 6326 # number of demand (read+write) hits 1077system.cpu0.icache.overall_hits::cpu0.inst 6326 # number of overall hits 1078system.cpu0.icache.overall_hits::total 6326 # number of overall hits 1079system.cpu0.icache.ReadReq_misses::cpu0.inst 797 # number of ReadReq misses 1080system.cpu0.icache.ReadReq_misses::total 797 # number of ReadReq misses 1081system.cpu0.icache.demand_misses::cpu0.inst 797 # number of demand (read+write) misses 1082system.cpu0.icache.demand_misses::total 797 # number of demand (read+write) misses 1083system.cpu0.icache.overall_misses::cpu0.inst 797 # number of overall misses 1084system.cpu0.icache.overall_misses::total 797 # number of overall misses 1085system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 36689746 # number of ReadReq miss cycles 1086system.cpu0.icache.ReadReq_miss_latency::total 36689746 # number of ReadReq miss cycles 1087system.cpu0.icache.demand_miss_latency::cpu0.inst 36689746 # number of demand (read+write) miss cycles 1088system.cpu0.icache.demand_miss_latency::total 36689746 # number of demand (read+write) miss cycles 1089system.cpu0.icache.overall_miss_latency::cpu0.inst 36689746 # number of overall miss cycles 1090system.cpu0.icache.overall_miss_latency::total 36689746 # number of overall miss cycles 1091system.cpu0.icache.ReadReq_accesses::cpu0.inst 7123 # number of ReadReq accesses(hits+misses) 1092system.cpu0.icache.ReadReq_accesses::total 7123 # number of ReadReq accesses(hits+misses) 1093system.cpu0.icache.demand_accesses::cpu0.inst 7123 # number of demand (read+write) accesses 1094system.cpu0.icache.demand_accesses::total 7123 # number of demand (read+write) accesses 1095system.cpu0.icache.overall_accesses::cpu0.inst 7123 # number of overall (read+write) accesses 1096system.cpu0.icache.overall_accesses::total 7123 # number of overall (read+write) accesses 1097system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.111891 # miss rate for ReadReq accesses 1098system.cpu0.icache.ReadReq_miss_rate::total 0.111891 # miss rate for ReadReq accesses 1099system.cpu0.icache.demand_miss_rate::cpu0.inst 0.111891 # miss rate for demand accesses 1100system.cpu0.icache.demand_miss_rate::total 0.111891 # miss rate for demand accesses 1101system.cpu0.icache.overall_miss_rate::cpu0.inst 0.111891 # miss rate for overall accesses 1102system.cpu0.icache.overall_miss_rate::total 0.111891 # miss rate for overall accesses 1103system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 46034.813049 # average ReadReq miss latency 1104system.cpu0.icache.ReadReq_avg_miss_latency::total 46034.813049 # average ReadReq miss latency 1105system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 46034.813049 # average overall miss latency 1106system.cpu0.icache.demand_avg_miss_latency::total 46034.813049 # average overall miss latency 1107system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 46034.813049 # average overall miss latency 1108system.cpu0.icache.overall_avg_miss_latency::total 46034.813049 # average overall miss latency 1109system.cpu0.icache.blocked_cycles::no_mshrs 22 # number of cycles access was blocked 1110system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1111system.cpu0.icache.blocked::no_mshrs 1 # number of cycles access was blocked 1112system.cpu0.icache.blocked::no_targets 0 # number of cycles access was blocked 1113system.cpu0.icache.avg_blocked_cycles::no_mshrs 22 # average number of cycles each access was blocked 1114system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1115system.cpu0.icache.fast_writes 0 # number of fast writes performed 1116system.cpu0.icache.cache_copies 0 # number of cache copies performed 1117system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 184 # number of ReadReq MSHR hits 1118system.cpu0.icache.ReadReq_mshr_hits::total 184 # number of ReadReq MSHR hits 1119system.cpu0.icache.demand_mshr_hits::cpu0.inst 184 # number of demand (read+write) MSHR hits 1120system.cpu0.icache.demand_mshr_hits::total 184 # number of demand (read+write) MSHR hits 1121system.cpu0.icache.overall_mshr_hits::cpu0.inst 184 # number of overall MSHR hits 1122system.cpu0.icache.overall_mshr_hits::total 184 # number of overall MSHR hits 1123system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 613 # number of ReadReq MSHR misses 1124system.cpu0.icache.ReadReq_mshr_misses::total 613 # number of ReadReq MSHR misses 1125system.cpu0.icache.demand_mshr_misses::cpu0.inst 613 # number of demand (read+write) MSHR misses 1126system.cpu0.icache.demand_mshr_misses::total 613 # number of demand (read+write) MSHR misses 1127system.cpu0.icache.overall_mshr_misses::cpu0.inst 613 # number of overall MSHR misses 1128system.cpu0.icache.overall_mshr_misses::total 613 # number of overall MSHR misses 1129system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 28185001 # number of ReadReq MSHR miss cycles 1130system.cpu0.icache.ReadReq_mshr_miss_latency::total 28185001 # number of ReadReq MSHR miss cycles 1131system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 28185001 # number of demand (read+write) MSHR miss cycles 1132system.cpu0.icache.demand_mshr_miss_latency::total 28185001 # number of demand (read+write) MSHR miss cycles 1133system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 28185001 # number of overall MSHR miss cycles 1134system.cpu0.icache.overall_mshr_miss_latency::total 28185001 # number of overall MSHR miss cycles 1135system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.086059 # mshr miss rate for ReadReq accesses 1136system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.086059 # mshr miss rate for ReadReq accesses 1137system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.086059 # mshr miss rate for demand accesses 1138system.cpu0.icache.demand_mshr_miss_rate::total 0.086059 # mshr miss rate for demand accesses 1139system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.086059 # mshr miss rate for overall accesses 1140system.cpu0.icache.overall_mshr_miss_rate::total 0.086059 # mshr miss rate for overall accesses 1141system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 45978.794454 # average ReadReq mshr miss latency 1142system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 45978.794454 # average ReadReq mshr miss latency 1143system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 45978.794454 # average overall mshr miss latency 1144system.cpu0.icache.demand_avg_mshr_miss_latency::total 45978.794454 # average overall mshr miss latency 1145system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 45978.794454 # average overall mshr miss latency 1146system.cpu0.icache.overall_avg_mshr_miss_latency::total 45978.794454 # average overall mshr miss latency 1147system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate 1148system.cpu0.dcache.tags.replacements 2 # number of replacements 1149system.cpu0.dcache.tags.tagsinuse 141.516453 # Cycle average of tags in use 1150system.cpu0.dcache.tags.total_refs 148253 # Total number of references to valid blocks. 1151system.cpu0.dcache.tags.sampled_refs 170 # Sample count of references to valid blocks. 1152system.cpu0.dcache.tags.avg_refs 872.076471 # Average number of references to valid blocks. 1153system.cpu0.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1154system.cpu0.dcache.tags.occ_blocks::cpu0.data 141.516453 # Average occupied blocks per requestor 1155system.cpu0.dcache.tags.occ_percent::cpu0.data 0.276399 # Average percentage of cache occupancy 1156system.cpu0.dcache.tags.occ_percent::total 0.276399 # Average percentage of cache occupancy 1157system.cpu0.dcache.tags.occ_task_id_blocks::1024 168 # Occupied blocks per task id 1158system.cpu0.dcache.tags.age_task_id_blocks_1024::0 17 # Occupied blocks per task id 1159system.cpu0.dcache.tags.age_task_id_blocks_1024::1 104 # Occupied blocks per task id 1160system.cpu0.dcache.tags.age_task_id_blocks_1024::2 47 # Occupied blocks per task id 1161system.cpu0.dcache.tags.occ_task_id_percent::1024 0.328125 # Percentage of cache occupancy per task id 1162system.cpu0.dcache.tags.tag_accesses 597940 # Number of tag accesses 1163system.cpu0.dcache.tags.data_accesses 597940 # Number of data accesses 1164system.cpu0.dcache.ReadReq_hits::cpu0.data 75362 # number of ReadReq hits 1165system.cpu0.dcache.ReadReq_hits::total 75362 # number of ReadReq hits 1166system.cpu0.dcache.WriteReq_hits::cpu0.data 72979 # number of WriteReq hits 1167system.cpu0.dcache.WriteReq_hits::total 72979 # number of WriteReq hits 1168system.cpu0.dcache.SwapReq_hits::cpu0.data 20 # number of SwapReq hits 1169system.cpu0.dcache.SwapReq_hits::total 20 # number of SwapReq hits 1170system.cpu0.dcache.demand_hits::cpu0.data 148341 # number of demand (read+write) hits 1171system.cpu0.dcache.demand_hits::total 148341 # number of demand (read+write) hits 1172system.cpu0.dcache.overall_hits::cpu0.data 148341 # number of overall hits 1173system.cpu0.dcache.overall_hits::total 148341 # number of overall hits 1174system.cpu0.dcache.ReadReq_misses::cpu0.data 480 # number of ReadReq misses 1175system.cpu0.dcache.ReadReq_misses::total 480 # number of ReadReq misses 1176system.cpu0.dcache.WriteReq_misses::cpu0.data 544 # number of WriteReq misses 1177system.cpu0.dcache.WriteReq_misses::total 544 # number of WriteReq misses 1178system.cpu0.dcache.SwapReq_misses::cpu0.data 22 # number of SwapReq misses 1179system.cpu0.dcache.SwapReq_misses::total 22 # number of SwapReq misses 1180system.cpu0.dcache.demand_misses::cpu0.data 1024 # number of demand (read+write) misses 1181system.cpu0.dcache.demand_misses::total 1024 # number of demand (read+write) misses 1182system.cpu0.dcache.overall_misses::cpu0.data 1024 # number of overall misses 1183system.cpu0.dcache.overall_misses::total 1024 # number of overall misses 1184system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 15203420 # number of ReadReq miss cycles 1185system.cpu0.dcache.ReadReq_miss_latency::total 15203420 # number of ReadReq miss cycles 1186system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 32866263 # number of WriteReq miss cycles 1187system.cpu0.dcache.WriteReq_miss_latency::total 32866263 # number of WriteReq miss cycles 1188system.cpu0.dcache.SwapReq_miss_latency::cpu0.data 427750 # number of SwapReq miss cycles 1189system.cpu0.dcache.SwapReq_miss_latency::total 427750 # number of SwapReq miss cycles 1190system.cpu0.dcache.demand_miss_latency::cpu0.data 48069683 # number of demand (read+write) miss cycles 1191system.cpu0.dcache.demand_miss_latency::total 48069683 # number of demand (read+write) miss cycles 1192system.cpu0.dcache.overall_miss_latency::cpu0.data 48069683 # number of overall miss cycles 1193system.cpu0.dcache.overall_miss_latency::total 48069683 # number of overall miss cycles 1194system.cpu0.dcache.ReadReq_accesses::cpu0.data 75842 # number of ReadReq accesses(hits+misses) 1195system.cpu0.dcache.ReadReq_accesses::total 75842 # number of ReadReq accesses(hits+misses) 1196system.cpu0.dcache.WriteReq_accesses::cpu0.data 73523 # number of WriteReq accesses(hits+misses) 1197system.cpu0.dcache.WriteReq_accesses::total 73523 # number of WriteReq accesses(hits+misses) 1198system.cpu0.dcache.SwapReq_accesses::cpu0.data 42 # number of SwapReq accesses(hits+misses) 1199system.cpu0.dcache.SwapReq_accesses::total 42 # number of SwapReq accesses(hits+misses) 1200system.cpu0.dcache.demand_accesses::cpu0.data 149365 # number of demand (read+write) accesses 1201system.cpu0.dcache.demand_accesses::total 149365 # number of demand (read+write) accesses 1202system.cpu0.dcache.overall_accesses::cpu0.data 149365 # number of overall (read+write) accesses 1203system.cpu0.dcache.overall_accesses::total 149365 # number of overall (read+write) accesses 1204system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.006329 # miss rate for ReadReq accesses 1205system.cpu0.dcache.ReadReq_miss_rate::total 0.006329 # miss rate for ReadReq accesses 1206system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.007399 # miss rate for WriteReq accesses 1207system.cpu0.dcache.WriteReq_miss_rate::total 0.007399 # miss rate for WriteReq accesses 1208system.cpu0.dcache.SwapReq_miss_rate::cpu0.data 0.523810 # miss rate for SwapReq accesses 1209system.cpu0.dcache.SwapReq_miss_rate::total 0.523810 # miss rate for SwapReq accesses 1210system.cpu0.dcache.demand_miss_rate::cpu0.data 0.006856 # miss rate for demand accesses 1211system.cpu0.dcache.demand_miss_rate::total 0.006856 # miss rate for demand accesses 1212system.cpu0.dcache.overall_miss_rate::cpu0.data 0.006856 # miss rate for overall accesses 1213system.cpu0.dcache.overall_miss_rate::total 0.006856 # miss rate for overall accesses 1214system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 31673.791667 # average ReadReq miss latency 1215system.cpu0.dcache.ReadReq_avg_miss_latency::total 31673.791667 # average ReadReq miss latency 1216system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 60415.924632 # average WriteReq miss latency 1217system.cpu0.dcache.WriteReq_avg_miss_latency::total 60415.924632 # average WriteReq miss latency 1218system.cpu0.dcache.SwapReq_avg_miss_latency::cpu0.data 19443.181818 # average SwapReq miss latency 1219system.cpu0.dcache.SwapReq_avg_miss_latency::total 19443.181818 # average SwapReq miss latency 1220system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 46943.049805 # average overall miss latency 1221system.cpu0.dcache.demand_avg_miss_latency::total 46943.049805 # average overall miss latency 1222system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 46943.049805 # average overall miss latency 1223system.cpu0.dcache.overall_avg_miss_latency::total 46943.049805 # average overall miss latency 1224system.cpu0.dcache.blocked_cycles::no_mshrs 754 # number of cycles access was blocked 1225system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1226system.cpu0.dcache.blocked::no_mshrs 27 # number of cycles access was blocked 1227system.cpu0.dcache.blocked::no_targets 0 # number of cycles access was blocked 1228system.cpu0.dcache.avg_blocked_cycles::no_mshrs 27.925926 # average number of cycles each access was blocked 1229system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1230system.cpu0.dcache.fast_writes 0 # number of fast writes performed 1231system.cpu0.dcache.cache_copies 0 # number of cache copies performed 1232system.cpu0.dcache.writebacks::writebacks 1 # number of writebacks 1233system.cpu0.dcache.writebacks::total 1 # number of writebacks 1234system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 298 # number of ReadReq MSHR hits 1235system.cpu0.dcache.ReadReq_mshr_hits::total 298 # number of ReadReq MSHR hits 1236system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 365 # number of WriteReq MSHR hits 1237system.cpu0.dcache.WriteReq_mshr_hits::total 365 # number of WriteReq MSHR hits 1238system.cpu0.dcache.demand_mshr_hits::cpu0.data 663 # number of demand (read+write) MSHR hits 1239system.cpu0.dcache.demand_mshr_hits::total 663 # number of demand (read+write) MSHR hits 1240system.cpu0.dcache.overall_mshr_hits::cpu0.data 663 # number of overall MSHR hits 1241system.cpu0.dcache.overall_mshr_hits::total 663 # number of overall MSHR hits 1242system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 182 # number of ReadReq MSHR misses 1243system.cpu0.dcache.ReadReq_mshr_misses::total 182 # number of ReadReq MSHR misses 1244system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 179 # number of WriteReq MSHR misses 1245system.cpu0.dcache.WriteReq_mshr_misses::total 179 # number of WriteReq MSHR misses 1246system.cpu0.dcache.SwapReq_mshr_misses::cpu0.data 22 # number of SwapReq MSHR misses 1247system.cpu0.dcache.SwapReq_mshr_misses::total 22 # number of SwapReq MSHR misses 1248system.cpu0.dcache.demand_mshr_misses::cpu0.data 361 # number of demand (read+write) MSHR misses 1249system.cpu0.dcache.demand_mshr_misses::total 361 # number of demand (read+write) MSHR misses 1250system.cpu0.dcache.overall_mshr_misses::cpu0.data 361 # number of overall MSHR misses 1251system.cpu0.dcache.overall_mshr_misses::total 361 # number of overall MSHR misses 1252system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 6258507 # number of ReadReq MSHR miss cycles 1253system.cpu0.dcache.ReadReq_mshr_miss_latency::total 6258507 # number of ReadReq MSHR miss cycles 1254system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 7387727 # number of WriteReq MSHR miss cycles 1255system.cpu0.dcache.WriteReq_mshr_miss_latency::total 7387727 # number of WriteReq MSHR miss cycles 1256system.cpu0.dcache.SwapReq_mshr_miss_latency::cpu0.data 382250 # number of SwapReq MSHR miss cycles 1257system.cpu0.dcache.SwapReq_mshr_miss_latency::total 382250 # number of SwapReq MSHR miss cycles 1258system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 13646234 # number of demand (read+write) MSHR miss cycles 1259system.cpu0.dcache.demand_mshr_miss_latency::total 13646234 # number of demand (read+write) MSHR miss cycles 1260system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 13646234 # number of overall MSHR miss cycles 1261system.cpu0.dcache.overall_mshr_miss_latency::total 13646234 # number of overall MSHR miss cycles 1262system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.002400 # mshr miss rate for ReadReq accesses 1263system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.002400 # mshr miss rate for ReadReq accesses 1264system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.002435 # mshr miss rate for WriteReq accesses 1265system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.002435 # mshr miss rate for WriteReq accesses 1266system.cpu0.dcache.SwapReq_mshr_miss_rate::cpu0.data 0.523810 # mshr miss rate for SwapReq accesses 1267system.cpu0.dcache.SwapReq_mshr_miss_rate::total 0.523810 # mshr miss rate for SwapReq accesses 1268system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.002417 # mshr miss rate for demand accesses 1269system.cpu0.dcache.demand_mshr_miss_rate::total 0.002417 # mshr miss rate for demand accesses 1270system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.002417 # mshr miss rate for overall accesses 1271system.cpu0.dcache.overall_mshr_miss_rate::total 0.002417 # mshr miss rate for overall accesses 1272system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 34387.401099 # average ReadReq mshr miss latency 1273system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 34387.401099 # average ReadReq mshr miss latency 1274system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 41272.217877 # average WriteReq mshr miss latency 1275system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 41272.217877 # average WriteReq mshr miss latency 1276system.cpu0.dcache.SwapReq_avg_mshr_miss_latency::cpu0.data 17375 # average SwapReq mshr miss latency 1277system.cpu0.dcache.SwapReq_avg_mshr_miss_latency::total 17375 # average SwapReq mshr miss latency 1278system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 37801.202216 # average overall mshr miss latency 1279system.cpu0.dcache.demand_avg_mshr_miss_latency::total 37801.202216 # average overall mshr miss latency 1280system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 37801.202216 # average overall mshr miss latency 1281system.cpu0.dcache.overall_avg_mshr_miss_latency::total 37801.202216 # average overall mshr miss latency 1282system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1283system.cpu1.branchPred.lookups 52620 # Number of BP lookups 1284system.cpu1.branchPred.condPredicted 49209 # Number of conditional branches predicted 1285system.cpu1.branchPred.condIncorrect 1295 # Number of conditional branches incorrect 1286system.cpu1.branchPred.BTBLookups 45306 # Number of BTB lookups 1287system.cpu1.branchPred.BTBHits 44357 # Number of BTB hits 1288system.cpu1.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 1289system.cpu1.branchPred.BTBHitPct 97.905355 # BTB Hit Percentage 1290system.cpu1.branchPred.usedRAS 875 # Number of times the RAS was used to get a target. 1291system.cpu1.branchPred.RASInCorrect 231 # Number of incorrect RAS predictions. 1292system.cpu1.numCycles 161023 # number of cpu cycles simulated 1293system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started 1294system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed 1295system.cpu1.fetch.icacheStallCycles 31247 # Number of cycles fetch is stalled on an Icache miss 1296system.cpu1.fetch.Insts 289875 # Number of instructions fetch has processed 1297system.cpu1.fetch.Branches 52620 # Number of branches that fetch encountered 1298system.cpu1.fetch.predictedBranches 45232 # Number of branches that fetch has predicted taken 1299system.cpu1.fetch.Cycles 125550 # Number of cycles fetch has run and was not squashing or blocked 1300system.cpu1.fetch.SquashCycles 2747 # Number of cycles fetch has spent squashing 1301system.cpu1.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 1302system.cpu1.fetch.NoActiveThreadStallCycles 10 # Number of stall cycles due to no active thread to fetch from 1303system.cpu1.fetch.PendingTrapStallCycles 1122 # Number of stall cycles due to pending traps 1304system.cpu1.fetch.CacheLines 22380 # Number of cache lines fetched 1305system.cpu1.fetch.IcacheSquashes 446 # Number of outstanding Icache misses that were squashed 1306system.cpu1.fetch.rateDist::samples 159305 # Number of instructions fetched each cycle (Total) 1307system.cpu1.fetch.rateDist::mean 1.819623 # Number of instructions fetched each cycle (Total) 1308system.cpu1.fetch.rateDist::stdev 2.179377 # Number of instructions fetched each cycle (Total) 1309system.cpu1.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 1310system.cpu1.fetch.rateDist::0 56744 35.62% 35.62% # Number of instructions fetched each cycle (Total) 1311system.cpu1.fetch.rateDist::1 52063 32.68% 68.30% # Number of instructions fetched each cycle (Total) 1312system.cpu1.fetch.rateDist::2 6924 4.35% 72.65% # Number of instructions fetched each cycle (Total) 1313system.cpu1.fetch.rateDist::3 3540 2.22% 74.87% # Number of instructions fetched each cycle (Total) 1314system.cpu1.fetch.rateDist::4 1103 0.69% 75.56% # Number of instructions fetched each cycle (Total) 1315system.cpu1.fetch.rateDist::5 33079 20.76% 96.33% # Number of instructions fetched each cycle (Total) 1316system.cpu1.fetch.rateDist::6 1261 0.79% 97.12% # Number of instructions fetched each cycle (Total) 1317system.cpu1.fetch.rateDist::7 757 0.48% 97.59% # Number of instructions fetched each cycle (Total) 1318system.cpu1.fetch.rateDist::8 3834 2.41% 100.00% # Number of instructions fetched each cycle (Total) 1319system.cpu1.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 1320system.cpu1.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 1321system.cpu1.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 1322system.cpu1.fetch.rateDist::total 159305 # Number of instructions fetched each cycle (Total) 1323system.cpu1.fetch.branchRate 0.326786 # Number of branch fetches per cycle 1324system.cpu1.fetch.rate 1.800209 # Number of inst fetches per cycle 1325system.cpu1.decode.IdleCycles 17668 # Number of cycles decode is idle 1326system.cpu1.decode.BlockedCycles 57241 # Number of cycles decode is blocked 1327system.cpu1.decode.RunCycles 79500 # Number of cycles decode is running 1328system.cpu1.decode.UnblockCycles 3513 # Number of cycles decode is unblocking 1329system.cpu1.decode.SquashCycles 1373 # Number of cycles decode is squashing 1330system.cpu1.decode.DecodedInsts 275603 # Number of instructions handled by decode 1331system.cpu1.rename.SquashCycles 1373 # Number of cycles rename is squashing 1332system.cpu1.rename.IdleCycles 18384 # Number of cycles rename is idle 1333system.cpu1.rename.BlockCycles 26779 # Number of cycles rename is blocking 1334system.cpu1.rename.serializeStallCycles 12577 # count of cycles rename stalled for serializing inst 1335system.cpu1.rename.RunCycles 80781 # Number of cycles rename is running 1336system.cpu1.rename.UnblockCycles 19401 # Number of cycles rename is unblocking 1337system.cpu1.rename.RenamedInsts 272270 # Number of instructions processed by rename 1338system.cpu1.rename.IQFullEvents 17163 # Number of times rename has blocked due to IQ full 1339system.cpu1.rename.LQFullEvents 27 # Number of times rename has blocked due to LQ full 1340system.cpu1.rename.FullRegisterEvents 3 # Number of times there has been no free registers 1341system.cpu1.rename.RenamedOperands 191050 # Number of destination operands rename has renamed 1342system.cpu1.rename.RenameLookups 520032 # Number of register rename lookups that rename has made 1343system.cpu1.rename.int_rename_lookups 405162 # Number of integer rename lookups 1344system.cpu1.rename.CommittedMaps 176680 # Number of HB maps that are committed 1345system.cpu1.rename.UndoneMaps 14370 # Number of HB maps that are undone due to squashing 1346system.cpu1.rename.serializingInsts 1196 # count of serializing insts renamed 1347system.cpu1.rename.tempSerializingInsts 1257 # count of temporary serializing insts renamed 1348system.cpu1.rename.skidInsts 24088 # count of insts added to the skid buffer 1349system.cpu1.memDep0.insertedLoads 76067 # Number of loads inserted to the mem dependence unit. 1350system.cpu1.memDep0.insertedStores 35939 # Number of stores inserted to the mem dependence unit. 1351system.cpu1.memDep0.conflictingLoads 36374 # Number of conflicting loads. 1352system.cpu1.memDep0.conflictingStores 30769 # Number of conflicting stores. 1353system.cpu1.iq.iqInstsAdded 225624 # Number of instructions added to the IQ (excludes non-spec) 1354system.cpu1.iq.iqNonSpecInstsAdded 6666 # Number of non-speculative instructions added to the IQ 1355system.cpu1.iq.iqInstsIssued 227547 # Number of instructions issued 1356system.cpu1.iq.iqSquashedInstsIssued 18 # Number of squashed instructions issued 1357system.cpu1.iq.iqSquashedInstsExamined 12526 # Number of squashed instructions iterated over during squash; mainly for profiling 1358system.cpu1.iq.iqSquashedOperandsExamined 11238 # Number of squashed operands that are examined and possibly removed from graph 1359system.cpu1.iq.iqSquashedNonSpecRemoved 649 # Number of squashed non-spec instructions that were removed 1360system.cpu1.iq.issued_per_cycle::samples 159305 # Number of insts issued each cycle 1361system.cpu1.iq.issued_per_cycle::mean 1.428373 # Number of insts issued each cycle 1362system.cpu1.iq.issued_per_cycle::stdev 1.374842 # Number of insts issued each cycle 1363system.cpu1.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 1364system.cpu1.iq.issued_per_cycle::0 60375 37.90% 37.90% # Number of insts issued each cycle 1365system.cpu1.iq.issued_per_cycle::1 22487 14.12% 52.01% # Number of insts issued each cycle 1366system.cpu1.iq.issued_per_cycle::2 35297 22.16% 74.17% # Number of insts issued each cycle 1367system.cpu1.iq.issued_per_cycle::3 34879 21.89% 96.07% # Number of insts issued each cycle 1368system.cpu1.iq.issued_per_cycle::4 3406 2.14% 98.20% # Number of insts issued each cycle 1369system.cpu1.iq.issued_per_cycle::5 1579 0.99% 99.20% # Number of insts issued each cycle 1370system.cpu1.iq.issued_per_cycle::6 861 0.54% 99.74% # Number of insts issued each cycle 1371system.cpu1.iq.issued_per_cycle::7 224 0.14% 99.88% # Number of insts issued each cycle 1372system.cpu1.iq.issued_per_cycle::8 197 0.12% 100.00% # Number of insts issued each cycle 1373system.cpu1.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 1374system.cpu1.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 1375system.cpu1.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 1376system.cpu1.iq.issued_per_cycle::total 159305 # Number of insts issued each cycle 1377system.cpu1.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 1378system.cpu1.iq.fu_full::IntAlu 89 26.49% 26.49% # attempts to use FU when none available 1379system.cpu1.iq.fu_full::IntMult 0 0.00% 26.49% # attempts to use FU when none available 1380system.cpu1.iq.fu_full::IntDiv 0 0.00% 26.49% # attempts to use FU when none available 1381system.cpu1.iq.fu_full::FloatAdd 0 0.00% 26.49% # attempts to use FU when none available 1382system.cpu1.iq.fu_full::FloatCmp 0 0.00% 26.49% # attempts to use FU when none available 1383system.cpu1.iq.fu_full::FloatCvt 0 0.00% 26.49% # attempts to use FU when none available 1384system.cpu1.iq.fu_full::FloatMult 0 0.00% 26.49% # attempts to use FU when none available 1385system.cpu1.iq.fu_full::FloatDiv 0 0.00% 26.49% # attempts to use FU when none available 1386system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 26.49% # attempts to use FU when none available 1387system.cpu1.iq.fu_full::SimdAdd 0 0.00% 26.49% # attempts to use FU when none available 1388system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 26.49% # attempts to use FU when none available 1389system.cpu1.iq.fu_full::SimdAlu 0 0.00% 26.49% # attempts to use FU when none available 1390system.cpu1.iq.fu_full::SimdCmp 0 0.00% 26.49% # attempts to use FU when none available 1391system.cpu1.iq.fu_full::SimdCvt 0 0.00% 26.49% # attempts to use FU when none available 1392system.cpu1.iq.fu_full::SimdMisc 0 0.00% 26.49% # attempts to use FU when none available 1393system.cpu1.iq.fu_full::SimdMult 0 0.00% 26.49% # attempts to use FU when none available 1394system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 26.49% # attempts to use FU when none available 1395system.cpu1.iq.fu_full::SimdShift 0 0.00% 26.49% # attempts to use FU when none available 1396system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 26.49% # attempts to use FU when none available 1397system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 26.49% # attempts to use FU when none available 1398system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 26.49% # attempts to use FU when none available 1399system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 26.49% # attempts to use FU when none available 1400system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 26.49% # attempts to use FU when none available 1401system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 26.49% # attempts to use FU when none available 1402system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 26.49% # attempts to use FU when none available 1403system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 26.49% # attempts to use FU when none available 1404system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 26.49% # attempts to use FU when none available 1405system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 26.49% # attempts to use FU when none available 1406system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 26.49% # attempts to use FU when none available 1407system.cpu1.iq.fu_full::MemRead 38 11.31% 37.80% # attempts to use FU when none available 1408system.cpu1.iq.fu_full::MemWrite 209 62.20% 100.00% # attempts to use FU when none available 1409system.cpu1.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 1410system.cpu1.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 1411system.cpu1.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 1412system.cpu1.iq.FU_type_0::IntAlu 111688 49.08% 49.08% # Type of FU issued 1413system.cpu1.iq.FU_type_0::IntMult 0 0.00% 49.08% # Type of FU issued 1414system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 49.08% # Type of FU issued 1415system.cpu1.iq.FU_type_0::FloatAdd 0 0.00% 49.08% # Type of FU issued 1416system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 49.08% # Type of FU issued 1417system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 49.08% # Type of FU issued 1418system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 49.08% # Type of FU issued 1419system.cpu1.iq.FU_type_0::FloatDiv 0 0.00% 49.08% # Type of FU issued 1420system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 49.08% # Type of FU issued 1421system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 49.08% # Type of FU issued 1422system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 49.08% # Type of FU issued 1423system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 49.08% # Type of FU issued 1424system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 49.08% # Type of FU issued 1425system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 49.08% # Type of FU issued 1426system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 49.08% # Type of FU issued 1427system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 49.08% # Type of FU issued 1428system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 49.08% # Type of FU issued 1429system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 49.08% # Type of FU issued 1430system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 49.08% # Type of FU issued 1431system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 49.08% # Type of FU issued 1432system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 49.08% # Type of FU issued 1433system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 49.08% # Type of FU issued 1434system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 49.08% # Type of FU issued 1435system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 49.08% # Type of FU issued 1436system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 49.08% # Type of FU issued 1437system.cpu1.iq.FU_type_0::SimdFloatMisc 0 0.00% 49.08% # Type of FU issued 1438system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 49.08% # Type of FU issued 1439system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 49.08% # Type of FU issued 1440system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 49.08% # Type of FU issued 1441system.cpu1.iq.FU_type_0::MemRead 80614 35.43% 84.51% # Type of FU issued 1442system.cpu1.iq.FU_type_0::MemWrite 35245 15.49% 100.00% # Type of FU issued 1443system.cpu1.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 1444system.cpu1.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 1445system.cpu1.iq.FU_type_0::total 227547 # Type of FU issued 1446system.cpu1.iq.rate 1.413134 # Inst issue rate 1447system.cpu1.iq.fu_busy_cnt 336 # FU busy when requested 1448system.cpu1.iq.fu_busy_rate 0.001477 # FU busy rate (busy events/executed inst) 1449system.cpu1.iq.int_inst_queue_reads 614753 # Number of integer instruction queue reads 1450system.cpu1.iq.int_inst_queue_writes 244854 # Number of integer instruction queue writes 1451system.cpu1.iq.int_inst_queue_wakeup_accesses 225845 # Number of integer instruction queue wakeup accesses 1452system.cpu1.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 1453system.cpu1.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 1454system.cpu1.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 1455system.cpu1.iq.int_alu_accesses 227883 # Number of integer alu accesses 1456system.cpu1.iq.fp_alu_accesses 0 # Number of floating point alu accesses 1457system.cpu1.iew.lsq.thread0.forwLoads 30551 # Number of loads that had data forwarded from stores 1458system.cpu1.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 1459system.cpu1.iew.lsq.thread0.squashedLoads 2638 # Number of loads squashed 1460system.cpu1.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 1461system.cpu1.iew.lsq.thread0.memOrderViolation 38 # Number of memory ordering violations 1462system.cpu1.iew.lsq.thread0.squashedStores 1613 # Number of stores squashed 1463system.cpu1.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 1464system.cpu1.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 1465system.cpu1.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 1466system.cpu1.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 1467system.cpu1.iew.iewIdleCycles 0 # Number of cycles IEW is idle 1468system.cpu1.iew.iewSquashCycles 1373 # Number of cycles IEW is squashing 1469system.cpu1.iew.iewBlockCycles 7085 # Number of cycles IEW is blocking 1470system.cpu1.iew.iewUnblockCycles 49 # Number of cycles IEW is unblocking 1471system.cpu1.iew.iewDispatchedInsts 269526 # Number of instructions dispatched to IQ 1472system.cpu1.iew.iewDispSquashedInsts 186 # Number of squashed instructions skipped by dispatch 1473system.cpu1.iew.iewDispLoadInsts 76067 # Number of dispatched load instructions 1474system.cpu1.iew.iewDispStoreInsts 35939 # Number of dispatched store instructions 1475system.cpu1.iew.iewDispNonSpecInsts 1117 # Number of dispatched non-speculative instructions 1476system.cpu1.iew.iewIQFullEvents 28 # Number of times the IQ has become full, causing a stall 1477system.cpu1.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 1478system.cpu1.iew.memOrderViolationEvents 38 # Number of memory order violations 1479system.cpu1.iew.predictedTakenIncorrect 476 # Number of branches that were predicted taken incorrectly 1480system.cpu1.iew.predictedNotTakenIncorrect 1037 # Number of branches that were predicted not taken incorrectly 1481system.cpu1.iew.branchMispredicts 1513 # Number of branch mispredicts detected at execute 1482system.cpu1.iew.iewExecutedInsts 226408 # Number of executed instructions 1483system.cpu1.iew.iewExecLoadInsts 75003 # Number of load instructions executed 1484system.cpu1.iew.iewExecSquashedInsts 1139 # Number of squashed instructions skipped in execute 1485system.cpu1.iew.exec_swp 0 # number of swp insts executed 1486system.cpu1.iew.exec_nop 37236 # number of nop insts executed 1487system.cpu1.iew.exec_refs 110148 # number of memory reference insts executed 1488system.cpu1.iew.exec_branches 46633 # Number of branches executed 1489system.cpu1.iew.exec_stores 35145 # Number of stores executed 1490system.cpu1.iew.exec_rate 1.406060 # Inst execution rate 1491system.cpu1.iew.wb_sent 226126 # cumulative count of insts sent to commit 1492system.cpu1.iew.wb_count 225845 # cumulative count of insts written-back 1493system.cpu1.iew.wb_producers 127804 # num instructions producing a value 1494system.cpu1.iew.wb_consumers 134338 # num instructions consuming a value 1495system.cpu1.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 1496system.cpu1.iew.wb_rate 1.402564 # insts written-back per cycle 1497system.cpu1.iew.wb_fanout 0.951361 # average fanout of values written-back 1498system.cpu1.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 1499system.cpu1.commit.commitSquashedInsts 14108 # The number of squashed insts skipped by commit 1500system.cpu1.commit.commitNonSpecStalls 6017 # The number of times commit has been forced to stall to communicate backwards 1501system.cpu1.commit.branchMispredicts 1295 # The number of times a branch was mispredicted 1502system.cpu1.commit.committed_per_cycle::samples 156709 # Number of insts commited each cycle 1503system.cpu1.commit.committed_per_cycle::mean 1.629549 # Number of insts commited each cycle 1504system.cpu1.commit.committed_per_cycle::stdev 2.048246 # Number of insts commited each cycle 1505system.cpu1.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 1506system.cpu1.commit.committed_per_cycle::0 66028 42.13% 42.13% # Number of insts commited each cycle 1507system.cpu1.commit.committed_per_cycle::1 43411 27.70% 69.84% # Number of insts commited each cycle 1508system.cpu1.commit.committed_per_cycle::2 5268 3.36% 73.20% # Number of insts commited each cycle 1509system.cpu1.commit.committed_per_cycle::3 6809 4.34% 77.54% # Number of insts commited each cycle 1510system.cpu1.commit.committed_per_cycle::4 1543 0.98% 78.53% # Number of insts commited each cycle 1511system.cpu1.commit.committed_per_cycle::5 30606 19.53% 98.06% # Number of insts commited each cycle 1512system.cpu1.commit.committed_per_cycle::6 798 0.51% 98.57% # Number of insts commited each cycle 1513system.cpu1.commit.committed_per_cycle::7 967 0.62% 99.18% # Number of insts commited each cycle 1514system.cpu1.commit.committed_per_cycle::8 1279 0.82% 100.00% # Number of insts commited each cycle 1515system.cpu1.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 1516system.cpu1.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 1517system.cpu1.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 1518system.cpu1.commit.committed_per_cycle::total 156709 # Number of insts commited each cycle 1519system.cpu1.commit.committedInsts 255365 # Number of instructions committed 1520system.cpu1.commit.committedOps 255365 # Number of ops (including micro ops) committed 1521system.cpu1.commit.swp_count 0 # Number of s/w prefetches committed 1522system.cpu1.commit.refs 107755 # Number of memory references committed 1523system.cpu1.commit.loads 73429 # Number of loads committed 1524system.cpu1.commit.membars 5300 # Number of memory barriers committed 1525system.cpu1.commit.branches 45589 # Number of branches committed 1526system.cpu1.commit.fp_insts 0 # Number of committed floating point instructions. 1527system.cpu1.commit.int_insts 175463 # Number of committed integer instructions. 1528system.cpu1.commit.function_calls 322 # Number of function calls committed. 1529system.cpu1.commit.op_class_0::No_OpClass 36376 14.24% 14.24% # Class of committed instruction 1530system.cpu1.commit.op_class_0::IntAlu 105934 41.48% 55.73% # Class of committed instruction 1531system.cpu1.commit.op_class_0::IntMult 0 0.00% 55.73% # Class of committed instruction 1532system.cpu1.commit.op_class_0::IntDiv 0 0.00% 55.73% # Class of committed instruction 1533system.cpu1.commit.op_class_0::FloatAdd 0 0.00% 55.73% # Class of committed instruction 1534system.cpu1.commit.op_class_0::FloatCmp 0 0.00% 55.73% # Class of committed instruction 1535system.cpu1.commit.op_class_0::FloatCvt 0 0.00% 55.73% # Class of committed instruction 1536system.cpu1.commit.op_class_0::FloatMult 0 0.00% 55.73% # Class of committed instruction 1537system.cpu1.commit.op_class_0::FloatDiv 0 0.00% 55.73% # Class of committed instruction 1538system.cpu1.commit.op_class_0::FloatSqrt 0 0.00% 55.73% # Class of committed instruction 1539system.cpu1.commit.op_class_0::SimdAdd 0 0.00% 55.73% # Class of committed instruction 1540system.cpu1.commit.op_class_0::SimdAddAcc 0 0.00% 55.73% # Class of committed instruction 1541system.cpu1.commit.op_class_0::SimdAlu 0 0.00% 55.73% # Class of committed instruction 1542system.cpu1.commit.op_class_0::SimdCmp 0 0.00% 55.73% # Class of committed instruction 1543system.cpu1.commit.op_class_0::SimdCvt 0 0.00% 55.73% # Class of committed instruction 1544system.cpu1.commit.op_class_0::SimdMisc 0 0.00% 55.73% # Class of committed instruction 1545system.cpu1.commit.op_class_0::SimdMult 0 0.00% 55.73% # Class of committed instruction 1546system.cpu1.commit.op_class_0::SimdMultAcc 0 0.00% 55.73% # Class of committed instruction 1547system.cpu1.commit.op_class_0::SimdShift 0 0.00% 55.73% # Class of committed instruction 1548system.cpu1.commit.op_class_0::SimdShiftAcc 0 0.00% 55.73% # Class of committed instruction 1549system.cpu1.commit.op_class_0::SimdSqrt 0 0.00% 55.73% # Class of committed instruction 1550system.cpu1.commit.op_class_0::SimdFloatAdd 0 0.00% 55.73% # Class of committed instruction 1551system.cpu1.commit.op_class_0::SimdFloatAlu 0 0.00% 55.73% # Class of committed instruction 1552system.cpu1.commit.op_class_0::SimdFloatCmp 0 0.00% 55.73% # Class of committed instruction 1553system.cpu1.commit.op_class_0::SimdFloatCvt 0 0.00% 55.73% # Class of committed instruction 1554system.cpu1.commit.op_class_0::SimdFloatDiv 0 0.00% 55.73% # Class of committed instruction 1555system.cpu1.commit.op_class_0::SimdFloatMisc 0 0.00% 55.73% # Class of committed instruction 1556system.cpu1.commit.op_class_0::SimdFloatMult 0 0.00% 55.73% # Class of committed instruction 1557system.cpu1.commit.op_class_0::SimdFloatMultAcc 0 0.00% 55.73% # Class of committed instruction 1558system.cpu1.commit.op_class_0::SimdFloatSqrt 0 0.00% 55.73% # Class of committed instruction 1559system.cpu1.commit.op_class_0::MemRead 78729 30.83% 86.56% # Class of committed instruction 1560system.cpu1.commit.op_class_0::MemWrite 34326 13.44% 100.00% # Class of committed instruction 1561system.cpu1.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 1562system.cpu1.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 1563system.cpu1.commit.op_class_0::total 255365 # Class of committed instruction 1564system.cpu1.commit.bw_lim_events 1279 # number cycles where commit BW limit reached 1565system.cpu1.commit.bw_limited 0 # number of insts not committed due to BW limits 1566system.cpu1.rob.rob_reads 424317 # The number of ROB reads 1567system.cpu1.rob.rob_writes 541540 # The number of ROB writes 1568system.cpu1.timesIdled 208 # Number of times that the entire CPU went into an idle state and unscheduled itself 1569system.cpu1.idleCycles 1718 # Total number of cycles that the CPU has spent unscheduled due to idling 1570system.cpu1.quiesceCycles 43314 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 1571system.cpu1.committedInsts 213689 # Number of Instructions Simulated 1572system.cpu1.committedOps 213689 # Number of Ops (including micro ops) Simulated 1573system.cpu1.cpi 0.753539 # CPI: Cycles Per Instruction 1574system.cpu1.cpi_total 0.753539 # CPI: Total CPI of All Threads 1575system.cpu1.ipc 1.327071 # IPC: Instructions Per Cycle 1576system.cpu1.ipc_total 1.327071 # IPC: Total IPC of All Threads 1577system.cpu1.int_regfile_reads 390200 # number of integer regfile reads 1578system.cpu1.int_regfile_writes 182656 # number of integer regfile writes 1579system.cpu1.fp_regfile_writes 64 # number of floating regfile writes 1580system.cpu1.misc_regfile_reads 111763 # number of misc regfile reads 1581system.cpu1.misc_regfile_writes 648 # number of misc regfile writes 1582system.cpu1.icache.tags.replacements 388 # number of replacements 1583system.cpu1.icache.tags.tagsinuse 78.707719 # Cycle average of tags in use 1584system.cpu1.icache.tags.total_refs 21821 # Total number of references to valid blocks. 1585system.cpu1.icache.tags.sampled_refs 497 # Sample count of references to valid blocks. 1586system.cpu1.icache.tags.avg_refs 43.905433 # Average number of references to valid blocks. 1587system.cpu1.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1588system.cpu1.icache.tags.occ_blocks::cpu1.inst 78.707719 # Average occupied blocks per requestor 1589system.cpu1.icache.tags.occ_percent::cpu1.inst 0.153726 # Average percentage of cache occupancy 1590system.cpu1.icache.tags.occ_percent::total 0.153726 # Average percentage of cache occupancy 1591system.cpu1.icache.tags.occ_task_id_blocks::1024 109 # Occupied blocks per task id 1592system.cpu1.icache.tags.age_task_id_blocks_1024::0 11 # Occupied blocks per task id 1593system.cpu1.icache.tags.age_task_id_blocks_1024::1 98 # Occupied blocks per task id 1594system.cpu1.icache.tags.occ_task_id_percent::1024 0.212891 # Percentage of cache occupancy per task id 1595system.cpu1.icache.tags.tag_accesses 22877 # Number of tag accesses 1596system.cpu1.icache.tags.data_accesses 22877 # Number of data accesses 1597system.cpu1.icache.ReadReq_hits::cpu1.inst 21821 # number of ReadReq hits 1598system.cpu1.icache.ReadReq_hits::total 21821 # number of ReadReq hits 1599system.cpu1.icache.demand_hits::cpu1.inst 21821 # number of demand (read+write) hits 1600system.cpu1.icache.demand_hits::total 21821 # number of demand (read+write) hits 1601system.cpu1.icache.overall_hits::cpu1.inst 21821 # number of overall hits 1602system.cpu1.icache.overall_hits::total 21821 # number of overall hits 1603system.cpu1.icache.ReadReq_misses::cpu1.inst 559 # number of ReadReq misses 1604system.cpu1.icache.ReadReq_misses::total 559 # number of ReadReq misses 1605system.cpu1.icache.demand_misses::cpu1.inst 559 # number of demand (read+write) misses 1606system.cpu1.icache.demand_misses::total 559 # number of demand (read+write) misses 1607system.cpu1.icache.overall_misses::cpu1.inst 559 # number of overall misses 1608system.cpu1.icache.overall_misses::total 559 # number of overall misses 1609system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 8425746 # number of ReadReq miss cycles 1610system.cpu1.icache.ReadReq_miss_latency::total 8425746 # number of ReadReq miss cycles 1611system.cpu1.icache.demand_miss_latency::cpu1.inst 8425746 # number of demand (read+write) miss cycles 1612system.cpu1.icache.demand_miss_latency::total 8425746 # number of demand (read+write) miss cycles 1613system.cpu1.icache.overall_miss_latency::cpu1.inst 8425746 # number of overall miss cycles 1614system.cpu1.icache.overall_miss_latency::total 8425746 # number of overall miss cycles 1615system.cpu1.icache.ReadReq_accesses::cpu1.inst 22380 # number of ReadReq accesses(hits+misses) 1616system.cpu1.icache.ReadReq_accesses::total 22380 # number of ReadReq accesses(hits+misses) 1617system.cpu1.icache.demand_accesses::cpu1.inst 22380 # number of demand (read+write) accesses 1618system.cpu1.icache.demand_accesses::total 22380 # number of demand (read+write) accesses 1619system.cpu1.icache.overall_accesses::cpu1.inst 22380 # number of overall (read+write) accesses 1620system.cpu1.icache.overall_accesses::total 22380 # number of overall (read+write) accesses 1621system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.024978 # miss rate for ReadReq accesses 1622system.cpu1.icache.ReadReq_miss_rate::total 0.024978 # miss rate for ReadReq accesses 1623system.cpu1.icache.demand_miss_rate::cpu1.inst 0.024978 # miss rate for demand accesses 1624system.cpu1.icache.demand_miss_rate::total 0.024978 # miss rate for demand accesses 1625system.cpu1.icache.overall_miss_rate::cpu1.inst 0.024978 # miss rate for overall accesses 1626system.cpu1.icache.overall_miss_rate::total 0.024978 # miss rate for overall accesses 1627system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 15072.890877 # average ReadReq miss latency 1628system.cpu1.icache.ReadReq_avg_miss_latency::total 15072.890877 # average ReadReq miss latency 1629system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 15072.890877 # average overall miss latency 1630system.cpu1.icache.demand_avg_miss_latency::total 15072.890877 # average overall miss latency 1631system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 15072.890877 # average overall miss latency 1632system.cpu1.icache.overall_avg_miss_latency::total 15072.890877 # average overall miss latency 1633system.cpu1.icache.blocked_cycles::no_mshrs 2 # number of cycles access was blocked 1634system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1635system.cpu1.icache.blocked::no_mshrs 1 # number of cycles access was blocked 1636system.cpu1.icache.blocked::no_targets 0 # number of cycles access was blocked 1637system.cpu1.icache.avg_blocked_cycles::no_mshrs 2 # average number of cycles each access was blocked 1638system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1639system.cpu1.icache.fast_writes 0 # number of fast writes performed 1640system.cpu1.icache.cache_copies 0 # number of cache copies performed 1641system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 62 # number of ReadReq MSHR hits 1642system.cpu1.icache.ReadReq_mshr_hits::total 62 # number of ReadReq MSHR hits 1643system.cpu1.icache.demand_mshr_hits::cpu1.inst 62 # number of demand (read+write) MSHR hits 1644system.cpu1.icache.demand_mshr_hits::total 62 # number of demand (read+write) MSHR hits 1645system.cpu1.icache.overall_mshr_hits::cpu1.inst 62 # number of overall MSHR hits 1646system.cpu1.icache.overall_mshr_hits::total 62 # number of overall MSHR hits 1647system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 497 # number of ReadReq MSHR misses 1648system.cpu1.icache.ReadReq_mshr_misses::total 497 # number of ReadReq MSHR misses 1649system.cpu1.icache.demand_mshr_misses::cpu1.inst 497 # number of demand (read+write) MSHR misses 1650system.cpu1.icache.demand_mshr_misses::total 497 # number of demand (read+write) MSHR misses 1651system.cpu1.icache.overall_mshr_misses::cpu1.inst 497 # number of overall MSHR misses 1652system.cpu1.icache.overall_mshr_misses::total 497 # number of overall MSHR misses 1653system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 6648254 # number of ReadReq MSHR miss cycles 1654system.cpu1.icache.ReadReq_mshr_miss_latency::total 6648254 # number of ReadReq MSHR miss cycles 1655system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 6648254 # number of demand (read+write) MSHR miss cycles 1656system.cpu1.icache.demand_mshr_miss_latency::total 6648254 # number of demand (read+write) MSHR miss cycles 1657system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 6648254 # number of overall MSHR miss cycles 1658system.cpu1.icache.overall_mshr_miss_latency::total 6648254 # number of overall MSHR miss cycles 1659system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.022207 # mshr miss rate for ReadReq accesses 1660system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.022207 # mshr miss rate for ReadReq accesses 1661system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.022207 # mshr miss rate for demand accesses 1662system.cpu1.icache.demand_mshr_miss_rate::total 0.022207 # mshr miss rate for demand accesses 1663system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.022207 # mshr miss rate for overall accesses 1664system.cpu1.icache.overall_mshr_miss_rate::total 0.022207 # mshr miss rate for overall accesses 1665system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 13376.768612 # average ReadReq mshr miss latency 1666system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 13376.768612 # average ReadReq mshr miss latency 1667system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 13376.768612 # average overall mshr miss latency 1668system.cpu1.icache.demand_avg_mshr_miss_latency::total 13376.768612 # average overall mshr miss latency 1669system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 13376.768612 # average overall mshr miss latency 1670system.cpu1.icache.overall_avg_mshr_miss_latency::total 13376.768612 # average overall mshr miss latency 1671system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate 1672system.cpu1.dcache.tags.replacements 0 # number of replacements 1673system.cpu1.dcache.tags.tagsinuse 24.402316 # Cycle average of tags in use 1674system.cpu1.dcache.tags.total_refs 40362 # Total number of references to valid blocks. 1675system.cpu1.dcache.tags.sampled_refs 28 # Sample count of references to valid blocks. 1676system.cpu1.dcache.tags.avg_refs 1441.500000 # Average number of references to valid blocks. 1677system.cpu1.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 1678system.cpu1.dcache.tags.occ_blocks::cpu1.data 24.402316 # Average occupied blocks per requestor 1679system.cpu1.dcache.tags.occ_percent::cpu1.data 0.047661 # Average percentage of cache occupancy 1680system.cpu1.dcache.tags.occ_percent::total 0.047661 # Average percentage of cache occupancy 1681system.cpu1.dcache.tags.occ_task_id_blocks::1024 28 # Occupied blocks per task id 1682system.cpu1.dcache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id 1683system.cpu1.dcache.tags.occ_task_id_percent::1024 0.054688 # Percentage of cache occupancy per task id 1684system.cpu1.dcache.tags.tag_accesses 315306 # Number of tag accesses 1685system.cpu1.dcache.tags.data_accesses 315306 # Number of data accesses 1686system.cpu1.dcache.ReadReq_hits::cpu1.data 43998 # number of ReadReq hits 1687system.cpu1.dcache.ReadReq_hits::total 43998 # number of ReadReq hits 1688system.cpu1.dcache.WriteReq_hits::cpu1.data 34119 # number of WriteReq hits 1689system.cpu1.dcache.WriteReq_hits::total 34119 # number of WriteReq hits 1690system.cpu1.dcache.SwapReq_hits::cpu1.data 13 # number of SwapReq hits 1691system.cpu1.dcache.SwapReq_hits::total 13 # number of SwapReq hits 1692system.cpu1.dcache.demand_hits::cpu1.data 78117 # number of demand (read+write) hits 1693system.cpu1.dcache.demand_hits::total 78117 # number of demand (read+write) hits 1694system.cpu1.dcache.overall_hits::cpu1.data 78117 # number of overall hits 1695system.cpu1.dcache.overall_hits::total 78117 # number of overall hits 1696system.cpu1.dcache.ReadReq_misses::cpu1.data 439 # number of ReadReq misses 1697system.cpu1.dcache.ReadReq_misses::total 439 # number of ReadReq misses 1698system.cpu1.dcache.WriteReq_misses::cpu1.data 136 # number of WriteReq misses 1699system.cpu1.dcache.WriteReq_misses::total 136 # number of WriteReq misses 1700system.cpu1.dcache.SwapReq_misses::cpu1.data 58 # number of SwapReq misses 1701system.cpu1.dcache.SwapReq_misses::total 58 # number of SwapReq misses 1702system.cpu1.dcache.demand_misses::cpu1.data 575 # number of demand (read+write) misses 1703system.cpu1.dcache.demand_misses::total 575 # number of demand (read+write) misses 1704system.cpu1.dcache.overall_misses::cpu1.data 575 # number of overall misses 1705system.cpu1.dcache.overall_misses::total 575 # number of overall misses 1706system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 5820038 # number of ReadReq miss cycles 1707system.cpu1.dcache.ReadReq_miss_latency::total 5820038 # number of ReadReq miss cycles 1708system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 2819511 # number of WriteReq miss cycles 1709system.cpu1.dcache.WriteReq_miss_latency::total 2819511 # number of WriteReq miss cycles 1710system.cpu1.dcache.SwapReq_miss_latency::cpu1.data 502006 # number of SwapReq miss cycles 1711system.cpu1.dcache.SwapReq_miss_latency::total 502006 # number of SwapReq miss cycles 1712system.cpu1.dcache.demand_miss_latency::cpu1.data 8639549 # number of demand (read+write) miss cycles 1713system.cpu1.dcache.demand_miss_latency::total 8639549 # number of demand (read+write) miss cycles 1714system.cpu1.dcache.overall_miss_latency::cpu1.data 8639549 # number of overall miss cycles 1715system.cpu1.dcache.overall_miss_latency::total 8639549 # number of overall miss cycles 1716system.cpu1.dcache.ReadReq_accesses::cpu1.data 44437 # number of ReadReq accesses(hits+misses) 1717system.cpu1.dcache.ReadReq_accesses::total 44437 # number of ReadReq accesses(hits+misses) 1718system.cpu1.dcache.WriteReq_accesses::cpu1.data 34255 # number of WriteReq accesses(hits+misses) 1719system.cpu1.dcache.WriteReq_accesses::total 34255 # number of WriteReq accesses(hits+misses) 1720system.cpu1.dcache.SwapReq_accesses::cpu1.data 71 # number of SwapReq accesses(hits+misses) 1721system.cpu1.dcache.SwapReq_accesses::total 71 # number of SwapReq accesses(hits+misses) 1722system.cpu1.dcache.demand_accesses::cpu1.data 78692 # number of demand (read+write) accesses 1723system.cpu1.dcache.demand_accesses::total 78692 # number of demand (read+write) accesses 1724system.cpu1.dcache.overall_accesses::cpu1.data 78692 # number of overall (read+write) accesses 1725system.cpu1.dcache.overall_accesses::total 78692 # number of overall (read+write) accesses 1726system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.009879 # miss rate for ReadReq accesses 1727system.cpu1.dcache.ReadReq_miss_rate::total 0.009879 # miss rate for ReadReq accesses 1728system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.003970 # miss rate for WriteReq accesses 1729system.cpu1.dcache.WriteReq_miss_rate::total 0.003970 # miss rate for WriteReq accesses 1730system.cpu1.dcache.SwapReq_miss_rate::cpu1.data 0.816901 # miss rate for SwapReq accesses 1731system.cpu1.dcache.SwapReq_miss_rate::total 0.816901 # miss rate for SwapReq accesses 1732system.cpu1.dcache.demand_miss_rate::cpu1.data 0.007307 # miss rate for demand accesses 1733system.cpu1.dcache.demand_miss_rate::total 0.007307 # miss rate for demand accesses 1734system.cpu1.dcache.overall_miss_rate::cpu1.data 0.007307 # miss rate for overall accesses 1735system.cpu1.dcache.overall_miss_rate::total 0.007307 # miss rate for overall accesses 1736system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 13257.489749 # average ReadReq miss latency 1737system.cpu1.dcache.ReadReq_avg_miss_latency::total 13257.489749 # average ReadReq miss latency 1738system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 20731.698529 # average WriteReq miss latency 1739system.cpu1.dcache.WriteReq_avg_miss_latency::total 20731.698529 # average WriteReq miss latency 1740system.cpu1.dcache.SwapReq_avg_miss_latency::cpu1.data 8655.275862 # average SwapReq miss latency 1741system.cpu1.dcache.SwapReq_avg_miss_latency::total 8655.275862 # average SwapReq miss latency 1742system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 15025.302609 # average overall miss latency 1743system.cpu1.dcache.demand_avg_miss_latency::total 15025.302609 # average overall miss latency 1744system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 15025.302609 # average overall miss latency 1745system.cpu1.dcache.overall_avg_miss_latency::total 15025.302609 # average overall miss latency 1746system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 1747system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1748system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 1749system.cpu1.dcache.blocked::no_targets 0 # number of cycles access was blocked 1750system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 1751system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1752system.cpu1.dcache.fast_writes 0 # number of fast writes performed 1753system.cpu1.dcache.cache_copies 0 # number of cache copies performed 1754system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 276 # number of ReadReq MSHR hits 1755system.cpu1.dcache.ReadReq_mshr_hits::total 276 # number of ReadReq MSHR hits 1756system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 32 # number of WriteReq MSHR hits 1757system.cpu1.dcache.WriteReq_mshr_hits::total 32 # number of WriteReq MSHR hits 1758system.cpu1.dcache.demand_mshr_hits::cpu1.data 308 # number of demand (read+write) MSHR hits 1759system.cpu1.dcache.demand_mshr_hits::total 308 # number of demand (read+write) MSHR hits 1760system.cpu1.dcache.overall_mshr_hits::cpu1.data 308 # number of overall MSHR hits 1761system.cpu1.dcache.overall_mshr_hits::total 308 # number of overall MSHR hits 1762system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 163 # number of ReadReq MSHR misses 1763system.cpu1.dcache.ReadReq_mshr_misses::total 163 # number of ReadReq MSHR misses 1764system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 104 # number of WriteReq MSHR misses 1765system.cpu1.dcache.WriteReq_mshr_misses::total 104 # number of WriteReq MSHR misses 1766system.cpu1.dcache.SwapReq_mshr_misses::cpu1.data 58 # number of SwapReq MSHR misses 1767system.cpu1.dcache.SwapReq_mshr_misses::total 58 # number of SwapReq MSHR misses 1768system.cpu1.dcache.demand_mshr_misses::cpu1.data 267 # number of demand (read+write) MSHR misses 1769system.cpu1.dcache.demand_mshr_misses::total 267 # number of demand (read+write) MSHR misses 1770system.cpu1.dcache.overall_mshr_misses::cpu1.data 267 # number of overall MSHR misses 1771system.cpu1.dcache.overall_mshr_misses::total 267 # number of overall MSHR misses 1772system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1085520 # number of ReadReq MSHR miss cycles 1773system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1085520 # number of ReadReq MSHR miss cycles 1774system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1288239 # number of WriteReq MSHR miss cycles 1775system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1288239 # number of WriteReq MSHR miss cycles 1776system.cpu1.dcache.SwapReq_mshr_miss_latency::cpu1.data 385994 # number of SwapReq MSHR miss cycles 1777system.cpu1.dcache.SwapReq_mshr_miss_latency::total 385994 # number of SwapReq MSHR miss cycles 1778system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 2373759 # number of demand (read+write) MSHR miss cycles 1779system.cpu1.dcache.demand_mshr_miss_latency::total 2373759 # number of demand (read+write) MSHR miss cycles 1780system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 2373759 # number of overall MSHR miss cycles 1781system.cpu1.dcache.overall_mshr_miss_latency::total 2373759 # number of overall MSHR miss cycles 1782system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.003668 # mshr miss rate for ReadReq accesses 1783system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.003668 # mshr miss rate for ReadReq accesses 1784system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.003036 # mshr miss rate for WriteReq accesses 1785system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.003036 # mshr miss rate for WriteReq accesses 1786system.cpu1.dcache.SwapReq_mshr_miss_rate::cpu1.data 0.816901 # mshr miss rate for SwapReq accesses 1787system.cpu1.dcache.SwapReq_mshr_miss_rate::total 0.816901 # mshr miss rate for SwapReq accesses 1788system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.003393 # mshr miss rate for demand accesses 1789system.cpu1.dcache.demand_mshr_miss_rate::total 0.003393 # mshr miss rate for demand accesses 1790system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.003393 # mshr miss rate for overall accesses 1791system.cpu1.dcache.overall_mshr_miss_rate::total 0.003393 # mshr miss rate for overall accesses 1792system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 6659.631902 # average ReadReq mshr miss latency 1793system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 6659.631902 # average ReadReq mshr miss latency 1794system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 12386.913462 # average WriteReq mshr miss latency 1795system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 12386.913462 # average WriteReq mshr miss latency 1796system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::cpu1.data 6655.068966 # average SwapReq mshr miss latency 1797system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::total 6655.068966 # average SwapReq mshr miss latency 1798system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 8890.483146 # average overall mshr miss latency 1799system.cpu1.dcache.demand_avg_mshr_miss_latency::total 8890.483146 # average overall mshr miss latency 1800system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 8890.483146 # average overall mshr miss latency 1801system.cpu1.dcache.overall_avg_mshr_miss_latency::total 8890.483146 # average overall mshr miss latency 1802system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1803system.cpu2.branchPred.lookups 52660 # Number of BP lookups 1804system.cpu2.branchPred.condPredicted 48877 # Number of conditional branches predicted 1805system.cpu2.branchPred.condIncorrect 1286 # Number of conditional branches incorrect 1806system.cpu2.branchPred.BTBLookups 45218 # Number of BTB lookups 1807system.cpu2.branchPred.BTBHits 43881 # Number of BTB hits 1808system.cpu2.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 1809system.cpu2.branchPred.BTBHitPct 97.043213 # BTB Hit Percentage 1810system.cpu2.branchPred.usedRAS 913 # Number of times the RAS was used to get a target. 1811system.cpu2.branchPred.RASInCorrect 231 # Number of incorrect RAS predictions. 1812system.cpu2.numCycles 160663 # number of cpu cycles simulated 1813system.cpu2.numWorkItemsStarted 0 # number of work items this cpu started 1814system.cpu2.numWorkItemsCompleted 0 # number of work items this cpu completed 1815system.cpu2.fetch.icacheStallCycles 30584 # Number of cycles fetch is stalled on an Icache miss 1816system.cpu2.fetch.Insts 291962 # Number of instructions fetch has processed 1817system.cpu2.fetch.Branches 52660 # Number of branches that fetch encountered 1818system.cpu2.fetch.predictedBranches 44794 # Number of branches that fetch has predicted taken 1819system.cpu2.fetch.Cycles 122431 # Number of cycles fetch has run and was not squashing or blocked 1820system.cpu2.fetch.SquashCycles 2729 # Number of cycles fetch has spent squashing 1821system.cpu2.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 1822system.cpu2.fetch.NoActiveThreadStallCycles 10 # Number of stall cycles due to no active thread to fetch from 1823system.cpu2.fetch.PendingTrapStallCycles 1111 # Number of stall cycles due to pending traps 1824system.cpu2.fetch.IcacheWaitRetryStallCycles 3 # Number of stall cycles due to full MSHR 1825system.cpu2.fetch.CacheLines 21169 # Number of cache lines fetched 1826system.cpu2.fetch.IcacheSquashes 445 # Number of outstanding Icache misses that were squashed 1827system.cpu2.fetch.rateDist::samples 155507 # Number of instructions fetched each cycle (Total) 1828system.cpu2.fetch.rateDist::mean 1.877485 # Number of instructions fetched each cycle (Total) 1829system.cpu2.fetch.rateDist::stdev 2.219728 # Number of instructions fetched each cycle (Total) 1830system.cpu2.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 1831system.cpu2.fetch.rateDist::0 53998 34.72% 34.72% # Number of instructions fetched each cycle (Total) 1832system.cpu2.fetch.rateDist::1 51209 32.93% 67.65% # Number of instructions fetched each cycle (Total) 1833system.cpu2.fetch.rateDist::2 6210 3.99% 71.65% # Number of instructions fetched each cycle (Total) 1834system.cpu2.fetch.rateDist::3 3413 2.19% 73.84% # Number of instructions fetched each cycle (Total) 1835system.cpu2.fetch.rateDist::4 933 0.60% 74.44% # Number of instructions fetched each cycle (Total) 1836system.cpu2.fetch.rateDist::5 33386 21.47% 95.91% # Number of instructions fetched each cycle (Total) 1837system.cpu2.fetch.rateDist::6 1293 0.83% 96.74% # Number of instructions fetched each cycle (Total) 1838system.cpu2.fetch.rateDist::7 846 0.54% 97.29% # Number of instructions fetched each cycle (Total) 1839system.cpu2.fetch.rateDist::8 4219 2.71% 100.00% # Number of instructions fetched each cycle (Total) 1840system.cpu2.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 1841system.cpu2.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 1842system.cpu2.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 1843system.cpu2.fetch.rateDist::total 155507 # Number of instructions fetched each cycle (Total) 1844system.cpu2.fetch.branchRate 0.327767 # Number of branch fetches per cycle 1845system.cpu2.fetch.rate 1.817232 # Number of inst fetches per cycle 1846system.cpu2.decode.IdleCycles 17863 # Number of cycles decode is idle 1847system.cpu2.decode.BlockedCycles 52592 # Number of cycles decode is blocked 1848system.cpu2.decode.RunCycles 80411 # Number of cycles decode is running 1849system.cpu2.decode.UnblockCycles 3267 # Number of cycles decode is unblocking 1850system.cpu2.decode.SquashCycles 1364 # Number of cycles decode is squashing 1851system.cpu2.decode.DecodedInsts 276853 # Number of instructions handled by decode 1852system.cpu2.rename.SquashCycles 1364 # Number of cycles rename is squashing 1853system.cpu2.rename.IdleCycles 18564 # Number of cycles rename is idle 1854system.cpu2.rename.BlockCycles 24147 # Number of cycles rename is blocking 1855system.cpu2.rename.serializeStallCycles 12636 # count of cycles rename stalled for serializing inst 1856system.cpu2.rename.RunCycles 81735 # Number of cycles rename is running 1857system.cpu2.rename.UnblockCycles 17051 # Number of cycles rename is unblocking 1858system.cpu2.rename.RenamedInsts 273529 # Number of instructions processed by rename 1859system.cpu2.rename.IQFullEvents 15090 # Number of times rename has blocked due to IQ full 1860system.cpu2.rename.LQFullEvents 25 # Number of times rename has blocked due to LQ full 1861system.cpu2.rename.FullRegisterEvents 6 # Number of times there has been no free registers 1862system.cpu2.rename.RenamedOperands 193256 # Number of destination operands rename has renamed 1863system.cpu2.rename.RenameLookups 525177 # Number of register rename lookups that rename has made 1864system.cpu2.rename.int_rename_lookups 409210 # Number of integer rename lookups 1865system.cpu2.rename.CommittedMaps 178291 # Number of HB maps that are committed 1866system.cpu2.rename.UndoneMaps 14965 # Number of HB maps that are undone due to squashing 1867system.cpu2.rename.serializingInsts 1175 # count of serializing insts renamed 1868system.cpu2.rename.tempSerializingInsts 1247 # count of temporary serializing insts renamed 1869system.cpu2.rename.skidInsts 21746 # count of insts added to the skid buffer 1870system.cpu2.memDep0.insertedLoads 76624 # Number of loads inserted to the mem dependence unit. 1871system.cpu2.memDep0.insertedStores 36478 # Number of stores inserted to the mem dependence unit. 1872system.cpu2.memDep0.conflictingLoads 36325 # Number of conflicting loads. 1873system.cpu2.memDep0.conflictingStores 31287 # Number of conflicting stores. 1874system.cpu2.iq.iqInstsAdded 227715 # Number of instructions added to the IQ (excludes non-spec) 1875system.cpu2.iq.iqNonSpecInstsAdded 6015 # Number of non-speculative instructions added to the IQ 1876system.cpu2.iq.iqInstsIssued 228842 # Number of instructions issued 1877system.cpu2.iq.iqSquashedInstsIssued 34 # Number of squashed instructions issued 1878system.cpu2.iq.iqSquashedInstsExamined 13120 # Number of squashed instructions iterated over during squash; mainly for profiling 1879system.cpu2.iq.iqSquashedOperandsExamined 11533 # Number of squashed operands that are examined and possibly removed from graph 1880system.cpu2.iq.iqSquashedNonSpecRemoved 647 # Number of squashed non-spec instructions that were removed 1881system.cpu2.iq.issued_per_cycle::samples 155507 # Number of insts issued each cycle 1882system.cpu2.iq.issued_per_cycle::mean 1.471586 # Number of insts issued each cycle 1883system.cpu2.iq.issued_per_cycle::stdev 1.386146 # Number of insts issued each cycle 1884system.cpu2.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 1885system.cpu2.iq.issued_per_cycle::0 57410 36.92% 36.92% # Number of insts issued each cycle 1886system.cpu2.iq.issued_per_cycle::1 20565 13.22% 50.14% # Number of insts issued each cycle 1887system.cpu2.iq.issued_per_cycle::2 35759 23.00% 73.14% # Number of insts issued each cycle 1888system.cpu2.iq.issued_per_cycle::3 35374 22.75% 95.89% # Number of insts issued each cycle 1889system.cpu2.iq.issued_per_cycle::4 3397 2.18% 98.07% # Number of insts issued each cycle 1890system.cpu2.iq.issued_per_cycle::5 1636 1.05% 99.12% # Number of insts issued each cycle 1891system.cpu2.iq.issued_per_cycle::6 896 0.58% 99.70% # Number of insts issued each cycle 1892system.cpu2.iq.issued_per_cycle::7 267 0.17% 99.87% # Number of insts issued each cycle 1893system.cpu2.iq.issued_per_cycle::8 203 0.13% 100.00% # Number of insts issued each cycle 1894system.cpu2.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 1895system.cpu2.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 1896system.cpu2.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 1897system.cpu2.iq.issued_per_cycle::total 155507 # Number of insts issued each cycle 1898system.cpu2.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 1899system.cpu2.iq.fu_full::IntAlu 89 26.57% 26.57% # attempts to use FU when none available 1900system.cpu2.iq.fu_full::IntMult 0 0.00% 26.57% # attempts to use FU when none available 1901system.cpu2.iq.fu_full::IntDiv 0 0.00% 26.57% # attempts to use FU when none available 1902system.cpu2.iq.fu_full::FloatAdd 0 0.00% 26.57% # attempts to use FU when none available 1903system.cpu2.iq.fu_full::FloatCmp 0 0.00% 26.57% # attempts to use FU when none available 1904system.cpu2.iq.fu_full::FloatCvt 0 0.00% 26.57% # attempts to use FU when none available 1905system.cpu2.iq.fu_full::FloatMult 0 0.00% 26.57% # attempts to use FU when none available 1906system.cpu2.iq.fu_full::FloatDiv 0 0.00% 26.57% # attempts to use FU when none available 1907system.cpu2.iq.fu_full::FloatSqrt 0 0.00% 26.57% # attempts to use FU when none available 1908system.cpu2.iq.fu_full::SimdAdd 0 0.00% 26.57% # attempts to use FU when none available 1909system.cpu2.iq.fu_full::SimdAddAcc 0 0.00% 26.57% # attempts to use FU when none available 1910system.cpu2.iq.fu_full::SimdAlu 0 0.00% 26.57% # attempts to use FU when none available 1911system.cpu2.iq.fu_full::SimdCmp 0 0.00% 26.57% # attempts to use FU when none available 1912system.cpu2.iq.fu_full::SimdCvt 0 0.00% 26.57% # attempts to use FU when none available 1913system.cpu2.iq.fu_full::SimdMisc 0 0.00% 26.57% # attempts to use FU when none available 1914system.cpu2.iq.fu_full::SimdMult 0 0.00% 26.57% # attempts to use FU when none available 1915system.cpu2.iq.fu_full::SimdMultAcc 0 0.00% 26.57% # attempts to use FU when none available 1916system.cpu2.iq.fu_full::SimdShift 0 0.00% 26.57% # attempts to use FU when none available 1917system.cpu2.iq.fu_full::SimdShiftAcc 0 0.00% 26.57% # attempts to use FU when none available 1918system.cpu2.iq.fu_full::SimdSqrt 0 0.00% 26.57% # attempts to use FU when none available 1919system.cpu2.iq.fu_full::SimdFloatAdd 0 0.00% 26.57% # attempts to use FU when none available 1920system.cpu2.iq.fu_full::SimdFloatAlu 0 0.00% 26.57% # attempts to use FU when none available 1921system.cpu2.iq.fu_full::SimdFloatCmp 0 0.00% 26.57% # attempts to use FU when none available 1922system.cpu2.iq.fu_full::SimdFloatCvt 0 0.00% 26.57% # attempts to use FU when none available 1923system.cpu2.iq.fu_full::SimdFloatDiv 0 0.00% 26.57% # attempts to use FU when none available 1924system.cpu2.iq.fu_full::SimdFloatMisc 0 0.00% 26.57% # attempts to use FU when none available 1925system.cpu2.iq.fu_full::SimdFloatMult 0 0.00% 26.57% # attempts to use FU when none available 1926system.cpu2.iq.fu_full::SimdFloatMultAcc 0 0.00% 26.57% # attempts to use FU when none available 1927system.cpu2.iq.fu_full::SimdFloatSqrt 0 0.00% 26.57% # attempts to use FU when none available 1928system.cpu2.iq.fu_full::MemRead 37 11.04% 37.61% # attempts to use FU when none available 1929system.cpu2.iq.fu_full::MemWrite 209 62.39% 100.00% # attempts to use FU when none available 1930system.cpu2.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 1931system.cpu2.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 1932system.cpu2.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 1933system.cpu2.iq.FU_type_0::IntAlu 112448 49.14% 49.14% # Type of FU issued 1934system.cpu2.iq.FU_type_0::IntMult 0 0.00% 49.14% # Type of FU issued 1935system.cpu2.iq.FU_type_0::IntDiv 0 0.00% 49.14% # Type of FU issued 1936system.cpu2.iq.FU_type_0::FloatAdd 0 0.00% 49.14% # Type of FU issued 1937system.cpu2.iq.FU_type_0::FloatCmp 0 0.00% 49.14% # Type of FU issued 1938system.cpu2.iq.FU_type_0::FloatCvt 0 0.00% 49.14% # Type of FU issued 1939system.cpu2.iq.FU_type_0::FloatMult 0 0.00% 49.14% # Type of FU issued 1940system.cpu2.iq.FU_type_0::FloatDiv 0 0.00% 49.14% # Type of FU issued 1941system.cpu2.iq.FU_type_0::FloatSqrt 0 0.00% 49.14% # Type of FU issued 1942system.cpu2.iq.FU_type_0::SimdAdd 0 0.00% 49.14% # Type of FU issued 1943system.cpu2.iq.FU_type_0::SimdAddAcc 0 0.00% 49.14% # Type of FU issued 1944system.cpu2.iq.FU_type_0::SimdAlu 0 0.00% 49.14% # Type of FU issued 1945system.cpu2.iq.FU_type_0::SimdCmp 0 0.00% 49.14% # Type of FU issued 1946system.cpu2.iq.FU_type_0::SimdCvt 0 0.00% 49.14% # Type of FU issued 1947system.cpu2.iq.FU_type_0::SimdMisc 0 0.00% 49.14% # Type of FU issued 1948system.cpu2.iq.FU_type_0::SimdMult 0 0.00% 49.14% # Type of FU issued 1949system.cpu2.iq.FU_type_0::SimdMultAcc 0 0.00% 49.14% # Type of FU issued 1950system.cpu2.iq.FU_type_0::SimdShift 0 0.00% 49.14% # Type of FU issued 1951system.cpu2.iq.FU_type_0::SimdShiftAcc 0 0.00% 49.14% # Type of FU issued 1952system.cpu2.iq.FU_type_0::SimdSqrt 0 0.00% 49.14% # Type of FU issued 1953system.cpu2.iq.FU_type_0::SimdFloatAdd 0 0.00% 49.14% # Type of FU issued 1954system.cpu2.iq.FU_type_0::SimdFloatAlu 0 0.00% 49.14% # Type of FU issued 1955system.cpu2.iq.FU_type_0::SimdFloatCmp 0 0.00% 49.14% # Type of FU issued 1956system.cpu2.iq.FU_type_0::SimdFloatCvt 0 0.00% 49.14% # Type of FU issued 1957system.cpu2.iq.FU_type_0::SimdFloatDiv 0 0.00% 49.14% # Type of FU issued 1958system.cpu2.iq.FU_type_0::SimdFloatMisc 0 0.00% 49.14% # Type of FU issued 1959system.cpu2.iq.FU_type_0::SimdFloatMult 0 0.00% 49.14% # Type of FU issued 1960system.cpu2.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 49.14% # Type of FU issued 1961system.cpu2.iq.FU_type_0::SimdFloatSqrt 0 0.00% 49.14% # Type of FU issued 1962system.cpu2.iq.FU_type_0::MemRead 80571 35.21% 84.35% # Type of FU issued 1963system.cpu2.iq.FU_type_0::MemWrite 35823 15.65% 100.00% # Type of FU issued 1964system.cpu2.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 1965system.cpu2.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 1966system.cpu2.iq.FU_type_0::total 228842 # Type of FU issued 1967system.cpu2.iq.rate 1.424360 # Inst issue rate 1968system.cpu2.iq.fu_busy_cnt 335 # FU busy when requested 1969system.cpu2.iq.fu_busy_rate 0.001464 # FU busy rate (busy events/executed inst) 1970system.cpu2.iq.int_inst_queue_reads 613560 # Number of integer instruction queue reads 1971system.cpu2.iq.int_inst_queue_writes 246890 # Number of integer instruction queue writes 1972system.cpu2.iq.int_inst_queue_wakeup_accesses 227101 # Number of integer instruction queue wakeup accesses 1973system.cpu2.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 1974system.cpu2.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 1975system.cpu2.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 1976system.cpu2.iq.int_alu_accesses 229177 # Number of integer alu accesses 1977system.cpu2.iq.fp_alu_accesses 0 # Number of floating point alu accesses 1978system.cpu2.iew.lsq.thread0.forwLoads 31107 # Number of loads that had data forwarded from stores 1979system.cpu2.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 1980system.cpu2.iew.lsq.thread0.squashedLoads 2702 # Number of loads squashed 1981system.cpu2.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 1982system.cpu2.iew.lsq.thread0.memOrderViolation 40 # Number of memory ordering violations 1983system.cpu2.iew.lsq.thread0.squashedStores 1596 # Number of stores squashed 1984system.cpu2.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 1985system.cpu2.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 1986system.cpu2.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 1987system.cpu2.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 1988system.cpu2.iew.iewIdleCycles 0 # Number of cycles IEW is idle 1989system.cpu2.iew.iewSquashCycles 1364 # Number of cycles IEW is squashing 1990system.cpu2.iew.iewBlockCycles 6807 # Number of cycles IEW is blocking 1991system.cpu2.iew.iewUnblockCycles 58 # Number of cycles IEW is unblocking 1992system.cpu2.iew.iewDispatchedInsts 270837 # Number of instructions dispatched to IQ 1993system.cpu2.iew.iewDispSquashedInsts 190 # Number of squashed instructions skipped by dispatch 1994system.cpu2.iew.iewDispLoadInsts 76624 # Number of dispatched load instructions 1995system.cpu2.iew.iewDispStoreInsts 36478 # Number of dispatched store instructions 1996system.cpu2.iew.iewDispNonSpecInsts 1098 # Number of dispatched non-speculative instructions 1997system.cpu2.iew.iewIQFullEvents 36 # Number of times the IQ has become full, causing a stall 1998system.cpu2.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 1999system.cpu2.iew.memOrderViolationEvents 40 # Number of memory order violations 2000system.cpu2.iew.predictedTakenIncorrect 470 # Number of branches that were predicted taken incorrectly 2001system.cpu2.iew.predictedNotTakenIncorrect 1049 # Number of branches that were predicted not taken incorrectly 2002system.cpu2.iew.branchMispredicts 1519 # Number of branch mispredicts detected at execute 2003system.cpu2.iew.iewExecutedInsts 227700 # Number of executed instructions 2004system.cpu2.iew.iewExecLoadInsts 75599 # Number of load instructions executed 2005system.cpu2.iew.iewExecSquashedInsts 1142 # Number of squashed instructions skipped in execute 2006system.cpu2.iew.exec_swp 0 # number of swp insts executed 2007system.cpu2.iew.exec_nop 37107 # number of nop insts executed 2008system.cpu2.iew.exec_refs 111310 # number of memory reference insts executed 2009system.cpu2.iew.exec_branches 46563 # Number of branches executed 2010system.cpu2.iew.exec_stores 35711 # Number of stores executed 2011system.cpu2.iew.exec_rate 1.417252 # Inst execution rate 2012system.cpu2.iew.wb_sent 227402 # cumulative count of insts sent to commit 2013system.cpu2.iew.wb_count 227101 # cumulative count of insts written-back 2014system.cpu2.iew.wb_producers 129036 # num instructions producing a value 2015system.cpu2.iew.wb_consumers 135804 # num instructions consuming a value 2016system.cpu2.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 2017system.cpu2.iew.wb_rate 1.413524 # insts written-back per cycle 2018system.cpu2.iew.wb_fanout 0.950163 # average fanout of values written-back 2019system.cpu2.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 2020system.cpu2.commit.commitSquashedInsts 14614 # The number of squashed insts skipped by commit 2021system.cpu2.commit.commitNonSpecStalls 5368 # The number of times commit has been forced to stall to communicate backwards 2022system.cpu2.commit.branchMispredicts 1286 # The number of times a branch was mispredicted 2023system.cpu2.commit.committed_per_cycle::samples 152859 # Number of insts commited each cycle 2024system.cpu2.commit.committed_per_cycle::mean 1.675858 # Number of insts commited each cycle 2025system.cpu2.commit.committed_per_cycle::stdev 2.068536 # Number of insts commited each cycle 2026system.cpu2.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 2027system.cpu2.commit.committed_per_cycle::0 62472 40.87% 40.87% # Number of insts commited each cycle 2028system.cpu2.commit.committed_per_cycle::1 43239 28.29% 69.16% # Number of insts commited each cycle 2029system.cpu2.commit.committed_per_cycle::2 5166 3.38% 72.54% # Number of insts commited each cycle 2030system.cpu2.commit.committed_per_cycle::3 6247 4.09% 76.62% # Number of insts commited each cycle 2031system.cpu2.commit.committed_per_cycle::4 1528 1.00% 77.62% # Number of insts commited each cycle 2032system.cpu2.commit.committed_per_cycle::5 31073 20.33% 97.95% # Number of insts commited each cycle 2033system.cpu2.commit.committed_per_cycle::6 875 0.57% 98.52% # Number of insts commited each cycle 2034system.cpu2.commit.committed_per_cycle::7 941 0.62% 99.14% # Number of insts commited each cycle 2035system.cpu2.commit.committed_per_cycle::8 1318 0.86% 100.00% # Number of insts commited each cycle 2036system.cpu2.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 2037system.cpu2.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 2038system.cpu2.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 2039system.cpu2.commit.committed_per_cycle::total 152859 # Number of insts commited each cycle 2040system.cpu2.commit.committedInsts 256170 # Number of instructions committed 2041system.cpu2.commit.committedOps 256170 # Number of ops (including micro ops) committed 2042system.cpu2.commit.swp_count 0 # Number of s/w prefetches committed 2043system.cpu2.commit.refs 108804 # Number of memory references committed 2044system.cpu2.commit.loads 73922 # Number of loads committed 2045system.cpu2.commit.membars 4659 # Number of memory barriers committed 2046system.cpu2.commit.branches 45502 # Number of branches committed 2047system.cpu2.commit.fp_insts 0 # Number of committed floating point instructions. 2048system.cpu2.commit.int_insts 176434 # Number of committed integer instructions. 2049system.cpu2.commit.function_calls 322 # Number of function calls committed. 2050system.cpu2.commit.op_class_0::No_OpClass 36297 14.17% 14.17% # Class of committed instruction 2051system.cpu2.commit.op_class_0::IntAlu 106410 41.54% 55.71% # Class of committed instruction 2052system.cpu2.commit.op_class_0::IntMult 0 0.00% 55.71% # Class of committed instruction 2053system.cpu2.commit.op_class_0::IntDiv 0 0.00% 55.71% # Class of committed instruction 2054system.cpu2.commit.op_class_0::FloatAdd 0 0.00% 55.71% # Class of committed instruction 2055system.cpu2.commit.op_class_0::FloatCmp 0 0.00% 55.71% # Class of committed instruction 2056system.cpu2.commit.op_class_0::FloatCvt 0 0.00% 55.71% # Class of committed instruction 2057system.cpu2.commit.op_class_0::FloatMult 0 0.00% 55.71% # Class of committed instruction 2058system.cpu2.commit.op_class_0::FloatDiv 0 0.00% 55.71% # Class of committed instruction 2059system.cpu2.commit.op_class_0::FloatSqrt 0 0.00% 55.71% # Class of committed instruction 2060system.cpu2.commit.op_class_0::SimdAdd 0 0.00% 55.71% # Class of committed instruction 2061system.cpu2.commit.op_class_0::SimdAddAcc 0 0.00% 55.71% # Class of committed instruction 2062system.cpu2.commit.op_class_0::SimdAlu 0 0.00% 55.71% # Class of committed instruction 2063system.cpu2.commit.op_class_0::SimdCmp 0 0.00% 55.71% # Class of committed instruction 2064system.cpu2.commit.op_class_0::SimdCvt 0 0.00% 55.71% # Class of committed instruction 2065system.cpu2.commit.op_class_0::SimdMisc 0 0.00% 55.71% # Class of committed instruction 2066system.cpu2.commit.op_class_0::SimdMult 0 0.00% 55.71% # Class of committed instruction 2067system.cpu2.commit.op_class_0::SimdMultAcc 0 0.00% 55.71% # Class of committed instruction 2068system.cpu2.commit.op_class_0::SimdShift 0 0.00% 55.71% # Class of committed instruction 2069system.cpu2.commit.op_class_0::SimdShiftAcc 0 0.00% 55.71% # Class of committed instruction 2070system.cpu2.commit.op_class_0::SimdSqrt 0 0.00% 55.71% # Class of committed instruction 2071system.cpu2.commit.op_class_0::SimdFloatAdd 0 0.00% 55.71% # Class of committed instruction 2072system.cpu2.commit.op_class_0::SimdFloatAlu 0 0.00% 55.71% # Class of committed instruction 2073system.cpu2.commit.op_class_0::SimdFloatCmp 0 0.00% 55.71% # Class of committed instruction 2074system.cpu2.commit.op_class_0::SimdFloatCvt 0 0.00% 55.71% # Class of committed instruction 2075system.cpu2.commit.op_class_0::SimdFloatDiv 0 0.00% 55.71% # Class of committed instruction 2076system.cpu2.commit.op_class_0::SimdFloatMisc 0 0.00% 55.71% # Class of committed instruction 2077system.cpu2.commit.op_class_0::SimdFloatMult 0 0.00% 55.71% # Class of committed instruction 2078system.cpu2.commit.op_class_0::SimdFloatMultAcc 0 0.00% 55.71% # Class of committed instruction 2079system.cpu2.commit.op_class_0::SimdFloatSqrt 0 0.00% 55.71% # Class of committed instruction 2080system.cpu2.commit.op_class_0::MemRead 78581 30.68% 86.38% # Class of committed instruction 2081system.cpu2.commit.op_class_0::MemWrite 34882 13.62% 100.00% # Class of committed instruction 2082system.cpu2.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 2083system.cpu2.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 2084system.cpu2.commit.op_class_0::total 256170 # Class of committed instruction 2085system.cpu2.commit.bw_lim_events 1318 # number cycles where commit BW limit reached 2086system.cpu2.commit.bw_limited 0 # number of insts not committed due to BW limits 2087system.cpu2.rob.rob_reads 421739 # The number of ROB reads 2088system.cpu2.rob.rob_writes 544215 # The number of ROB writes 2089system.cpu2.timesIdled 214 # Number of times that the entire CPU went into an idle state and unscheduled itself 2090system.cpu2.idleCycles 5156 # Total number of cycles that the CPU has spent unscheduled due to idling 2091system.cpu2.quiesceCycles 43676 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 2092system.cpu2.committedInsts 215214 # Number of Instructions Simulated 2093system.cpu2.committedOps 215214 # Number of Ops (including micro ops) Simulated 2094system.cpu2.cpi 0.746527 # CPI: Cycles Per Instruction 2095system.cpu2.cpi_total 0.746527 # CPI: Total CPI of All Threads 2096system.cpu2.ipc 1.339537 # IPC: Instructions Per Cycle 2097system.cpu2.ipc_total 1.339537 # IPC: Total IPC of All Threads 2098system.cpu2.int_regfile_reads 394013 # number of integer regfile reads 2099system.cpu2.int_regfile_writes 184721 # number of integer regfile writes 2100system.cpu2.fp_regfile_writes 64 # number of floating regfile writes 2101system.cpu2.misc_regfile_reads 112958 # number of misc regfile reads 2102system.cpu2.misc_regfile_writes 648 # number of misc regfile writes 2103system.cpu2.icache.tags.replacements 380 # number of replacements 2104system.cpu2.icache.tags.tagsinuse 85.367642 # Cycle average of tags in use 2105system.cpu2.icache.tags.total_refs 20592 # Total number of references to valid blocks. 2106system.cpu2.icache.tags.sampled_refs 493 # Sample count of references to valid blocks. 2107system.cpu2.icache.tags.avg_refs 41.768763 # Average number of references to valid blocks. 2108system.cpu2.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2109system.cpu2.icache.tags.occ_blocks::cpu2.inst 85.367642 # Average occupied blocks per requestor 2110system.cpu2.icache.tags.occ_percent::cpu2.inst 0.166734 # Average percentage of cache occupancy 2111system.cpu2.icache.tags.occ_percent::total 0.166734 # Average percentage of cache occupancy 2112system.cpu2.icache.tags.occ_task_id_blocks::1024 113 # Occupied blocks per task id 2113system.cpu2.icache.tags.age_task_id_blocks_1024::0 11 # Occupied blocks per task id 2114system.cpu2.icache.tags.age_task_id_blocks_1024::1 102 # Occupied blocks per task id 2115system.cpu2.icache.tags.occ_task_id_percent::1024 0.220703 # Percentage of cache occupancy per task id 2116system.cpu2.icache.tags.tag_accesses 21662 # Number of tag accesses 2117system.cpu2.icache.tags.data_accesses 21662 # Number of data accesses 2118system.cpu2.icache.ReadReq_hits::cpu2.inst 20592 # number of ReadReq hits 2119system.cpu2.icache.ReadReq_hits::total 20592 # number of ReadReq hits 2120system.cpu2.icache.demand_hits::cpu2.inst 20592 # number of demand (read+write) hits 2121system.cpu2.icache.demand_hits::total 20592 # number of demand (read+write) hits 2122system.cpu2.icache.overall_hits::cpu2.inst 20592 # number of overall hits 2123system.cpu2.icache.overall_hits::total 20592 # number of overall hits 2124system.cpu2.icache.ReadReq_misses::cpu2.inst 577 # number of ReadReq misses 2125system.cpu2.icache.ReadReq_misses::total 577 # number of ReadReq misses 2126system.cpu2.icache.demand_misses::cpu2.inst 577 # number of demand (read+write) misses 2127system.cpu2.icache.demand_misses::total 577 # number of demand (read+write) misses 2128system.cpu2.icache.overall_misses::cpu2.inst 577 # number of overall misses 2129system.cpu2.icache.overall_misses::total 577 # number of overall misses 2130system.cpu2.icache.ReadReq_miss_latency::cpu2.inst 13065992 # number of ReadReq miss cycles 2131system.cpu2.icache.ReadReq_miss_latency::total 13065992 # number of ReadReq miss cycles 2132system.cpu2.icache.demand_miss_latency::cpu2.inst 13065992 # number of demand (read+write) miss cycles 2133system.cpu2.icache.demand_miss_latency::total 13065992 # number of demand (read+write) miss cycles 2134system.cpu2.icache.overall_miss_latency::cpu2.inst 13065992 # number of overall miss cycles 2135system.cpu2.icache.overall_miss_latency::total 13065992 # number of overall miss cycles 2136system.cpu2.icache.ReadReq_accesses::cpu2.inst 21169 # number of ReadReq accesses(hits+misses) 2137system.cpu2.icache.ReadReq_accesses::total 21169 # number of ReadReq accesses(hits+misses) 2138system.cpu2.icache.demand_accesses::cpu2.inst 21169 # number of demand (read+write) accesses 2139system.cpu2.icache.demand_accesses::total 21169 # number of demand (read+write) accesses 2140system.cpu2.icache.overall_accesses::cpu2.inst 21169 # number of overall (read+write) accesses 2141system.cpu2.icache.overall_accesses::total 21169 # number of overall (read+write) accesses 2142system.cpu2.icache.ReadReq_miss_rate::cpu2.inst 0.027257 # miss rate for ReadReq accesses 2143system.cpu2.icache.ReadReq_miss_rate::total 0.027257 # miss rate for ReadReq accesses 2144system.cpu2.icache.demand_miss_rate::cpu2.inst 0.027257 # miss rate for demand accesses 2145system.cpu2.icache.demand_miss_rate::total 0.027257 # miss rate for demand accesses 2146system.cpu2.icache.overall_miss_rate::cpu2.inst 0.027257 # miss rate for overall accesses 2147system.cpu2.icache.overall_miss_rate::total 0.027257 # miss rate for overall accesses 2148system.cpu2.icache.ReadReq_avg_miss_latency::cpu2.inst 22644.700173 # average ReadReq miss latency 2149system.cpu2.icache.ReadReq_avg_miss_latency::total 22644.700173 # average ReadReq miss latency 2150system.cpu2.icache.demand_avg_miss_latency::cpu2.inst 22644.700173 # average overall miss latency 2151system.cpu2.icache.demand_avg_miss_latency::total 22644.700173 # average overall miss latency 2152system.cpu2.icache.overall_avg_miss_latency::cpu2.inst 22644.700173 # average overall miss latency 2153system.cpu2.icache.overall_avg_miss_latency::total 22644.700173 # average overall miss latency 2154system.cpu2.icache.blocked_cycles::no_mshrs 128 # number of cycles access was blocked 2155system.cpu2.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 2156system.cpu2.icache.blocked::no_mshrs 3 # number of cycles access was blocked 2157system.cpu2.icache.blocked::no_targets 0 # number of cycles access was blocked 2158system.cpu2.icache.avg_blocked_cycles::no_mshrs 42.666667 # average number of cycles each access was blocked 2159system.cpu2.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2160system.cpu2.icache.fast_writes 0 # number of fast writes performed 2161system.cpu2.icache.cache_copies 0 # number of cache copies performed 2162system.cpu2.icache.ReadReq_mshr_hits::cpu2.inst 84 # number of ReadReq MSHR hits 2163system.cpu2.icache.ReadReq_mshr_hits::total 84 # number of ReadReq MSHR hits 2164system.cpu2.icache.demand_mshr_hits::cpu2.inst 84 # number of demand (read+write) MSHR hits 2165system.cpu2.icache.demand_mshr_hits::total 84 # number of demand (read+write) MSHR hits 2166system.cpu2.icache.overall_mshr_hits::cpu2.inst 84 # number of overall MSHR hits 2167system.cpu2.icache.overall_mshr_hits::total 84 # number of overall MSHR hits 2168system.cpu2.icache.ReadReq_mshr_misses::cpu2.inst 493 # number of ReadReq MSHR misses 2169system.cpu2.icache.ReadReq_mshr_misses::total 493 # number of ReadReq MSHR misses 2170system.cpu2.icache.demand_mshr_misses::cpu2.inst 493 # number of demand (read+write) MSHR misses 2171system.cpu2.icache.demand_mshr_misses::total 493 # number of demand (read+write) MSHR misses 2172system.cpu2.icache.overall_mshr_misses::cpu2.inst 493 # number of overall MSHR misses 2173system.cpu2.icache.overall_mshr_misses::total 493 # number of overall MSHR misses 2174system.cpu2.icache.ReadReq_mshr_miss_latency::cpu2.inst 10294257 # number of ReadReq MSHR miss cycles 2175system.cpu2.icache.ReadReq_mshr_miss_latency::total 10294257 # number of ReadReq MSHR miss cycles 2176system.cpu2.icache.demand_mshr_miss_latency::cpu2.inst 10294257 # number of demand (read+write) MSHR miss cycles 2177system.cpu2.icache.demand_mshr_miss_latency::total 10294257 # number of demand (read+write) MSHR miss cycles 2178system.cpu2.icache.overall_mshr_miss_latency::cpu2.inst 10294257 # number of overall MSHR miss cycles 2179system.cpu2.icache.overall_mshr_miss_latency::total 10294257 # number of overall MSHR miss cycles 2180system.cpu2.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.023289 # mshr miss rate for ReadReq accesses 2181system.cpu2.icache.ReadReq_mshr_miss_rate::total 0.023289 # mshr miss rate for ReadReq accesses 2182system.cpu2.icache.demand_mshr_miss_rate::cpu2.inst 0.023289 # mshr miss rate for demand accesses 2183system.cpu2.icache.demand_mshr_miss_rate::total 0.023289 # mshr miss rate for demand accesses 2184system.cpu2.icache.overall_mshr_miss_rate::cpu2.inst 0.023289 # mshr miss rate for overall accesses 2185system.cpu2.icache.overall_mshr_miss_rate::total 0.023289 # mshr miss rate for overall accesses 2186system.cpu2.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 20880.845842 # average ReadReq mshr miss latency 2187system.cpu2.icache.ReadReq_avg_mshr_miss_latency::total 20880.845842 # average ReadReq mshr miss latency 2188system.cpu2.icache.demand_avg_mshr_miss_latency::cpu2.inst 20880.845842 # average overall mshr miss latency 2189system.cpu2.icache.demand_avg_mshr_miss_latency::total 20880.845842 # average overall mshr miss latency 2190system.cpu2.icache.overall_avg_mshr_miss_latency::cpu2.inst 20880.845842 # average overall mshr miss latency 2191system.cpu2.icache.overall_avg_mshr_miss_latency::total 20880.845842 # average overall mshr miss latency 2192system.cpu2.icache.no_allocate_misses 0 # Number of misses that were no-allocate 2193system.cpu2.dcache.tags.replacements 0 # number of replacements 2194system.cpu2.dcache.tags.tagsinuse 25.876504 # Cycle average of tags in use 2195system.cpu2.dcache.tags.total_refs 41118 # Total number of references to valid blocks. 2196system.cpu2.dcache.tags.sampled_refs 29 # Sample count of references to valid blocks. 2197system.cpu2.dcache.tags.avg_refs 1417.862069 # Average number of references to valid blocks. 2198system.cpu2.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2199system.cpu2.dcache.tags.occ_blocks::cpu2.data 25.876504 # Average occupied blocks per requestor 2200system.cpu2.dcache.tags.occ_percent::cpu2.data 0.050540 # Average percentage of cache occupancy 2201system.cpu2.dcache.tags.occ_percent::total 0.050540 # Average percentage of cache occupancy 2202system.cpu2.dcache.tags.occ_task_id_blocks::1024 29 # Occupied blocks per task id 2203system.cpu2.dcache.tags.age_task_id_blocks_1024::0 1 # Occupied blocks per task id 2204system.cpu2.dcache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id 2205system.cpu2.dcache.tags.occ_task_id_percent::1024 0.056641 # Percentage of cache occupancy per task id 2206system.cpu2.dcache.tags.tag_accesses 317671 # Number of tag accesses 2207system.cpu2.dcache.tags.data_accesses 317671 # Number of data accesses 2208system.cpu2.dcache.ReadReq_hits::cpu2.data 44059 # number of ReadReq hits 2209system.cpu2.dcache.ReadReq_hits::total 44059 # number of ReadReq hits 2210system.cpu2.dcache.WriteReq_hits::cpu2.data 34671 # number of WriteReq hits 2211system.cpu2.dcache.WriteReq_hits::total 34671 # number of WriteReq hits 2212system.cpu2.dcache.SwapReq_hits::cpu2.data 14 # number of SwapReq hits 2213system.cpu2.dcache.SwapReq_hits::total 14 # number of SwapReq hits 2214system.cpu2.dcache.demand_hits::cpu2.data 78730 # number of demand (read+write) hits 2215system.cpu2.dcache.demand_hits::total 78730 # number of demand (read+write) hits 2216system.cpu2.dcache.overall_hits::cpu2.data 78730 # number of overall hits 2217system.cpu2.dcache.overall_hits::total 78730 # number of overall hits 2218system.cpu2.dcache.ReadReq_misses::cpu2.data 415 # number of ReadReq misses 2219system.cpu2.dcache.ReadReq_misses::total 415 # number of ReadReq misses 2220system.cpu2.dcache.WriteReq_misses::cpu2.data 148 # number of WriteReq misses 2221system.cpu2.dcache.WriteReq_misses::total 148 # number of WriteReq misses 2222system.cpu2.dcache.SwapReq_misses::cpu2.data 49 # number of SwapReq misses 2223system.cpu2.dcache.SwapReq_misses::total 49 # number of SwapReq misses 2224system.cpu2.dcache.demand_misses::cpu2.data 563 # number of demand (read+write) misses 2225system.cpu2.dcache.demand_misses::total 563 # number of demand (read+write) misses 2226system.cpu2.dcache.overall_misses::cpu2.data 563 # number of overall misses 2227system.cpu2.dcache.overall_misses::total 563 # number of overall misses 2228system.cpu2.dcache.ReadReq_miss_latency::cpu2.data 7441548 # number of ReadReq miss cycles 2229system.cpu2.dcache.ReadReq_miss_latency::total 7441548 # number of ReadReq miss cycles 2230system.cpu2.dcache.WriteReq_miss_latency::cpu2.data 3663511 # number of WriteReq miss cycles 2231system.cpu2.dcache.WriteReq_miss_latency::total 3663511 # number of WriteReq miss cycles 2232system.cpu2.dcache.SwapReq_miss_latency::cpu2.data 451006 # number of SwapReq miss cycles 2233system.cpu2.dcache.SwapReq_miss_latency::total 451006 # number of SwapReq miss cycles 2234system.cpu2.dcache.demand_miss_latency::cpu2.data 11105059 # number of demand (read+write) miss cycles 2235system.cpu2.dcache.demand_miss_latency::total 11105059 # number of demand (read+write) miss cycles 2236system.cpu2.dcache.overall_miss_latency::cpu2.data 11105059 # number of overall miss cycles 2237system.cpu2.dcache.overall_miss_latency::total 11105059 # number of overall miss cycles 2238system.cpu2.dcache.ReadReq_accesses::cpu2.data 44474 # number of ReadReq accesses(hits+misses) 2239system.cpu2.dcache.ReadReq_accesses::total 44474 # number of ReadReq accesses(hits+misses) 2240system.cpu2.dcache.WriteReq_accesses::cpu2.data 34819 # number of WriteReq accesses(hits+misses) 2241system.cpu2.dcache.WriteReq_accesses::total 34819 # number of WriteReq accesses(hits+misses) 2242system.cpu2.dcache.SwapReq_accesses::cpu2.data 63 # number of SwapReq accesses(hits+misses) 2243system.cpu2.dcache.SwapReq_accesses::total 63 # number of SwapReq accesses(hits+misses) 2244system.cpu2.dcache.demand_accesses::cpu2.data 79293 # number of demand (read+write) accesses 2245system.cpu2.dcache.demand_accesses::total 79293 # number of demand (read+write) accesses 2246system.cpu2.dcache.overall_accesses::cpu2.data 79293 # number of overall (read+write) accesses 2247system.cpu2.dcache.overall_accesses::total 79293 # number of overall (read+write) accesses 2248system.cpu2.dcache.ReadReq_miss_rate::cpu2.data 0.009331 # miss rate for ReadReq accesses 2249system.cpu2.dcache.ReadReq_miss_rate::total 0.009331 # miss rate for ReadReq accesses 2250system.cpu2.dcache.WriteReq_miss_rate::cpu2.data 0.004251 # miss rate for WriteReq accesses 2251system.cpu2.dcache.WriteReq_miss_rate::total 0.004251 # miss rate for WriteReq accesses 2252system.cpu2.dcache.SwapReq_miss_rate::cpu2.data 0.777778 # miss rate for SwapReq accesses 2253system.cpu2.dcache.SwapReq_miss_rate::total 0.777778 # miss rate for SwapReq accesses 2254system.cpu2.dcache.demand_miss_rate::cpu2.data 0.007100 # miss rate for demand accesses 2255system.cpu2.dcache.demand_miss_rate::total 0.007100 # miss rate for demand accesses 2256system.cpu2.dcache.overall_miss_rate::cpu2.data 0.007100 # miss rate for overall accesses 2257system.cpu2.dcache.overall_miss_rate::total 0.007100 # miss rate for overall accesses 2258system.cpu2.dcache.ReadReq_avg_miss_latency::cpu2.data 17931.440964 # average ReadReq miss latency 2259system.cpu2.dcache.ReadReq_avg_miss_latency::total 17931.440964 # average ReadReq miss latency 2260system.cpu2.dcache.WriteReq_avg_miss_latency::cpu2.data 24753.452703 # average WriteReq miss latency 2261system.cpu2.dcache.WriteReq_avg_miss_latency::total 24753.452703 # average WriteReq miss latency 2262system.cpu2.dcache.SwapReq_avg_miss_latency::cpu2.data 9204.204082 # average SwapReq miss latency 2263system.cpu2.dcache.SwapReq_avg_miss_latency::total 9204.204082 # average SwapReq miss latency 2264system.cpu2.dcache.demand_avg_miss_latency::cpu2.data 19724.793961 # average overall miss latency 2265system.cpu2.dcache.demand_avg_miss_latency::total 19724.793961 # average overall miss latency 2266system.cpu2.dcache.overall_avg_miss_latency::cpu2.data 19724.793961 # average overall miss latency 2267system.cpu2.dcache.overall_avg_miss_latency::total 19724.793961 # average overall miss latency 2268system.cpu2.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 2269system.cpu2.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 2270system.cpu2.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 2271system.cpu2.dcache.blocked::no_targets 0 # number of cycles access was blocked 2272system.cpu2.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 2273system.cpu2.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2274system.cpu2.dcache.fast_writes 0 # number of fast writes performed 2275system.cpu2.dcache.cache_copies 0 # number of cache copies performed 2276system.cpu2.dcache.ReadReq_mshr_hits::cpu2.data 262 # number of ReadReq MSHR hits 2277system.cpu2.dcache.ReadReq_mshr_hits::total 262 # number of ReadReq MSHR hits 2278system.cpu2.dcache.WriteReq_mshr_hits::cpu2.data 40 # number of WriteReq MSHR hits 2279system.cpu2.dcache.WriteReq_mshr_hits::total 40 # number of WriteReq MSHR hits 2280system.cpu2.dcache.demand_mshr_hits::cpu2.data 302 # number of demand (read+write) MSHR hits 2281system.cpu2.dcache.demand_mshr_hits::total 302 # number of demand (read+write) MSHR hits 2282system.cpu2.dcache.overall_mshr_hits::cpu2.data 302 # number of overall MSHR hits 2283system.cpu2.dcache.overall_mshr_hits::total 302 # number of overall MSHR hits 2284system.cpu2.dcache.ReadReq_mshr_misses::cpu2.data 153 # number of ReadReq MSHR misses 2285system.cpu2.dcache.ReadReq_mshr_misses::total 153 # number of ReadReq MSHR misses 2286system.cpu2.dcache.WriteReq_mshr_misses::cpu2.data 108 # number of WriteReq MSHR misses 2287system.cpu2.dcache.WriteReq_mshr_misses::total 108 # number of WriteReq MSHR misses 2288system.cpu2.dcache.SwapReq_mshr_misses::cpu2.data 49 # number of SwapReq MSHR misses 2289system.cpu2.dcache.SwapReq_mshr_misses::total 49 # number of SwapReq MSHR misses 2290system.cpu2.dcache.demand_mshr_misses::cpu2.data 261 # number of demand (read+write) MSHR misses 2291system.cpu2.dcache.demand_mshr_misses::total 261 # number of demand (read+write) MSHR misses 2292system.cpu2.dcache.overall_mshr_misses::cpu2.data 261 # number of overall MSHR misses 2293system.cpu2.dcache.overall_mshr_misses::total 261 # number of overall MSHR misses 2294system.cpu2.dcache.ReadReq_mshr_miss_latency::cpu2.data 1686771 # number of ReadReq MSHR miss cycles 2295system.cpu2.dcache.ReadReq_mshr_miss_latency::total 1686771 # number of ReadReq MSHR miss cycles 2296system.cpu2.dcache.WriteReq_mshr_miss_latency::cpu2.data 1511239 # number of WriteReq MSHR miss cycles 2297system.cpu2.dcache.WriteReq_mshr_miss_latency::total 1511239 # number of WriteReq MSHR miss cycles 2298system.cpu2.dcache.SwapReq_mshr_miss_latency::cpu2.data 352994 # number of SwapReq MSHR miss cycles 2299system.cpu2.dcache.SwapReq_mshr_miss_latency::total 352994 # number of SwapReq MSHR miss cycles 2300system.cpu2.dcache.demand_mshr_miss_latency::cpu2.data 3198010 # number of demand (read+write) MSHR miss cycles 2301system.cpu2.dcache.demand_mshr_miss_latency::total 3198010 # number of demand (read+write) MSHR miss cycles 2302system.cpu2.dcache.overall_mshr_miss_latency::cpu2.data 3198010 # number of overall MSHR miss cycles 2303system.cpu2.dcache.overall_mshr_miss_latency::total 3198010 # number of overall MSHR miss cycles 2304system.cpu2.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.003440 # mshr miss rate for ReadReq accesses 2305system.cpu2.dcache.ReadReq_mshr_miss_rate::total 0.003440 # mshr miss rate for ReadReq accesses 2306system.cpu2.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.003102 # mshr miss rate for WriteReq accesses 2307system.cpu2.dcache.WriteReq_mshr_miss_rate::total 0.003102 # mshr miss rate for WriteReq accesses 2308system.cpu2.dcache.SwapReq_mshr_miss_rate::cpu2.data 0.777778 # mshr miss rate for SwapReq accesses 2309system.cpu2.dcache.SwapReq_mshr_miss_rate::total 0.777778 # mshr miss rate for SwapReq accesses 2310system.cpu2.dcache.demand_mshr_miss_rate::cpu2.data 0.003292 # mshr miss rate for demand accesses 2311system.cpu2.dcache.demand_mshr_miss_rate::total 0.003292 # mshr miss rate for demand accesses 2312system.cpu2.dcache.overall_mshr_miss_rate::cpu2.data 0.003292 # mshr miss rate for overall accesses 2313system.cpu2.dcache.overall_mshr_miss_rate::total 0.003292 # mshr miss rate for overall accesses 2314system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 11024.647059 # average ReadReq mshr miss latency 2315system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::total 11024.647059 # average ReadReq mshr miss latency 2316system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 13992.953704 # average WriteReq mshr miss latency 2317system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::total 13992.953704 # average WriteReq mshr miss latency 2318system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::cpu2.data 7203.959184 # average SwapReq mshr miss latency 2319system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::total 7203.959184 # average SwapReq mshr miss latency 2320system.cpu2.dcache.demand_avg_mshr_miss_latency::cpu2.data 12252.911877 # average overall mshr miss latency 2321system.cpu2.dcache.demand_avg_mshr_miss_latency::total 12252.911877 # average overall mshr miss latency 2322system.cpu2.dcache.overall_avg_mshr_miss_latency::cpu2.data 12252.911877 # average overall mshr miss latency 2323system.cpu2.dcache.overall_avg_mshr_miss_latency::total 12252.911877 # average overall mshr miss latency 2324system.cpu2.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 2325system.cpu3.branchPred.lookups 48141 # Number of BP lookups 2326system.cpu3.branchPred.condPredicted 44605 # Number of conditional branches predicted 2327system.cpu3.branchPred.condIncorrect 1305 # Number of conditional branches incorrect 2328system.cpu3.branchPred.BTBLookups 40897 # Number of BTB lookups 2329system.cpu3.branchPred.BTBHits 39710 # Number of BTB hits 2330system.cpu3.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 2331system.cpu3.branchPred.BTBHitPct 97.097587 # BTB Hit Percentage 2332system.cpu3.branchPred.usedRAS 884 # Number of times the RAS was used to get a target. 2333system.cpu3.branchPred.RASInCorrect 231 # Number of incorrect RAS predictions. 2334system.cpu3.numCycles 160319 # number of cpu cycles simulated 2335system.cpu3.numWorkItemsStarted 0 # number of work items this cpu started 2336system.cpu3.numWorkItemsCompleted 0 # number of work items this cpu completed 2337system.cpu3.fetch.icacheStallCycles 33851 # Number of cycles fetch is stalled on an Icache miss 2338system.cpu3.fetch.Insts 260297 # Number of instructions fetch has processed 2339system.cpu3.fetch.Branches 48141 # Number of branches that fetch encountered 2340system.cpu3.fetch.predictedBranches 40594 # Number of branches that fetch has predicted taken 2341system.cpu3.fetch.Cycles 122891 # Number of cycles fetch has run and was not squashing or blocked 2342system.cpu3.fetch.SquashCycles 2765 # Number of cycles fetch has spent squashing 2343system.cpu3.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 2344system.cpu3.fetch.NoActiveThreadStallCycles 10 # Number of stall cycles due to no active thread to fetch from 2345system.cpu3.fetch.PendingTrapStallCycles 1076 # Number of stall cycles due to pending traps 2346system.cpu3.fetch.CacheLines 24972 # Number of cache lines fetched 2347system.cpu3.fetch.IcacheSquashes 417 # Number of outstanding Icache misses that were squashed 2348system.cpu3.fetch.rateDist::samples 159213 # Number of instructions fetched each cycle (Total) 2349system.cpu3.fetch.rateDist::mean 1.634898 # Number of instructions fetched each cycle (Total) 2350system.cpu3.fetch.rateDist::stdev 2.125574 # Number of instructions fetched each cycle (Total) 2351system.cpu3.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 2352system.cpu3.fetch.rateDist::0 64563 40.55% 40.55% # Number of instructions fetched each cycle (Total) 2353system.cpu3.fetch.rateDist::1 48696 30.59% 71.14% # Number of instructions fetched each cycle (Total) 2354system.cpu3.fetch.rateDist::2 8235 5.17% 76.31% # Number of instructions fetched each cycle (Total) 2355system.cpu3.fetch.rateDist::3 3504 2.20% 78.51% # Number of instructions fetched each cycle (Total) 2356system.cpu3.fetch.rateDist::4 1064 0.67% 79.18% # Number of instructions fetched each cycle (Total) 2357system.cpu3.fetch.rateDist::5 27204 17.09% 96.26% # Number of instructions fetched each cycle (Total) 2358system.cpu3.fetch.rateDist::6 1240 0.78% 97.04% # Number of instructions fetched each cycle (Total) 2359system.cpu3.fetch.rateDist::7 753 0.47% 97.52% # Number of instructions fetched each cycle (Total) 2360system.cpu3.fetch.rateDist::8 3954 2.48% 100.00% # Number of instructions fetched each cycle (Total) 2361system.cpu3.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 2362system.cpu3.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 2363system.cpu3.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 2364system.cpu3.fetch.rateDist::total 159213 # Number of instructions fetched each cycle (Total) 2365system.cpu3.fetch.branchRate 0.300283 # Number of branch fetches per cycle 2366system.cpu3.fetch.rate 1.623619 # Number of inst fetches per cycle 2367system.cpu3.decode.IdleCycles 17777 # Number of cycles decode is idle 2368system.cpu3.decode.BlockedCycles 68157 # Number of cycles decode is blocked 2369system.cpu3.decode.RunCycles 67726 # Number of cycles decode is running 2370system.cpu3.decode.UnblockCycles 4161 # Number of cycles decode is unblocking 2371system.cpu3.decode.SquashCycles 1382 # Number of cycles decode is squashing 2372system.cpu3.decode.DecodedInsts 245360 # Number of instructions handled by decode 2373system.cpu3.rename.SquashCycles 1382 # Number of cycles rename is squashing 2374system.cpu3.rename.IdleCycles 18479 # Number of cycles rename is idle 2375system.cpu3.rename.BlockCycles 33142 # Number of cycles rename is blocking 2376system.cpu3.rename.serializeStallCycles 12841 # count of cycles rename stalled for serializing inst 2377system.cpu3.rename.RunCycles 69300 # Number of cycles rename is running 2378system.cpu3.rename.UnblockCycles 24059 # Number of cycles rename is unblocking 2379system.cpu3.rename.RenamedInsts 241885 # Number of instructions processed by rename 2380system.cpu3.rename.IQFullEvents 21460 # Number of times rename has blocked due to IQ full 2381system.cpu3.rename.LQFullEvents 28 # Number of times rename has blocked due to LQ full 2382system.cpu3.rename.FullRegisterEvents 3 # Number of times there has been no free registers 2383system.cpu3.rename.RenamedOperands 168616 # Number of destination operands rename has renamed 2384system.cpu3.rename.RenameLookups 454082 # Number of register rename lookups that rename has made 2385system.cpu3.rename.int_rename_lookups 355646 # Number of integer rename lookups 2386system.cpu3.rename.CommittedMaps 153987 # Number of HB maps that are committed 2387system.cpu3.rename.UndoneMaps 14629 # Number of HB maps that are undone due to squashing 2388system.cpu3.rename.serializingInsts 1214 # count of serializing insts renamed 2389system.cpu3.rename.tempSerializingInsts 1272 # count of temporary serializing insts renamed 2390system.cpu3.rename.skidInsts 28919 # count of insts added to the skid buffer 2391system.cpu3.memDep0.insertedLoads 65522 # Number of loads inserted to the mem dependence unit. 2392system.cpu3.memDep0.insertedStores 29976 # Number of stores inserted to the mem dependence unit. 2393system.cpu3.memDep0.conflictingLoads 31799 # Number of conflicting loads. 2394system.cpu3.memDep0.conflictingStores 24828 # Number of conflicting stores. 2395system.cpu3.iq.iqInstsAdded 198526 # Number of instructions added to the IQ (excludes non-spec) 2396system.cpu3.iq.iqNonSpecInstsAdded 7988 # Number of non-speculative instructions added to the IQ 2397system.cpu3.iq.iqInstsIssued 201423 # Number of instructions issued 2398system.cpu3.iq.iqSquashedInstsIssued 33 # Number of squashed instructions issued 2399system.cpu3.iq.iqSquashedInstsExamined 12862 # Number of squashed instructions iterated over during squash; mainly for profiling 2400system.cpu3.iq.iqSquashedOperandsExamined 11999 # Number of squashed operands that are examined and possibly removed from graph 2401system.cpu3.iq.iqSquashedNonSpecRemoved 692 # Number of squashed non-spec instructions that were removed 2402system.cpu3.iq.issued_per_cycle::samples 159213 # Number of insts issued each cycle 2403system.cpu3.iq.issued_per_cycle::mean 1.265117 # Number of insts issued each cycle 2404system.cpu3.iq.issued_per_cycle::stdev 1.367863 # Number of insts issued each cycle 2405system.cpu3.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 2406system.cpu3.iq.issued_per_cycle::0 68514 43.03% 43.03% # Number of insts issued each cycle 2407system.cpu3.iq.issued_per_cycle::1 26230 16.47% 59.51% # Number of insts issued each cycle 2408system.cpu3.iq.issued_per_cycle::2 29303 18.40% 77.91% # Number of insts issued each cycle 2409system.cpu3.iq.issued_per_cycle::3 28880 18.14% 96.05% # Number of insts issued each cycle 2410system.cpu3.iq.issued_per_cycle::4 3418 2.15% 98.20% # Number of insts issued each cycle 2411system.cpu3.iq.issued_per_cycle::5 1568 0.98% 99.18% # Number of insts issued each cycle 2412system.cpu3.iq.issued_per_cycle::6 871 0.55% 99.73% # Number of insts issued each cycle 2413system.cpu3.iq.issued_per_cycle::7 223 0.14% 99.87% # Number of insts issued each cycle 2414system.cpu3.iq.issued_per_cycle::8 206 0.13% 100.00% # Number of insts issued each cycle 2415system.cpu3.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 2416system.cpu3.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 2417system.cpu3.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 2418system.cpu3.iq.issued_per_cycle::total 159213 # Number of insts issued each cycle 2419system.cpu3.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 2420system.cpu3.iq.fu_full::IntAlu 92 26.36% 26.36% # attempts to use FU when none available 2421system.cpu3.iq.fu_full::IntMult 0 0.00% 26.36% # attempts to use FU when none available 2422system.cpu3.iq.fu_full::IntDiv 0 0.00% 26.36% # attempts to use FU when none available 2423system.cpu3.iq.fu_full::FloatAdd 0 0.00% 26.36% # attempts to use FU when none available 2424system.cpu3.iq.fu_full::FloatCmp 0 0.00% 26.36% # attempts to use FU when none available 2425system.cpu3.iq.fu_full::FloatCvt 0 0.00% 26.36% # attempts to use FU when none available 2426system.cpu3.iq.fu_full::FloatMult 0 0.00% 26.36% # attempts to use FU when none available 2427system.cpu3.iq.fu_full::FloatDiv 0 0.00% 26.36% # attempts to use FU when none available 2428system.cpu3.iq.fu_full::FloatSqrt 0 0.00% 26.36% # attempts to use FU when none available 2429system.cpu3.iq.fu_full::SimdAdd 0 0.00% 26.36% # attempts to use FU when none available 2430system.cpu3.iq.fu_full::SimdAddAcc 0 0.00% 26.36% # attempts to use FU when none available 2431system.cpu3.iq.fu_full::SimdAlu 0 0.00% 26.36% # attempts to use FU when none available 2432system.cpu3.iq.fu_full::SimdCmp 0 0.00% 26.36% # attempts to use FU when none available 2433system.cpu3.iq.fu_full::SimdCvt 0 0.00% 26.36% # attempts to use FU when none available 2434system.cpu3.iq.fu_full::SimdMisc 0 0.00% 26.36% # attempts to use FU when none available 2435system.cpu3.iq.fu_full::SimdMult 0 0.00% 26.36% # attempts to use FU when none available 2436system.cpu3.iq.fu_full::SimdMultAcc 0 0.00% 26.36% # attempts to use FU when none available 2437system.cpu3.iq.fu_full::SimdShift 0 0.00% 26.36% # attempts to use FU when none available 2438system.cpu3.iq.fu_full::SimdShiftAcc 0 0.00% 26.36% # attempts to use FU when none available 2439system.cpu3.iq.fu_full::SimdSqrt 0 0.00% 26.36% # attempts to use FU when none available 2440system.cpu3.iq.fu_full::SimdFloatAdd 0 0.00% 26.36% # attempts to use FU when none available 2441system.cpu3.iq.fu_full::SimdFloatAlu 0 0.00% 26.36% # attempts to use FU when none available 2442system.cpu3.iq.fu_full::SimdFloatCmp 0 0.00% 26.36% # attempts to use FU when none available 2443system.cpu3.iq.fu_full::SimdFloatCvt 0 0.00% 26.36% # attempts to use FU when none available 2444system.cpu3.iq.fu_full::SimdFloatDiv 0 0.00% 26.36% # attempts to use FU when none available 2445system.cpu3.iq.fu_full::SimdFloatMisc 0 0.00% 26.36% # attempts to use FU when none available 2446system.cpu3.iq.fu_full::SimdFloatMult 0 0.00% 26.36% # attempts to use FU when none available 2447system.cpu3.iq.fu_full::SimdFloatMultAcc 0 0.00% 26.36% # attempts to use FU when none available 2448system.cpu3.iq.fu_full::SimdFloatSqrt 0 0.00% 26.36% # attempts to use FU when none available 2449system.cpu3.iq.fu_full::MemRead 48 13.75% 40.11% # attempts to use FU when none available 2450system.cpu3.iq.fu_full::MemWrite 209 59.89% 100.00% # attempts to use FU when none available 2451system.cpu3.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 2452system.cpu3.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 2453system.cpu3.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 2454system.cpu3.iq.FU_type_0::IntAlu 100972 50.13% 50.13% # Type of FU issued 2455system.cpu3.iq.FU_type_0::IntMult 0 0.00% 50.13% # Type of FU issued 2456system.cpu3.iq.FU_type_0::IntDiv 0 0.00% 50.13% # Type of FU issued 2457system.cpu3.iq.FU_type_0::FloatAdd 0 0.00% 50.13% # Type of FU issued 2458system.cpu3.iq.FU_type_0::FloatCmp 0 0.00% 50.13% # Type of FU issued 2459system.cpu3.iq.FU_type_0::FloatCvt 0 0.00% 50.13% # Type of FU issued 2460system.cpu3.iq.FU_type_0::FloatMult 0 0.00% 50.13% # Type of FU issued 2461system.cpu3.iq.FU_type_0::FloatDiv 0 0.00% 50.13% # Type of FU issued 2462system.cpu3.iq.FU_type_0::FloatSqrt 0 0.00% 50.13% # Type of FU issued 2463system.cpu3.iq.FU_type_0::SimdAdd 0 0.00% 50.13% # Type of FU issued 2464system.cpu3.iq.FU_type_0::SimdAddAcc 0 0.00% 50.13% # Type of FU issued 2465system.cpu3.iq.FU_type_0::SimdAlu 0 0.00% 50.13% # Type of FU issued 2466system.cpu3.iq.FU_type_0::SimdCmp 0 0.00% 50.13% # Type of FU issued 2467system.cpu3.iq.FU_type_0::SimdCvt 0 0.00% 50.13% # Type of FU issued 2468system.cpu3.iq.FU_type_0::SimdMisc 0 0.00% 50.13% # Type of FU issued 2469system.cpu3.iq.FU_type_0::SimdMult 0 0.00% 50.13% # Type of FU issued 2470system.cpu3.iq.FU_type_0::SimdMultAcc 0 0.00% 50.13% # Type of FU issued 2471system.cpu3.iq.FU_type_0::SimdShift 0 0.00% 50.13% # Type of FU issued 2472system.cpu3.iq.FU_type_0::SimdShiftAcc 0 0.00% 50.13% # Type of FU issued 2473system.cpu3.iq.FU_type_0::SimdSqrt 0 0.00% 50.13% # Type of FU issued 2474system.cpu3.iq.FU_type_0::SimdFloatAdd 0 0.00% 50.13% # Type of FU issued 2475system.cpu3.iq.FU_type_0::SimdFloatAlu 0 0.00% 50.13% # Type of FU issued 2476system.cpu3.iq.FU_type_0::SimdFloatCmp 0 0.00% 50.13% # Type of FU issued 2477system.cpu3.iq.FU_type_0::SimdFloatCvt 0 0.00% 50.13% # Type of FU issued 2478system.cpu3.iq.FU_type_0::SimdFloatDiv 0 0.00% 50.13% # Type of FU issued 2479system.cpu3.iq.FU_type_0::SimdFloatMisc 0 0.00% 50.13% # Type of FU issued 2480system.cpu3.iq.FU_type_0::SimdFloatMult 0 0.00% 50.13% # Type of FU issued 2481system.cpu3.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 50.13% # Type of FU issued 2482system.cpu3.iq.FU_type_0::SimdFloatSqrt 0 0.00% 50.13% # Type of FU issued 2483system.cpu3.iq.FU_type_0::MemRead 71204 35.35% 85.48% # Type of FU issued 2484system.cpu3.iq.FU_type_0::MemWrite 29247 14.52% 100.00% # Type of FU issued 2485system.cpu3.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 2486system.cpu3.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 2487system.cpu3.iq.FU_type_0::total 201423 # Type of FU issued 2488system.cpu3.iq.rate 1.256389 # Inst issue rate 2489system.cpu3.iq.fu_busy_cnt 349 # FU busy when requested 2490system.cpu3.iq.fu_busy_rate 0.001733 # FU busy rate (busy events/executed inst) 2491system.cpu3.iq.int_inst_queue_reads 562441 # Number of integer instruction queue reads 2492system.cpu3.iq.int_inst_queue_writes 219414 # Number of integer instruction queue writes 2493system.cpu3.iq.int_inst_queue_wakeup_accesses 199715 # Number of integer instruction queue wakeup accesses 2494system.cpu3.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 2495system.cpu3.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 2496system.cpu3.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 2497system.cpu3.iq.int_alu_accesses 201772 # Number of integer alu accesses 2498system.cpu3.iq.fp_alu_accesses 0 # Number of floating point alu accesses 2499system.cpu3.iew.lsq.thread0.forwLoads 24567 # Number of loads that had data forwarded from stores 2500system.cpu3.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 2501system.cpu3.iew.lsq.thread0.squashedLoads 2806 # Number of loads squashed 2502system.cpu3.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed 2503system.cpu3.iew.lsq.thread0.memOrderViolation 38 # Number of memory ordering violations 2504system.cpu3.iew.lsq.thread0.squashedStores 1637 # Number of stores squashed 2505system.cpu3.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 2506system.cpu3.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 2507system.cpu3.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 2508system.cpu3.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 2509system.cpu3.iew.iewIdleCycles 0 # Number of cycles IEW is idle 2510system.cpu3.iew.iewSquashCycles 1382 # Number of cycles IEW is squashing 2511system.cpu3.iew.iewBlockCycles 8523 # Number of cycles IEW is blocking 2512system.cpu3.iew.iewUnblockCycles 57 # Number of cycles IEW is unblocking 2513system.cpu3.iew.iewDispatchedInsts 239131 # Number of instructions dispatched to IQ 2514system.cpu3.iew.iewDispSquashedInsts 178 # Number of squashed instructions skipped by dispatch 2515system.cpu3.iew.iewDispLoadInsts 65522 # Number of dispatched load instructions 2516system.cpu3.iew.iewDispStoreInsts 29976 # Number of dispatched store instructions 2517system.cpu3.iew.iewDispNonSpecInsts 1120 # Number of dispatched non-speculative instructions 2518system.cpu3.iew.iewIQFullEvents 32 # Number of times the IQ has become full, causing a stall 2519system.cpu3.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 2520system.cpu3.iew.memOrderViolationEvents 38 # Number of memory order violations 2521system.cpu3.iew.predictedTakenIncorrect 471 # Number of branches that were predicted taken incorrectly 2522system.cpu3.iew.predictedNotTakenIncorrect 1054 # Number of branches that were predicted not taken incorrectly 2523system.cpu3.iew.branchMispredicts 1525 # Number of branch mispredicts detected at execute 2524system.cpu3.iew.iewExecutedInsts 200291 # Number of executed instructions 2525system.cpu3.iew.iewExecLoadInsts 64311 # Number of load instructions executed 2526system.cpu3.iew.iewExecSquashedInsts 1132 # Number of squashed instructions skipped in execute 2527system.cpu3.iew.exec_swp 0 # number of swp insts executed 2528system.cpu3.iew.exec_nop 32617 # number of nop insts executed 2529system.cpu3.iew.exec_refs 93457 # number of memory reference insts executed 2530system.cpu3.iew.exec_branches 41928 # Number of branches executed 2531system.cpu3.iew.exec_stores 29146 # Number of stores executed 2532system.cpu3.iew.exec_rate 1.249328 # Inst execution rate 2533system.cpu3.iew.wb_sent 200012 # cumulative count of insts sent to commit 2534system.cpu3.iew.wb_count 199715 # cumulative count of insts written-back 2535system.cpu3.iew.wb_producers 111117 # num instructions producing a value 2536system.cpu3.iew.wb_consumers 117670 # num instructions consuming a value 2537system.cpu3.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 2538system.cpu3.iew.wb_rate 1.245735 # insts written-back per cycle 2539system.cpu3.iew.wb_fanout 0.944310 # average fanout of values written-back 2540system.cpu3.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 2541system.cpu3.commit.commitSquashedInsts 14558 # The number of squashed insts skipped by commit 2542system.cpu3.commit.commitNonSpecStalls 7296 # The number of times commit has been forced to stall to communicate backwards 2543system.cpu3.commit.branchMispredicts 1305 # The number of times a branch was mispredicted 2544system.cpu3.commit.committed_per_cycle::samples 156559 # Number of insts commited each cycle 2545system.cpu3.commit.committed_per_cycle::mean 1.434092 # Number of insts commited each cycle 2546system.cpu3.commit.committed_per_cycle::stdev 1.973064 # Number of insts commited each cycle 2547system.cpu3.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 2548system.cpu3.commit.committed_per_cycle::0 75373 48.14% 48.14% # Number of insts commited each cycle 2549system.cpu3.commit.committed_per_cycle::1 38673 24.70% 72.85% # Number of insts commited each cycle 2550system.cpu3.commit.committed_per_cycle::2 5214 3.33% 76.18% # Number of insts commited each cycle 2551system.cpu3.commit.committed_per_cycle::3 8076 5.16% 81.33% # Number of insts commited each cycle 2552system.cpu3.commit.committed_per_cycle::4 1539 0.98% 82.32% # Number of insts commited each cycle 2553system.cpu3.commit.committed_per_cycle::5 24642 15.74% 98.06% # Number of insts commited each cycle 2554system.cpu3.commit.committed_per_cycle::6 775 0.50% 98.55% # Number of insts commited each cycle 2555system.cpu3.commit.committed_per_cycle::7 961 0.61% 99.17% # Number of insts commited each cycle 2556system.cpu3.commit.committed_per_cycle::8 1306 0.83% 100.00% # Number of insts commited each cycle 2557system.cpu3.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 2558system.cpu3.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 2559system.cpu3.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 2560system.cpu3.commit.committed_per_cycle::total 156559 # Number of insts commited each cycle 2561system.cpu3.commit.committedInsts 224520 # Number of instructions committed 2562system.cpu3.commit.committedOps 224520 # Number of ops (including micro ops) committed 2563system.cpu3.commit.swp_count 0 # Number of s/w prefetches committed 2564system.cpu3.commit.refs 91055 # Number of memory references committed 2565system.cpu3.commit.loads 62716 # Number of loads committed 2566system.cpu3.commit.membars 6575 # Number of memory barriers committed 2567system.cpu3.commit.branches 40877 # Number of branches committed 2568system.cpu3.commit.fp_insts 0 # Number of committed floating point instructions. 2569system.cpu3.commit.int_insts 154046 # Number of committed integer instructions. 2570system.cpu3.commit.function_calls 322 # Number of function calls committed. 2571system.cpu3.commit.op_class_0::No_OpClass 31660 14.10% 14.10% # Class of committed instruction 2572system.cpu3.commit.op_class_0::IntAlu 95230 42.41% 56.52% # Class of committed instruction 2573system.cpu3.commit.op_class_0::IntMult 0 0.00% 56.52% # Class of committed instruction 2574system.cpu3.commit.op_class_0::IntDiv 0 0.00% 56.52% # Class of committed instruction 2575system.cpu3.commit.op_class_0::FloatAdd 0 0.00% 56.52% # Class of committed instruction 2576system.cpu3.commit.op_class_0::FloatCmp 0 0.00% 56.52% # Class of committed instruction 2577system.cpu3.commit.op_class_0::FloatCvt 0 0.00% 56.52% # Class of committed instruction 2578system.cpu3.commit.op_class_0::FloatMult 0 0.00% 56.52% # Class of committed instruction 2579system.cpu3.commit.op_class_0::FloatDiv 0 0.00% 56.52% # Class of committed instruction 2580system.cpu3.commit.op_class_0::FloatSqrt 0 0.00% 56.52% # Class of committed instruction 2581system.cpu3.commit.op_class_0::SimdAdd 0 0.00% 56.52% # Class of committed instruction 2582system.cpu3.commit.op_class_0::SimdAddAcc 0 0.00% 56.52% # Class of committed instruction 2583system.cpu3.commit.op_class_0::SimdAlu 0 0.00% 56.52% # Class of committed instruction 2584system.cpu3.commit.op_class_0::SimdCmp 0 0.00% 56.52% # Class of committed instruction 2585system.cpu3.commit.op_class_0::SimdCvt 0 0.00% 56.52% # Class of committed instruction 2586system.cpu3.commit.op_class_0::SimdMisc 0 0.00% 56.52% # Class of committed instruction 2587system.cpu3.commit.op_class_0::SimdMult 0 0.00% 56.52% # Class of committed instruction 2588system.cpu3.commit.op_class_0::SimdMultAcc 0 0.00% 56.52% # Class of committed instruction 2589system.cpu3.commit.op_class_0::SimdShift 0 0.00% 56.52% # Class of committed instruction 2590system.cpu3.commit.op_class_0::SimdShiftAcc 0 0.00% 56.52% # Class of committed instruction 2591system.cpu3.commit.op_class_0::SimdSqrt 0 0.00% 56.52% # Class of committed instruction 2592system.cpu3.commit.op_class_0::SimdFloatAdd 0 0.00% 56.52% # Class of committed instruction 2593system.cpu3.commit.op_class_0::SimdFloatAlu 0 0.00% 56.52% # Class of committed instruction 2594system.cpu3.commit.op_class_0::SimdFloatCmp 0 0.00% 56.52% # Class of committed instruction 2595system.cpu3.commit.op_class_0::SimdFloatCvt 0 0.00% 56.52% # Class of committed instruction 2596system.cpu3.commit.op_class_0::SimdFloatDiv 0 0.00% 56.52% # Class of committed instruction 2597system.cpu3.commit.op_class_0::SimdFloatMisc 0 0.00% 56.52% # Class of committed instruction 2598system.cpu3.commit.op_class_0::SimdFloatMult 0 0.00% 56.52% # Class of committed instruction 2599system.cpu3.commit.op_class_0::SimdFloatMultAcc 0 0.00% 56.52% # Class of committed instruction 2600system.cpu3.commit.op_class_0::SimdFloatSqrt 0 0.00% 56.52% # Class of committed instruction 2601system.cpu3.commit.op_class_0::MemRead 69291 30.86% 87.38% # Class of committed instruction 2602system.cpu3.commit.op_class_0::MemWrite 28339 12.62% 100.00% # Class of committed instruction 2603system.cpu3.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 2604system.cpu3.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 2605system.cpu3.commit.op_class_0::total 224520 # Class of committed instruction 2606system.cpu3.commit.bw_lim_events 1306 # number cycles where commit BW limit reached 2607system.cpu3.commit.bw_limited 0 # number of insts not committed due to BW limits 2608system.cpu3.rob.rob_reads 393745 # The number of ROB reads 2609system.cpu3.rob.rob_writes 480811 # The number of ROB writes 2610system.cpu3.timesIdled 204 # Number of times that the entire CPU went into an idle state and unscheduled itself 2611system.cpu3.idleCycles 1106 # Total number of cycles that the CPU has spent unscheduled due to idling 2612system.cpu3.quiesceCycles 44020 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 2613system.cpu3.committedInsts 186285 # Number of Instructions Simulated 2614system.cpu3.committedOps 186285 # Number of Ops (including micro ops) Simulated 2615system.cpu3.cpi 0.860611 # CPI: Cycles Per Instruction 2616system.cpu3.cpi_total 0.860611 # CPI: Total CPI of All Threads 2617system.cpu3.ipc 1.161965 # IPC: Instructions Per Cycle 2618system.cpu3.ipc_total 1.161965 # IPC: Total IPC of All Threads 2619system.cpu3.int_regfile_reads 340113 # number of integer regfile reads 2620system.cpu3.int_regfile_writes 159981 # number of integer regfile writes 2621system.cpu3.fp_regfile_writes 64 # number of floating regfile writes 2622system.cpu3.misc_regfile_reads 95078 # number of misc regfile reads 2623system.cpu3.misc_regfile_writes 648 # number of misc regfile writes 2624system.cpu3.icache.tags.replacements 386 # number of replacements 2625system.cpu3.icache.tags.tagsinuse 77.771025 # Cycle average of tags in use 2626system.cpu3.icache.tags.total_refs 24411 # Total number of references to valid blocks. 2627system.cpu3.icache.tags.sampled_refs 499 # Sample count of references to valid blocks. 2628system.cpu3.icache.tags.avg_refs 48.919840 # Average number of references to valid blocks. 2629system.cpu3.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2630system.cpu3.icache.tags.occ_blocks::cpu3.inst 77.771025 # Average occupied blocks per requestor 2631system.cpu3.icache.tags.occ_percent::cpu3.inst 0.151897 # Average percentage of cache occupancy 2632system.cpu3.icache.tags.occ_percent::total 0.151897 # Average percentage of cache occupancy 2633system.cpu3.icache.tags.occ_task_id_blocks::1024 113 # Occupied blocks per task id 2634system.cpu3.icache.tags.age_task_id_blocks_1024::0 11 # Occupied blocks per task id 2635system.cpu3.icache.tags.age_task_id_blocks_1024::1 102 # Occupied blocks per task id 2636system.cpu3.icache.tags.occ_task_id_percent::1024 0.220703 # Percentage of cache occupancy per task id 2637system.cpu3.icache.tags.tag_accesses 25471 # Number of tag accesses 2638system.cpu3.icache.tags.data_accesses 25471 # Number of data accesses 2639system.cpu3.icache.ReadReq_hits::cpu3.inst 24411 # number of ReadReq hits 2640system.cpu3.icache.ReadReq_hits::total 24411 # number of ReadReq hits 2641system.cpu3.icache.demand_hits::cpu3.inst 24411 # number of demand (read+write) hits 2642system.cpu3.icache.demand_hits::total 24411 # number of demand (read+write) hits 2643system.cpu3.icache.overall_hits::cpu3.inst 24411 # number of overall hits 2644system.cpu3.icache.overall_hits::total 24411 # number of overall hits 2645system.cpu3.icache.ReadReq_misses::cpu3.inst 561 # number of ReadReq misses 2646system.cpu3.icache.ReadReq_misses::total 561 # number of ReadReq misses 2647system.cpu3.icache.demand_misses::cpu3.inst 561 # number of demand (read+write) misses 2648system.cpu3.icache.demand_misses::total 561 # number of demand (read+write) misses 2649system.cpu3.icache.overall_misses::cpu3.inst 561 # number of overall misses 2650system.cpu3.icache.overall_misses::total 561 # number of overall misses 2651system.cpu3.icache.ReadReq_miss_latency::cpu3.inst 7400997 # number of ReadReq miss cycles 2652system.cpu3.icache.ReadReq_miss_latency::total 7400997 # number of ReadReq miss cycles 2653system.cpu3.icache.demand_miss_latency::cpu3.inst 7400997 # number of demand (read+write) miss cycles 2654system.cpu3.icache.demand_miss_latency::total 7400997 # number of demand (read+write) miss cycles 2655system.cpu3.icache.overall_miss_latency::cpu3.inst 7400997 # number of overall miss cycles 2656system.cpu3.icache.overall_miss_latency::total 7400997 # number of overall miss cycles 2657system.cpu3.icache.ReadReq_accesses::cpu3.inst 24972 # number of ReadReq accesses(hits+misses) 2658system.cpu3.icache.ReadReq_accesses::total 24972 # number of ReadReq accesses(hits+misses) 2659system.cpu3.icache.demand_accesses::cpu3.inst 24972 # number of demand (read+write) accesses 2660system.cpu3.icache.demand_accesses::total 24972 # number of demand (read+write) accesses 2661system.cpu3.icache.overall_accesses::cpu3.inst 24972 # number of overall (read+write) accesses 2662system.cpu3.icache.overall_accesses::total 24972 # number of overall (read+write) accesses 2663system.cpu3.icache.ReadReq_miss_rate::cpu3.inst 0.022465 # miss rate for ReadReq accesses 2664system.cpu3.icache.ReadReq_miss_rate::total 0.022465 # miss rate for ReadReq accesses 2665system.cpu3.icache.demand_miss_rate::cpu3.inst 0.022465 # miss rate for demand accesses 2666system.cpu3.icache.demand_miss_rate::total 0.022465 # miss rate for demand accesses 2667system.cpu3.icache.overall_miss_rate::cpu3.inst 0.022465 # miss rate for overall accesses 2668system.cpu3.icache.overall_miss_rate::total 0.022465 # miss rate for overall accesses 2669system.cpu3.icache.ReadReq_avg_miss_latency::cpu3.inst 13192.508021 # average ReadReq miss latency 2670system.cpu3.icache.ReadReq_avg_miss_latency::total 13192.508021 # average ReadReq miss latency 2671system.cpu3.icache.demand_avg_miss_latency::cpu3.inst 13192.508021 # average overall miss latency 2672system.cpu3.icache.demand_avg_miss_latency::total 13192.508021 # average overall miss latency 2673system.cpu3.icache.overall_avg_miss_latency::cpu3.inst 13192.508021 # average overall miss latency 2674system.cpu3.icache.overall_avg_miss_latency::total 13192.508021 # average overall miss latency 2675system.cpu3.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 2676system.cpu3.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 2677system.cpu3.icache.blocked::no_mshrs 0 # number of cycles access was blocked 2678system.cpu3.icache.blocked::no_targets 0 # number of cycles access was blocked 2679system.cpu3.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 2680system.cpu3.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2681system.cpu3.icache.fast_writes 0 # number of fast writes performed 2682system.cpu3.icache.cache_copies 0 # number of cache copies performed 2683system.cpu3.icache.ReadReq_mshr_hits::cpu3.inst 62 # number of ReadReq MSHR hits 2684system.cpu3.icache.ReadReq_mshr_hits::total 62 # number of ReadReq MSHR hits 2685system.cpu3.icache.demand_mshr_hits::cpu3.inst 62 # number of demand (read+write) MSHR hits 2686system.cpu3.icache.demand_mshr_hits::total 62 # number of demand (read+write) MSHR hits 2687system.cpu3.icache.overall_mshr_hits::cpu3.inst 62 # number of overall MSHR hits 2688system.cpu3.icache.overall_mshr_hits::total 62 # number of overall MSHR hits 2689system.cpu3.icache.ReadReq_mshr_misses::cpu3.inst 499 # number of ReadReq MSHR misses 2690system.cpu3.icache.ReadReq_mshr_misses::total 499 # number of ReadReq MSHR misses 2691system.cpu3.icache.demand_mshr_misses::cpu3.inst 499 # number of demand (read+write) MSHR misses 2692system.cpu3.icache.demand_mshr_misses::total 499 # number of demand (read+write) MSHR misses 2693system.cpu3.icache.overall_mshr_misses::cpu3.inst 499 # number of overall MSHR misses 2694system.cpu3.icache.overall_mshr_misses::total 499 # number of overall MSHR misses 2695system.cpu3.icache.ReadReq_mshr_miss_latency::cpu3.inst 5888752 # number of ReadReq MSHR miss cycles 2696system.cpu3.icache.ReadReq_mshr_miss_latency::total 5888752 # number of ReadReq MSHR miss cycles 2697system.cpu3.icache.demand_mshr_miss_latency::cpu3.inst 5888752 # number of demand (read+write) MSHR miss cycles 2698system.cpu3.icache.demand_mshr_miss_latency::total 5888752 # number of demand (read+write) MSHR miss cycles 2699system.cpu3.icache.overall_mshr_miss_latency::cpu3.inst 5888752 # number of overall MSHR miss cycles 2700system.cpu3.icache.overall_mshr_miss_latency::total 5888752 # number of overall MSHR miss cycles 2701system.cpu3.icache.ReadReq_mshr_miss_rate::cpu3.inst 0.019982 # mshr miss rate for ReadReq accesses 2702system.cpu3.icache.ReadReq_mshr_miss_rate::total 0.019982 # mshr miss rate for ReadReq accesses 2703system.cpu3.icache.demand_mshr_miss_rate::cpu3.inst 0.019982 # mshr miss rate for demand accesses 2704system.cpu3.icache.demand_mshr_miss_rate::total 0.019982 # mshr miss rate for demand accesses 2705system.cpu3.icache.overall_mshr_miss_rate::cpu3.inst 0.019982 # mshr miss rate for overall accesses 2706system.cpu3.icache.overall_mshr_miss_rate::total 0.019982 # mshr miss rate for overall accesses 2707system.cpu3.icache.ReadReq_avg_mshr_miss_latency::cpu3.inst 11801.106212 # average ReadReq mshr miss latency 2708system.cpu3.icache.ReadReq_avg_mshr_miss_latency::total 11801.106212 # average ReadReq mshr miss latency 2709system.cpu3.icache.demand_avg_mshr_miss_latency::cpu3.inst 11801.106212 # average overall mshr miss latency 2710system.cpu3.icache.demand_avg_mshr_miss_latency::total 11801.106212 # average overall mshr miss latency 2711system.cpu3.icache.overall_avg_mshr_miss_latency::cpu3.inst 11801.106212 # average overall mshr miss latency 2712system.cpu3.icache.overall_avg_mshr_miss_latency::total 11801.106212 # average overall mshr miss latency 2713system.cpu3.icache.no_allocate_misses 0 # Number of misses that were no-allocate 2714system.cpu3.dcache.tags.replacements 0 # number of replacements 2715system.cpu3.dcache.tags.tagsinuse 23.453129 # Cycle average of tags in use 2716system.cpu3.dcache.tags.total_refs 34358 # Total number of references to valid blocks. 2717system.cpu3.dcache.tags.sampled_refs 28 # Sample count of references to valid blocks. 2718system.cpu3.dcache.tags.avg_refs 1227.071429 # Average number of references to valid blocks. 2719system.cpu3.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 2720system.cpu3.dcache.tags.occ_blocks::cpu3.data 23.453129 # Average occupied blocks per requestor 2721system.cpu3.dcache.tags.occ_percent::cpu3.data 0.045807 # Average percentage of cache occupancy 2722system.cpu3.dcache.tags.occ_percent::total 0.045807 # Average percentage of cache occupancy 2723system.cpu3.dcache.tags.occ_task_id_blocks::1024 28 # Occupied blocks per task id 2724system.cpu3.dcache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id 2725system.cpu3.dcache.tags.occ_task_id_percent::1024 0.054688 # Percentage of cache occupancy per task id 2726system.cpu3.dcache.tags.tag_accesses 272485 # Number of tag accesses 2727system.cpu3.dcache.tags.data_accesses 272485 # Number of data accesses 2728system.cpu3.dcache.ReadReq_hits::cpu3.data 39283 # number of ReadReq hits 2729system.cpu3.dcache.ReadReq_hits::total 39283 # number of ReadReq hits 2730system.cpu3.dcache.WriteReq_hits::cpu3.data 28128 # number of WriteReq hits 2731system.cpu3.dcache.WriteReq_hits::total 28128 # number of WriteReq hits 2732system.cpu3.dcache.SwapReq_hits::cpu3.data 13 # number of SwapReq hits 2733system.cpu3.dcache.SwapReq_hits::total 13 # number of SwapReq hits 2734system.cpu3.dcache.demand_hits::cpu3.data 67411 # number of demand (read+write) hits 2735system.cpu3.dcache.demand_hits::total 67411 # number of demand (read+write) hits 2736system.cpu3.dcache.overall_hits::cpu3.data 67411 # number of overall hits 2737system.cpu3.dcache.overall_hits::total 67411 # number of overall hits 2738system.cpu3.dcache.ReadReq_misses::cpu3.data 435 # number of ReadReq misses 2739system.cpu3.dcache.ReadReq_misses::total 435 # number of ReadReq misses 2740system.cpu3.dcache.WriteReq_misses::cpu3.data 136 # number of WriteReq misses 2741system.cpu3.dcache.WriteReq_misses::total 136 # number of WriteReq misses 2742system.cpu3.dcache.SwapReq_misses::cpu3.data 62 # number of SwapReq misses 2743system.cpu3.dcache.SwapReq_misses::total 62 # number of SwapReq misses 2744system.cpu3.dcache.demand_misses::cpu3.data 571 # number of demand (read+write) misses 2745system.cpu3.dcache.demand_misses::total 571 # number of demand (read+write) misses 2746system.cpu3.dcache.overall_misses::cpu3.data 571 # number of overall misses 2747system.cpu3.dcache.overall_misses::total 571 # number of overall misses 2748system.cpu3.dcache.ReadReq_miss_latency::cpu3.data 5776999 # number of ReadReq miss cycles 2749system.cpu3.dcache.ReadReq_miss_latency::total 5776999 # number of ReadReq miss cycles 2750system.cpu3.dcache.WriteReq_miss_latency::cpu3.data 2748012 # number of WriteReq miss cycles 2751system.cpu3.dcache.WriteReq_miss_latency::total 2748012 # number of WriteReq miss cycles 2752system.cpu3.dcache.SwapReq_miss_latency::cpu3.data 544508 # number of SwapReq miss cycles 2753system.cpu3.dcache.SwapReq_miss_latency::total 544508 # number of SwapReq miss cycles 2754system.cpu3.dcache.demand_miss_latency::cpu3.data 8525011 # number of demand (read+write) miss cycles 2755system.cpu3.dcache.demand_miss_latency::total 8525011 # number of demand (read+write) miss cycles 2756system.cpu3.dcache.overall_miss_latency::cpu3.data 8525011 # number of overall miss cycles 2757system.cpu3.dcache.overall_miss_latency::total 8525011 # number of overall miss cycles 2758system.cpu3.dcache.ReadReq_accesses::cpu3.data 39718 # number of ReadReq accesses(hits+misses) 2759system.cpu3.dcache.ReadReq_accesses::total 39718 # number of ReadReq accesses(hits+misses) 2760system.cpu3.dcache.WriteReq_accesses::cpu3.data 28264 # number of WriteReq accesses(hits+misses) 2761system.cpu3.dcache.WriteReq_accesses::total 28264 # number of WriteReq accesses(hits+misses) 2762system.cpu3.dcache.SwapReq_accesses::cpu3.data 75 # number of SwapReq accesses(hits+misses) 2763system.cpu3.dcache.SwapReq_accesses::total 75 # number of SwapReq accesses(hits+misses) 2764system.cpu3.dcache.demand_accesses::cpu3.data 67982 # number of demand (read+write) accesses 2765system.cpu3.dcache.demand_accesses::total 67982 # number of demand (read+write) accesses 2766system.cpu3.dcache.overall_accesses::cpu3.data 67982 # number of overall (read+write) accesses 2767system.cpu3.dcache.overall_accesses::total 67982 # number of overall (read+write) accesses 2768system.cpu3.dcache.ReadReq_miss_rate::cpu3.data 0.010952 # miss rate for ReadReq accesses 2769system.cpu3.dcache.ReadReq_miss_rate::total 0.010952 # miss rate for ReadReq accesses 2770system.cpu3.dcache.WriteReq_miss_rate::cpu3.data 0.004812 # miss rate for WriteReq accesses 2771system.cpu3.dcache.WriteReq_miss_rate::total 0.004812 # miss rate for WriteReq accesses 2772system.cpu3.dcache.SwapReq_miss_rate::cpu3.data 0.826667 # miss rate for SwapReq accesses 2773system.cpu3.dcache.SwapReq_miss_rate::total 0.826667 # miss rate for SwapReq accesses 2774system.cpu3.dcache.demand_miss_rate::cpu3.data 0.008399 # miss rate for demand accesses 2775system.cpu3.dcache.demand_miss_rate::total 0.008399 # miss rate for demand accesses 2776system.cpu3.dcache.overall_miss_rate::cpu3.data 0.008399 # miss rate for overall accesses 2777system.cpu3.dcache.overall_miss_rate::total 0.008399 # miss rate for overall accesses 2778system.cpu3.dcache.ReadReq_avg_miss_latency::cpu3.data 13280.457471 # average ReadReq miss latency 2779system.cpu3.dcache.ReadReq_avg_miss_latency::total 13280.457471 # average ReadReq miss latency 2780system.cpu3.dcache.WriteReq_avg_miss_latency::cpu3.data 20205.970588 # average WriteReq miss latency 2781system.cpu3.dcache.WriteReq_avg_miss_latency::total 20205.970588 # average WriteReq miss latency 2782system.cpu3.dcache.SwapReq_avg_miss_latency::cpu3.data 8782.387097 # average SwapReq miss latency 2783system.cpu3.dcache.SwapReq_avg_miss_latency::total 8782.387097 # average SwapReq miss latency 2784system.cpu3.dcache.demand_avg_miss_latency::cpu3.data 14929.966725 # average overall miss latency 2785system.cpu3.dcache.demand_avg_miss_latency::total 14929.966725 # average overall miss latency 2786system.cpu3.dcache.overall_avg_miss_latency::cpu3.data 14929.966725 # average overall miss latency 2787system.cpu3.dcache.overall_avg_miss_latency::total 14929.966725 # average overall miss latency 2788system.cpu3.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 2789system.cpu3.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 2790system.cpu3.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 2791system.cpu3.dcache.blocked::no_targets 0 # number of cycles access was blocked 2792system.cpu3.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 2793system.cpu3.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 2794system.cpu3.dcache.fast_writes 0 # number of fast writes performed 2795system.cpu3.dcache.cache_copies 0 # number of cache copies performed 2796system.cpu3.dcache.ReadReq_mshr_hits::cpu3.data 269 # number of ReadReq MSHR hits 2797system.cpu3.dcache.ReadReq_mshr_hits::total 269 # number of ReadReq MSHR hits 2798system.cpu3.dcache.WriteReq_mshr_hits::cpu3.data 33 # number of WriteReq MSHR hits 2799system.cpu3.dcache.WriteReq_mshr_hits::total 33 # number of WriteReq MSHR hits 2800system.cpu3.dcache.demand_mshr_hits::cpu3.data 302 # number of demand (read+write) MSHR hits 2801system.cpu3.dcache.demand_mshr_hits::total 302 # number of demand (read+write) MSHR hits 2802system.cpu3.dcache.overall_mshr_hits::cpu3.data 302 # number of overall MSHR hits 2803system.cpu3.dcache.overall_mshr_hits::total 302 # number of overall MSHR hits 2804system.cpu3.dcache.ReadReq_mshr_misses::cpu3.data 166 # number of ReadReq MSHR misses 2805system.cpu3.dcache.ReadReq_mshr_misses::total 166 # number of ReadReq MSHR misses 2806system.cpu3.dcache.WriteReq_mshr_misses::cpu3.data 103 # number of WriteReq MSHR misses 2807system.cpu3.dcache.WriteReq_mshr_misses::total 103 # number of WriteReq MSHR misses 2808system.cpu3.dcache.SwapReq_mshr_misses::cpu3.data 62 # number of SwapReq MSHR misses 2809system.cpu3.dcache.SwapReq_mshr_misses::total 62 # number of SwapReq MSHR misses 2810system.cpu3.dcache.demand_mshr_misses::cpu3.data 269 # number of demand (read+write) MSHR misses 2811system.cpu3.dcache.demand_mshr_misses::total 269 # number of demand (read+write) MSHR misses 2812system.cpu3.dcache.overall_mshr_misses::cpu3.data 269 # number of overall MSHR misses 2813system.cpu3.dcache.overall_mshr_misses::total 269 # number of overall MSHR misses 2814system.cpu3.dcache.ReadReq_mshr_miss_latency::cpu3.data 1189025 # number of ReadReq MSHR miss cycles 2815system.cpu3.dcache.ReadReq_mshr_miss_latency::total 1189025 # number of ReadReq MSHR miss cycles 2816system.cpu3.dcache.WriteReq_mshr_miss_latency::cpu3.data 1291488 # number of WriteReq MSHR miss cycles 2817system.cpu3.dcache.WriteReq_mshr_miss_latency::total 1291488 # number of WriteReq MSHR miss cycles 2818system.cpu3.dcache.SwapReq_mshr_miss_latency::cpu3.data 420492 # number of SwapReq MSHR miss cycles 2819system.cpu3.dcache.SwapReq_mshr_miss_latency::total 420492 # number of SwapReq MSHR miss cycles 2820system.cpu3.dcache.demand_mshr_miss_latency::cpu3.data 2480513 # number of demand (read+write) MSHR miss cycles 2821system.cpu3.dcache.demand_mshr_miss_latency::total 2480513 # number of demand (read+write) MSHR miss cycles 2822system.cpu3.dcache.overall_mshr_miss_latency::cpu3.data 2480513 # number of overall MSHR miss cycles 2823system.cpu3.dcache.overall_mshr_miss_latency::total 2480513 # number of overall MSHR miss cycles 2824system.cpu3.dcache.ReadReq_mshr_miss_rate::cpu3.data 0.004179 # mshr miss rate for ReadReq accesses 2825system.cpu3.dcache.ReadReq_mshr_miss_rate::total 0.004179 # mshr miss rate for ReadReq accesses 2826system.cpu3.dcache.WriteReq_mshr_miss_rate::cpu3.data 0.003644 # mshr miss rate for WriteReq accesses 2827system.cpu3.dcache.WriteReq_mshr_miss_rate::total 0.003644 # mshr miss rate for WriteReq accesses 2828system.cpu3.dcache.SwapReq_mshr_miss_rate::cpu3.data 0.826667 # mshr miss rate for SwapReq accesses 2829system.cpu3.dcache.SwapReq_mshr_miss_rate::total 0.826667 # mshr miss rate for SwapReq accesses 2830system.cpu3.dcache.demand_mshr_miss_rate::cpu3.data 0.003957 # mshr miss rate for demand accesses 2831system.cpu3.dcache.demand_mshr_miss_rate::total 0.003957 # mshr miss rate for demand accesses 2832system.cpu3.dcache.overall_mshr_miss_rate::cpu3.data 0.003957 # mshr miss rate for overall accesses 2833system.cpu3.dcache.overall_mshr_miss_rate::total 0.003957 # mshr miss rate for overall accesses 2834system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::cpu3.data 7162.801205 # average ReadReq mshr miss latency 2835system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::total 7162.801205 # average ReadReq mshr miss latency 2836system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::cpu3.data 12538.718447 # average WriteReq mshr miss latency 2837system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::total 12538.718447 # average WriteReq mshr miss latency 2838system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::cpu3.data 6782.129032 # average SwapReq mshr miss latency 2839system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::total 6782.129032 # average SwapReq mshr miss latency 2840system.cpu3.dcache.demand_avg_mshr_miss_latency::cpu3.data 9221.237918 # average overall mshr miss latency 2841system.cpu3.dcache.demand_avg_mshr_miss_latency::total 9221.237918 # average overall mshr miss latency 2842system.cpu3.dcache.overall_avg_mshr_miss_latency::cpu3.data 9221.237918 # average overall mshr miss latency 2843system.cpu3.dcache.overall_avg_mshr_miss_latency::total 9221.237918 # average overall mshr miss latency 2844system.cpu3.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 2845 2846---------- End Simulation Statistics ---------- 2847