stats.txt revision 11955:1170d039b31e
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000045                       # Number of seconds simulated
4sim_ticks                                    44698500                       # Number of ticks simulated
5final_tick                                   44698500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 357665                       # Simulator instruction rate (inst/s)
8host_op_rate                                   357507                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                             1053539740                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 250236                       # Number of bytes of host memory used
11host_seconds                                     0.04                       # Real time elapsed on the host
12sim_insts                                       15162                       # Number of instructions simulated
13sim_ops                                         15162                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
17system.physmem.bytes_read::cpu.inst             17792                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.data              8832                       # Number of bytes read from this memory
19system.physmem.bytes_read::total                26624                       # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst        17792                       # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total           17792                       # Number of instructions bytes read from this memory
22system.physmem.num_reads::cpu.inst                278                       # Number of read requests responded to by this memory
23system.physmem.num_reads::cpu.data                138                       # Number of read requests responded to by this memory
24system.physmem.num_reads::total                   416                       # Number of read requests responded to by this memory
25system.physmem.bw_read::cpu.inst            398044677                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::cpu.data            197590523                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::total               595635200                       # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::cpu.inst       398044677                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::total          398044677                       # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_total::cpu.inst           398044677                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::cpu.data           197590523                       # Total bandwidth to/from this memory (bytes/s)
32system.physmem.bw_total::total              595635200                       # Total bandwidth to/from this memory (bytes/s)
33system.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
34system.cpu_clk_domain.clock                       500                       # Clock period in ticks
35system.cpu.workload.numSyscalls                    18                       # Number of system calls
36system.cpu.pwrStateResidencyTicks::ON        44698500                       # Cumulative time (in ticks) in various power states
37system.cpu.numCycles                            89397                       # number of cpu cycles simulated
38system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
39system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
40system.cpu.committedInsts                       15162                       # Number of instructions committed
41system.cpu.committedOps                         15162                       # Number of ops (including micro ops) committed
42system.cpu.num_int_alu_accesses                 12219                       # Number of integer alu accesses
43system.cpu.num_fp_alu_accesses                      0                       # Number of float alu accesses
44system.cpu.num_func_calls                         385                       # number of times a function call or return occured
45system.cpu.num_conditional_control_insts         2434                       # number of instructions that are conditional controls
46system.cpu.num_int_insts                        12219                       # number of integer instructions
47system.cpu.num_fp_insts                             0                       # number of float instructions
48system.cpu.num_int_register_reads               29037                       # number of times the integer registers were read
49system.cpu.num_int_register_writes              13818                       # number of times the integer registers were written
50system.cpu.num_fp_register_reads                    0                       # number of times the floating registers were read
51system.cpu.num_fp_register_writes                   0                       # number of times the floating registers were written
52system.cpu.num_mem_refs                          3683                       # number of memory refs
53system.cpu.num_load_insts                        2231                       # Number of load instructions
54system.cpu.num_store_insts                       1452                       # Number of store instructions
55system.cpu.num_idle_cycles                   0.002000                       # Number of idle cycles
56system.cpu.num_busy_cycles               89396.998000                       # Number of busy cycles
57system.cpu.not_idle_fraction                 1.000000                       # Percentage of non-idle cycles
58system.cpu.idle_fraction                     0.000000                       # Percentage of idle cycles
59system.cpu.Branches                              3363                       # Number of branches fetched
60system.cpu.op_class::No_OpClass                   726      4.77%      4.77% # Class of executed instruction
61system.cpu.op_class::IntAlu                     10798     71.01%     75.78% # Class of executed instruction
62system.cpu.op_class::IntMult                        0      0.00%     75.78% # Class of executed instruction
63system.cpu.op_class::IntDiv                         0      0.00%     75.78% # Class of executed instruction
64system.cpu.op_class::FloatAdd                       0      0.00%     75.78% # Class of executed instruction
65system.cpu.op_class::FloatCmp                       0      0.00%     75.78% # Class of executed instruction
66system.cpu.op_class::FloatCvt                       0      0.00%     75.78% # Class of executed instruction
67system.cpu.op_class::FloatMult                      0      0.00%     75.78% # Class of executed instruction
68system.cpu.op_class::FloatMultAcc                   0      0.00%     75.78% # Class of executed instruction
69system.cpu.op_class::FloatDiv                       0      0.00%     75.78% # Class of executed instruction
70system.cpu.op_class::FloatMisc                      0      0.00%     75.78% # Class of executed instruction
71system.cpu.op_class::FloatSqrt                      0      0.00%     75.78% # Class of executed instruction
72system.cpu.op_class::SimdAdd                        0      0.00%     75.78% # Class of executed instruction
73system.cpu.op_class::SimdAddAcc                     0      0.00%     75.78% # Class of executed instruction
74system.cpu.op_class::SimdAlu                        0      0.00%     75.78% # Class of executed instruction
75system.cpu.op_class::SimdCmp                        0      0.00%     75.78% # Class of executed instruction
76system.cpu.op_class::SimdCvt                        0      0.00%     75.78% # Class of executed instruction
77system.cpu.op_class::SimdMisc                       0      0.00%     75.78% # Class of executed instruction
78system.cpu.op_class::SimdMult                       0      0.00%     75.78% # Class of executed instruction
79system.cpu.op_class::SimdMultAcc                    0      0.00%     75.78% # Class of executed instruction
80system.cpu.op_class::SimdShift                      0      0.00%     75.78% # Class of executed instruction
81system.cpu.op_class::SimdShiftAcc                   0      0.00%     75.78% # Class of executed instruction
82system.cpu.op_class::SimdSqrt                       0      0.00%     75.78% # Class of executed instruction
83system.cpu.op_class::SimdFloatAdd                   0      0.00%     75.78% # Class of executed instruction
84system.cpu.op_class::SimdFloatAlu                   0      0.00%     75.78% # Class of executed instruction
85system.cpu.op_class::SimdFloatCmp                   0      0.00%     75.78% # Class of executed instruction
86system.cpu.op_class::SimdFloatCvt                   0      0.00%     75.78% # Class of executed instruction
87system.cpu.op_class::SimdFloatDiv                   0      0.00%     75.78% # Class of executed instruction
88system.cpu.op_class::SimdFloatMisc                  0      0.00%     75.78% # Class of executed instruction
89system.cpu.op_class::SimdFloatMult                  0      0.00%     75.78% # Class of executed instruction
90system.cpu.op_class::SimdFloatMultAcc               0      0.00%     75.78% # Class of executed instruction
91system.cpu.op_class::SimdFloatSqrt                  0      0.00%     75.78% # Class of executed instruction
92system.cpu.op_class::MemRead                     2231     14.67%     90.45% # Class of executed instruction
93system.cpu.op_class::MemWrite                    1452      9.55%    100.00% # Class of executed instruction
94system.cpu.op_class::FloatMemRead                   0      0.00%    100.00% # Class of executed instruction
95system.cpu.op_class::FloatMemWrite                  0      0.00%    100.00% # Class of executed instruction
96system.cpu.op_class::IprAccess                      0      0.00%    100.00% # Class of executed instruction
97system.cpu.op_class::InstPrefetch                   0      0.00%    100.00% # Class of executed instruction
98system.cpu.op_class::total                      15207                       # Class of executed instruction
99system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
100system.cpu.dcache.tags.replacements                 0                       # number of replacements
101system.cpu.dcache.tags.tagsinuse            97.037351                       # Cycle average of tags in use
102system.cpu.dcache.tags.total_refs                3535                       # Total number of references to valid blocks.
103system.cpu.dcache.tags.sampled_refs               138                       # Sample count of references to valid blocks.
104system.cpu.dcache.tags.avg_refs             25.615942                       # Average number of references to valid blocks.
105system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
106system.cpu.dcache.tags.occ_blocks::cpu.data    97.037351                       # Average occupied blocks per requestor
107system.cpu.dcache.tags.occ_percent::cpu.data     0.023691                       # Average percentage of cache occupancy
108system.cpu.dcache.tags.occ_percent::total     0.023691                       # Average percentage of cache occupancy
109system.cpu.dcache.tags.occ_task_id_blocks::1024          138                       # Occupied blocks per task id
110system.cpu.dcache.tags.age_task_id_blocks_1024::0           11                       # Occupied blocks per task id
111system.cpu.dcache.tags.age_task_id_blocks_1024::1          127                       # Occupied blocks per task id
112system.cpu.dcache.tags.occ_task_id_percent::1024     0.033691                       # Percentage of cache occupancy per task id
113system.cpu.dcache.tags.tag_accesses              7484                       # Number of tag accesses
114system.cpu.dcache.tags.data_accesses             7484                       # Number of data accesses
115system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
116system.cpu.dcache.ReadReq_hits::cpu.data         2172                       # number of ReadReq hits
117system.cpu.dcache.ReadReq_hits::total            2172                       # number of ReadReq hits
118system.cpu.dcache.WriteReq_hits::cpu.data         1357                       # number of WriteReq hits
119system.cpu.dcache.WriteReq_hits::total           1357                       # number of WriteReq hits
120system.cpu.dcache.SwapReq_hits::cpu.data            6                       # number of SwapReq hits
121system.cpu.dcache.SwapReq_hits::total               6                       # number of SwapReq hits
122system.cpu.dcache.demand_hits::cpu.data          3529                       # number of demand (read+write) hits
123system.cpu.dcache.demand_hits::total             3529                       # number of demand (read+write) hits
124system.cpu.dcache.overall_hits::cpu.data         3529                       # number of overall hits
125system.cpu.dcache.overall_hits::total            3529                       # number of overall hits
126system.cpu.dcache.ReadReq_misses::cpu.data           53                       # number of ReadReq misses
127system.cpu.dcache.ReadReq_misses::total            53                       # number of ReadReq misses
128system.cpu.dcache.WriteReq_misses::cpu.data           85                       # number of WriteReq misses
129system.cpu.dcache.WriteReq_misses::total           85                       # number of WriteReq misses
130system.cpu.dcache.demand_misses::cpu.data          138                       # number of demand (read+write) misses
131system.cpu.dcache.demand_misses::total            138                       # number of demand (read+write) misses
132system.cpu.dcache.overall_misses::cpu.data          138                       # number of overall misses
133system.cpu.dcache.overall_misses::total           138                       # number of overall misses
134system.cpu.dcache.ReadReq_miss_latency::cpu.data      3339000                       # number of ReadReq miss cycles
135system.cpu.dcache.ReadReq_miss_latency::total      3339000                       # number of ReadReq miss cycles
136system.cpu.dcache.WriteReq_miss_latency::cpu.data      5355000                       # number of WriteReq miss cycles
137system.cpu.dcache.WriteReq_miss_latency::total      5355000                       # number of WriteReq miss cycles
138system.cpu.dcache.demand_miss_latency::cpu.data      8694000                       # number of demand (read+write) miss cycles
139system.cpu.dcache.demand_miss_latency::total      8694000                       # number of demand (read+write) miss cycles
140system.cpu.dcache.overall_miss_latency::cpu.data      8694000                       # number of overall miss cycles
141system.cpu.dcache.overall_miss_latency::total      8694000                       # number of overall miss cycles
142system.cpu.dcache.ReadReq_accesses::cpu.data         2225                       # number of ReadReq accesses(hits+misses)
143system.cpu.dcache.ReadReq_accesses::total         2225                       # number of ReadReq accesses(hits+misses)
144system.cpu.dcache.WriteReq_accesses::cpu.data         1442                       # number of WriteReq accesses(hits+misses)
145system.cpu.dcache.WriteReq_accesses::total         1442                       # number of WriteReq accesses(hits+misses)
146system.cpu.dcache.SwapReq_accesses::cpu.data            6                       # number of SwapReq accesses(hits+misses)
147system.cpu.dcache.SwapReq_accesses::total            6                       # number of SwapReq accesses(hits+misses)
148system.cpu.dcache.demand_accesses::cpu.data         3667                       # number of demand (read+write) accesses
149system.cpu.dcache.demand_accesses::total         3667                       # number of demand (read+write) accesses
150system.cpu.dcache.overall_accesses::cpu.data         3667                       # number of overall (read+write) accesses
151system.cpu.dcache.overall_accesses::total         3667                       # number of overall (read+write) accesses
152system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.023820                       # miss rate for ReadReq accesses
153system.cpu.dcache.ReadReq_miss_rate::total     0.023820                       # miss rate for ReadReq accesses
154system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.058946                       # miss rate for WriteReq accesses
155system.cpu.dcache.WriteReq_miss_rate::total     0.058946                       # miss rate for WriteReq accesses
156system.cpu.dcache.demand_miss_rate::cpu.data     0.037633                       # miss rate for demand accesses
157system.cpu.dcache.demand_miss_rate::total     0.037633                       # miss rate for demand accesses
158system.cpu.dcache.overall_miss_rate::cpu.data     0.037633                       # miss rate for overall accesses
159system.cpu.dcache.overall_miss_rate::total     0.037633                       # miss rate for overall accesses
160system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data        63000                       # average ReadReq miss latency
161system.cpu.dcache.ReadReq_avg_miss_latency::total        63000                       # average ReadReq miss latency
162system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data        63000                       # average WriteReq miss latency
163system.cpu.dcache.WriteReq_avg_miss_latency::total        63000                       # average WriteReq miss latency
164system.cpu.dcache.demand_avg_miss_latency::cpu.data        63000                       # average overall miss latency
165system.cpu.dcache.demand_avg_miss_latency::total        63000                       # average overall miss latency
166system.cpu.dcache.overall_avg_miss_latency::cpu.data        63000                       # average overall miss latency
167system.cpu.dcache.overall_avg_miss_latency::total        63000                       # average overall miss latency
168system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
169system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
170system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
171system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
172system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
173system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
174system.cpu.dcache.ReadReq_mshr_misses::cpu.data           53                       # number of ReadReq MSHR misses
175system.cpu.dcache.ReadReq_mshr_misses::total           53                       # number of ReadReq MSHR misses
176system.cpu.dcache.WriteReq_mshr_misses::cpu.data           85                       # number of WriteReq MSHR misses
177system.cpu.dcache.WriteReq_mshr_misses::total           85                       # number of WriteReq MSHR misses
178system.cpu.dcache.demand_mshr_misses::cpu.data          138                       # number of demand (read+write) MSHR misses
179system.cpu.dcache.demand_mshr_misses::total          138                       # number of demand (read+write) MSHR misses
180system.cpu.dcache.overall_mshr_misses::cpu.data          138                       # number of overall MSHR misses
181system.cpu.dcache.overall_mshr_misses::total          138                       # number of overall MSHR misses
182system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      3286000                       # number of ReadReq MSHR miss cycles
183system.cpu.dcache.ReadReq_mshr_miss_latency::total      3286000                       # number of ReadReq MSHR miss cycles
184system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      5270000                       # number of WriteReq MSHR miss cycles
185system.cpu.dcache.WriteReq_mshr_miss_latency::total      5270000                       # number of WriteReq MSHR miss cycles
186system.cpu.dcache.demand_mshr_miss_latency::cpu.data      8556000                       # number of demand (read+write) MSHR miss cycles
187system.cpu.dcache.demand_mshr_miss_latency::total      8556000                       # number of demand (read+write) MSHR miss cycles
188system.cpu.dcache.overall_mshr_miss_latency::cpu.data      8556000                       # number of overall MSHR miss cycles
189system.cpu.dcache.overall_mshr_miss_latency::total      8556000                       # number of overall MSHR miss cycles
190system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.023820                       # mshr miss rate for ReadReq accesses
191system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.023820                       # mshr miss rate for ReadReq accesses
192system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.058946                       # mshr miss rate for WriteReq accesses
193system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.058946                       # mshr miss rate for WriteReq accesses
194system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.037633                       # mshr miss rate for demand accesses
195system.cpu.dcache.demand_mshr_miss_rate::total     0.037633                       # mshr miss rate for demand accesses
196system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.037633                       # mshr miss rate for overall accesses
197system.cpu.dcache.overall_mshr_miss_rate::total     0.037633                       # mshr miss rate for overall accesses
198system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data        62000                       # average ReadReq mshr miss latency
199system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total        62000                       # average ReadReq mshr miss latency
200system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data        62000                       # average WriteReq mshr miss latency
201system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total        62000                       # average WriteReq mshr miss latency
202system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data        62000                       # average overall mshr miss latency
203system.cpu.dcache.demand_avg_mshr_miss_latency::total        62000                       # average overall mshr miss latency
204system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data        62000                       # average overall mshr miss latency
205system.cpu.dcache.overall_avg_mshr_miss_latency::total        62000                       # average overall mshr miss latency
206system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
207system.cpu.icache.tags.replacements                 0                       # number of replacements
208system.cpu.icache.tags.tagsinuse           151.480746                       # Cycle average of tags in use
209system.cpu.icache.tags.total_refs               14928                       # Total number of references to valid blocks.
210system.cpu.icache.tags.sampled_refs               280                       # Sample count of references to valid blocks.
211system.cpu.icache.tags.avg_refs             53.314286                       # Average number of references to valid blocks.
212system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
213system.cpu.icache.tags.occ_blocks::cpu.inst   151.480746                       # Average occupied blocks per requestor
214system.cpu.icache.tags.occ_percent::cpu.inst     0.073965                       # Average percentage of cache occupancy
215system.cpu.icache.tags.occ_percent::total     0.073965                       # Average percentage of cache occupancy
216system.cpu.icache.tags.occ_task_id_blocks::1024          280                       # Occupied blocks per task id
217system.cpu.icache.tags.age_task_id_blocks_1024::0           45                       # Occupied blocks per task id
218system.cpu.icache.tags.age_task_id_blocks_1024::1          235                       # Occupied blocks per task id
219system.cpu.icache.tags.occ_task_id_percent::1024     0.136719                       # Percentage of cache occupancy per task id
220system.cpu.icache.tags.tag_accesses             30696                       # Number of tag accesses
221system.cpu.icache.tags.data_accesses            30696                       # Number of data accesses
222system.cpu.icache.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
223system.cpu.icache.ReadReq_hits::cpu.inst        14928                       # number of ReadReq hits
224system.cpu.icache.ReadReq_hits::total           14928                       # number of ReadReq hits
225system.cpu.icache.demand_hits::cpu.inst         14928                       # number of demand (read+write) hits
226system.cpu.icache.demand_hits::total            14928                       # number of demand (read+write) hits
227system.cpu.icache.overall_hits::cpu.inst        14928                       # number of overall hits
228system.cpu.icache.overall_hits::total           14928                       # number of overall hits
229system.cpu.icache.ReadReq_misses::cpu.inst          280                       # number of ReadReq misses
230system.cpu.icache.ReadReq_misses::total           280                       # number of ReadReq misses
231system.cpu.icache.demand_misses::cpu.inst          280                       # number of demand (read+write) misses
232system.cpu.icache.demand_misses::total            280                       # number of demand (read+write) misses
233system.cpu.icache.overall_misses::cpu.inst          280                       # number of overall misses
234system.cpu.icache.overall_misses::total           280                       # number of overall misses
235system.cpu.icache.ReadReq_miss_latency::cpu.inst     17542500                       # number of ReadReq miss cycles
236system.cpu.icache.ReadReq_miss_latency::total     17542500                       # number of ReadReq miss cycles
237system.cpu.icache.demand_miss_latency::cpu.inst     17542500                       # number of demand (read+write) miss cycles
238system.cpu.icache.demand_miss_latency::total     17542500                       # number of demand (read+write) miss cycles
239system.cpu.icache.overall_miss_latency::cpu.inst     17542500                       # number of overall miss cycles
240system.cpu.icache.overall_miss_latency::total     17542500                       # number of overall miss cycles
241system.cpu.icache.ReadReq_accesses::cpu.inst        15208                       # number of ReadReq accesses(hits+misses)
242system.cpu.icache.ReadReq_accesses::total        15208                       # number of ReadReq accesses(hits+misses)
243system.cpu.icache.demand_accesses::cpu.inst        15208                       # number of demand (read+write) accesses
244system.cpu.icache.demand_accesses::total        15208                       # number of demand (read+write) accesses
245system.cpu.icache.overall_accesses::cpu.inst        15208                       # number of overall (read+write) accesses
246system.cpu.icache.overall_accesses::total        15208                       # number of overall (read+write) accesses
247system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.018411                       # miss rate for ReadReq accesses
248system.cpu.icache.ReadReq_miss_rate::total     0.018411                       # miss rate for ReadReq accesses
249system.cpu.icache.demand_miss_rate::cpu.inst     0.018411                       # miss rate for demand accesses
250system.cpu.icache.demand_miss_rate::total     0.018411                       # miss rate for demand accesses
251system.cpu.icache.overall_miss_rate::cpu.inst     0.018411                       # miss rate for overall accesses
252system.cpu.icache.overall_miss_rate::total     0.018411                       # miss rate for overall accesses
253system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 62651.785714                       # average ReadReq miss latency
254system.cpu.icache.ReadReq_avg_miss_latency::total 62651.785714                       # average ReadReq miss latency
255system.cpu.icache.demand_avg_miss_latency::cpu.inst 62651.785714                       # average overall miss latency
256system.cpu.icache.demand_avg_miss_latency::total 62651.785714                       # average overall miss latency
257system.cpu.icache.overall_avg_miss_latency::cpu.inst 62651.785714                       # average overall miss latency
258system.cpu.icache.overall_avg_miss_latency::total 62651.785714                       # average overall miss latency
259system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
260system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
261system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
262system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
263system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
264system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
265system.cpu.icache.ReadReq_mshr_misses::cpu.inst          280                       # number of ReadReq MSHR misses
266system.cpu.icache.ReadReq_mshr_misses::total          280                       # number of ReadReq MSHR misses
267system.cpu.icache.demand_mshr_misses::cpu.inst          280                       # number of demand (read+write) MSHR misses
268system.cpu.icache.demand_mshr_misses::total          280                       # number of demand (read+write) MSHR misses
269system.cpu.icache.overall_mshr_misses::cpu.inst          280                       # number of overall MSHR misses
270system.cpu.icache.overall_mshr_misses::total          280                       # number of overall MSHR misses
271system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     17262500                       # number of ReadReq MSHR miss cycles
272system.cpu.icache.ReadReq_mshr_miss_latency::total     17262500                       # number of ReadReq MSHR miss cycles
273system.cpu.icache.demand_mshr_miss_latency::cpu.inst     17262500                       # number of demand (read+write) MSHR miss cycles
274system.cpu.icache.demand_mshr_miss_latency::total     17262500                       # number of demand (read+write) MSHR miss cycles
275system.cpu.icache.overall_mshr_miss_latency::cpu.inst     17262500                       # number of overall MSHR miss cycles
276system.cpu.icache.overall_mshr_miss_latency::total     17262500                       # number of overall MSHR miss cycles
277system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.018411                       # mshr miss rate for ReadReq accesses
278system.cpu.icache.ReadReq_mshr_miss_rate::total     0.018411                       # mshr miss rate for ReadReq accesses
279system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.018411                       # mshr miss rate for demand accesses
280system.cpu.icache.demand_mshr_miss_rate::total     0.018411                       # mshr miss rate for demand accesses
281system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.018411                       # mshr miss rate for overall accesses
282system.cpu.icache.overall_mshr_miss_rate::total     0.018411                       # mshr miss rate for overall accesses
283system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 61651.785714                       # average ReadReq mshr miss latency
284system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 61651.785714                       # average ReadReq mshr miss latency
285system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 61651.785714                       # average overall mshr miss latency
286system.cpu.icache.demand_avg_mshr_miss_latency::total 61651.785714                       # average overall mshr miss latency
287system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 61651.785714                       # average overall mshr miss latency
288system.cpu.icache.overall_avg_mshr_miss_latency::total 61651.785714                       # average overall mshr miss latency
289system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
290system.cpu.l2cache.tags.replacements                0                       # number of replacements
291system.cpu.l2cache.tags.tagsinuse          247.870917                       # Cycle average of tags in use
292system.cpu.l2cache.tags.total_refs                  2                       # Total number of references to valid blocks.
293system.cpu.l2cache.tags.sampled_refs              416                       # Sample count of references to valid blocks.
294system.cpu.l2cache.tags.avg_refs             0.004808                       # Average number of references to valid blocks.
295system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
296system.cpu.l2cache.tags.occ_blocks::cpu.inst   150.801148                       # Average occupied blocks per requestor
297system.cpu.l2cache.tags.occ_blocks::cpu.data    97.069768                       # Average occupied blocks per requestor
298system.cpu.l2cache.tags.occ_percent::cpu.inst     0.004602                       # Average percentage of cache occupancy
299system.cpu.l2cache.tags.occ_percent::cpu.data     0.002962                       # Average percentage of cache occupancy
300system.cpu.l2cache.tags.occ_percent::total     0.007564                       # Average percentage of cache occupancy
301system.cpu.l2cache.tags.occ_task_id_blocks::1024          416                       # Occupied blocks per task id
302system.cpu.l2cache.tags.age_task_id_blocks_1024::0           55                       # Occupied blocks per task id
303system.cpu.l2cache.tags.age_task_id_blocks_1024::1          361                       # Occupied blocks per task id
304system.cpu.l2cache.tags.occ_task_id_percent::1024     0.012695                       # Percentage of cache occupancy per task id
305system.cpu.l2cache.tags.tag_accesses             3760                       # Number of tag accesses
306system.cpu.l2cache.tags.data_accesses            3760                       # Number of data accesses
307system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
308system.cpu.l2cache.ReadCleanReq_hits::cpu.inst            2                       # number of ReadCleanReq hits
309system.cpu.l2cache.ReadCleanReq_hits::total            2                       # number of ReadCleanReq hits
310system.cpu.l2cache.demand_hits::cpu.inst            2                       # number of demand (read+write) hits
311system.cpu.l2cache.demand_hits::total               2                       # number of demand (read+write) hits
312system.cpu.l2cache.overall_hits::cpu.inst            2                       # number of overall hits
313system.cpu.l2cache.overall_hits::total              2                       # number of overall hits
314system.cpu.l2cache.ReadExReq_misses::cpu.data           85                       # number of ReadExReq misses
315system.cpu.l2cache.ReadExReq_misses::total           85                       # number of ReadExReq misses
316system.cpu.l2cache.ReadCleanReq_misses::cpu.inst          278                       # number of ReadCleanReq misses
317system.cpu.l2cache.ReadCleanReq_misses::total          278                       # number of ReadCleanReq misses
318system.cpu.l2cache.ReadSharedReq_misses::cpu.data           53                       # number of ReadSharedReq misses
319system.cpu.l2cache.ReadSharedReq_misses::total           53                       # number of ReadSharedReq misses
320system.cpu.l2cache.demand_misses::cpu.inst          278                       # number of demand (read+write) misses
321system.cpu.l2cache.demand_misses::cpu.data          138                       # number of demand (read+write) misses
322system.cpu.l2cache.demand_misses::total           416                       # number of demand (read+write) misses
323system.cpu.l2cache.overall_misses::cpu.inst          278                       # number of overall misses
324system.cpu.l2cache.overall_misses::cpu.data          138                       # number of overall misses
325system.cpu.l2cache.overall_misses::total          416                       # number of overall misses
326system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      5142500                       # number of ReadExReq miss cycles
327system.cpu.l2cache.ReadExReq_miss_latency::total      5142500                       # number of ReadExReq miss cycles
328system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     16819500                       # number of ReadCleanReq miss cycles
329system.cpu.l2cache.ReadCleanReq_miss_latency::total     16819500                       # number of ReadCleanReq miss cycles
330system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      3206500                       # number of ReadSharedReq miss cycles
331system.cpu.l2cache.ReadSharedReq_miss_latency::total      3206500                       # number of ReadSharedReq miss cycles
332system.cpu.l2cache.demand_miss_latency::cpu.inst     16819500                       # number of demand (read+write) miss cycles
333system.cpu.l2cache.demand_miss_latency::cpu.data      8349000                       # number of demand (read+write) miss cycles
334system.cpu.l2cache.demand_miss_latency::total     25168500                       # number of demand (read+write) miss cycles
335system.cpu.l2cache.overall_miss_latency::cpu.inst     16819500                       # number of overall miss cycles
336system.cpu.l2cache.overall_miss_latency::cpu.data      8349000                       # number of overall miss cycles
337system.cpu.l2cache.overall_miss_latency::total     25168500                       # number of overall miss cycles
338system.cpu.l2cache.ReadExReq_accesses::cpu.data           85                       # number of ReadExReq accesses(hits+misses)
339system.cpu.l2cache.ReadExReq_accesses::total           85                       # number of ReadExReq accesses(hits+misses)
340system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst          280                       # number of ReadCleanReq accesses(hits+misses)
341system.cpu.l2cache.ReadCleanReq_accesses::total          280                       # number of ReadCleanReq accesses(hits+misses)
342system.cpu.l2cache.ReadSharedReq_accesses::cpu.data           53                       # number of ReadSharedReq accesses(hits+misses)
343system.cpu.l2cache.ReadSharedReq_accesses::total           53                       # number of ReadSharedReq accesses(hits+misses)
344system.cpu.l2cache.demand_accesses::cpu.inst          280                       # number of demand (read+write) accesses
345system.cpu.l2cache.demand_accesses::cpu.data          138                       # number of demand (read+write) accesses
346system.cpu.l2cache.demand_accesses::total          418                       # number of demand (read+write) accesses
347system.cpu.l2cache.overall_accesses::cpu.inst          280                       # number of overall (read+write) accesses
348system.cpu.l2cache.overall_accesses::cpu.data          138                       # number of overall (read+write) accesses
349system.cpu.l2cache.overall_accesses::total          418                       # number of overall (read+write) accesses
350system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
351system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
352system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.992857                       # miss rate for ReadCleanReq accesses
353system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.992857                       # miss rate for ReadCleanReq accesses
354system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
355system.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
356system.cpu.l2cache.demand_miss_rate::cpu.inst     0.992857                       # miss rate for demand accesses
357system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
358system.cpu.l2cache.demand_miss_rate::total     0.995215                       # miss rate for demand accesses
359system.cpu.l2cache.overall_miss_rate::cpu.inst     0.992857                       # miss rate for overall accesses
360system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
361system.cpu.l2cache.overall_miss_rate::total     0.995215                       # miss rate for overall accesses
362system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data        60500                       # average ReadExReq miss latency
363system.cpu.l2cache.ReadExReq_avg_miss_latency::total        60500                       # average ReadExReq miss latency
364system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 60501.798561                       # average ReadCleanReq miss latency
365system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 60501.798561                       # average ReadCleanReq miss latency
366system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data        60500                       # average ReadSharedReq miss latency
367system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total        60500                       # average ReadSharedReq miss latency
368system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 60501.798561                       # average overall miss latency
369system.cpu.l2cache.demand_avg_miss_latency::cpu.data        60500                       # average overall miss latency
370system.cpu.l2cache.demand_avg_miss_latency::total 60501.201923                       # average overall miss latency
371system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 60501.798561                       # average overall miss latency
372system.cpu.l2cache.overall_avg_miss_latency::cpu.data        60500                       # average overall miss latency
373system.cpu.l2cache.overall_avg_miss_latency::total 60501.201923                       # average overall miss latency
374system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
375system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
376system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
377system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
378system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
379system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
380system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           85                       # number of ReadExReq MSHR misses
381system.cpu.l2cache.ReadExReq_mshr_misses::total           85                       # number of ReadExReq MSHR misses
382system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          278                       # number of ReadCleanReq MSHR misses
383system.cpu.l2cache.ReadCleanReq_mshr_misses::total          278                       # number of ReadCleanReq MSHR misses
384system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data           53                       # number of ReadSharedReq MSHR misses
385system.cpu.l2cache.ReadSharedReq_mshr_misses::total           53                       # number of ReadSharedReq MSHR misses
386system.cpu.l2cache.demand_mshr_misses::cpu.inst          278                       # number of demand (read+write) MSHR misses
387system.cpu.l2cache.demand_mshr_misses::cpu.data          138                       # number of demand (read+write) MSHR misses
388system.cpu.l2cache.demand_mshr_misses::total          416                       # number of demand (read+write) MSHR misses
389system.cpu.l2cache.overall_mshr_misses::cpu.inst          278                       # number of overall MSHR misses
390system.cpu.l2cache.overall_mshr_misses::cpu.data          138                       # number of overall MSHR misses
391system.cpu.l2cache.overall_mshr_misses::total          416                       # number of overall MSHR misses
392system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      4292500                       # number of ReadExReq MSHR miss cycles
393system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      4292500                       # number of ReadExReq MSHR miss cycles
394system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     14039500                       # number of ReadCleanReq MSHR miss cycles
395system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     14039500                       # number of ReadCleanReq MSHR miss cycles
396system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      2676500                       # number of ReadSharedReq MSHR miss cycles
397system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      2676500                       # number of ReadSharedReq MSHR miss cycles
398system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     14039500                       # number of demand (read+write) MSHR miss cycles
399system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      6969000                       # number of demand (read+write) MSHR miss cycles
400system.cpu.l2cache.demand_mshr_miss_latency::total     21008500                       # number of demand (read+write) MSHR miss cycles
401system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     14039500                       # number of overall MSHR miss cycles
402system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      6969000                       # number of overall MSHR miss cycles
403system.cpu.l2cache.overall_mshr_miss_latency::total     21008500                       # number of overall MSHR miss cycles
404system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
405system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
406system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.992857                       # mshr miss rate for ReadCleanReq accesses
407system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.992857                       # mshr miss rate for ReadCleanReq accesses
408system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
409system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
410system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.992857                       # mshr miss rate for demand accesses
411system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
412system.cpu.l2cache.demand_mshr_miss_rate::total     0.995215                       # mshr miss rate for demand accesses
413system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.992857                       # mshr miss rate for overall accesses
414system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
415system.cpu.l2cache.overall_mshr_miss_rate::total     0.995215                       # mshr miss rate for overall accesses
416system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data        50500                       # average ReadExReq mshr miss latency
417system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total        50500                       # average ReadExReq mshr miss latency
418system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 50501.798561                       # average ReadCleanReq mshr miss latency
419system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 50501.798561                       # average ReadCleanReq mshr miss latency
420system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data        50500                       # average ReadSharedReq mshr miss latency
421system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total        50500                       # average ReadSharedReq mshr miss latency
422system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 50501.798561                       # average overall mshr miss latency
423system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data        50500                       # average overall mshr miss latency
424system.cpu.l2cache.demand_avg_mshr_miss_latency::total 50501.201923                       # average overall mshr miss latency
425system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 50501.798561                       # average overall mshr miss latency
426system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data        50500                       # average overall mshr miss latency
427system.cpu.l2cache.overall_avg_mshr_miss_latency::total 50501.201923                       # average overall mshr miss latency
428system.cpu.toL2Bus.snoop_filter.tot_requests          418                       # Total number of requests made to the snoop filter.
429system.cpu.toL2Bus.snoop_filter.hit_single_requests            2                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
430system.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
431system.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
432system.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
433system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
434system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
435system.cpu.toL2Bus.trans_dist::ReadResp           333                       # Transaction distribution
436system.cpu.toL2Bus.trans_dist::ReadExReq           85                       # Transaction distribution
437system.cpu.toL2Bus.trans_dist::ReadExResp           85                       # Transaction distribution
438system.cpu.toL2Bus.trans_dist::ReadCleanReq          280                       # Transaction distribution
439system.cpu.toL2Bus.trans_dist::ReadSharedReq           53                       # Transaction distribution
440system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          560                       # Packet count per connected master and slave (bytes)
441system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          276                       # Packet count per connected master and slave (bytes)
442system.cpu.toL2Bus.pkt_count::total               836                       # Packet count per connected master and slave (bytes)
443system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        17920                       # Cumulative packet size per connected master and slave (bytes)
444system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         8832                       # Cumulative packet size per connected master and slave (bytes)
445system.cpu.toL2Bus.pkt_size::total              26752                       # Cumulative packet size per connected master and slave (bytes)
446system.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
447system.cpu.toL2Bus.snoopTraffic                     0                       # Total snoop traffic (bytes)
448system.cpu.toL2Bus.snoop_fanout::samples          418                       # Request fanout histogram
449system.cpu.toL2Bus.snoop_fanout::mean        0.004785                       # Request fanout histogram
450system.cpu.toL2Bus.snoop_fanout::stdev       0.069088                       # Request fanout histogram
451system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
452system.cpu.toL2Bus.snoop_fanout::0                416     99.52%     99.52% # Request fanout histogram
453system.cpu.toL2Bus.snoop_fanout::1                  2      0.48%    100.00% # Request fanout histogram
454system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
455system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
456system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
457system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
458system.cpu.toL2Bus.snoop_fanout::total            418                       # Request fanout histogram
459system.cpu.toL2Bus.reqLayer0.occupancy         209000                       # Layer occupancy (ticks)
460system.cpu.toL2Bus.reqLayer0.utilization          0.5                       # Layer utilization (%)
461system.cpu.toL2Bus.respLayer0.occupancy        420000                       # Layer occupancy (ticks)
462system.cpu.toL2Bus.respLayer0.utilization          0.9                       # Layer utilization (%)
463system.cpu.toL2Bus.respLayer1.occupancy        207000                       # Layer occupancy (ticks)
464system.cpu.toL2Bus.respLayer1.utilization          0.5                       # Layer utilization (%)
465system.membus.snoop_filter.tot_requests           416                       # Total number of requests made to the snoop filter.
466system.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
467system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
468system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
469system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
470system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
471system.membus.pwrStateResidencyTicks::UNDEFINED     44698500                       # Cumulative time (in ticks) in various power states
472system.membus.trans_dist::ReadResp                331                       # Transaction distribution
473system.membus.trans_dist::ReadExReq                85                       # Transaction distribution
474system.membus.trans_dist::ReadExResp               85                       # Transaction distribution
475system.membus.trans_dist::ReadSharedReq           331                       # Transaction distribution
476system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          832                       # Packet count per connected master and slave (bytes)
477system.membus.pkt_count::total                    832                       # Packet count per connected master and slave (bytes)
478system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        26624                       # Cumulative packet size per connected master and slave (bytes)
479system.membus.pkt_size::total                   26624                       # Cumulative packet size per connected master and slave (bytes)
480system.membus.snoops                                0                       # Total snoops (count)
481system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
482system.membus.snoop_fanout::samples               416                       # Request fanout histogram
483system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
484system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
485system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
486system.membus.snoop_fanout::0                     416    100.00%    100.00% # Request fanout histogram
487system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
488system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
489system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
490system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
491system.membus.snoop_fanout::total                 416                       # Request fanout histogram
492system.membus.reqLayer0.occupancy              416500                       # Layer occupancy (ticks)
493system.membus.reqLayer0.utilization               0.9                       # Layer utilization (%)
494system.membus.respLayer1.occupancy            2080000                       # Layer occupancy (ticks)
495system.membus.respLayer1.utilization              4.7                       # Layer utilization (%)
496
497---------- End Simulation Statistics   ----------
498