stats.txt revision 10433:821cbe4a183b
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000026 # Number of seconds simulated 4sim_ticks 25944000 # Number of ticks simulated 5final_tick 25944000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 15615 # Simulator instruction rate (inst/s) 8host_op_rate 15615 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 28062245 # Simulator tick rate (ticks/s) 10host_mem_usage 236980 # Number of bytes of host memory used 11host_seconds 0.92 # Real time elapsed on the host 12sim_insts 14436 # Number of instructions simulated 13sim_ops 14436 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 22016 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 9472 # Number of bytes read from this memory 18system.physmem.bytes_read::total 31488 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 22016 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 22016 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 344 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 148 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 492 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 848596978 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 365094049 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 1213691027 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 848596978 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 848596978 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 848596978 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 365094049 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 1213691027 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 492 # Number of read requests accepted 33system.physmem.writeReqs 0 # Number of write requests accepted 34system.physmem.readBursts 492 # Number of DRAM read bursts, including those serviced by the write queue 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 36system.physmem.bytesReadDRAM 31488 # Total number of bytes read from DRAM 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 39system.physmem.bytesReadSys 31488 # Total read bytes from the system interface side 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 43system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 107 # Per bank write bursts 45system.physmem.perBankRdBursts::1 28 # Per bank write bursts 46system.physmem.perBankRdBursts::2 51 # Per bank write bursts 47system.physmem.perBankRdBursts::3 24 # Per bank write bursts 48system.physmem.perBankRdBursts::4 20 # Per bank write bursts 49system.physmem.perBankRdBursts::5 0 # Per bank write bursts 50system.physmem.perBankRdBursts::6 32 # Per bank write bursts 51system.physmem.perBankRdBursts::7 35 # Per bank write bursts 52system.physmem.perBankRdBursts::8 4 # Per bank write bursts 53system.physmem.perBankRdBursts::9 2 # Per bank write bursts 54system.physmem.perBankRdBursts::10 1 # Per bank write bursts 55system.physmem.perBankRdBursts::11 0 # Per bank write bursts 56system.physmem.perBankRdBursts::12 57 # Per bank write bursts 57system.physmem.perBankRdBursts::13 31 # Per bank write bursts 58system.physmem.perBankRdBursts::14 61 # Per bank write bursts 59system.physmem.perBankRdBursts::15 39 # Per bank write bursts 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 78system.physmem.totGap 25892500 # Total gap between requests 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) 85system.physmem.readPktSize::6 492 # Read request sizes (log2) 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) 93system.physmem.rdQLenPdf::0 288 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 136 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 54 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 10 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 125system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 189system.physmem.bytesPerActivate::samples 72 # Bytes accessed per row activation 190system.physmem.bytesPerActivate::mean 404.444444 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::gmean 264.526762 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::stdev 350.678412 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::0-127 12 16.67% 16.67% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::128-255 24 33.33% 50.00% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::256-383 7 9.72% 59.72% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::384-511 4 5.56% 65.28% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::512-639 4 5.56% 70.83% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::640-767 3 4.17% 75.00% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::768-895 6 8.33% 83.33% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::896-1023 1 1.39% 84.72% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1024-1151 11 15.28% 100.00% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::total 72 # Bytes accessed per row activation 203system.physmem.totQLat 2786000 # Total ticks spent queuing 204system.physmem.totMemAccLat 12011000 # Total ticks spent from burst creation until serviced by the DRAM 205system.physmem.totBusLat 2460000 # Total ticks spent in databus transfers 206system.physmem.avgQLat 5662.60 # Average queueing delay per DRAM burst 207system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 208system.physmem.avgMemAccLat 24412.60 # Average memory access latency per DRAM burst 209system.physmem.avgRdBW 1213.69 # Average DRAM read bandwidth in MiByte/s 210system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 211system.physmem.avgRdBWSys 1213.69 # Average system read bandwidth in MiByte/s 212system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 213system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 214system.physmem.busUtil 9.48 # Data bus utilization in percentage 215system.physmem.busUtilRead 9.48 # Data bus utilization in percentage for reads 216system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 217system.physmem.avgRdQLen 1.52 # Average read queue length when enqueuing 218system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 219system.physmem.readRowHits 411 # Number of row buffer hits during reads 220system.physmem.writeRowHits 0 # Number of row buffer hits during writes 221system.physmem.readRowHitRate 83.54 # Row buffer hit rate for reads 222system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 223system.physmem.avgGap 52627.03 # Average gap between requests 224system.physmem.pageHitRate 83.54 # Row buffer hit rate, read and write combined 225system.physmem.memoryStateTime::IDLE 279250 # Time in different power states 226system.physmem.memoryStateTime::REF 780000 # Time in different power states 227system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 228system.physmem.memoryStateTime::ACT 22761250 # Time in different power states 229system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 230system.physmem.actEnergy::0 309960 # Energy for activate commands per rank (pJ) 231system.physmem.actEnergy::1 226800 # Energy for activate commands per rank (pJ) 232system.physmem.preEnergy::0 169125 # Energy for precharge commands per rank (pJ) 233system.physmem.preEnergy::1 123750 # Energy for precharge commands per rank (pJ) 234system.physmem.readEnergy::0 2106000 # Energy for read commands per rank (pJ) 235system.physmem.readEnergy::1 1318200 # Energy for read commands per rank (pJ) 236system.physmem.writeEnergy::0 0 # Energy for write commands per rank (pJ) 237system.physmem.writeEnergy::1 0 # Energy for write commands per rank (pJ) 238system.physmem.refreshEnergy::0 1525680 # Energy for refresh commands per rank (pJ) 239system.physmem.refreshEnergy::1 1525680 # Energy for refresh commands per rank (pJ) 240system.physmem.actBackEnergy::0 16044930 # Energy for active background per rank (pJ) 241system.physmem.actBackEnergy::1 14873580 # Energy for active background per rank (pJ) 242system.physmem.preBackEnergy::0 96750 # Energy for precharge background per rank (pJ) 243system.physmem.preBackEnergy::1 1124250 # Energy for precharge background per rank (pJ) 244system.physmem.totalEnergy::0 20252445 # Total energy per rank (pJ) 245system.physmem.totalEnergy::1 19192260 # Total energy per rank (pJ) 246system.physmem.averagePower::0 857.473194 # Core power per rank (mW) 247system.physmem.averagePower::1 812.585763 # Core power per rank (mW) 248system.membus.trans_dist::ReadReq 409 # Transaction distribution 249system.membus.trans_dist::ReadResp 408 # Transaction distribution 250system.membus.trans_dist::ReadExReq 83 # Transaction distribution 251system.membus.trans_dist::ReadExResp 83 # Transaction distribution 252system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 983 # Packet count per connected master and slave (bytes) 253system.membus.pkt_count::total 983 # Packet count per connected master and slave (bytes) 254system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 31424 # Cumulative packet size per connected master and slave (bytes) 255system.membus.pkt_size::total 31424 # Cumulative packet size per connected master and slave (bytes) 256system.membus.snoops 0 # Total snoops (count) 257system.membus.snoop_fanout::samples 492 # Request fanout histogram 258system.membus.snoop_fanout::mean 0 # Request fanout histogram 259system.membus.snoop_fanout::stdev 0 # Request fanout histogram 260system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 261system.membus.snoop_fanout::0 492 100.00% 100.00% # Request fanout histogram 262system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 263system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 264system.membus.snoop_fanout::min_value 0 # Request fanout histogram 265system.membus.snoop_fanout::max_value 0 # Request fanout histogram 266system.membus.snoop_fanout::total 492 # Request fanout histogram 267system.membus.reqLayer0.occupancy 611000 # Layer occupancy (ticks) 268system.membus.reqLayer0.utilization 2.4 # Layer utilization (%) 269system.membus.respLayer1.occupancy 4586750 # Layer occupancy (ticks) 270system.membus.respLayer1.utilization 17.7 # Layer utilization (%) 271system.cpu_clk_domain.clock 500 # Clock period in ticks 272system.cpu.branchPred.lookups 8578 # Number of BP lookups 273system.cpu.branchPred.condPredicted 5479 # Number of conditional branches predicted 274system.cpu.branchPred.condIncorrect 1058 # Number of conditional branches incorrect 275system.cpu.branchPred.BTBLookups 6011 # Number of BTB lookups 276system.cpu.branchPred.BTBHits 3046 # Number of BTB hits 277system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 278system.cpu.branchPred.BTBHitPct 50.673765 # BTB Hit Percentage 279system.cpu.branchPred.usedRAS 607 # Number of times the RAS was used to get a target. 280system.cpu.branchPred.RASInCorrect 166 # Number of incorrect RAS predictions. 281system.cpu.workload.num_syscalls 18 # Number of system calls 282system.cpu.numCycles 51889 # number of cpu cycles simulated 283system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 284system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 285system.cpu.fetch.icacheStallCycles 14152 # Number of cycles fetch is stalled on an Icache miss 286system.cpu.fetch.Insts 40300 # Number of instructions fetch has processed 287system.cpu.fetch.Branches 8578 # Number of branches that fetch encountered 288system.cpu.fetch.predictedBranches 3653 # Number of branches that fetch has predicted taken 289system.cpu.fetch.Cycles 16187 # Number of cycles fetch has run and was not squashing or blocked 290system.cpu.fetch.SquashCycles 2310 # Number of cycles fetch has spent squashing 291system.cpu.fetch.MiscStallCycles 5 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 292system.cpu.fetch.PendingTrapStallCycles 1000 # Number of stall cycles due to pending traps 293system.cpu.fetch.IcacheWaitRetryStallCycles 11 # Number of stall cycles due to full MSHR 294system.cpu.fetch.CacheLines 6453 # Number of cache lines fetched 295system.cpu.fetch.IcacheSquashes 567 # Number of outstanding Icache misses that were squashed 296system.cpu.fetch.rateDist::samples 32510 # Number of instructions fetched each cycle (Total) 297system.cpu.fetch.rateDist::mean 1.239619 # Number of instructions fetched each cycle (Total) 298system.cpu.fetch.rateDist::stdev 2.385650 # Number of instructions fetched each cycle (Total) 299system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 300system.cpu.fetch.rateDist::0 20972 64.51% 64.51% # Number of instructions fetched each cycle (Total) 301system.cpu.fetch.rateDist::1 5490 16.89% 81.40% # Number of instructions fetched each cycle (Total) 302system.cpu.fetch.rateDist::2 661 2.03% 83.43% # Number of instructions fetched each cycle (Total) 303system.cpu.fetch.rateDist::3 508 1.56% 84.99% # Number of instructions fetched each cycle (Total) 304system.cpu.fetch.rateDist::4 826 2.54% 87.53% # Number of instructions fetched each cycle (Total) 305system.cpu.fetch.rateDist::5 909 2.80% 90.33% # Number of instructions fetched each cycle (Total) 306system.cpu.fetch.rateDist::6 334 1.03% 91.36% # Number of instructions fetched each cycle (Total) 307system.cpu.fetch.rateDist::7 369 1.14% 92.49% # Number of instructions fetched each cycle (Total) 308system.cpu.fetch.rateDist::8 2441 7.51% 100.00% # Number of instructions fetched each cycle (Total) 309system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 310system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 311system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 312system.cpu.fetch.rateDist::total 32510 # Number of instructions fetched each cycle (Total) 313system.cpu.fetch.branchRate 0.165314 # Number of branch fetches per cycle 314system.cpu.fetch.rate 0.776658 # Number of inst fetches per cycle 315system.cpu.decode.IdleCycles 11331 # Number of cycles decode is idle 316system.cpu.decode.BlockedCycles 12526 # Number of cycles decode is blocked 317system.cpu.decode.RunCycles 6844 # Number of cycles decode is running 318system.cpu.decode.UnblockCycles 654 # Number of cycles decode is unblocking 319system.cpu.decode.SquashCycles 1155 # Number of cycles decode is squashing 320system.cpu.decode.DecodedInsts 30561 # Number of instructions handled by decode 321system.cpu.rename.SquashCycles 1155 # Number of cycles rename is squashing 322system.cpu.rename.IdleCycles 11931 # Number of cycles rename is idle 323system.cpu.rename.BlockCycles 1436 # Number of cycles rename is blocking 324system.cpu.rename.serializeStallCycles 10087 # count of cycles rename stalled for serializing inst 325system.cpu.rename.RunCycles 6918 # Number of cycles rename is running 326system.cpu.rename.UnblockCycles 983 # Number of cycles rename is unblocking 327system.cpu.rename.RenamedInsts 27740 # Number of instructions processed by rename 328system.cpu.rename.IQFullEvents 4 # Number of times rename has blocked due to IQ full 329system.cpu.rename.SQFullEvents 585 # Number of times rename has blocked due to SQ full 330system.cpu.rename.RenamedOperands 25096 # Number of destination operands rename has renamed 331system.cpu.rename.RenameLookups 51799 # Number of register rename lookups that rename has made 332system.cpu.rename.int_rename_lookups 42923 # Number of integer rename lookups 333system.cpu.rename.CommittedMaps 13819 # Number of HB maps that are committed 334system.cpu.rename.UndoneMaps 11277 # Number of HB maps that are undone due to squashing 335system.cpu.rename.serializingInsts 768 # count of serializing insts renamed 336system.cpu.rename.tempSerializingInsts 786 # count of temporary serializing insts renamed 337system.cpu.rename.skidInsts 3783 # count of insts added to the skid buffer 338system.cpu.memDep0.insertedLoads 3676 # Number of loads inserted to the mem dependence unit. 339system.cpu.memDep0.insertedStores 2348 # Number of stores inserted to the mem dependence unit. 340system.cpu.memDep0.conflictingLoads 7 # Number of conflicting loads. 341system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. 342system.cpu.iq.iqInstsAdded 23657 # Number of instructions added to the IQ (excludes non-spec) 343system.cpu.iq.iqNonSpecInstsAdded 726 # Number of non-speculative instructions added to the IQ 344system.cpu.iq.iqInstsIssued 21921 # Number of instructions issued 345system.cpu.iq.iqSquashedInstsIssued 57 # Number of squashed instructions issued 346system.cpu.iq.iqSquashedInstsExamined 9156 # Number of squashed instructions iterated over during squash; mainly for profiling 347system.cpu.iq.iqSquashedOperandsExamined 6522 # Number of squashed operands that are examined and possibly removed from graph 348system.cpu.iq.iqSquashedNonSpecRemoved 251 # Number of squashed non-spec instructions that were removed 349system.cpu.iq.issued_per_cycle::samples 32510 # Number of insts issued each cycle 350system.cpu.iq.issued_per_cycle::mean 0.674285 # Number of insts issued each cycle 351system.cpu.iq.issued_per_cycle::stdev 1.426342 # Number of insts issued each cycle 352system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 353system.cpu.iq.issued_per_cycle::0 24124 74.20% 74.20% # Number of insts issued each cycle 354system.cpu.iq.issued_per_cycle::1 3065 9.43% 83.63% # Number of insts issued each cycle 355system.cpu.iq.issued_per_cycle::2 1561 4.80% 88.43% # Number of insts issued each cycle 356system.cpu.iq.issued_per_cycle::3 1482 4.56% 92.99% # Number of insts issued each cycle 357system.cpu.iq.issued_per_cycle::4 945 2.91% 95.90% # Number of insts issued each cycle 358system.cpu.iq.issued_per_cycle::5 726 2.23% 98.13% # Number of insts issued each cycle 359system.cpu.iq.issued_per_cycle::6 412 1.27% 99.40% # Number of insts issued each cycle 360system.cpu.iq.issued_per_cycle::7 154 0.47% 99.87% # Number of insts issued each cycle 361system.cpu.iq.issued_per_cycle::8 41 0.13% 100.00% # Number of insts issued each cycle 362system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 363system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 364system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 365system.cpu.iq.issued_per_cycle::total 32510 # Number of insts issued each cycle 366system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 367system.cpu.iq.fu_full::IntAlu 112 49.56% 49.56% # attempts to use FU when none available 368system.cpu.iq.fu_full::IntMult 0 0.00% 49.56% # attempts to use FU when none available 369system.cpu.iq.fu_full::IntDiv 0 0.00% 49.56% # attempts to use FU when none available 370system.cpu.iq.fu_full::FloatAdd 0 0.00% 49.56% # attempts to use FU when none available 371system.cpu.iq.fu_full::FloatCmp 0 0.00% 49.56% # attempts to use FU when none available 372system.cpu.iq.fu_full::FloatCvt 0 0.00% 49.56% # attempts to use FU when none available 373system.cpu.iq.fu_full::FloatMult 0 0.00% 49.56% # attempts to use FU when none available 374system.cpu.iq.fu_full::FloatDiv 0 0.00% 49.56% # attempts to use FU when none available 375system.cpu.iq.fu_full::FloatSqrt 0 0.00% 49.56% # attempts to use FU when none available 376system.cpu.iq.fu_full::SimdAdd 0 0.00% 49.56% # attempts to use FU when none available 377system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 49.56% # attempts to use FU when none available 378system.cpu.iq.fu_full::SimdAlu 0 0.00% 49.56% # attempts to use FU when none available 379system.cpu.iq.fu_full::SimdCmp 0 0.00% 49.56% # attempts to use FU when none available 380system.cpu.iq.fu_full::SimdCvt 0 0.00% 49.56% # attempts to use FU when none available 381system.cpu.iq.fu_full::SimdMisc 0 0.00% 49.56% # attempts to use FU when none available 382system.cpu.iq.fu_full::SimdMult 0 0.00% 49.56% # attempts to use FU when none available 383system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 49.56% # attempts to use FU when none available 384system.cpu.iq.fu_full::SimdShift 0 0.00% 49.56% # attempts to use FU when none available 385system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 49.56% # attempts to use FU when none available 386system.cpu.iq.fu_full::SimdSqrt 0 0.00% 49.56% # attempts to use FU when none available 387system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 49.56% # attempts to use FU when none available 388system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 49.56% # attempts to use FU when none available 389system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 49.56% # attempts to use FU when none available 390system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 49.56% # attempts to use FU when none available 391system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 49.56% # attempts to use FU when none available 392system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 49.56% # attempts to use FU when none available 393system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 49.56% # attempts to use FU when none available 394system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 49.56% # attempts to use FU when none available 395system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 49.56% # attempts to use FU when none available 396system.cpu.iq.fu_full::MemRead 49 21.68% 71.24% # attempts to use FU when none available 397system.cpu.iq.fu_full::MemWrite 65 28.76% 100.00% # attempts to use FU when none available 398system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 399system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 400system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 401system.cpu.iq.FU_type_0::IntAlu 16292 74.32% 74.32% # Type of FU issued 402system.cpu.iq.FU_type_0::IntMult 0 0.00% 74.32% # Type of FU issued 403system.cpu.iq.FU_type_0::IntDiv 0 0.00% 74.32% # Type of FU issued 404system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 74.32% # Type of FU issued 405system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 74.32% # Type of FU issued 406system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 74.32% # Type of FU issued 407system.cpu.iq.FU_type_0::FloatMult 0 0.00% 74.32% # Type of FU issued 408system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 74.32% # Type of FU issued 409system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 74.32% # Type of FU issued 410system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 74.32% # Type of FU issued 411system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 74.32% # Type of FU issued 412system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 74.32% # Type of FU issued 413system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 74.32% # Type of FU issued 414system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 74.32% # Type of FU issued 415system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 74.32% # Type of FU issued 416system.cpu.iq.FU_type_0::SimdMult 0 0.00% 74.32% # Type of FU issued 417system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 74.32% # Type of FU issued 418system.cpu.iq.FU_type_0::SimdShift 0 0.00% 74.32% # Type of FU issued 419system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 74.32% # Type of FU issued 420system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 74.32% # Type of FU issued 421system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 74.32% # Type of FU issued 422system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 74.32% # Type of FU issued 423system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 74.32% # Type of FU issued 424system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 74.32% # Type of FU issued 425system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 74.32% # Type of FU issued 426system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 74.32% # Type of FU issued 427system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 74.32% # Type of FU issued 428system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 74.32% # Type of FU issued 429system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 74.32% # Type of FU issued 430system.cpu.iq.FU_type_0::MemRead 3506 15.99% 90.32% # Type of FU issued 431system.cpu.iq.FU_type_0::MemWrite 2123 9.68% 100.00% # Type of FU issued 432system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 433system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 434system.cpu.iq.FU_type_0::total 21921 # Type of FU issued 435system.cpu.iq.rate 0.422459 # Inst issue rate 436system.cpu.iq.fu_busy_cnt 226 # FU busy when requested 437system.cpu.iq.fu_busy_rate 0.010310 # FU busy rate (busy events/executed inst) 438system.cpu.iq.int_inst_queue_reads 76635 # Number of integer instruction queue reads 439system.cpu.iq.int_inst_queue_writes 33566 # Number of integer instruction queue writes 440system.cpu.iq.int_inst_queue_wakeup_accesses 20237 # Number of integer instruction queue wakeup accesses 441system.cpu.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 442system.cpu.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 443system.cpu.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 444system.cpu.iq.int_alu_accesses 22147 # Number of integer alu accesses 445system.cpu.iq.fp_alu_accesses 0 # Number of floating point alu accesses 446system.cpu.iew.lsq.thread0.forwLoads 34 # Number of loads that had data forwarded from stores 447system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 448system.cpu.iew.lsq.thread0.squashedLoads 1451 # Number of loads squashed 449system.cpu.iew.lsq.thread0.ignoredResponses 4 # Number of memory responses ignored because the instruction is squashed 450system.cpu.iew.lsq.thread0.memOrderViolation 27 # Number of memory ordering violations 451system.cpu.iew.lsq.thread0.squashedStores 900 # Number of stores squashed 452system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 453system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 454system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled 455system.cpu.iew.lsq.thread0.cacheBlocked 28 # Number of times an access to memory failed due to the cache being blocked 456system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 457system.cpu.iew.iewSquashCycles 1155 # Number of cycles IEW is squashing 458system.cpu.iew.iewBlockCycles 1122 # Number of cycles IEW is blocking 459system.cpu.iew.iewUnblockCycles 322 # Number of cycles IEW is unblocking 460system.cpu.iew.iewDispatchedInsts 25510 # Number of instructions dispatched to IQ 461system.cpu.iew.iewDispSquashedInsts 207 # Number of squashed instructions skipped by dispatch 462system.cpu.iew.iewDispLoadInsts 3676 # Number of dispatched load instructions 463system.cpu.iew.iewDispStoreInsts 2348 # Number of dispatched store instructions 464system.cpu.iew.iewDispNonSpecInsts 726 # Number of dispatched non-speculative instructions 465system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall 466system.cpu.iew.iewLSQFullEvents 318 # Number of times the LSQ has become full, causing a stall 467system.cpu.iew.memOrderViolationEvents 27 # Number of memory order violations 468system.cpu.iew.predictedTakenIncorrect 259 # Number of branches that were predicted taken incorrectly 469system.cpu.iew.predictedNotTakenIncorrect 934 # Number of branches that were predicted not taken incorrectly 470system.cpu.iew.branchMispredicts 1193 # Number of branch mispredicts detected at execute 471system.cpu.iew.iewExecutedInsts 20909 # Number of executed instructions 472system.cpu.iew.iewExecLoadInsts 3349 # Number of load instructions executed 473system.cpu.iew.iewExecSquashedInsts 1012 # Number of squashed instructions skipped in execute 474system.cpu.iew.exec_swp 0 # number of swp insts executed 475system.cpu.iew.exec_nop 1127 # number of nop insts executed 476system.cpu.iew.exec_refs 5373 # number of memory reference insts executed 477system.cpu.iew.exec_branches 4425 # Number of branches executed 478system.cpu.iew.exec_stores 2024 # Number of stores executed 479system.cpu.iew.exec_rate 0.402956 # Inst execution rate 480system.cpu.iew.wb_sent 20494 # cumulative count of insts sent to commit 481system.cpu.iew.wb_count 20237 # cumulative count of insts written-back 482system.cpu.iew.wb_producers 9846 # num instructions producing a value 483system.cpu.iew.wb_consumers 12767 # num instructions consuming a value 484system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 485system.cpu.iew.wb_rate 0.390006 # insts written-back per cycle 486system.cpu.iew.wb_fanout 0.771207 # average fanout of values written-back 487system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 488system.cpu.commit.commitSquashedInsts 10297 # The number of squashed insts skipped by commit 489system.cpu.commit.commitNonSpecStalls 475 # The number of times commit has been forced to stall to communicate backwards 490system.cpu.commit.branchMispredicts 1058 # The number of times a branch was mispredicted 491system.cpu.commit.committed_per_cycle::samples 30446 # Number of insts commited each cycle 492system.cpu.commit.committed_per_cycle::mean 0.497996 # Number of insts commited each cycle 493system.cpu.commit.committed_per_cycle::stdev 1.310786 # Number of insts commited each cycle 494system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 495system.cpu.commit.committed_per_cycle::0 23926 78.59% 78.59% # Number of insts commited each cycle 496system.cpu.commit.committed_per_cycle::1 3430 11.27% 89.85% # Number of insts commited each cycle 497system.cpu.commit.committed_per_cycle::2 1163 3.82% 93.67% # Number of insts commited each cycle 498system.cpu.commit.committed_per_cycle::3 612 2.01% 95.68% # Number of insts commited each cycle 499system.cpu.commit.committed_per_cycle::4 344 1.13% 96.81% # Number of insts commited each cycle 500system.cpu.commit.committed_per_cycle::5 240 0.79% 97.60% # Number of insts commited each cycle 501system.cpu.commit.committed_per_cycle::6 396 1.30% 98.90% # Number of insts commited each cycle 502system.cpu.commit.committed_per_cycle::7 62 0.20% 99.10% # Number of insts commited each cycle 503system.cpu.commit.committed_per_cycle::8 273 0.90% 100.00% # Number of insts commited each cycle 504system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 505system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 506system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 507system.cpu.commit.committed_per_cycle::total 30446 # Number of insts commited each cycle 508system.cpu.commit.committedInsts 15162 # Number of instructions committed 509system.cpu.commit.committedOps 15162 # Number of ops (including micro ops) committed 510system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 511system.cpu.commit.refs 3673 # Number of memory references committed 512system.cpu.commit.loads 2225 # Number of loads committed 513system.cpu.commit.membars 0 # Number of memory barriers committed 514system.cpu.commit.branches 3358 # Number of branches committed 515system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 516system.cpu.commit.int_insts 12174 # Number of committed integer instructions. 517system.cpu.commit.function_calls 187 # Number of function calls committed. 518system.cpu.commit.op_class_0::No_OpClass 726 4.79% 4.79% # Class of committed instruction 519system.cpu.commit.op_class_0::IntAlu 10763 70.99% 75.77% # Class of committed instruction 520system.cpu.commit.op_class_0::IntMult 0 0.00% 75.77% # Class of committed instruction 521system.cpu.commit.op_class_0::IntDiv 0 0.00% 75.77% # Class of committed instruction 522system.cpu.commit.op_class_0::FloatAdd 0 0.00% 75.77% # Class of committed instruction 523system.cpu.commit.op_class_0::FloatCmp 0 0.00% 75.77% # Class of committed instruction 524system.cpu.commit.op_class_0::FloatCvt 0 0.00% 75.77% # Class of committed instruction 525system.cpu.commit.op_class_0::FloatMult 0 0.00% 75.77% # Class of committed instruction 526system.cpu.commit.op_class_0::FloatDiv 0 0.00% 75.77% # Class of committed instruction 527system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 75.77% # Class of committed instruction 528system.cpu.commit.op_class_0::SimdAdd 0 0.00% 75.77% # Class of committed instruction 529system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 75.77% # Class of committed instruction 530system.cpu.commit.op_class_0::SimdAlu 0 0.00% 75.77% # Class of committed instruction 531system.cpu.commit.op_class_0::SimdCmp 0 0.00% 75.77% # Class of committed instruction 532system.cpu.commit.op_class_0::SimdCvt 0 0.00% 75.77% # Class of committed instruction 533system.cpu.commit.op_class_0::SimdMisc 0 0.00% 75.77% # Class of committed instruction 534system.cpu.commit.op_class_0::SimdMult 0 0.00% 75.77% # Class of committed instruction 535system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 75.77% # Class of committed instruction 536system.cpu.commit.op_class_0::SimdShift 0 0.00% 75.77% # Class of committed instruction 537system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 75.77% # Class of committed instruction 538system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 75.77% # Class of committed instruction 539system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 75.77% # Class of committed instruction 540system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 75.77% # Class of committed instruction 541system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 75.77% # Class of committed instruction 542system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 75.77% # Class of committed instruction 543system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 75.77% # Class of committed instruction 544system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 75.77% # Class of committed instruction 545system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 75.77% # Class of committed instruction 546system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 75.77% # Class of committed instruction 547system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 75.77% # Class of committed instruction 548system.cpu.commit.op_class_0::MemRead 2225 14.67% 90.45% # Class of committed instruction 549system.cpu.commit.op_class_0::MemWrite 1448 9.55% 100.00% # Class of committed instruction 550system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 551system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 552system.cpu.commit.op_class_0::total 15162 # Class of committed instruction 553system.cpu.commit.bw_lim_events 273 # number cycles where commit BW limit reached 554system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 555system.cpu.rob.rob_reads 54809 # The number of ROB reads 556system.cpu.rob.rob_writes 52996 # The number of ROB writes 557system.cpu.timesIdled 204 # Number of times that the entire CPU went into an idle state and unscheduled itself 558system.cpu.idleCycles 19379 # Total number of cycles that the CPU has spent unscheduled due to idling 559system.cpu.committedInsts 14436 # Number of Instructions Simulated 560system.cpu.committedOps 14436 # Number of Ops (including micro ops) Simulated 561system.cpu.cpi 3.594417 # CPI: Cycles Per Instruction 562system.cpu.cpi_total 3.594417 # CPI: Total CPI of All Threads 563system.cpu.ipc 0.278209 # IPC: Instructions Per Cycle 564system.cpu.ipc_total 0.278209 # IPC: Total IPC of All Threads 565system.cpu.int_regfile_reads 33400 # number of integer regfile reads 566system.cpu.int_regfile_writes 18599 # number of integer regfile writes 567system.cpu.misc_regfile_reads 7136 # number of misc regfile reads 568system.cpu.misc_regfile_writes 569 # number of misc regfile writes 569system.cpu.toL2Bus.trans_dist::ReadReq 411 # Transaction distribution 570system.cpu.toL2Bus.trans_dist::ReadResp 410 # Transaction distribution 571system.cpu.toL2Bus.trans_dist::ReadExReq 83 # Transaction distribution 572system.cpu.toL2Bus.trans_dist::ReadExResp 83 # Transaction distribution 573system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 692 # Packet count per connected master and slave (bytes) 574system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 295 # Packet count per connected master and slave (bytes) 575system.cpu.toL2Bus.pkt_count::total 987 # Packet count per connected master and slave (bytes) 576system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 22144 # Cumulative packet size per connected master and slave (bytes) 577system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9408 # Cumulative packet size per connected master and slave (bytes) 578system.cpu.toL2Bus.pkt_size::total 31552 # Cumulative packet size per connected master and slave (bytes) 579system.cpu.toL2Bus.snoops 0 # Total snoops (count) 580system.cpu.toL2Bus.snoop_fanout::samples 494 # Request fanout histogram 581system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram 582system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 583system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 584system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 585system.cpu.toL2Bus.snoop_fanout::1 494 100.00% 100.00% # Request fanout histogram 586system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 587system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 588system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram 589system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 590system.cpu.toL2Bus.snoop_fanout::total 494 # Request fanout histogram 591system.cpu.toL2Bus.reqLayer0.occupancy 247000 # Layer occupancy (ticks) 592system.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%) 593system.cpu.toL2Bus.respLayer0.occupancy 579250 # Layer occupancy (ticks) 594system.cpu.toL2Bus.respLayer0.utilization 2.2 # Layer utilization (%) 595system.cpu.toL2Bus.respLayer1.occupancy 233000 # Layer occupancy (ticks) 596system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%) 597system.cpu.icache.tags.replacements 0 # number of replacements 598system.cpu.icache.tags.tagsinuse 192.510962 # Cycle average of tags in use 599system.cpu.icache.tags.total_refs 5925 # Total number of references to valid blocks. 600system.cpu.icache.tags.sampled_refs 346 # Sample count of references to valid blocks. 601system.cpu.icache.tags.avg_refs 17.124277 # Average number of references to valid blocks. 602system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 603system.cpu.icache.tags.occ_blocks::cpu.inst 192.510962 # Average occupied blocks per requestor 604system.cpu.icache.tags.occ_percent::cpu.inst 0.093999 # Average percentage of cache occupancy 605system.cpu.icache.tags.occ_percent::total 0.093999 # Average percentage of cache occupancy 606system.cpu.icache.tags.occ_task_id_blocks::1024 346 # Occupied blocks per task id 607system.cpu.icache.tags.age_task_id_blocks_1024::0 93 # Occupied blocks per task id 608system.cpu.icache.tags.age_task_id_blocks_1024::1 253 # Occupied blocks per task id 609system.cpu.icache.tags.occ_task_id_percent::1024 0.168945 # Percentage of cache occupancy per task id 610system.cpu.icache.tags.tag_accesses 13252 # Number of tag accesses 611system.cpu.icache.tags.data_accesses 13252 # Number of data accesses 612system.cpu.icache.ReadReq_hits::cpu.inst 5925 # number of ReadReq hits 613system.cpu.icache.ReadReq_hits::total 5925 # number of ReadReq hits 614system.cpu.icache.demand_hits::cpu.inst 5925 # number of demand (read+write) hits 615system.cpu.icache.demand_hits::total 5925 # number of demand (read+write) hits 616system.cpu.icache.overall_hits::cpu.inst 5925 # number of overall hits 617system.cpu.icache.overall_hits::total 5925 # number of overall hits 618system.cpu.icache.ReadReq_misses::cpu.inst 528 # number of ReadReq misses 619system.cpu.icache.ReadReq_misses::total 528 # number of ReadReq misses 620system.cpu.icache.demand_misses::cpu.inst 528 # number of demand (read+write) misses 621system.cpu.icache.demand_misses::total 528 # number of demand (read+write) misses 622system.cpu.icache.overall_misses::cpu.inst 528 # number of overall misses 623system.cpu.icache.overall_misses::total 528 # number of overall misses 624system.cpu.icache.ReadReq_miss_latency::cpu.inst 32445000 # number of ReadReq miss cycles 625system.cpu.icache.ReadReq_miss_latency::total 32445000 # number of ReadReq miss cycles 626system.cpu.icache.demand_miss_latency::cpu.inst 32445000 # number of demand (read+write) miss cycles 627system.cpu.icache.demand_miss_latency::total 32445000 # number of demand (read+write) miss cycles 628system.cpu.icache.overall_miss_latency::cpu.inst 32445000 # number of overall miss cycles 629system.cpu.icache.overall_miss_latency::total 32445000 # number of overall miss cycles 630system.cpu.icache.ReadReq_accesses::cpu.inst 6453 # number of ReadReq accesses(hits+misses) 631system.cpu.icache.ReadReq_accesses::total 6453 # number of ReadReq accesses(hits+misses) 632system.cpu.icache.demand_accesses::cpu.inst 6453 # number of demand (read+write) accesses 633system.cpu.icache.demand_accesses::total 6453 # number of demand (read+write) accesses 634system.cpu.icache.overall_accesses::cpu.inst 6453 # number of overall (read+write) accesses 635system.cpu.icache.overall_accesses::total 6453 # number of overall (read+write) accesses 636system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.081822 # miss rate for ReadReq accesses 637system.cpu.icache.ReadReq_miss_rate::total 0.081822 # miss rate for ReadReq accesses 638system.cpu.icache.demand_miss_rate::cpu.inst 0.081822 # miss rate for demand accesses 639system.cpu.icache.demand_miss_rate::total 0.081822 # miss rate for demand accesses 640system.cpu.icache.overall_miss_rate::cpu.inst 0.081822 # miss rate for overall accesses 641system.cpu.icache.overall_miss_rate::total 0.081822 # miss rate for overall accesses 642system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 61448.863636 # average ReadReq miss latency 643system.cpu.icache.ReadReq_avg_miss_latency::total 61448.863636 # average ReadReq miss latency 644system.cpu.icache.demand_avg_miss_latency::cpu.inst 61448.863636 # average overall miss latency 645system.cpu.icache.demand_avg_miss_latency::total 61448.863636 # average overall miss latency 646system.cpu.icache.overall_avg_miss_latency::cpu.inst 61448.863636 # average overall miss latency 647system.cpu.icache.overall_avg_miss_latency::total 61448.863636 # average overall miss latency 648system.cpu.icache.blocked_cycles::no_mshrs 42 # number of cycles access was blocked 649system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 650system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked 651system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 652system.cpu.icache.avg_blocked_cycles::no_mshrs 42 # average number of cycles each access was blocked 653system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 654system.cpu.icache.fast_writes 0 # number of fast writes performed 655system.cpu.icache.cache_copies 0 # number of cache copies performed 656system.cpu.icache.ReadReq_mshr_hits::cpu.inst 182 # number of ReadReq MSHR hits 657system.cpu.icache.ReadReq_mshr_hits::total 182 # number of ReadReq MSHR hits 658system.cpu.icache.demand_mshr_hits::cpu.inst 182 # number of demand (read+write) MSHR hits 659system.cpu.icache.demand_mshr_hits::total 182 # number of demand (read+write) MSHR hits 660system.cpu.icache.overall_mshr_hits::cpu.inst 182 # number of overall MSHR hits 661system.cpu.icache.overall_mshr_hits::total 182 # number of overall MSHR hits 662system.cpu.icache.ReadReq_mshr_misses::cpu.inst 346 # number of ReadReq MSHR misses 663system.cpu.icache.ReadReq_mshr_misses::total 346 # number of ReadReq MSHR misses 664system.cpu.icache.demand_mshr_misses::cpu.inst 346 # number of demand (read+write) MSHR misses 665system.cpu.icache.demand_mshr_misses::total 346 # number of demand (read+write) MSHR misses 666system.cpu.icache.overall_mshr_misses::cpu.inst 346 # number of overall MSHR misses 667system.cpu.icache.overall_mshr_misses::total 346 # number of overall MSHR misses 668system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 23039750 # number of ReadReq MSHR miss cycles 669system.cpu.icache.ReadReq_mshr_miss_latency::total 23039750 # number of ReadReq MSHR miss cycles 670system.cpu.icache.demand_mshr_miss_latency::cpu.inst 23039750 # number of demand (read+write) MSHR miss cycles 671system.cpu.icache.demand_mshr_miss_latency::total 23039750 # number of demand (read+write) MSHR miss cycles 672system.cpu.icache.overall_mshr_miss_latency::cpu.inst 23039750 # number of overall MSHR miss cycles 673system.cpu.icache.overall_mshr_miss_latency::total 23039750 # number of overall MSHR miss cycles 674system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.053618 # mshr miss rate for ReadReq accesses 675system.cpu.icache.ReadReq_mshr_miss_rate::total 0.053618 # mshr miss rate for ReadReq accesses 676system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.053618 # mshr miss rate for demand accesses 677system.cpu.icache.demand_mshr_miss_rate::total 0.053618 # mshr miss rate for demand accesses 678system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.053618 # mshr miss rate for overall accesses 679system.cpu.icache.overall_mshr_miss_rate::total 0.053618 # mshr miss rate for overall accesses 680system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 66588.872832 # average ReadReq mshr miss latency 681system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 66588.872832 # average ReadReq mshr miss latency 682system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 66588.872832 # average overall mshr miss latency 683system.cpu.icache.demand_avg_mshr_miss_latency::total 66588.872832 # average overall mshr miss latency 684system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 66588.872832 # average overall mshr miss latency 685system.cpu.icache.overall_avg_mshr_miss_latency::total 66588.872832 # average overall mshr miss latency 686system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 687system.cpu.l2cache.tags.replacements 0 # number of replacements 688system.cpu.l2cache.tags.tagsinuse 226.536653 # Cycle average of tags in use 689system.cpu.l2cache.tags.total_refs 2 # Total number of references to valid blocks. 690system.cpu.l2cache.tags.sampled_refs 408 # Sample count of references to valid blocks. 691system.cpu.l2cache.tags.avg_refs 0.004902 # Average number of references to valid blocks. 692system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 693system.cpu.l2cache.tags.occ_blocks::cpu.inst 191.902825 # Average occupied blocks per requestor 694system.cpu.l2cache.tags.occ_blocks::cpu.data 34.633828 # Average occupied blocks per requestor 695system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005856 # Average percentage of cache occupancy 696system.cpu.l2cache.tags.occ_percent::cpu.data 0.001057 # Average percentage of cache occupancy 697system.cpu.l2cache.tags.occ_percent::total 0.006913 # Average percentage of cache occupancy 698system.cpu.l2cache.tags.occ_task_id_blocks::1024 408 # Occupied blocks per task id 699system.cpu.l2cache.tags.age_task_id_blocks_1024::0 111 # Occupied blocks per task id 700system.cpu.l2cache.tags.age_task_id_blocks_1024::1 297 # Occupied blocks per task id 701system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012451 # Percentage of cache occupancy per task id 702system.cpu.l2cache.tags.tag_accesses 4443 # Number of tag accesses 703system.cpu.l2cache.tags.data_accesses 4443 # Number of data accesses 704system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits 705system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits 706system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits 707system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits 708system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits 709system.cpu.l2cache.overall_hits::total 2 # number of overall hits 710system.cpu.l2cache.ReadReq_misses::cpu.inst 344 # number of ReadReq misses 711system.cpu.l2cache.ReadReq_misses::cpu.data 65 # number of ReadReq misses 712system.cpu.l2cache.ReadReq_misses::total 409 # number of ReadReq misses 713system.cpu.l2cache.ReadExReq_misses::cpu.data 83 # number of ReadExReq misses 714system.cpu.l2cache.ReadExReq_misses::total 83 # number of ReadExReq misses 715system.cpu.l2cache.demand_misses::cpu.inst 344 # number of demand (read+write) misses 716system.cpu.l2cache.demand_misses::cpu.data 148 # number of demand (read+write) misses 717system.cpu.l2cache.demand_misses::total 492 # number of demand (read+write) misses 718system.cpu.l2cache.overall_misses::cpu.inst 344 # number of overall misses 719system.cpu.l2cache.overall_misses::cpu.data 148 # number of overall misses 720system.cpu.l2cache.overall_misses::total 492 # number of overall misses 721system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 22673250 # number of ReadReq miss cycles 722system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4676500 # number of ReadReq miss cycles 723system.cpu.l2cache.ReadReq_miss_latency::total 27349750 # number of ReadReq miss cycles 724system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6151000 # number of ReadExReq miss cycles 725system.cpu.l2cache.ReadExReq_miss_latency::total 6151000 # number of ReadExReq miss cycles 726system.cpu.l2cache.demand_miss_latency::cpu.inst 22673250 # number of demand (read+write) miss cycles 727system.cpu.l2cache.demand_miss_latency::cpu.data 10827500 # number of demand (read+write) miss cycles 728system.cpu.l2cache.demand_miss_latency::total 33500750 # number of demand (read+write) miss cycles 729system.cpu.l2cache.overall_miss_latency::cpu.inst 22673250 # number of overall miss cycles 730system.cpu.l2cache.overall_miss_latency::cpu.data 10827500 # number of overall miss cycles 731system.cpu.l2cache.overall_miss_latency::total 33500750 # number of overall miss cycles 732system.cpu.l2cache.ReadReq_accesses::cpu.inst 346 # number of ReadReq accesses(hits+misses) 733system.cpu.l2cache.ReadReq_accesses::cpu.data 65 # number of ReadReq accesses(hits+misses) 734system.cpu.l2cache.ReadReq_accesses::total 411 # number of ReadReq accesses(hits+misses) 735system.cpu.l2cache.ReadExReq_accesses::cpu.data 83 # number of ReadExReq accesses(hits+misses) 736system.cpu.l2cache.ReadExReq_accesses::total 83 # number of ReadExReq accesses(hits+misses) 737system.cpu.l2cache.demand_accesses::cpu.inst 346 # number of demand (read+write) accesses 738system.cpu.l2cache.demand_accesses::cpu.data 148 # number of demand (read+write) accesses 739system.cpu.l2cache.demand_accesses::total 494 # number of demand (read+write) accesses 740system.cpu.l2cache.overall_accesses::cpu.inst 346 # number of overall (read+write) accesses 741system.cpu.l2cache.overall_accesses::cpu.data 148 # number of overall (read+write) accesses 742system.cpu.l2cache.overall_accesses::total 494 # number of overall (read+write) accesses 743system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.994220 # miss rate for ReadReq accesses 744system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 745system.cpu.l2cache.ReadReq_miss_rate::total 0.995134 # miss rate for ReadReq accesses 746system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 747system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 748system.cpu.l2cache.demand_miss_rate::cpu.inst 0.994220 # miss rate for demand accesses 749system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 750system.cpu.l2cache.demand_miss_rate::total 0.995951 # miss rate for demand accesses 751system.cpu.l2cache.overall_miss_rate::cpu.inst 0.994220 # miss rate for overall accesses 752system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 753system.cpu.l2cache.overall_miss_rate::total 0.995951 # miss rate for overall accesses 754system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65910.610465 # average ReadReq miss latency 755system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 71946.153846 # average ReadReq miss latency 756system.cpu.l2cache.ReadReq_avg_miss_latency::total 66869.804401 # average ReadReq miss latency 757system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74108.433735 # average ReadExReq miss latency 758system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74108.433735 # average ReadExReq miss latency 759system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65910.610465 # average overall miss latency 760system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73158.783784 # average overall miss latency 761system.cpu.l2cache.demand_avg_miss_latency::total 68090.955285 # average overall miss latency 762system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65910.610465 # average overall miss latency 763system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73158.783784 # average overall miss latency 764system.cpu.l2cache.overall_avg_miss_latency::total 68090.955285 # average overall miss latency 765system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 766system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 767system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 768system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 769system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 770system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 771system.cpu.l2cache.fast_writes 0 # number of fast writes performed 772system.cpu.l2cache.cache_copies 0 # number of cache copies performed 773system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 344 # number of ReadReq MSHR misses 774system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 65 # number of ReadReq MSHR misses 775system.cpu.l2cache.ReadReq_mshr_misses::total 409 # number of ReadReq MSHR misses 776system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 83 # number of ReadExReq MSHR misses 777system.cpu.l2cache.ReadExReq_mshr_misses::total 83 # number of ReadExReq MSHR misses 778system.cpu.l2cache.demand_mshr_misses::cpu.inst 344 # number of demand (read+write) MSHR misses 779system.cpu.l2cache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses 780system.cpu.l2cache.demand_mshr_misses::total 492 # number of demand (read+write) MSHR misses 781system.cpu.l2cache.overall_mshr_misses::cpu.inst 344 # number of overall MSHR misses 782system.cpu.l2cache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses 783system.cpu.l2cache.overall_mshr_misses::total 492 # number of overall MSHR misses 784system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 18347250 # number of ReadReq MSHR miss cycles 785system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3889500 # number of ReadReq MSHR miss cycles 786system.cpu.l2cache.ReadReq_mshr_miss_latency::total 22236750 # number of ReadReq MSHR miss cycles 787system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5131500 # number of ReadExReq MSHR miss cycles 788system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5131500 # number of ReadExReq MSHR miss cycles 789system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 18347250 # number of demand (read+write) MSHR miss cycles 790system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9021000 # number of demand (read+write) MSHR miss cycles 791system.cpu.l2cache.demand_mshr_miss_latency::total 27368250 # number of demand (read+write) MSHR miss cycles 792system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 18347250 # number of overall MSHR miss cycles 793system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9021000 # number of overall MSHR miss cycles 794system.cpu.l2cache.overall_mshr_miss_latency::total 27368250 # number of overall MSHR miss cycles 795system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.994220 # mshr miss rate for ReadReq accesses 796system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 797system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.995134 # mshr miss rate for ReadReq accesses 798system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 799system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 800system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.994220 # mshr miss rate for demand accesses 801system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 802system.cpu.l2cache.demand_mshr_miss_rate::total 0.995951 # mshr miss rate for demand accesses 803system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.994220 # mshr miss rate for overall accesses 804system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 805system.cpu.l2cache.overall_mshr_miss_rate::total 0.995951 # mshr miss rate for overall accesses 806system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 53335.029070 # average ReadReq mshr miss latency 807system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 59838.461538 # average ReadReq mshr miss latency 808system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 54368.581907 # average ReadReq mshr miss latency 809system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61825.301205 # average ReadExReq mshr miss latency 810system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61825.301205 # average ReadExReq mshr miss latency 811system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 53335.029070 # average overall mshr miss latency 812system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60952.702703 # average overall mshr miss latency 813system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55626.524390 # average overall mshr miss latency 814system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 53335.029070 # average overall mshr miss latency 815system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60952.702703 # average overall mshr miss latency 816system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55626.524390 # average overall mshr miss latency 817system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 818system.cpu.dcache.tags.replacements 0 # number of replacements 819system.cpu.dcache.tags.tagsinuse 98.823294 # Cycle average of tags in use 820system.cpu.dcache.tags.total_refs 4124 # Total number of references to valid blocks. 821system.cpu.dcache.tags.sampled_refs 147 # Sample count of references to valid blocks. 822system.cpu.dcache.tags.avg_refs 28.054422 # Average number of references to valid blocks. 823system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 824system.cpu.dcache.tags.occ_blocks::cpu.data 98.823294 # Average occupied blocks per requestor 825system.cpu.dcache.tags.occ_percent::cpu.data 0.024127 # Average percentage of cache occupancy 826system.cpu.dcache.tags.occ_percent::total 0.024127 # Average percentage of cache occupancy 827system.cpu.dcache.tags.occ_task_id_blocks::1024 147 # Occupied blocks per task id 828system.cpu.dcache.tags.age_task_id_blocks_1024::0 22 # Occupied blocks per task id 829system.cpu.dcache.tags.age_task_id_blocks_1024::1 125 # Occupied blocks per task id 830system.cpu.dcache.tags.occ_task_id_percent::1024 0.035889 # Percentage of cache occupancy per task id 831system.cpu.dcache.tags.tag_accesses 9491 # Number of tag accesses 832system.cpu.dcache.tags.data_accesses 9491 # Number of data accesses 833system.cpu.dcache.ReadReq_hits::cpu.data 3085 # number of ReadReq hits 834system.cpu.dcache.ReadReq_hits::total 3085 # number of ReadReq hits 835system.cpu.dcache.WriteReq_hits::cpu.data 1033 # number of WriteReq hits 836system.cpu.dcache.WriteReq_hits::total 1033 # number of WriteReq hits 837system.cpu.dcache.SwapReq_hits::cpu.data 6 # number of SwapReq hits 838system.cpu.dcache.SwapReq_hits::total 6 # number of SwapReq hits 839system.cpu.dcache.demand_hits::cpu.data 4118 # number of demand (read+write) hits 840system.cpu.dcache.demand_hits::total 4118 # number of demand (read+write) hits 841system.cpu.dcache.overall_hits::cpu.data 4118 # number of overall hits 842system.cpu.dcache.overall_hits::total 4118 # number of overall hits 843system.cpu.dcache.ReadReq_misses::cpu.data 139 # number of ReadReq misses 844system.cpu.dcache.ReadReq_misses::total 139 # number of ReadReq misses 845system.cpu.dcache.WriteReq_misses::cpu.data 409 # number of WriteReq misses 846system.cpu.dcache.WriteReq_misses::total 409 # number of WriteReq misses 847system.cpu.dcache.demand_misses::cpu.data 548 # number of demand (read+write) misses 848system.cpu.dcache.demand_misses::total 548 # number of demand (read+write) misses 849system.cpu.dcache.overall_misses::cpu.data 548 # number of overall misses 850system.cpu.dcache.overall_misses::total 548 # number of overall misses 851system.cpu.dcache.ReadReq_miss_latency::cpu.data 8670750 # number of ReadReq miss cycles 852system.cpu.dcache.ReadReq_miss_latency::total 8670750 # number of ReadReq miss cycles 853system.cpu.dcache.WriteReq_miss_latency::cpu.data 26093224 # number of WriteReq miss cycles 854system.cpu.dcache.WriteReq_miss_latency::total 26093224 # number of WriteReq miss cycles 855system.cpu.dcache.demand_miss_latency::cpu.data 34763974 # number of demand (read+write) miss cycles 856system.cpu.dcache.demand_miss_latency::total 34763974 # number of demand (read+write) miss cycles 857system.cpu.dcache.overall_miss_latency::cpu.data 34763974 # number of overall miss cycles 858system.cpu.dcache.overall_miss_latency::total 34763974 # number of overall miss cycles 859system.cpu.dcache.ReadReq_accesses::cpu.data 3224 # number of ReadReq accesses(hits+misses) 860system.cpu.dcache.ReadReq_accesses::total 3224 # number of ReadReq accesses(hits+misses) 861system.cpu.dcache.WriteReq_accesses::cpu.data 1442 # number of WriteReq accesses(hits+misses) 862system.cpu.dcache.WriteReq_accesses::total 1442 # number of WriteReq accesses(hits+misses) 863system.cpu.dcache.SwapReq_accesses::cpu.data 6 # number of SwapReq accesses(hits+misses) 864system.cpu.dcache.SwapReq_accesses::total 6 # number of SwapReq accesses(hits+misses) 865system.cpu.dcache.demand_accesses::cpu.data 4666 # number of demand (read+write) accesses 866system.cpu.dcache.demand_accesses::total 4666 # number of demand (read+write) accesses 867system.cpu.dcache.overall_accesses::cpu.data 4666 # number of overall (read+write) accesses 868system.cpu.dcache.overall_accesses::total 4666 # number of overall (read+write) accesses 869system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.043114 # miss rate for ReadReq accesses 870system.cpu.dcache.ReadReq_miss_rate::total 0.043114 # miss rate for ReadReq accesses 871system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.283634 # miss rate for WriteReq accesses 872system.cpu.dcache.WriteReq_miss_rate::total 0.283634 # miss rate for WriteReq accesses 873system.cpu.dcache.demand_miss_rate::cpu.data 0.117445 # miss rate for demand accesses 874system.cpu.dcache.demand_miss_rate::total 0.117445 # miss rate for demand accesses 875system.cpu.dcache.overall_miss_rate::cpu.data 0.117445 # miss rate for overall accesses 876system.cpu.dcache.overall_miss_rate::total 0.117445 # miss rate for overall accesses 877system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 62379.496403 # average ReadReq miss latency 878system.cpu.dcache.ReadReq_avg_miss_latency::total 62379.496403 # average ReadReq miss latency 879system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63797.613692 # average WriteReq miss latency 880system.cpu.dcache.WriteReq_avg_miss_latency::total 63797.613692 # average WriteReq miss latency 881system.cpu.dcache.demand_avg_miss_latency::cpu.data 63437.908759 # average overall miss latency 882system.cpu.dcache.demand_avg_miss_latency::total 63437.908759 # average overall miss latency 883system.cpu.dcache.overall_avg_miss_latency::cpu.data 63437.908759 # average overall miss latency 884system.cpu.dcache.overall_avg_miss_latency::total 63437.908759 # average overall miss latency 885system.cpu.dcache.blocked_cycles::no_mshrs 955 # number of cycles access was blocked 886system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 887system.cpu.dcache.blocked::no_mshrs 30 # number of cycles access was blocked 888system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 889system.cpu.dcache.avg_blocked_cycles::no_mshrs 31.833333 # average number of cycles each access was blocked 890system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 891system.cpu.dcache.fast_writes 0 # number of fast writes performed 892system.cpu.dcache.cache_copies 0 # number of cache copies performed 893system.cpu.dcache.ReadReq_mshr_hits::cpu.data 74 # number of ReadReq MSHR hits 894system.cpu.dcache.ReadReq_mshr_hits::total 74 # number of ReadReq MSHR hits 895system.cpu.dcache.WriteReq_mshr_hits::cpu.data 326 # number of WriteReq MSHR hits 896system.cpu.dcache.WriteReq_mshr_hits::total 326 # number of WriteReq MSHR hits 897system.cpu.dcache.demand_mshr_hits::cpu.data 400 # number of demand (read+write) MSHR hits 898system.cpu.dcache.demand_mshr_hits::total 400 # number of demand (read+write) MSHR hits 899system.cpu.dcache.overall_mshr_hits::cpu.data 400 # number of overall MSHR hits 900system.cpu.dcache.overall_mshr_hits::total 400 # number of overall MSHR hits 901system.cpu.dcache.ReadReq_mshr_misses::cpu.data 65 # number of ReadReq MSHR misses 902system.cpu.dcache.ReadReq_mshr_misses::total 65 # number of ReadReq MSHR misses 903system.cpu.dcache.WriteReq_mshr_misses::cpu.data 83 # number of WriteReq MSHR misses 904system.cpu.dcache.WriteReq_mshr_misses::total 83 # number of WriteReq MSHR misses 905system.cpu.dcache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses 906system.cpu.dcache.demand_mshr_misses::total 148 # number of demand (read+write) MSHR misses 907system.cpu.dcache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses 908system.cpu.dcache.overall_mshr_misses::total 148 # number of overall MSHR misses 909system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4741000 # number of ReadReq MSHR miss cycles 910system.cpu.dcache.ReadReq_mshr_miss_latency::total 4741000 # number of ReadReq MSHR miss cycles 911system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 6235500 # number of WriteReq MSHR miss cycles 912system.cpu.dcache.WriteReq_mshr_miss_latency::total 6235500 # number of WriteReq MSHR miss cycles 913system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10976500 # number of demand (read+write) MSHR miss cycles 914system.cpu.dcache.demand_mshr_miss_latency::total 10976500 # number of demand (read+write) MSHR miss cycles 915system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10976500 # number of overall MSHR miss cycles 916system.cpu.dcache.overall_mshr_miss_latency::total 10976500 # number of overall MSHR miss cycles 917system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.020161 # mshr miss rate for ReadReq accesses 918system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.020161 # mshr miss rate for ReadReq accesses 919system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.057559 # mshr miss rate for WriteReq accesses 920system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.057559 # mshr miss rate for WriteReq accesses 921system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.031719 # mshr miss rate for demand accesses 922system.cpu.dcache.demand_mshr_miss_rate::total 0.031719 # mshr miss rate for demand accesses 923system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.031719 # mshr miss rate for overall accesses 924system.cpu.dcache.overall_mshr_miss_rate::total 0.031719 # mshr miss rate for overall accesses 925system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 72938.461538 # average ReadReq mshr miss latency 926system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 72938.461538 # average ReadReq mshr miss latency 927system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75126.506024 # average WriteReq mshr miss latency 928system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75126.506024 # average WriteReq mshr miss latency 929system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 74165.540541 # average overall mshr miss latency 930system.cpu.dcache.demand_avg_mshr_miss_latency::total 74165.540541 # average overall mshr miss latency 931system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 74165.540541 # average overall mshr miss latency 932system.cpu.dcache.overall_avg_mshr_miss_latency::total 74165.540541 # average overall mshr miss latency 933system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 934 935---------- End Simulation Statistics ---------- 936