stats.txt revision 11955:1170d039b31e
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000067 # Number of seconds simulated 4sim_ticks 66743000 # Number of ticks simulated 5final_tick 66743000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 234636 # Simulator instruction rate (inst/s) 8host_op_rate 234630 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 138224430 # Simulator tick rate (ticks/s) 10host_mem_usage 263644 # Number of bytes of host memory used 11host_seconds 0.48 # Real time elapsed on the host 12sim_insts 113291 # Number of instructions simulated 13sim_ops 113291 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 17system.physmem.bytes_read::cpu.inst 49408 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu.data 16960 # Number of bytes read from this memory 19system.physmem.bytes_read::total 66368 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu.inst 49408 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::total 49408 # Number of instructions bytes read from this memory 22system.physmem.num_reads::cpu.inst 772 # Number of read requests responded to by this memory 23system.physmem.num_reads::cpu.data 265 # Number of read requests responded to by this memory 24system.physmem.num_reads::total 1037 # Number of read requests responded to by this memory 25system.physmem.bw_read::cpu.inst 740272388 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::cpu.data 254109045 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_read::total 994381433 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::cpu.inst 740272388 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_inst_read::total 740272388 # Instruction read bandwidth from this memory (bytes/s) 30system.physmem.bw_total::cpu.inst 740272388 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::cpu.data 254109045 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.bw_total::total 994381433 # Total bandwidth to/from this memory (bytes/s) 33system.physmem.readReqs 1038 # Number of read requests accepted 34system.physmem.writeReqs 0 # Number of write requests accepted 35system.physmem.readBursts 1038 # Number of DRAM read bursts, including those serviced by the write queue 36system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 37system.physmem.bytesReadDRAM 66432 # Total number of bytes read from DRAM 38system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 39system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 40system.physmem.bytesReadSys 66432 # Total read bytes from the system interface side 41system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 42system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 43system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 44system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 45system.physmem.perBankRdBursts::0 89 # Per bank write bursts 46system.physmem.perBankRdBursts::1 8 # Per bank write bursts 47system.physmem.perBankRdBursts::2 16 # Per bank write bursts 48system.physmem.perBankRdBursts::3 108 # Per bank write bursts 49system.physmem.perBankRdBursts::4 63 # Per bank write bursts 50system.physmem.perBankRdBursts::5 91 # Per bank write bursts 51system.physmem.perBankRdBursts::6 61 # Per bank write bursts 52system.physmem.perBankRdBursts::7 30 # Per bank write bursts 53system.physmem.perBankRdBursts::8 56 # Per bank write bursts 54system.physmem.perBankRdBursts::9 76 # Per bank write bursts 55system.physmem.perBankRdBursts::10 79 # Per bank write bursts 56system.physmem.perBankRdBursts::11 53 # Per bank write bursts 57system.physmem.perBankRdBursts::12 133 # Per bank write bursts 58system.physmem.perBankRdBursts::13 64 # Per bank write bursts 59system.physmem.perBankRdBursts::14 104 # Per bank write bursts 60system.physmem.perBankRdBursts::15 7 # Per bank write bursts 61system.physmem.perBankWrBursts::0 0 # Per bank write bursts 62system.physmem.perBankWrBursts::1 0 # Per bank write bursts 63system.physmem.perBankWrBursts::2 0 # Per bank write bursts 64system.physmem.perBankWrBursts::3 0 # Per bank write bursts 65system.physmem.perBankWrBursts::4 0 # Per bank write bursts 66system.physmem.perBankWrBursts::5 0 # Per bank write bursts 67system.physmem.perBankWrBursts::6 0 # Per bank write bursts 68system.physmem.perBankWrBursts::7 0 # Per bank write bursts 69system.physmem.perBankWrBursts::8 0 # Per bank write bursts 70system.physmem.perBankWrBursts::9 0 # Per bank write bursts 71system.physmem.perBankWrBursts::10 0 # Per bank write bursts 72system.physmem.perBankWrBursts::11 0 # Per bank write bursts 73system.physmem.perBankWrBursts::12 0 # Per bank write bursts 74system.physmem.perBankWrBursts::13 0 # Per bank write bursts 75system.physmem.perBankWrBursts::14 0 # Per bank write bursts 76system.physmem.perBankWrBursts::15 0 # Per bank write bursts 77system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 78system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 79system.physmem.totGap 66724000 # Total gap between requests 80system.physmem.readPktSize::0 0 # Read request sizes (log2) 81system.physmem.readPktSize::1 0 # Read request sizes (log2) 82system.physmem.readPktSize::2 0 # Read request sizes (log2) 83system.physmem.readPktSize::3 0 # Read request sizes (log2) 84system.physmem.readPktSize::4 0 # Read request sizes (log2) 85system.physmem.readPktSize::5 0 # Read request sizes (log2) 86system.physmem.readPktSize::6 1038 # Read request sizes (log2) 87system.physmem.writePktSize::0 0 # Write request sizes (log2) 88system.physmem.writePktSize::1 0 # Write request sizes (log2) 89system.physmem.writePktSize::2 0 # Write request sizes (log2) 90system.physmem.writePktSize::3 0 # Write request sizes (log2) 91system.physmem.writePktSize::4 0 # Write request sizes (log2) 92system.physmem.writePktSize::5 0 # Write request sizes (log2) 93system.physmem.writePktSize::6 0 # Write request sizes (log2) 94system.physmem.rdQLenPdf::0 579 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::1 293 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::2 110 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::3 50 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 126system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 190system.physmem.bytesPerActivate::samples 201 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::mean 318.407960 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::gmean 195.437814 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::stdev 320.986499 # Bytes accessed per row activation 194system.physmem.bytesPerActivate::0-127 66 32.84% 32.84% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::128-255 49 24.38% 57.21% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::256-383 28 13.93% 71.14% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::384-511 11 5.47% 76.62% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::512-639 11 5.47% 82.09% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::640-767 6 2.99% 85.07% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::768-895 3 1.49% 86.57% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::896-1023 5 2.49% 89.05% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::1024-1151 22 10.95% 100.00% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::total 201 # Bytes accessed per row activation 204system.physmem.totQLat 13663500 # Total ticks spent queuing 205system.physmem.totMemAccLat 33126000 # Total ticks spent from burst creation until serviced by the DRAM 206system.physmem.totBusLat 5190000 # Total ticks spent in databus transfers 207system.physmem.avgQLat 13163.29 # Average queueing delay per DRAM burst 208system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 209system.physmem.avgMemAccLat 31913.29 # Average memory access latency per DRAM burst 210system.physmem.avgRdBW 995.34 # Average DRAM read bandwidth in MiByte/s 211system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 212system.physmem.avgRdBWSys 995.34 # Average system read bandwidth in MiByte/s 213system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 214system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 215system.physmem.busUtil 7.78 # Data bus utilization in percentage 216system.physmem.busUtilRead 7.78 # Data bus utilization in percentage for reads 217system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 218system.physmem.avgRdQLen 1.68 # Average read queue length when enqueuing 219system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 220system.physmem.readRowHits 824 # Number of row buffer hits during reads 221system.physmem.writeRowHits 0 # Number of row buffer hits during writes 222system.physmem.readRowHitRate 79.38 # Row buffer hit rate for reads 223system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 224system.physmem.avgGap 64281.31 # Average gap between requests 225system.physmem.pageHitRate 79.38 # Row buffer hit rate, read and write combined 226system.physmem_0.actEnergy 821100 # Energy for activate commands per rank (pJ) 227system.physmem_0.preEnergy 406065 # Energy for precharge commands per rank (pJ) 228system.physmem_0.readEnergy 3327240 # Energy for read commands per rank (pJ) 229system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) 230system.physmem_0.refreshEnergy 4917120.000000 # Energy for refresh commands per rank (pJ) 231system.physmem_0.actBackEnergy 6538470 # Energy for active background per rank (pJ) 232system.physmem_0.preBackEnergy 110400 # Energy for precharge background per rank (pJ) 233system.physmem_0.actPowerDownEnergy 22321770 # Energy for active power-down per rank (pJ) 234system.physmem_0.prePowerDownEnergy 1215840 # Energy for precharge power-down per rank (pJ) 235system.physmem_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) 236system.physmem_0.totalEnergy 39658005 # Total energy per rank (pJ) 237system.physmem_0.averagePower 594.183051 # Core power per rank (mW) 238system.physmem_0.totalIdleTime 51789750 # Total Idle time Per DRAM Rank 239system.physmem_0.memoryStateTime::IDLE 53500 # Time in different power states 240system.physmem_0.memoryStateTime::REF 2080000 # Time in different power states 241system.physmem_0.memoryStateTime::SREF 0 # Time in different power states 242system.physmem_0.memoryStateTime::PRE_PDN 3164000 # Time in different power states 243system.physmem_0.memoryStateTime::ACT 12517250 # Time in different power states 244system.physmem_0.memoryStateTime::ACT_PDN 48928250 # Time in different power states 245system.physmem_1.actEnergy 706860 # Energy for activate commands per rank (pJ) 246system.physmem_1.preEnergy 356730 # Energy for precharge commands per rank (pJ) 247system.physmem_1.readEnergy 4084080 # Energy for read commands per rank (pJ) 248system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) 249system.physmem_1.refreshEnergy 4917120.000000 # Energy for refresh commands per rank (pJ) 250system.physmem_1.actBackEnergy 6307620 # Energy for active background per rank (pJ) 251system.physmem_1.preBackEnergy 140640 # Energy for precharge background per rank (pJ) 252system.physmem_1.actPowerDownEnergy 21247890 # Energy for active power-down per rank (pJ) 253system.physmem_1.prePowerDownEnergy 2284320 # Energy for precharge power-down per rank (pJ) 254system.physmem_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) 255system.physmem_1.totalEnergy 40045260 # Total energy per rank (pJ) 256system.physmem_1.averagePower 599.985167 # Core power per rank (mW) 257system.physmem_1.totalIdleTime 52550750 # Total Idle time Per DRAM Rank 258system.physmem_1.memoryStateTime::IDLE 144500 # Time in different power states 259system.physmem_1.memoryStateTime::REF 2080000 # Time in different power states 260system.physmem_1.memoryStateTime::SREF 0 # Time in different power states 261system.physmem_1.memoryStateTime::PRE_PDN 5948000 # Time in different power states 262system.physmem_1.memoryStateTime::ACT 11967750 # Time in different power states 263system.physmem_1.memoryStateTime::ACT_PDN 46602750 # Time in different power states 264system.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 265system.cpu.branchPred.lookups 40127 # Number of BP lookups 266system.cpu.branchPred.condPredicted 25071 # Number of conditional branches predicted 267system.cpu.branchPred.condIncorrect 2677 # Number of conditional branches incorrect 268system.cpu.branchPred.BTBLookups 34324 # Number of BTB lookups 269system.cpu.branchPred.BTBHits 19560 # Number of BTB hits 270system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 271system.cpu.branchPred.BTBHitPct 56.986365 # BTB Hit Percentage 272system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target. 273system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions. 274system.cpu.branchPred.indirectLookups 7732 # Number of indirect predictor lookups. 275system.cpu.branchPred.indirectHits 3910 # Number of indirect target hits. 276system.cpu.branchPred.indirectMisses 3822 # Number of indirect misses. 277system.cpu.branchPredindirectMispredicted 1192 # Number of mispredicted indirect branches. 278system.cpu_clk_domain.clock 500 # Clock period in ticks 279system.cpu.dtb.read_hits 0 # DTB read hits 280system.cpu.dtb.read_misses 0 # DTB read misses 281system.cpu.dtb.read_accesses 0 # DTB read accesses 282system.cpu.dtb.write_hits 0 # DTB write hits 283system.cpu.dtb.write_misses 0 # DTB write misses 284system.cpu.dtb.write_accesses 0 # DTB write accesses 285system.cpu.dtb.hits 0 # DTB hits 286system.cpu.dtb.misses 0 # DTB misses 287system.cpu.dtb.accesses 0 # DTB accesses 288system.cpu.itb.read_hits 0 # DTB read hits 289system.cpu.itb.read_misses 0 # DTB read misses 290system.cpu.itb.read_accesses 0 # DTB read accesses 291system.cpu.itb.write_hits 0 # DTB write hits 292system.cpu.itb.write_misses 0 # DTB write misses 293system.cpu.itb.write_accesses 0 # DTB write accesses 294system.cpu.itb.hits 0 # DTB hits 295system.cpu.itb.misses 0 # DTB misses 296system.cpu.itb.accesses 0 # DTB accesses 297system.cpu.workload.numSyscalls 45 # Number of system calls 298system.cpu.pwrStateResidencyTicks::ON 66743000 # Cumulative time (in ticks) in various power states 299system.cpu.numCycles 133487 # number of cpu cycles simulated 300system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 301system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 302system.cpu.fetch.icacheStallCycles 32821 # Number of cycles fetch is stalled on an Icache miss 303system.cpu.fetch.Insts 168943 # Number of instructions fetch has processed 304system.cpu.fetch.Branches 40127 # Number of branches that fetch encountered 305system.cpu.fetch.predictedBranches 23470 # Number of branches that fetch has predicted taken 306system.cpu.fetch.Cycles 44129 # Number of cycles fetch has run and was not squashing or blocked 307system.cpu.fetch.SquashCycles 5494 # Number of cycles fetch has spent squashing 308system.cpu.fetch.MiscStallCycles 504 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 309system.cpu.fetch.IcacheWaitRetryStallCycles 156 # Number of stall cycles due to full MSHR 310system.cpu.fetch.CacheLines 22264 # Number of cache lines fetched 311system.cpu.fetch.IcacheSquashes 1272 # Number of outstanding Icache misses that were squashed 312system.cpu.fetch.rateDist::samples 80357 # Number of instructions fetched each cycle (Total) 313system.cpu.fetch.rateDist::mean 2.102406 # Number of instructions fetched each cycle (Total) 314system.cpu.fetch.rateDist::stdev 2.833567 # Number of instructions fetched each cycle (Total) 315system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 316system.cpu.fetch.rateDist::0 43897 54.63% 54.63% # Number of instructions fetched each cycle (Total) 317system.cpu.fetch.rateDist::1 3425 4.26% 58.89% # Number of instructions fetched each cycle (Total) 318system.cpu.fetch.rateDist::2 6099 7.59% 66.48% # Number of instructions fetched each cycle (Total) 319system.cpu.fetch.rateDist::3 5421 6.75% 73.23% # Number of instructions fetched each cycle (Total) 320system.cpu.fetch.rateDist::4 2445 3.04% 76.27% # Number of instructions fetched each cycle (Total) 321system.cpu.fetch.rateDist::5 6593 8.20% 84.47% # Number of instructions fetched each cycle (Total) 322system.cpu.fetch.rateDist::6 1925 2.40% 86.87% # Number of instructions fetched each cycle (Total) 323system.cpu.fetch.rateDist::7 1654 2.06% 88.93% # Number of instructions fetched each cycle (Total) 324system.cpu.fetch.rateDist::8 8898 11.07% 100.00% # Number of instructions fetched each cycle (Total) 325system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 326system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 327system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 328system.cpu.fetch.rateDist::total 80357 # Number of instructions fetched each cycle (Total) 329system.cpu.fetch.branchRate 0.300606 # Number of branch fetches per cycle 330system.cpu.fetch.rate 1.265614 # Number of inst fetches per cycle 331system.cpu.decode.IdleCycles 33044 # Number of cycles decode is idle 332system.cpu.decode.BlockedCycles 11875 # Number of cycles decode is blocked 333system.cpu.decode.RunCycles 32363 # Number of cycles decode is running 334system.cpu.decode.UnblockCycles 936 # Number of cycles decode is unblocking 335system.cpu.decode.SquashCycles 2139 # Number of cycles decode is squashing 336system.cpu.decode.BranchResolved 19097 # Number of times decode resolved a branch 337system.cpu.decode.BranchMispred 639 # Number of times decode detected a branch misprediction 338system.cpu.decode.DecodedInsts 154927 # Number of instructions handled by decode 339system.cpu.decode.SquashedInsts 1938 # Number of squashed instructions handled by decode 340system.cpu.rename.SquashCycles 2139 # Number of cycles rename is squashing 341system.cpu.rename.IdleCycles 34647 # Number of cycles rename is idle 342system.cpu.rename.BlockCycles 3538 # Number of cycles rename is blocking 343system.cpu.rename.serializeStallCycles 1406 # count of cycles rename stalled for serializing inst 344system.cpu.rename.RunCycles 31612 # Number of cycles rename is running 345system.cpu.rename.UnblockCycles 7015 # Number of cycles rename is unblocking 346system.cpu.rename.RenamedInsts 148450 # Number of instructions processed by rename 347system.cpu.rename.ROBFullEvents 21 # Number of times rename has blocked due to ROB full 348system.cpu.rename.IQFullEvents 3 # Number of times rename has blocked due to IQ full 349system.cpu.rename.LQFullEvents 267 # Number of times rename has blocked due to LQ full 350system.cpu.rename.SQFullEvents 6512 # Number of times rename has blocked due to SQ full 351system.cpu.rename.RenamedOperands 101534 # Number of destination operands rename has renamed 352system.cpu.rename.RenameLookups 195335 # Number of register rename lookups that rename has made 353system.cpu.rename.int_rename_lookups 195335 # Number of integer rename lookups 354system.cpu.rename.CommittedMaps 76188 # Number of HB maps that are committed 355system.cpu.rename.UndoneMaps 25346 # Number of HB maps that are undone due to squashing 356system.cpu.rename.serializingInsts 57 # count of serializing insts renamed 357system.cpu.rename.tempSerializingInsts 57 # count of temporary serializing insts renamed 358system.cpu.rename.skidInsts 3248 # count of insts added to the skid buffer 359system.cpu.memDep0.insertedLoads 29003 # Number of loads inserted to the mem dependence unit. 360system.cpu.memDep0.insertedStores 22614 # Number of stores inserted to the mem dependence unit. 361system.cpu.memDep0.conflictingLoads 628 # Number of conflicting loads. 362system.cpu.memDep0.conflictingStores 17 # Number of conflicting stores. 363system.cpu.iq.iqInstsAdded 137191 # Number of instructions added to the IQ (excludes non-spec) 364system.cpu.iq.iqNonSpecInstsAdded 60 # Number of non-speculative instructions added to the IQ 365system.cpu.iq.iqInstsIssued 131006 # Number of instructions issued 366system.cpu.iq.iqSquashedInstsIssued 401 # Number of squashed instructions issued 367system.cpu.iq.iqSquashedInstsExamined 23957 # Number of squashed instructions iterated over during squash; mainly for profiling 368system.cpu.iq.iqSquashedOperandsExamined 13441 # Number of squashed operands that are examined and possibly removed from graph 369system.cpu.iq.iqSquashedNonSpecRemoved 13 # Number of squashed non-spec instructions that were removed 370system.cpu.iq.issued_per_cycle::samples 80357 # Number of insts issued each cycle 371system.cpu.iq.issued_per_cycle::mean 1.630300 # Number of insts issued each cycle 372system.cpu.iq.issued_per_cycle::stdev 2.012996 # Number of insts issued each cycle 373system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 374system.cpu.iq.issued_per_cycle::0 38076 47.38% 47.38% # Number of insts issued each cycle 375system.cpu.iq.issued_per_cycle::1 10267 12.78% 60.16% # Number of insts issued each cycle 376system.cpu.iq.issued_per_cycle::2 8067 10.04% 70.20% # Number of insts issued each cycle 377system.cpu.iq.issued_per_cycle::3 8077 10.05% 80.25% # Number of insts issued each cycle 378system.cpu.iq.issued_per_cycle::4 5915 7.36% 87.61% # Number of insts issued each cycle 379system.cpu.iq.issued_per_cycle::5 4760 5.92% 93.54% # Number of insts issued each cycle 380system.cpu.iq.issued_per_cycle::6 3768 4.69% 98.22% # Number of insts issued each cycle 381system.cpu.iq.issued_per_cycle::7 1110 1.38% 99.61% # Number of insts issued each cycle 382system.cpu.iq.issued_per_cycle::8 317 0.39% 100.00% # Number of insts issued each cycle 383system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 384system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 385system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 386system.cpu.iq.issued_per_cycle::total 80357 # Number of insts issued each cycle 387system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 388system.cpu.iq.fu_full::IntAlu 179 6.20% 6.20% # attempts to use FU when none available 389system.cpu.iq.fu_full::IntMult 0 0.00% 6.20% # attempts to use FU when none available 390system.cpu.iq.fu_full::IntDiv 0 0.00% 6.20% # attempts to use FU when none available 391system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.20% # attempts to use FU when none available 392system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.20% # attempts to use FU when none available 393system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.20% # attempts to use FU when none available 394system.cpu.iq.fu_full::FloatMult 0 0.00% 6.20% # attempts to use FU when none available 395system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 6.20% # attempts to use FU when none available 396system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.20% # attempts to use FU when none available 397system.cpu.iq.fu_full::FloatMisc 0 0.00% 6.20% # attempts to use FU when none available 398system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.20% # attempts to use FU when none available 399system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.20% # attempts to use FU when none available 400system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.20% # attempts to use FU when none available 401system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.20% # attempts to use FU when none available 402system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.20% # attempts to use FU when none available 403system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.20% # attempts to use FU when none available 404system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.20% # attempts to use FU when none available 405system.cpu.iq.fu_full::SimdMult 0 0.00% 6.20% # attempts to use FU when none available 406system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.20% # attempts to use FU when none available 407system.cpu.iq.fu_full::SimdShift 0 0.00% 6.20% # attempts to use FU when none available 408system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.20% # attempts to use FU when none available 409system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.20% # attempts to use FU when none available 410system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.20% # attempts to use FU when none available 411system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.20% # attempts to use FU when none available 412system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.20% # attempts to use FU when none available 413system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.20% # attempts to use FU when none available 414system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.20% # attempts to use FU when none available 415system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.20% # attempts to use FU when none available 416system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.20% # attempts to use FU when none available 417system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.20% # attempts to use FU when none available 418system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.20% # attempts to use FU when none available 419system.cpu.iq.fu_full::MemRead 1370 47.45% 53.65% # attempts to use FU when none available 420system.cpu.iq.fu_full::MemWrite 1338 46.35% 100.00% # attempts to use FU when none available 421system.cpu.iq.fu_full::FloatMemRead 0 0.00% 100.00% # attempts to use FU when none available 422system.cpu.iq.fu_full::FloatMemWrite 0 0.00% 100.00% # attempts to use FU when none available 423system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 424system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 425system.cpu.iq.FU_type_0::No_OpClass 45 0.03% 0.03% # Type of FU issued 426system.cpu.iq.FU_type_0::IntAlu 81559 62.26% 62.29% # Type of FU issued 427system.cpu.iq.FU_type_0::IntMult 129 0.10% 62.39% # Type of FU issued 428system.cpu.iq.FU_type_0::IntDiv 30 0.02% 62.41% # Type of FU issued 429system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 62.41% # Type of FU issued 430system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 62.41% # Type of FU issued 431system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 62.41% # Type of FU issued 432system.cpu.iq.FU_type_0::FloatMult 0 0.00% 62.41% # Type of FU issued 433system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 62.41% # Type of FU issued 434system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 62.41% # Type of FU issued 435system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 62.41% # Type of FU issued 436system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 62.41% # Type of FU issued 437system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 62.41% # Type of FU issued 438system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 62.41% # Type of FU issued 439system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 62.41% # Type of FU issued 440system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 62.41% # Type of FU issued 441system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 62.41% # Type of FU issued 442system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 62.41% # Type of FU issued 443system.cpu.iq.FU_type_0::SimdMult 0 0.00% 62.41% # Type of FU issued 444system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 62.41% # Type of FU issued 445system.cpu.iq.FU_type_0::SimdShift 0 0.00% 62.41% # Type of FU issued 446system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 62.41% # Type of FU issued 447system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 62.41% # Type of FU issued 448system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 62.41% # Type of FU issued 449system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 62.41% # Type of FU issued 450system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 62.41% # Type of FU issued 451system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 62.41% # Type of FU issued 452system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 62.41% # Type of FU issued 453system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 62.41% # Type of FU issued 454system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 62.41% # Type of FU issued 455system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.41% # Type of FU issued 456system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.41% # Type of FU issued 457system.cpu.iq.FU_type_0::MemRead 27992 21.37% 83.78% # Type of FU issued 458system.cpu.iq.FU_type_0::MemWrite 21251 16.22% 100.00% # Type of FU issued 459system.cpu.iq.FU_type_0::FloatMemRead 0 0.00% 100.00% # Type of FU issued 460system.cpu.iq.FU_type_0::FloatMemWrite 0 0.00% 100.00% # Type of FU issued 461system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 462system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 463system.cpu.iq.FU_type_0::total 131006 # Type of FU issued 464system.cpu.iq.rate 0.981414 # Inst issue rate 465system.cpu.iq.fu_busy_cnt 2887 # FU busy when requested 466system.cpu.iq.fu_busy_rate 0.022037 # FU busy rate (busy events/executed inst) 467system.cpu.iq.int_inst_queue_reads 345657 # Number of integer instruction queue reads 468system.cpu.iq.int_inst_queue_writes 161246 # Number of integer instruction queue writes 469system.cpu.iq.int_inst_queue_wakeup_accesses 125018 # Number of integer instruction queue wakeup accesses 470system.cpu.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads 471system.cpu.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes 472system.cpu.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses 473system.cpu.iq.int_alu_accesses 133848 # Number of integer alu accesses 474system.cpu.iq.fp_alu_accesses 0 # Number of floating point alu accesses 475system.cpu.iew.lsq.thread0.forwLoads 2541 # Number of loads that had data forwarded from stores 476system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 477system.cpu.iew.lsq.thread0.squashedLoads 5223 # Number of loads squashed 478system.cpu.iew.lsq.thread0.ignoredResponses 6 # Number of memory responses ignored because the instruction is squashed 479system.cpu.iew.lsq.thread0.memOrderViolation 35 # Number of memory ordering violations 480system.cpu.iew.lsq.thread0.squashedStores 2902 # Number of stores squashed 481system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 482system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 483system.cpu.iew.lsq.thread0.rescheduledLoads 4 # Number of loads that were rescheduled 484system.cpu.iew.lsq.thread0.cacheBlocked 101 # Number of times an access to memory failed due to the cache being blocked 485system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 486system.cpu.iew.iewSquashCycles 2139 # Number of cycles IEW is squashing 487system.cpu.iew.iewBlockCycles 2305 # Number of cycles IEW is blocking 488system.cpu.iew.iewUnblockCycles 218 # Number of cycles IEW is unblocking 489system.cpu.iew.iewDispatchedInsts 137249 # Number of instructions dispatched to IQ 490system.cpu.iew.iewDispSquashedInsts 965 # Number of squashed instructions skipped by dispatch 491system.cpu.iew.iewDispLoadInsts 29003 # Number of dispatched load instructions 492system.cpu.iew.iewDispStoreInsts 22614 # Number of dispatched store instructions 493system.cpu.iew.iewDispNonSpecInsts 58 # Number of dispatched non-speculative instructions 494system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall 495system.cpu.iew.iewLSQFullEvents 224 # Number of times the LSQ has become full, causing a stall 496system.cpu.iew.memOrderViolationEvents 35 # Number of memory order violations 497system.cpu.iew.predictedTakenIncorrect 498 # Number of branches that were predicted taken incorrectly 498system.cpu.iew.predictedNotTakenIncorrect 1896 # Number of branches that were predicted not taken incorrectly 499system.cpu.iew.branchMispredicts 2394 # Number of branch mispredicts detected at execute 500system.cpu.iew.iewExecutedInsts 126750 # Number of executed instructions 501system.cpu.iew.iewExecLoadInsts 27173 # Number of load instructions executed 502system.cpu.iew.iewExecSquashedInsts 4256 # Number of squashed instructions skipped in execute 503system.cpu.iew.exec_swp 0 # number of swp insts executed 504system.cpu.iew.exec_nop 0 # number of nop insts executed 505system.cpu.iew.exec_refs 47912 # number of memory reference insts executed 506system.cpu.iew.exec_branches 29064 # Number of branches executed 507system.cpu.iew.exec_stores 20739 # Number of stores executed 508system.cpu.iew.exec_rate 0.949531 # Inst execution rate 509system.cpu.iew.wb_sent 125653 # cumulative count of insts sent to commit 510system.cpu.iew.wb_count 125018 # cumulative count of insts written-back 511system.cpu.iew.wb_producers 49237 # num instructions producing a value 512system.cpu.iew.wb_consumers 72853 # num instructions consuming a value 513system.cpu.iew.wb_rate 0.936556 # insts written-back per cycle 514system.cpu.iew.wb_fanout 0.675840 # average fanout of values written-back 515system.cpu.commit.commitSquashedInsts 23968 # The number of squashed insts skipped by commit 516system.cpu.commit.commitNonSpecStalls 45 # The number of times commit has been forced to stall to communicate backwards 517system.cpu.commit.branchMispredicts 2069 # The number of times a branch was mispredicted 518system.cpu.commit.committed_per_cycle::samples 75913 # Number of insts commited each cycle 519system.cpu.commit.committed_per_cycle::mean 1.492379 # Number of insts commited each cycle 520system.cpu.commit.committed_per_cycle::stdev 2.297345 # Number of insts commited each cycle 521system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 522system.cpu.commit.committed_per_cycle::0 42174 55.56% 55.56% # Number of insts commited each cycle 523system.cpu.commit.committed_per_cycle::1 10790 14.21% 69.77% # Number of insts commited each cycle 524system.cpu.commit.committed_per_cycle::2 5413 7.13% 76.90% # Number of insts commited each cycle 525system.cpu.commit.committed_per_cycle::3 4064 5.35% 82.25% # Number of insts commited each cycle 526system.cpu.commit.committed_per_cycle::4 3292 4.34% 86.59% # Number of insts commited each cycle 527system.cpu.commit.committed_per_cycle::5 3056 4.03% 90.62% # Number of insts commited each cycle 528system.cpu.commit.committed_per_cycle::6 2525 3.33% 93.94% # Number of insts commited each cycle 529system.cpu.commit.committed_per_cycle::7 907 1.19% 95.14% # Number of insts commited each cycle 530system.cpu.commit.committed_per_cycle::8 3692 4.86% 100.00% # Number of insts commited each cycle 531system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 532system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 533system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 534system.cpu.commit.committed_per_cycle::total 75913 # Number of insts commited each cycle 535system.cpu.commit.committedInsts 113291 # Number of instructions committed 536system.cpu.commit.committedOps 113291 # Number of ops (including micro ops) committed 537system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 538system.cpu.commit.refs 43492 # Number of memory references committed 539system.cpu.commit.loads 23780 # Number of loads committed 540system.cpu.commit.membars 0 # Number of memory barriers committed 541system.cpu.commit.branches 25920 # Number of branches committed 542system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 543system.cpu.commit.int_insts 113291 # Number of committed integer instructions. 544system.cpu.commit.function_calls 8529 # Number of function calls committed. 545system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction 546system.cpu.commit.op_class_0::IntAlu 69651 61.48% 61.48% # Class of committed instruction 547system.cpu.commit.op_class_0::IntMult 122 0.11% 61.59% # Class of committed instruction 548system.cpu.commit.op_class_0::IntDiv 26 0.02% 61.61% # Class of committed instruction 549system.cpu.commit.op_class_0::FloatAdd 0 0.00% 61.61% # Class of committed instruction 550system.cpu.commit.op_class_0::FloatCmp 0 0.00% 61.61% # Class of committed instruction 551system.cpu.commit.op_class_0::FloatCvt 0 0.00% 61.61% # Class of committed instruction 552system.cpu.commit.op_class_0::FloatMult 0 0.00% 61.61% # Class of committed instruction 553system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 61.61% # Class of committed instruction 554system.cpu.commit.op_class_0::FloatDiv 0 0.00% 61.61% # Class of committed instruction 555system.cpu.commit.op_class_0::FloatMisc 0 0.00% 61.61% # Class of committed instruction 556system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 61.61% # Class of committed instruction 557system.cpu.commit.op_class_0::SimdAdd 0 0.00% 61.61% # Class of committed instruction 558system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 61.61% # Class of committed instruction 559system.cpu.commit.op_class_0::SimdAlu 0 0.00% 61.61% # Class of committed instruction 560system.cpu.commit.op_class_0::SimdCmp 0 0.00% 61.61% # Class of committed instruction 561system.cpu.commit.op_class_0::SimdCvt 0 0.00% 61.61% # Class of committed instruction 562system.cpu.commit.op_class_0::SimdMisc 0 0.00% 61.61% # Class of committed instruction 563system.cpu.commit.op_class_0::SimdMult 0 0.00% 61.61% # Class of committed instruction 564system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 61.61% # Class of committed instruction 565system.cpu.commit.op_class_0::SimdShift 0 0.00% 61.61% # Class of committed instruction 566system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 61.61% # Class of committed instruction 567system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 61.61% # Class of committed instruction 568system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 61.61% # Class of committed instruction 569system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 61.61% # Class of committed instruction 570system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 61.61% # Class of committed instruction 571system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 61.61% # Class of committed instruction 572system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 61.61% # Class of committed instruction 573system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 61.61% # Class of committed instruction 574system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 61.61% # Class of committed instruction 575system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 61.61% # Class of committed instruction 576system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 61.61% # Class of committed instruction 577system.cpu.commit.op_class_0::MemRead 23780 20.99% 82.60% # Class of committed instruction 578system.cpu.commit.op_class_0::MemWrite 19712 17.40% 100.00% # Class of committed instruction 579system.cpu.commit.op_class_0::FloatMemRead 0 0.00% 100.00% # Class of committed instruction 580system.cpu.commit.op_class_0::FloatMemWrite 0 0.00% 100.00% # Class of committed instruction 581system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 582system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 583system.cpu.commit.op_class_0::total 113291 # Class of committed instruction 584system.cpu.commit.bw_lim_events 3692 # number cycles where commit BW limit reached 585system.cpu.rob.rob_reads 208895 # The number of ROB reads 586system.cpu.rob.rob_writes 279024 # The number of ROB writes 587system.cpu.timesIdled 415 # Number of times that the entire CPU went into an idle state and unscheduled itself 588system.cpu.idleCycles 53130 # Total number of cycles that the CPU has spent unscheduled due to idling 589system.cpu.committedInsts 113291 # Number of Instructions Simulated 590system.cpu.committedOps 113291 # Number of Ops (including micro ops) Simulated 591system.cpu.cpi 1.178267 # CPI: Cycles Per Instruction 592system.cpu.cpi_total 1.178267 # CPI: Total CPI of All Threads 593system.cpu.ipc 0.848704 # IPC: Instructions Per Cycle 594system.cpu.ipc_total 0.848704 # IPC: Total IPC of All Threads 595system.cpu.int_regfile_reads 166268 # number of integer regfile reads 596system.cpu.int_regfile_writes 85929 # number of integer regfile writes 597system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 598system.cpu.dcache.tags.replacements 0 # number of replacements 599system.cpu.dcache.tags.tagsinuse 217.985310 # Cycle average of tags in use 600system.cpu.dcache.tags.total_refs 42417 # Total number of references to valid blocks. 601system.cpu.dcache.tags.sampled_refs 265 # Sample count of references to valid blocks. 602system.cpu.dcache.tags.avg_refs 160.064151 # Average number of references to valid blocks. 603system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 604system.cpu.dcache.tags.occ_blocks::cpu.data 217.985310 # Average occupied blocks per requestor 605system.cpu.dcache.tags.occ_percent::cpu.data 0.053219 # Average percentage of cache occupancy 606system.cpu.dcache.tags.occ_percent::total 0.053219 # Average percentage of cache occupancy 607system.cpu.dcache.tags.occ_task_id_blocks::1024 265 # Occupied blocks per task id 608system.cpu.dcache.tags.age_task_id_blocks_1024::0 8 # Occupied blocks per task id 609system.cpu.dcache.tags.age_task_id_blocks_1024::1 257 # Occupied blocks per task id 610system.cpu.dcache.tags.occ_task_id_percent::1024 0.064697 # Percentage of cache occupancy per task id 611system.cpu.dcache.tags.tag_accesses 88517 # Number of tag accesses 612system.cpu.dcache.tags.data_accesses 88517 # Number of data accesses 613system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 614system.cpu.dcache.ReadReq_hits::cpu.data 24171 # number of ReadReq hits 615system.cpu.dcache.ReadReq_hits::total 24171 # number of ReadReq hits 616system.cpu.dcache.WriteReq_hits::cpu.data 18246 # number of WriteReq hits 617system.cpu.dcache.WriteReq_hits::total 18246 # number of WriteReq hits 618system.cpu.dcache.demand_hits::cpu.data 42417 # number of demand (read+write) hits 619system.cpu.dcache.demand_hits::total 42417 # number of demand (read+write) hits 620system.cpu.dcache.overall_hits::cpu.data 42417 # number of overall hits 621system.cpu.dcache.overall_hits::total 42417 # number of overall hits 622system.cpu.dcache.ReadReq_misses::cpu.data 243 # number of ReadReq misses 623system.cpu.dcache.ReadReq_misses::total 243 # number of ReadReq misses 624system.cpu.dcache.WriteReq_misses::cpu.data 1466 # number of WriteReq misses 625system.cpu.dcache.WriteReq_misses::total 1466 # number of WriteReq misses 626system.cpu.dcache.demand_misses::cpu.data 1709 # number of demand (read+write) misses 627system.cpu.dcache.demand_misses::total 1709 # number of demand (read+write) misses 628system.cpu.dcache.overall_misses::cpu.data 1709 # number of overall misses 629system.cpu.dcache.overall_misses::total 1709 # number of overall misses 630system.cpu.dcache.ReadReq_miss_latency::cpu.data 20232000 # number of ReadReq miss cycles 631system.cpu.dcache.ReadReq_miss_latency::total 20232000 # number of ReadReq miss cycles 632system.cpu.dcache.WriteReq_miss_latency::cpu.data 95961940 # number of WriteReq miss cycles 633system.cpu.dcache.WriteReq_miss_latency::total 95961940 # number of WriteReq miss cycles 634system.cpu.dcache.demand_miss_latency::cpu.data 116193940 # number of demand (read+write) miss cycles 635system.cpu.dcache.demand_miss_latency::total 116193940 # number of demand (read+write) miss cycles 636system.cpu.dcache.overall_miss_latency::cpu.data 116193940 # number of overall miss cycles 637system.cpu.dcache.overall_miss_latency::total 116193940 # number of overall miss cycles 638system.cpu.dcache.ReadReq_accesses::cpu.data 24414 # number of ReadReq accesses(hits+misses) 639system.cpu.dcache.ReadReq_accesses::total 24414 # number of ReadReq accesses(hits+misses) 640system.cpu.dcache.WriteReq_accesses::cpu.data 19712 # number of WriteReq accesses(hits+misses) 641system.cpu.dcache.WriteReq_accesses::total 19712 # number of WriteReq accesses(hits+misses) 642system.cpu.dcache.demand_accesses::cpu.data 44126 # number of demand (read+write) accesses 643system.cpu.dcache.demand_accesses::total 44126 # number of demand (read+write) accesses 644system.cpu.dcache.overall_accesses::cpu.data 44126 # number of overall (read+write) accesses 645system.cpu.dcache.overall_accesses::total 44126 # number of overall (read+write) accesses 646system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009953 # miss rate for ReadReq accesses 647system.cpu.dcache.ReadReq_miss_rate::total 0.009953 # miss rate for ReadReq accesses 648system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.074371 # miss rate for WriteReq accesses 649system.cpu.dcache.WriteReq_miss_rate::total 0.074371 # miss rate for WriteReq accesses 650system.cpu.dcache.demand_miss_rate::cpu.data 0.038730 # miss rate for demand accesses 651system.cpu.dcache.demand_miss_rate::total 0.038730 # miss rate for demand accesses 652system.cpu.dcache.overall_miss_rate::cpu.data 0.038730 # miss rate for overall accesses 653system.cpu.dcache.overall_miss_rate::total 0.038730 # miss rate for overall accesses 654system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 83259.259259 # average ReadReq miss latency 655system.cpu.dcache.ReadReq_avg_miss_latency::total 83259.259259 # average ReadReq miss latency 656system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65458.349250 # average WriteReq miss latency 657system.cpu.dcache.WriteReq_avg_miss_latency::total 65458.349250 # average WriteReq miss latency 658system.cpu.dcache.demand_avg_miss_latency::cpu.data 67989.432417 # average overall miss latency 659system.cpu.dcache.demand_avg_miss_latency::total 67989.432417 # average overall miss latency 660system.cpu.dcache.overall_avg_miss_latency::cpu.data 67989.432417 # average overall miss latency 661system.cpu.dcache.overall_avg_miss_latency::total 67989.432417 # average overall miss latency 662system.cpu.dcache.blocked_cycles::no_mshrs 5526 # number of cycles access was blocked 663system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 664system.cpu.dcache.blocked::no_mshrs 63 # number of cycles access was blocked 665system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 666system.cpu.dcache.avg_blocked_cycles::no_mshrs 87.714286 # average number of cycles each access was blocked 667system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 668system.cpu.dcache.ReadReq_mshr_hits::cpu.data 173 # number of ReadReq MSHR hits 669system.cpu.dcache.ReadReq_mshr_hits::total 173 # number of ReadReq MSHR hits 670system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1269 # number of WriteReq MSHR hits 671system.cpu.dcache.WriteReq_mshr_hits::total 1269 # number of WriteReq MSHR hits 672system.cpu.dcache.demand_mshr_hits::cpu.data 1442 # number of demand (read+write) MSHR hits 673system.cpu.dcache.demand_mshr_hits::total 1442 # number of demand (read+write) MSHR hits 674system.cpu.dcache.overall_mshr_hits::cpu.data 1442 # number of overall MSHR hits 675system.cpu.dcache.overall_mshr_hits::total 1442 # number of overall MSHR hits 676system.cpu.dcache.ReadReq_mshr_misses::cpu.data 70 # number of ReadReq MSHR misses 677system.cpu.dcache.ReadReq_mshr_misses::total 70 # number of ReadReq MSHR misses 678system.cpu.dcache.WriteReq_mshr_misses::cpu.data 197 # number of WriteReq MSHR misses 679system.cpu.dcache.WriteReq_mshr_misses::total 197 # number of WriteReq MSHR misses 680system.cpu.dcache.demand_mshr_misses::cpu.data 267 # number of demand (read+write) MSHR misses 681system.cpu.dcache.demand_mshr_misses::total 267 # number of demand (read+write) MSHR misses 682system.cpu.dcache.overall_mshr_misses::cpu.data 267 # number of overall MSHR misses 683system.cpu.dcache.overall_mshr_misses::total 267 # number of overall MSHR misses 684system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6391500 # number of ReadReq MSHR miss cycles 685system.cpu.dcache.ReadReq_mshr_miss_latency::total 6391500 # number of ReadReq MSHR miss cycles 686system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 15709000 # number of WriteReq MSHR miss cycles 687system.cpu.dcache.WriteReq_mshr_miss_latency::total 15709000 # number of WriteReq MSHR miss cycles 688system.cpu.dcache.demand_mshr_miss_latency::cpu.data 22100500 # number of demand (read+write) MSHR miss cycles 689system.cpu.dcache.demand_mshr_miss_latency::total 22100500 # number of demand (read+write) MSHR miss cycles 690system.cpu.dcache.overall_mshr_miss_latency::cpu.data 22100500 # number of overall MSHR miss cycles 691system.cpu.dcache.overall_mshr_miss_latency::total 22100500 # number of overall MSHR miss cycles 692system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002867 # mshr miss rate for ReadReq accesses 693system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002867 # mshr miss rate for ReadReq accesses 694system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009994 # mshr miss rate for WriteReq accesses 695system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009994 # mshr miss rate for WriteReq accesses 696system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006051 # mshr miss rate for demand accesses 697system.cpu.dcache.demand_mshr_miss_rate::total 0.006051 # mshr miss rate for demand accesses 698system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006051 # mshr miss rate for overall accesses 699system.cpu.dcache.overall_mshr_miss_rate::total 0.006051 # mshr miss rate for overall accesses 700system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 91307.142857 # average ReadReq mshr miss latency 701system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 91307.142857 # average ReadReq mshr miss latency 702system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79741.116751 # average WriteReq mshr miss latency 703system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79741.116751 # average WriteReq mshr miss latency 704system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 82773.408240 # average overall mshr miss latency 705system.cpu.dcache.demand_avg_mshr_miss_latency::total 82773.408240 # average overall mshr miss latency 706system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 82773.408240 # average overall mshr miss latency 707system.cpu.dcache.overall_avg_mshr_miss_latency::total 82773.408240 # average overall mshr miss latency 708system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 709system.cpu.icache.tags.replacements 16 # number of replacements 710system.cpu.icache.tags.tagsinuse 390.093191 # Cycle average of tags in use 711system.cpu.icache.tags.total_refs 21217 # Total number of references to valid blocks. 712system.cpu.icache.tags.sampled_refs 773 # Sample count of references to valid blocks. 713system.cpu.icache.tags.avg_refs 27.447607 # Average number of references to valid blocks. 714system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 715system.cpu.icache.tags.occ_blocks::cpu.inst 390.093191 # Average occupied blocks per requestor 716system.cpu.icache.tags.occ_percent::cpu.inst 0.190475 # Average percentage of cache occupancy 717system.cpu.icache.tags.occ_percent::total 0.190475 # Average percentage of cache occupancy 718system.cpu.icache.tags.occ_task_id_blocks::1024 757 # Occupied blocks per task id 719system.cpu.icache.tags.age_task_id_blocks_1024::0 79 # Occupied blocks per task id 720system.cpu.icache.tags.age_task_id_blocks_1024::1 678 # Occupied blocks per task id 721system.cpu.icache.tags.occ_task_id_percent::1024 0.369629 # Percentage of cache occupancy per task id 722system.cpu.icache.tags.tag_accesses 45285 # Number of tag accesses 723system.cpu.icache.tags.data_accesses 45285 # Number of data accesses 724system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 725system.cpu.icache.ReadReq_hits::cpu.inst 21217 # number of ReadReq hits 726system.cpu.icache.ReadReq_hits::total 21217 # number of ReadReq hits 727system.cpu.icache.demand_hits::cpu.inst 21217 # number of demand (read+write) hits 728system.cpu.icache.demand_hits::total 21217 # number of demand (read+write) hits 729system.cpu.icache.overall_hits::cpu.inst 21217 # number of overall hits 730system.cpu.icache.overall_hits::total 21217 # number of overall hits 731system.cpu.icache.ReadReq_misses::cpu.inst 1039 # number of ReadReq misses 732system.cpu.icache.ReadReq_misses::total 1039 # number of ReadReq misses 733system.cpu.icache.demand_misses::cpu.inst 1039 # number of demand (read+write) misses 734system.cpu.icache.demand_misses::total 1039 # number of demand (read+write) misses 735system.cpu.icache.overall_misses::cpu.inst 1039 # number of overall misses 736system.cpu.icache.overall_misses::total 1039 # number of overall misses 737system.cpu.icache.ReadReq_miss_latency::cpu.inst 81350998 # number of ReadReq miss cycles 738system.cpu.icache.ReadReq_miss_latency::total 81350998 # number of ReadReq miss cycles 739system.cpu.icache.demand_miss_latency::cpu.inst 81350998 # number of demand (read+write) miss cycles 740system.cpu.icache.demand_miss_latency::total 81350998 # number of demand (read+write) miss cycles 741system.cpu.icache.overall_miss_latency::cpu.inst 81350998 # number of overall miss cycles 742system.cpu.icache.overall_miss_latency::total 81350998 # number of overall miss cycles 743system.cpu.icache.ReadReq_accesses::cpu.inst 22256 # number of ReadReq accesses(hits+misses) 744system.cpu.icache.ReadReq_accesses::total 22256 # number of ReadReq accesses(hits+misses) 745system.cpu.icache.demand_accesses::cpu.inst 22256 # number of demand (read+write) accesses 746system.cpu.icache.demand_accesses::total 22256 # number of demand (read+write) accesses 747system.cpu.icache.overall_accesses::cpu.inst 22256 # number of overall (read+write) accesses 748system.cpu.icache.overall_accesses::total 22256 # number of overall (read+write) accesses 749system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.046684 # miss rate for ReadReq accesses 750system.cpu.icache.ReadReq_miss_rate::total 0.046684 # miss rate for ReadReq accesses 751system.cpu.icache.demand_miss_rate::cpu.inst 0.046684 # miss rate for demand accesses 752system.cpu.icache.demand_miss_rate::total 0.046684 # miss rate for demand accesses 753system.cpu.icache.overall_miss_rate::cpu.inst 0.046684 # miss rate for overall accesses 754system.cpu.icache.overall_miss_rate::total 0.046684 # miss rate for overall accesses 755system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 78297.399423 # average ReadReq miss latency 756system.cpu.icache.ReadReq_avg_miss_latency::total 78297.399423 # average ReadReq miss latency 757system.cpu.icache.demand_avg_miss_latency::cpu.inst 78297.399423 # average overall miss latency 758system.cpu.icache.demand_avg_miss_latency::total 78297.399423 # average overall miss latency 759system.cpu.icache.overall_avg_miss_latency::cpu.inst 78297.399423 # average overall miss latency 760system.cpu.icache.overall_avg_miss_latency::total 78297.399423 # average overall miss latency 761system.cpu.icache.blocked_cycles::no_mshrs 2508 # number of cycles access was blocked 762system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 763system.cpu.icache.blocked::no_mshrs 37 # number of cycles access was blocked 764system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 765system.cpu.icache.avg_blocked_cycles::no_mshrs 67.783784 # average number of cycles each access was blocked 766system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 767system.cpu.icache.writebacks::writebacks 16 # number of writebacks 768system.cpu.icache.writebacks::total 16 # number of writebacks 769system.cpu.icache.ReadReq_mshr_hits::cpu.inst 266 # number of ReadReq MSHR hits 770system.cpu.icache.ReadReq_mshr_hits::total 266 # number of ReadReq MSHR hits 771system.cpu.icache.demand_mshr_hits::cpu.inst 266 # number of demand (read+write) MSHR hits 772system.cpu.icache.demand_mshr_hits::total 266 # number of demand (read+write) MSHR hits 773system.cpu.icache.overall_mshr_hits::cpu.inst 266 # number of overall MSHR hits 774system.cpu.icache.overall_mshr_hits::total 266 # number of overall MSHR hits 775system.cpu.icache.ReadReq_mshr_misses::cpu.inst 773 # number of ReadReq MSHR misses 776system.cpu.icache.ReadReq_mshr_misses::total 773 # number of ReadReq MSHR misses 777system.cpu.icache.demand_mshr_misses::cpu.inst 773 # number of demand (read+write) MSHR misses 778system.cpu.icache.demand_mshr_misses::total 773 # number of demand (read+write) MSHR misses 779system.cpu.icache.overall_mshr_misses::cpu.inst 773 # number of overall MSHR misses 780system.cpu.icache.overall_mshr_misses::total 773 # number of overall MSHR misses 781system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 65540000 # number of ReadReq MSHR miss cycles 782system.cpu.icache.ReadReq_mshr_miss_latency::total 65540000 # number of ReadReq MSHR miss cycles 783system.cpu.icache.demand_mshr_miss_latency::cpu.inst 65540000 # number of demand (read+write) MSHR miss cycles 784system.cpu.icache.demand_mshr_miss_latency::total 65540000 # number of demand (read+write) MSHR miss cycles 785system.cpu.icache.overall_mshr_miss_latency::cpu.inst 65540000 # number of overall MSHR miss cycles 786system.cpu.icache.overall_mshr_miss_latency::total 65540000 # number of overall MSHR miss cycles 787system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.034732 # mshr miss rate for ReadReq accesses 788system.cpu.icache.ReadReq_mshr_miss_rate::total 0.034732 # mshr miss rate for ReadReq accesses 789system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.034732 # mshr miss rate for demand accesses 790system.cpu.icache.demand_mshr_miss_rate::total 0.034732 # mshr miss rate for demand accesses 791system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.034732 # mshr miss rate for overall accesses 792system.cpu.icache.overall_mshr_miss_rate::total 0.034732 # mshr miss rate for overall accesses 793system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 84786.545925 # average ReadReq mshr miss latency 794system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 84786.545925 # average ReadReq mshr miss latency 795system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 84786.545925 # average overall mshr miss latency 796system.cpu.icache.demand_avg_mshr_miss_latency::total 84786.545925 # average overall mshr miss latency 797system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 84786.545925 # average overall mshr miss latency 798system.cpu.icache.overall_avg_mshr_miss_latency::total 84786.545925 # average overall mshr miss latency 799system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 800system.cpu.l2cache.tags.replacements 0 # number of replacements 801system.cpu.l2cache.tags.tagsinuse 612.540827 # Cycle average of tags in use 802system.cpu.l2cache.tags.total_refs 16 # Total number of references to valid blocks. 803system.cpu.l2cache.tags.sampled_refs 1037 # Sample count of references to valid blocks. 804system.cpu.l2cache.tags.avg_refs 0.015429 # Average number of references to valid blocks. 805system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 806system.cpu.l2cache.tags.occ_blocks::cpu.inst 394.513827 # Average occupied blocks per requestor 807system.cpu.l2cache.tags.occ_blocks::cpu.data 218.027000 # Average occupied blocks per requestor 808system.cpu.l2cache.tags.occ_percent::cpu.inst 0.012040 # Average percentage of cache occupancy 809system.cpu.l2cache.tags.occ_percent::cpu.data 0.006654 # Average percentage of cache occupancy 810system.cpu.l2cache.tags.occ_percent::total 0.018693 # Average percentage of cache occupancy 811system.cpu.l2cache.tags.occ_task_id_blocks::1024 1037 # Occupied blocks per task id 812system.cpu.l2cache.tags.age_task_id_blocks_1024::0 87 # Occupied blocks per task id 813system.cpu.l2cache.tags.age_task_id_blocks_1024::1 950 # Occupied blocks per task id 814system.cpu.l2cache.tags.occ_task_id_percent::1024 0.031647 # Percentage of cache occupancy per task id 815system.cpu.l2cache.tags.tag_accesses 9477 # Number of tag accesses 816system.cpu.l2cache.tags.data_accesses 9477 # Number of data accesses 817system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 818system.cpu.l2cache.WritebackClean_hits::writebacks 16 # number of WritebackClean hits 819system.cpu.l2cache.WritebackClean_hits::total 16 # number of WritebackClean hits 820system.cpu.l2cache.ReadExReq_misses::cpu.data 197 # number of ReadExReq misses 821system.cpu.l2cache.ReadExReq_misses::total 197 # number of ReadExReq misses 822system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 772 # number of ReadCleanReq misses 823system.cpu.l2cache.ReadCleanReq_misses::total 772 # number of ReadCleanReq misses 824system.cpu.l2cache.ReadSharedReq_misses::cpu.data 70 # number of ReadSharedReq misses 825system.cpu.l2cache.ReadSharedReq_misses::total 70 # number of ReadSharedReq misses 826system.cpu.l2cache.demand_misses::cpu.inst 772 # number of demand (read+write) misses 827system.cpu.l2cache.demand_misses::cpu.data 267 # number of demand (read+write) misses 828system.cpu.l2cache.demand_misses::total 1039 # number of demand (read+write) misses 829system.cpu.l2cache.overall_misses::cpu.inst 772 # number of overall misses 830system.cpu.l2cache.overall_misses::cpu.data 267 # number of overall misses 831system.cpu.l2cache.overall_misses::total 1039 # number of overall misses 832system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 15413500 # number of ReadExReq miss cycles 833system.cpu.l2cache.ReadExReq_miss_latency::total 15413500 # number of ReadExReq miss cycles 834system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 64376500 # number of ReadCleanReq miss cycles 835system.cpu.l2cache.ReadCleanReq_miss_latency::total 64376500 # number of ReadCleanReq miss cycles 836system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 6288000 # number of ReadSharedReq miss cycles 837system.cpu.l2cache.ReadSharedReq_miss_latency::total 6288000 # number of ReadSharedReq miss cycles 838system.cpu.l2cache.demand_miss_latency::cpu.inst 64376500 # number of demand (read+write) miss cycles 839system.cpu.l2cache.demand_miss_latency::cpu.data 21701500 # number of demand (read+write) miss cycles 840system.cpu.l2cache.demand_miss_latency::total 86078000 # number of demand (read+write) miss cycles 841system.cpu.l2cache.overall_miss_latency::cpu.inst 64376500 # number of overall miss cycles 842system.cpu.l2cache.overall_miss_latency::cpu.data 21701500 # number of overall miss cycles 843system.cpu.l2cache.overall_miss_latency::total 86078000 # number of overall miss cycles 844system.cpu.l2cache.WritebackClean_accesses::writebacks 16 # number of WritebackClean accesses(hits+misses) 845system.cpu.l2cache.WritebackClean_accesses::total 16 # number of WritebackClean accesses(hits+misses) 846system.cpu.l2cache.ReadExReq_accesses::cpu.data 197 # number of ReadExReq accesses(hits+misses) 847system.cpu.l2cache.ReadExReq_accesses::total 197 # number of ReadExReq accesses(hits+misses) 848system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 772 # number of ReadCleanReq accesses(hits+misses) 849system.cpu.l2cache.ReadCleanReq_accesses::total 772 # number of ReadCleanReq accesses(hits+misses) 850system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 70 # number of ReadSharedReq accesses(hits+misses) 851system.cpu.l2cache.ReadSharedReq_accesses::total 70 # number of ReadSharedReq accesses(hits+misses) 852system.cpu.l2cache.demand_accesses::cpu.inst 772 # number of demand (read+write) accesses 853system.cpu.l2cache.demand_accesses::cpu.data 267 # number of demand (read+write) accesses 854system.cpu.l2cache.demand_accesses::total 1039 # number of demand (read+write) accesses 855system.cpu.l2cache.overall_accesses::cpu.inst 772 # number of overall (read+write) accesses 856system.cpu.l2cache.overall_accesses::cpu.data 267 # number of overall (read+write) accesses 857system.cpu.l2cache.overall_accesses::total 1039 # number of overall (read+write) accesses 858system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 859system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 860system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses 861system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses 862system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses 863system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses 864system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses 865system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 866system.cpu.l2cache.demand_miss_rate::total 1 # miss rate for demand accesses 867system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses 868system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 869system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses 870system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 78241.116751 # average ReadExReq miss latency 871system.cpu.l2cache.ReadExReq_avg_miss_latency::total 78241.116751 # average ReadExReq miss latency 872system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83389.248705 # average ReadCleanReq miss latency 873system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83389.248705 # average ReadCleanReq miss latency 874system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 89828.571429 # average ReadSharedReq miss latency 875system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 89828.571429 # average ReadSharedReq miss latency 876system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83389.248705 # average overall miss latency 877system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81279.026217 # average overall miss latency 878system.cpu.l2cache.demand_avg_miss_latency::total 82846.968239 # average overall miss latency 879system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83389.248705 # average overall miss latency 880system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81279.026217 # average overall miss latency 881system.cpu.l2cache.overall_avg_miss_latency::total 82846.968239 # average overall miss latency 882system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 883system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 884system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 885system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 886system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 887system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 888system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 197 # number of ReadExReq MSHR misses 889system.cpu.l2cache.ReadExReq_mshr_misses::total 197 # number of ReadExReq MSHR misses 890system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 772 # number of ReadCleanReq MSHR misses 891system.cpu.l2cache.ReadCleanReq_mshr_misses::total 772 # number of ReadCleanReq MSHR misses 892system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 70 # number of ReadSharedReq MSHR misses 893system.cpu.l2cache.ReadSharedReq_mshr_misses::total 70 # number of ReadSharedReq MSHR misses 894system.cpu.l2cache.demand_mshr_misses::cpu.inst 772 # number of demand (read+write) MSHR misses 895system.cpu.l2cache.demand_mshr_misses::cpu.data 267 # number of demand (read+write) MSHR misses 896system.cpu.l2cache.demand_mshr_misses::total 1039 # number of demand (read+write) MSHR misses 897system.cpu.l2cache.overall_mshr_misses::cpu.inst 772 # number of overall MSHR misses 898system.cpu.l2cache.overall_mshr_misses::cpu.data 267 # number of overall MSHR misses 899system.cpu.l2cache.overall_mshr_misses::total 1039 # number of overall MSHR misses 900system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 13443500 # number of ReadExReq MSHR miss cycles 901system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 13443500 # number of ReadExReq MSHR miss cycles 902system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 56656500 # number of ReadCleanReq MSHR miss cycles 903system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 56656500 # number of ReadCleanReq MSHR miss cycles 904system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 5608000 # number of ReadSharedReq MSHR miss cycles 905system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 5608000 # number of ReadSharedReq MSHR miss cycles 906system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 56656500 # number of demand (read+write) MSHR miss cycles 907system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 19051500 # number of demand (read+write) MSHR miss cycles 908system.cpu.l2cache.demand_mshr_miss_latency::total 75708000 # number of demand (read+write) MSHR miss cycles 909system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 56656500 # number of overall MSHR miss cycles 910system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 19051500 # number of overall MSHR miss cycles 911system.cpu.l2cache.overall_mshr_miss_latency::total 75708000 # number of overall MSHR miss cycles 912system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 913system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 914system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses 915system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses 916system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses 917system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1 # mshr miss rate for ReadSharedReq accesses 918system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses 919system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 920system.cpu.l2cache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses 921system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses 922system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 923system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses 924system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68241.116751 # average ReadExReq mshr miss latency 925system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68241.116751 # average ReadExReq mshr miss latency 926system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 73389.248705 # average ReadCleanReq mshr miss latency 927system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 73389.248705 # average ReadCleanReq mshr miss latency 928system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 80114.285714 # average ReadSharedReq mshr miss latency 929system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 80114.285714 # average ReadSharedReq mshr miss latency 930system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73389.248705 # average overall mshr miss latency 931system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71353.932584 # average overall mshr miss latency 932system.cpu.l2cache.demand_avg_mshr_miss_latency::total 72866.217517 # average overall mshr miss latency 933system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73389.248705 # average overall mshr miss latency 934system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71353.932584 # average overall mshr miss latency 935system.cpu.l2cache.overall_avg_mshr_miss_latency::total 72866.217517 # average overall mshr miss latency 936system.cpu.toL2Bus.snoop_filter.tot_requests 1056 # Total number of requests made to the snoop filter. 937system.cpu.toL2Bus.snoop_filter.hit_single_requests 17 # Number of requests hitting in the snoop filter with a single holder of the requested data. 938system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 939system.cpu.toL2Bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 940system.cpu.toL2Bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 941system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 942system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 943system.cpu.toL2Bus.trans_dist::ReadResp 841 # Transaction distribution 944system.cpu.toL2Bus.trans_dist::WritebackClean 16 # Transaction distribution 945system.cpu.toL2Bus.trans_dist::ReadExReq 197 # Transaction distribution 946system.cpu.toL2Bus.trans_dist::ReadExResp 197 # Transaction distribution 947system.cpu.toL2Bus.trans_dist::ReadCleanReq 773 # Transaction distribution 948system.cpu.toL2Bus.trans_dist::ReadSharedReq 70 # Transaction distribution 949system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1561 # Packet count per connected master and slave (bytes) 950system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 532 # Packet count per connected master and slave (bytes) 951system.cpu.toL2Bus.pkt_count::total 2093 # Packet count per connected master and slave (bytes) 952system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 50432 # Cumulative packet size per connected master and slave (bytes) 953system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 16960 # Cumulative packet size per connected master and slave (bytes) 954system.cpu.toL2Bus.pkt_size::total 67392 # Cumulative packet size per connected master and slave (bytes) 955system.cpu.toL2Bus.snoops 1 # Total snoops (count) 956system.cpu.toL2Bus.snoopTraffic 64 # Total snoop traffic (bytes) 957system.cpu.toL2Bus.snoop_fanout::samples 1040 # Request fanout histogram 958system.cpu.toL2Bus.snoop_fanout::mean 0.000962 # Request fanout histogram 959system.cpu.toL2Bus.snoop_fanout::stdev 0.031009 # Request fanout histogram 960system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 961system.cpu.toL2Bus.snoop_fanout::0 1039 99.90% 99.90% # Request fanout histogram 962system.cpu.toL2Bus.snoop_fanout::1 1 0.10% 100.00% # Request fanout histogram 963system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 964system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 965system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram 966system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 967system.cpu.toL2Bus.snoop_fanout::total 1040 # Request fanout histogram 968system.cpu.toL2Bus.reqLayer0.occupancy 544000 # Layer occupancy (ticks) 969system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%) 970system.cpu.toL2Bus.respLayer0.occupancy 1159500 # Layer occupancy (ticks) 971system.cpu.toL2Bus.respLayer0.utilization 1.7 # Layer utilization (%) 972system.cpu.toL2Bus.respLayer1.occupancy 397500 # Layer occupancy (ticks) 973system.cpu.toL2Bus.respLayer1.utilization 0.6 # Layer utilization (%) 974system.membus.snoop_filter.tot_requests 1038 # Total number of requests made to the snoop filter. 975system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data. 976system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 977system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 978system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 979system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 980system.membus.pwrStateResidencyTicks::UNDEFINED 66743000 # Cumulative time (in ticks) in various power states 981system.membus.trans_dist::ReadResp 840 # Transaction distribution 982system.membus.trans_dist::ReadExReq 197 # Transaction distribution 983system.membus.trans_dist::ReadExResp 197 # Transaction distribution 984system.membus.trans_dist::ReadSharedReq 841 # Transaction distribution 985system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 2075 # Packet count per connected master and slave (bytes) 986system.membus.pkt_count::total 2075 # Packet count per connected master and slave (bytes) 987system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 66368 # Cumulative packet size per connected master and slave (bytes) 988system.membus.pkt_size::total 66368 # Cumulative packet size per connected master and slave (bytes) 989system.membus.snoops 0 # Total snoops (count) 990system.membus.snoopTraffic 0 # Total snoop traffic (bytes) 991system.membus.snoop_fanout::samples 1038 # Request fanout histogram 992system.membus.snoop_fanout::mean 0 # Request fanout histogram 993system.membus.snoop_fanout::stdev 0 # Request fanout histogram 994system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 995system.membus.snoop_fanout::0 1038 100.00% 100.00% # Request fanout histogram 996system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 997system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 998system.membus.snoop_fanout::min_value 0 # Request fanout histogram 999system.membus.snoop_fanout::max_value 0 # Request fanout histogram 1000system.membus.snoop_fanout::total 1038 # Request fanout histogram 1001system.membus.reqLayer0.occupancy 1251500 # Layer occupancy (ticks) 1002system.membus.reqLayer0.utilization 1.9 # Layer utilization (%) 1003system.membus.respLayer1.occupancy 5471250 # Layer occupancy (ticks) 1004system.membus.respLayer1.utilization 8.2 # Layer utilization (%) 1005 1006---------- End Simulation Statistics ---------- 1007