stats.txt revision 10726:8a20e2a1562d
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000028                       # Number of seconds simulated
4sim_ticks                                    28358500                       # Number of ticks simulated
5final_tick                                   28358500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 312703                       # Simulator instruction rate (inst/s)
8host_op_rate                                   566020                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                             1645401799                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 307640                       # Number of bytes of host memory used
11host_seconds                                     0.02                       # Real time elapsed on the host
12sim_insts                                        5381                       # Number of instructions simulated
13sim_ops                                          9748                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             14528                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data              8576                       # Number of bytes read from this memory
18system.physmem.bytes_read::total                23104                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        14528                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           14528                       # Number of instructions bytes read from this memory
21system.physmem.num_reads::cpu.inst                227                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data                134                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total                   361                       # Number of read requests responded to by this memory
24system.physmem.bw_read::cpu.inst            512297900                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_read::cpu.data            302413738                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::total               814711638                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_inst_read::cpu.inst       512297900                       # Instruction read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::total          512297900                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_total::cpu.inst           512297900                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.bw_total::cpu.data           302413738                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::total              814711638                       # Total bandwidth to/from this memory (bytes/s)
32system.cpu_clk_domain.clock                       500                       # Clock period in ticks
33system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
34system.cpu.workload.num_syscalls                   11                       # Number of system calls
35system.cpu.numCycles                            56717                       # number of cpu cycles simulated
36system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
37system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
38system.cpu.committedInsts                        5381                       # Number of instructions committed
39system.cpu.committedOps                          9748                       # Number of ops (including micro ops) committed
40system.cpu.num_int_alu_accesses                  9654                       # Number of integer alu accesses
41system.cpu.num_fp_alu_accesses                      0                       # Number of float alu accesses
42system.cpu.num_func_calls                         209                       # number of times a function call or return occured
43system.cpu.num_conditional_control_insts          899                       # number of instructions that are conditional controls
44system.cpu.num_int_insts                         9654                       # number of integer instructions
45system.cpu.num_fp_insts                             0                       # number of float instructions
46system.cpu.num_int_register_reads               18335                       # number of times the integer registers were read
47system.cpu.num_int_register_writes               7527                       # number of times the integer registers were written
48system.cpu.num_fp_register_reads                    0                       # number of times the floating registers were read
49system.cpu.num_fp_register_writes                   0                       # number of times the floating registers were written
50system.cpu.num_cc_register_reads                 6487                       # number of times the CC registers were read
51system.cpu.num_cc_register_writes                3536                       # number of times the CC registers were written
52system.cpu.num_mem_refs                          1988                       # number of memory refs
53system.cpu.num_load_insts                        1053                       # Number of load instructions
54system.cpu.num_store_insts                        935                       # Number of store instructions
55system.cpu.num_idle_cycles                   0.002000                       # Number of idle cycles
56system.cpu.num_busy_cycles               56716.998000                       # Number of busy cycles
57system.cpu.not_idle_fraction                 1.000000                       # Percentage of non-idle cycles
58system.cpu.idle_fraction                     0.000000                       # Percentage of idle cycles
59system.cpu.Branches                              1208                       # Number of branches fetched
60system.cpu.op_class::No_OpClass                     1      0.01%      0.01% # Class of executed instruction
61system.cpu.op_class::IntAlu                      7749     79.49%     79.50% # Class of executed instruction
62system.cpu.op_class::IntMult                        3      0.03%     79.53% # Class of executed instruction
63system.cpu.op_class::IntDiv                         7      0.07%     79.61% # Class of executed instruction
64system.cpu.op_class::FloatAdd                       0      0.00%     79.61% # Class of executed instruction
65system.cpu.op_class::FloatCmp                       0      0.00%     79.61% # Class of executed instruction
66system.cpu.op_class::FloatCvt                       0      0.00%     79.61% # Class of executed instruction
67system.cpu.op_class::FloatMult                      0      0.00%     79.61% # Class of executed instruction
68system.cpu.op_class::FloatDiv                       0      0.00%     79.61% # Class of executed instruction
69system.cpu.op_class::FloatSqrt                      0      0.00%     79.61% # Class of executed instruction
70system.cpu.op_class::SimdAdd                        0      0.00%     79.61% # Class of executed instruction
71system.cpu.op_class::SimdAddAcc                     0      0.00%     79.61% # Class of executed instruction
72system.cpu.op_class::SimdAlu                        0      0.00%     79.61% # Class of executed instruction
73system.cpu.op_class::SimdCmp                        0      0.00%     79.61% # Class of executed instruction
74system.cpu.op_class::SimdCvt                        0      0.00%     79.61% # Class of executed instruction
75system.cpu.op_class::SimdMisc                       0      0.00%     79.61% # Class of executed instruction
76system.cpu.op_class::SimdMult                       0      0.00%     79.61% # Class of executed instruction
77system.cpu.op_class::SimdMultAcc                    0      0.00%     79.61% # Class of executed instruction
78system.cpu.op_class::SimdShift                      0      0.00%     79.61% # Class of executed instruction
79system.cpu.op_class::SimdShiftAcc                   0      0.00%     79.61% # Class of executed instruction
80system.cpu.op_class::SimdSqrt                       0      0.00%     79.61% # Class of executed instruction
81system.cpu.op_class::SimdFloatAdd                   0      0.00%     79.61% # Class of executed instruction
82system.cpu.op_class::SimdFloatAlu                   0      0.00%     79.61% # Class of executed instruction
83system.cpu.op_class::SimdFloatCmp                   0      0.00%     79.61% # Class of executed instruction
84system.cpu.op_class::SimdFloatCvt                   0      0.00%     79.61% # Class of executed instruction
85system.cpu.op_class::SimdFloatDiv                   0      0.00%     79.61% # Class of executed instruction
86system.cpu.op_class::SimdFloatMisc                  0      0.00%     79.61% # Class of executed instruction
87system.cpu.op_class::SimdFloatMult                  0      0.00%     79.61% # Class of executed instruction
88system.cpu.op_class::SimdFloatMultAcc               0      0.00%     79.61% # Class of executed instruction
89system.cpu.op_class::SimdFloatSqrt                  0      0.00%     79.61% # Class of executed instruction
90system.cpu.op_class::MemRead                     1053     10.80%     90.41% # Class of executed instruction
91system.cpu.op_class::MemWrite                     935      9.59%    100.00% # Class of executed instruction
92system.cpu.op_class::IprAccess                      0      0.00%    100.00% # Class of executed instruction
93system.cpu.op_class::InstPrefetch                   0      0.00%    100.00% # Class of executed instruction
94system.cpu.op_class::total                       9748                       # Class of executed instruction
95system.cpu.dcache.tags.replacements                 0                       # number of replacements
96system.cpu.dcache.tags.tagsinuse            80.793450                       # Cycle average of tags in use
97system.cpu.dcache.tags.total_refs                1854                       # Total number of references to valid blocks.
98system.cpu.dcache.tags.sampled_refs               134                       # Sample count of references to valid blocks.
99system.cpu.dcache.tags.avg_refs             13.835821                       # Average number of references to valid blocks.
100system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
101system.cpu.dcache.tags.occ_blocks::cpu.data    80.793450                       # Average occupied blocks per requestor
102system.cpu.dcache.tags.occ_percent::cpu.data     0.019725                       # Average percentage of cache occupancy
103system.cpu.dcache.tags.occ_percent::total     0.019725                       # Average percentage of cache occupancy
104system.cpu.dcache.tags.occ_task_id_blocks::1024          134                       # Occupied blocks per task id
105system.cpu.dcache.tags.age_task_id_blocks_1024::0           33                       # Occupied blocks per task id
106system.cpu.dcache.tags.age_task_id_blocks_1024::1          101                       # Occupied blocks per task id
107system.cpu.dcache.tags.occ_task_id_percent::1024     0.032715                       # Percentage of cache occupancy per task id
108system.cpu.dcache.tags.tag_accesses              4110                       # Number of tag accesses
109system.cpu.dcache.tags.data_accesses             4110                       # Number of data accesses
110system.cpu.dcache.ReadReq_hits::cpu.data          998                       # number of ReadReq hits
111system.cpu.dcache.ReadReq_hits::total             998                       # number of ReadReq hits
112system.cpu.dcache.WriteReq_hits::cpu.data          856                       # number of WriteReq hits
113system.cpu.dcache.WriteReq_hits::total            856                       # number of WriteReq hits
114system.cpu.dcache.demand_hits::cpu.data          1854                       # number of demand (read+write) hits
115system.cpu.dcache.demand_hits::total             1854                       # number of demand (read+write) hits
116system.cpu.dcache.overall_hits::cpu.data         1854                       # number of overall hits
117system.cpu.dcache.overall_hits::total            1854                       # number of overall hits
118system.cpu.dcache.ReadReq_misses::cpu.data           55                       # number of ReadReq misses
119system.cpu.dcache.ReadReq_misses::total            55                       # number of ReadReq misses
120system.cpu.dcache.WriteReq_misses::cpu.data           79                       # number of WriteReq misses
121system.cpu.dcache.WriteReq_misses::total           79                       # number of WriteReq misses
122system.cpu.dcache.demand_misses::cpu.data          134                       # number of demand (read+write) misses
123system.cpu.dcache.demand_misses::total            134                       # number of demand (read+write) misses
124system.cpu.dcache.overall_misses::cpu.data          134                       # number of overall misses
125system.cpu.dcache.overall_misses::total           134                       # number of overall misses
126system.cpu.dcache.ReadReq_miss_latency::cpu.data      3025000                       # number of ReadReq miss cycles
127system.cpu.dcache.ReadReq_miss_latency::total      3025000                       # number of ReadReq miss cycles
128system.cpu.dcache.WriteReq_miss_latency::cpu.data      4345000                       # number of WriteReq miss cycles
129system.cpu.dcache.WriteReq_miss_latency::total      4345000                       # number of WriteReq miss cycles
130system.cpu.dcache.demand_miss_latency::cpu.data      7370000                       # number of demand (read+write) miss cycles
131system.cpu.dcache.demand_miss_latency::total      7370000                       # number of demand (read+write) miss cycles
132system.cpu.dcache.overall_miss_latency::cpu.data      7370000                       # number of overall miss cycles
133system.cpu.dcache.overall_miss_latency::total      7370000                       # number of overall miss cycles
134system.cpu.dcache.ReadReq_accesses::cpu.data         1053                       # number of ReadReq accesses(hits+misses)
135system.cpu.dcache.ReadReq_accesses::total         1053                       # number of ReadReq accesses(hits+misses)
136system.cpu.dcache.WriteReq_accesses::cpu.data          935                       # number of WriteReq accesses(hits+misses)
137system.cpu.dcache.WriteReq_accesses::total          935                       # number of WriteReq accesses(hits+misses)
138system.cpu.dcache.demand_accesses::cpu.data         1988                       # number of demand (read+write) accesses
139system.cpu.dcache.demand_accesses::total         1988                       # number of demand (read+write) accesses
140system.cpu.dcache.overall_accesses::cpu.data         1988                       # number of overall (read+write) accesses
141system.cpu.dcache.overall_accesses::total         1988                       # number of overall (read+write) accesses
142system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.052232                       # miss rate for ReadReq accesses
143system.cpu.dcache.ReadReq_miss_rate::total     0.052232                       # miss rate for ReadReq accesses
144system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.084492                       # miss rate for WriteReq accesses
145system.cpu.dcache.WriteReq_miss_rate::total     0.084492                       # miss rate for WriteReq accesses
146system.cpu.dcache.demand_miss_rate::cpu.data     0.067404                       # miss rate for demand accesses
147system.cpu.dcache.demand_miss_rate::total     0.067404                       # miss rate for demand accesses
148system.cpu.dcache.overall_miss_rate::cpu.data     0.067404                       # miss rate for overall accesses
149system.cpu.dcache.overall_miss_rate::total     0.067404                       # miss rate for overall accesses
150system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data        55000                       # average ReadReq miss latency
151system.cpu.dcache.ReadReq_avg_miss_latency::total        55000                       # average ReadReq miss latency
152system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data        55000                       # average WriteReq miss latency
153system.cpu.dcache.WriteReq_avg_miss_latency::total        55000                       # average WriteReq miss latency
154system.cpu.dcache.demand_avg_miss_latency::cpu.data        55000                       # average overall miss latency
155system.cpu.dcache.demand_avg_miss_latency::total        55000                       # average overall miss latency
156system.cpu.dcache.overall_avg_miss_latency::cpu.data        55000                       # average overall miss latency
157system.cpu.dcache.overall_avg_miss_latency::total        55000                       # average overall miss latency
158system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
159system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
160system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
161system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
162system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
163system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
164system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
165system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
166system.cpu.dcache.ReadReq_mshr_misses::cpu.data           55                       # number of ReadReq MSHR misses
167system.cpu.dcache.ReadReq_mshr_misses::total           55                       # number of ReadReq MSHR misses
168system.cpu.dcache.WriteReq_mshr_misses::cpu.data           79                       # number of WriteReq MSHR misses
169system.cpu.dcache.WriteReq_mshr_misses::total           79                       # number of WriteReq MSHR misses
170system.cpu.dcache.demand_mshr_misses::cpu.data          134                       # number of demand (read+write) MSHR misses
171system.cpu.dcache.demand_mshr_misses::total          134                       # number of demand (read+write) MSHR misses
172system.cpu.dcache.overall_mshr_misses::cpu.data          134                       # number of overall MSHR misses
173system.cpu.dcache.overall_mshr_misses::total          134                       # number of overall MSHR misses
174system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      2942500                       # number of ReadReq MSHR miss cycles
175system.cpu.dcache.ReadReq_mshr_miss_latency::total      2942500                       # number of ReadReq MSHR miss cycles
176system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      4226500                       # number of WriteReq MSHR miss cycles
177system.cpu.dcache.WriteReq_mshr_miss_latency::total      4226500                       # number of WriteReq MSHR miss cycles
178system.cpu.dcache.demand_mshr_miss_latency::cpu.data      7169000                       # number of demand (read+write) MSHR miss cycles
179system.cpu.dcache.demand_mshr_miss_latency::total      7169000                       # number of demand (read+write) MSHR miss cycles
180system.cpu.dcache.overall_mshr_miss_latency::cpu.data      7169000                       # number of overall MSHR miss cycles
181system.cpu.dcache.overall_mshr_miss_latency::total      7169000                       # number of overall MSHR miss cycles
182system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.052232                       # mshr miss rate for ReadReq accesses
183system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.052232                       # mshr miss rate for ReadReq accesses
184system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.084492                       # mshr miss rate for WriteReq accesses
185system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.084492                       # mshr miss rate for WriteReq accesses
186system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.067404                       # mshr miss rate for demand accesses
187system.cpu.dcache.demand_mshr_miss_rate::total     0.067404                       # mshr miss rate for demand accesses
188system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.067404                       # mshr miss rate for overall accesses
189system.cpu.dcache.overall_mshr_miss_rate::total     0.067404                       # mshr miss rate for overall accesses
190system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data        53500                       # average ReadReq mshr miss latency
191system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total        53500                       # average ReadReq mshr miss latency
192system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data        53500                       # average WriteReq mshr miss latency
193system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total        53500                       # average WriteReq mshr miss latency
194system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data        53500                       # average overall mshr miss latency
195system.cpu.dcache.demand_avg_mshr_miss_latency::total        53500                       # average overall mshr miss latency
196system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data        53500                       # average overall mshr miss latency
197system.cpu.dcache.overall_avg_mshr_miss_latency::total        53500                       # average overall mshr miss latency
198system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
199system.cpu.icache.tags.replacements                 0                       # number of replacements
200system.cpu.icache.tags.tagsinuse           105.544338                       # Cycle average of tags in use
201system.cpu.icache.tags.total_refs                6636                       # Total number of references to valid blocks.
202system.cpu.icache.tags.sampled_refs               228                       # Sample count of references to valid blocks.
203system.cpu.icache.tags.avg_refs             29.105263                       # Average number of references to valid blocks.
204system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
205system.cpu.icache.tags.occ_blocks::cpu.inst   105.544338                       # Average occupied blocks per requestor
206system.cpu.icache.tags.occ_percent::cpu.inst     0.051535                       # Average percentage of cache occupancy
207system.cpu.icache.tags.occ_percent::total     0.051535                       # Average percentage of cache occupancy
208system.cpu.icache.tags.occ_task_id_blocks::1024          228                       # Occupied blocks per task id
209system.cpu.icache.tags.age_task_id_blocks_1024::0           96                       # Occupied blocks per task id
210system.cpu.icache.tags.age_task_id_blocks_1024::1          132                       # Occupied blocks per task id
211system.cpu.icache.tags.occ_task_id_percent::1024     0.111328                       # Percentage of cache occupancy per task id
212system.cpu.icache.tags.tag_accesses             13956                       # Number of tag accesses
213system.cpu.icache.tags.data_accesses            13956                       # Number of data accesses
214system.cpu.icache.ReadReq_hits::cpu.inst         6636                       # number of ReadReq hits
215system.cpu.icache.ReadReq_hits::total            6636                       # number of ReadReq hits
216system.cpu.icache.demand_hits::cpu.inst          6636                       # number of demand (read+write) hits
217system.cpu.icache.demand_hits::total             6636                       # number of demand (read+write) hits
218system.cpu.icache.overall_hits::cpu.inst         6636                       # number of overall hits
219system.cpu.icache.overall_hits::total            6636                       # number of overall hits
220system.cpu.icache.ReadReq_misses::cpu.inst          228                       # number of ReadReq misses
221system.cpu.icache.ReadReq_misses::total           228                       # number of ReadReq misses
222system.cpu.icache.demand_misses::cpu.inst          228                       # number of demand (read+write) misses
223system.cpu.icache.demand_misses::total            228                       # number of demand (read+write) misses
224system.cpu.icache.overall_misses::cpu.inst          228                       # number of overall misses
225system.cpu.icache.overall_misses::total           228                       # number of overall misses
226system.cpu.icache.ReadReq_miss_latency::cpu.inst     12498500                       # number of ReadReq miss cycles
227system.cpu.icache.ReadReq_miss_latency::total     12498500                       # number of ReadReq miss cycles
228system.cpu.icache.demand_miss_latency::cpu.inst     12498500                       # number of demand (read+write) miss cycles
229system.cpu.icache.demand_miss_latency::total     12498500                       # number of demand (read+write) miss cycles
230system.cpu.icache.overall_miss_latency::cpu.inst     12498500                       # number of overall miss cycles
231system.cpu.icache.overall_miss_latency::total     12498500                       # number of overall miss cycles
232system.cpu.icache.ReadReq_accesses::cpu.inst         6864                       # number of ReadReq accesses(hits+misses)
233system.cpu.icache.ReadReq_accesses::total         6864                       # number of ReadReq accesses(hits+misses)
234system.cpu.icache.demand_accesses::cpu.inst         6864                       # number of demand (read+write) accesses
235system.cpu.icache.demand_accesses::total         6864                       # number of demand (read+write) accesses
236system.cpu.icache.overall_accesses::cpu.inst         6864                       # number of overall (read+write) accesses
237system.cpu.icache.overall_accesses::total         6864                       # number of overall (read+write) accesses
238system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.033217                       # miss rate for ReadReq accesses
239system.cpu.icache.ReadReq_miss_rate::total     0.033217                       # miss rate for ReadReq accesses
240system.cpu.icache.demand_miss_rate::cpu.inst     0.033217                       # miss rate for demand accesses
241system.cpu.icache.demand_miss_rate::total     0.033217                       # miss rate for demand accesses
242system.cpu.icache.overall_miss_rate::cpu.inst     0.033217                       # miss rate for overall accesses
243system.cpu.icache.overall_miss_rate::total     0.033217                       # miss rate for overall accesses
244system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 54817.982456                       # average ReadReq miss latency
245system.cpu.icache.ReadReq_avg_miss_latency::total 54817.982456                       # average ReadReq miss latency
246system.cpu.icache.demand_avg_miss_latency::cpu.inst 54817.982456                       # average overall miss latency
247system.cpu.icache.demand_avg_miss_latency::total 54817.982456                       # average overall miss latency
248system.cpu.icache.overall_avg_miss_latency::cpu.inst 54817.982456                       # average overall miss latency
249system.cpu.icache.overall_avg_miss_latency::total 54817.982456                       # average overall miss latency
250system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
251system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
252system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
253system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
254system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
255system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
256system.cpu.icache.fast_writes                       0                       # number of fast writes performed
257system.cpu.icache.cache_copies                      0                       # number of cache copies performed
258system.cpu.icache.ReadReq_mshr_misses::cpu.inst          228                       # number of ReadReq MSHR misses
259system.cpu.icache.ReadReq_mshr_misses::total          228                       # number of ReadReq MSHR misses
260system.cpu.icache.demand_mshr_misses::cpu.inst          228                       # number of demand (read+write) MSHR misses
261system.cpu.icache.demand_mshr_misses::total          228                       # number of demand (read+write) MSHR misses
262system.cpu.icache.overall_mshr_misses::cpu.inst          228                       # number of overall MSHR misses
263system.cpu.icache.overall_mshr_misses::total          228                       # number of overall MSHR misses
264system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     12156500                       # number of ReadReq MSHR miss cycles
265system.cpu.icache.ReadReq_mshr_miss_latency::total     12156500                       # number of ReadReq MSHR miss cycles
266system.cpu.icache.demand_mshr_miss_latency::cpu.inst     12156500                       # number of demand (read+write) MSHR miss cycles
267system.cpu.icache.demand_mshr_miss_latency::total     12156500                       # number of demand (read+write) MSHR miss cycles
268system.cpu.icache.overall_mshr_miss_latency::cpu.inst     12156500                       # number of overall MSHR miss cycles
269system.cpu.icache.overall_mshr_miss_latency::total     12156500                       # number of overall MSHR miss cycles
270system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.033217                       # mshr miss rate for ReadReq accesses
271system.cpu.icache.ReadReq_mshr_miss_rate::total     0.033217                       # mshr miss rate for ReadReq accesses
272system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.033217                       # mshr miss rate for demand accesses
273system.cpu.icache.demand_mshr_miss_rate::total     0.033217                       # mshr miss rate for demand accesses
274system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.033217                       # mshr miss rate for overall accesses
275system.cpu.icache.overall_mshr_miss_rate::total     0.033217                       # mshr miss rate for overall accesses
276system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53317.982456                       # average ReadReq mshr miss latency
277system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53317.982456                       # average ReadReq mshr miss latency
278system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53317.982456                       # average overall mshr miss latency
279system.cpu.icache.demand_avg_mshr_miss_latency::total 53317.982456                       # average overall mshr miss latency
280system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53317.982456                       # average overall mshr miss latency
281system.cpu.icache.overall_avg_mshr_miss_latency::total 53317.982456                       # average overall mshr miss latency
282system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
283system.cpu.l2cache.tags.replacements                0                       # number of replacements
284system.cpu.l2cache.tags.tagsinuse          134.026823                       # Cycle average of tags in use
285system.cpu.l2cache.tags.total_refs                  1                       # Total number of references to valid blocks.
286system.cpu.l2cache.tags.sampled_refs              282                       # Sample count of references to valid blocks.
287system.cpu.l2cache.tags.avg_refs             0.003546                       # Average number of references to valid blocks.
288system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
289system.cpu.l2cache.tags.occ_blocks::cpu.inst   105.552484                       # Average occupied blocks per requestor
290system.cpu.l2cache.tags.occ_blocks::cpu.data    28.474338                       # Average occupied blocks per requestor
291system.cpu.l2cache.tags.occ_percent::cpu.inst     0.003221                       # Average percentage of cache occupancy
292system.cpu.l2cache.tags.occ_percent::cpu.data     0.000869                       # Average percentage of cache occupancy
293system.cpu.l2cache.tags.occ_percent::total     0.004090                       # Average percentage of cache occupancy
294system.cpu.l2cache.tags.occ_task_id_blocks::1024          282                       # Occupied blocks per task id
295system.cpu.l2cache.tags.age_task_id_blocks_1024::0          115                       # Occupied blocks per task id
296system.cpu.l2cache.tags.age_task_id_blocks_1024::1          167                       # Occupied blocks per task id
297system.cpu.l2cache.tags.occ_task_id_percent::1024     0.008606                       # Percentage of cache occupancy per task id
298system.cpu.l2cache.tags.tag_accesses             3257                       # Number of tag accesses
299system.cpu.l2cache.tags.data_accesses            3257                       # Number of data accesses
300system.cpu.l2cache.ReadReq_hits::cpu.inst            1                       # number of ReadReq hits
301system.cpu.l2cache.ReadReq_hits::total              1                       # number of ReadReq hits
302system.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
303system.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
304system.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
305system.cpu.l2cache.overall_hits::total              1                       # number of overall hits
306system.cpu.l2cache.ReadReq_misses::cpu.inst          227                       # number of ReadReq misses
307system.cpu.l2cache.ReadReq_misses::cpu.data           55                       # number of ReadReq misses
308system.cpu.l2cache.ReadReq_misses::total          282                       # number of ReadReq misses
309system.cpu.l2cache.ReadExReq_misses::cpu.data           79                       # number of ReadExReq misses
310system.cpu.l2cache.ReadExReq_misses::total           79                       # number of ReadExReq misses
311system.cpu.l2cache.demand_misses::cpu.inst          227                       # number of demand (read+write) misses
312system.cpu.l2cache.demand_misses::cpu.data          134                       # number of demand (read+write) misses
313system.cpu.l2cache.demand_misses::total           361                       # number of demand (read+write) misses
314system.cpu.l2cache.overall_misses::cpu.inst          227                       # number of overall misses
315system.cpu.l2cache.overall_misses::cpu.data          134                       # number of overall misses
316system.cpu.l2cache.overall_misses::total          361                       # number of overall misses
317system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     11918000                       # number of ReadReq miss cycles
318system.cpu.l2cache.ReadReq_miss_latency::cpu.data      2887500                       # number of ReadReq miss cycles
319system.cpu.l2cache.ReadReq_miss_latency::total     14805500                       # number of ReadReq miss cycles
320system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      4147500                       # number of ReadExReq miss cycles
321system.cpu.l2cache.ReadExReq_miss_latency::total      4147500                       # number of ReadExReq miss cycles
322system.cpu.l2cache.demand_miss_latency::cpu.inst     11918000                       # number of demand (read+write) miss cycles
323system.cpu.l2cache.demand_miss_latency::cpu.data      7035000                       # number of demand (read+write) miss cycles
324system.cpu.l2cache.demand_miss_latency::total     18953000                       # number of demand (read+write) miss cycles
325system.cpu.l2cache.overall_miss_latency::cpu.inst     11918000                       # number of overall miss cycles
326system.cpu.l2cache.overall_miss_latency::cpu.data      7035000                       # number of overall miss cycles
327system.cpu.l2cache.overall_miss_latency::total     18953000                       # number of overall miss cycles
328system.cpu.l2cache.ReadReq_accesses::cpu.inst          228                       # number of ReadReq accesses(hits+misses)
329system.cpu.l2cache.ReadReq_accesses::cpu.data           55                       # number of ReadReq accesses(hits+misses)
330system.cpu.l2cache.ReadReq_accesses::total          283                       # number of ReadReq accesses(hits+misses)
331system.cpu.l2cache.ReadExReq_accesses::cpu.data           79                       # number of ReadExReq accesses(hits+misses)
332system.cpu.l2cache.ReadExReq_accesses::total           79                       # number of ReadExReq accesses(hits+misses)
333system.cpu.l2cache.demand_accesses::cpu.inst          228                       # number of demand (read+write) accesses
334system.cpu.l2cache.demand_accesses::cpu.data          134                       # number of demand (read+write) accesses
335system.cpu.l2cache.demand_accesses::total          362                       # number of demand (read+write) accesses
336system.cpu.l2cache.overall_accesses::cpu.inst          228                       # number of overall (read+write) accesses
337system.cpu.l2cache.overall_accesses::cpu.data          134                       # number of overall (read+write) accesses
338system.cpu.l2cache.overall_accesses::total          362                       # number of overall (read+write) accesses
339system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.995614                       # miss rate for ReadReq accesses
340system.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
341system.cpu.l2cache.ReadReq_miss_rate::total     0.996466                       # miss rate for ReadReq accesses
342system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
343system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
344system.cpu.l2cache.demand_miss_rate::cpu.inst     0.995614                       # miss rate for demand accesses
345system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
346system.cpu.l2cache.demand_miss_rate::total     0.997238                       # miss rate for demand accesses
347system.cpu.l2cache.overall_miss_rate::cpu.inst     0.995614                       # miss rate for overall accesses
348system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
349system.cpu.l2cache.overall_miss_rate::total     0.997238                       # miss rate for overall accesses
350system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52502.202643                       # average ReadReq miss latency
351system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data        52500                       # average ReadReq miss latency
352system.cpu.l2cache.ReadReq_avg_miss_latency::total 52501.773050                       # average ReadReq miss latency
353system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data        52500                       # average ReadExReq miss latency
354system.cpu.l2cache.ReadExReq_avg_miss_latency::total        52500                       # average ReadExReq miss latency
355system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52502.202643                       # average overall miss latency
356system.cpu.l2cache.demand_avg_miss_latency::cpu.data        52500                       # average overall miss latency
357system.cpu.l2cache.demand_avg_miss_latency::total 52501.385042                       # average overall miss latency
358system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52502.202643                       # average overall miss latency
359system.cpu.l2cache.overall_avg_miss_latency::cpu.data        52500                       # average overall miss latency
360system.cpu.l2cache.overall_avg_miss_latency::total 52501.385042                       # average overall miss latency
361system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
362system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
363system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
364system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
365system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
366system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
367system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
368system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
369system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          227                       # number of ReadReq MSHR misses
370system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           55                       # number of ReadReq MSHR misses
371system.cpu.l2cache.ReadReq_mshr_misses::total          282                       # number of ReadReq MSHR misses
372system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           79                       # number of ReadExReq MSHR misses
373system.cpu.l2cache.ReadExReq_mshr_misses::total           79                       # number of ReadExReq MSHR misses
374system.cpu.l2cache.demand_mshr_misses::cpu.inst          227                       # number of demand (read+write) MSHR misses
375system.cpu.l2cache.demand_mshr_misses::cpu.data          134                       # number of demand (read+write) MSHR misses
376system.cpu.l2cache.demand_mshr_misses::total          361                       # number of demand (read+write) MSHR misses
377system.cpu.l2cache.overall_mshr_misses::cpu.inst          227                       # number of overall MSHR misses
378system.cpu.l2cache.overall_mshr_misses::cpu.data          134                       # number of overall MSHR misses
379system.cpu.l2cache.overall_mshr_misses::total          361                       # number of overall MSHR misses
380system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst      9193500                       # number of ReadReq MSHR miss cycles
381system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      2227500                       # number of ReadReq MSHR miss cycles
382system.cpu.l2cache.ReadReq_mshr_miss_latency::total     11421000                       # number of ReadReq MSHR miss cycles
383system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      3199500                       # number of ReadExReq MSHR miss cycles
384system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      3199500                       # number of ReadExReq MSHR miss cycles
385system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst      9193500                       # number of demand (read+write) MSHR miss cycles
386system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      5427000                       # number of demand (read+write) MSHR miss cycles
387system.cpu.l2cache.demand_mshr_miss_latency::total     14620500                       # number of demand (read+write) MSHR miss cycles
388system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst      9193500                       # number of overall MSHR miss cycles
389system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      5427000                       # number of overall MSHR miss cycles
390system.cpu.l2cache.overall_mshr_miss_latency::total     14620500                       # number of overall MSHR miss cycles
391system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.995614                       # mshr miss rate for ReadReq accesses
392system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
393system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.996466                       # mshr miss rate for ReadReq accesses
394system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
395system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
396system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.995614                       # mshr miss rate for demand accesses
397system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
398system.cpu.l2cache.demand_mshr_miss_rate::total     0.997238                       # mshr miss rate for demand accesses
399system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.995614                       # mshr miss rate for overall accesses
400system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
401system.cpu.l2cache.overall_mshr_miss_rate::total     0.997238                       # mshr miss rate for overall accesses
402system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst        40500                       # average ReadReq mshr miss latency
403system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data        40500                       # average ReadReq mshr miss latency
404system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total        40500                       # average ReadReq mshr miss latency
405system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data        40500                       # average ReadExReq mshr miss latency
406system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total        40500                       # average ReadExReq mshr miss latency
407system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst        40500                       # average overall mshr miss latency
408system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data        40500                       # average overall mshr miss latency
409system.cpu.l2cache.demand_avg_mshr_miss_latency::total        40500                       # average overall mshr miss latency
410system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst        40500                       # average overall mshr miss latency
411system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data        40500                       # average overall mshr miss latency
412system.cpu.l2cache.overall_avg_mshr_miss_latency::total        40500                       # average overall mshr miss latency
413system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
414system.cpu.toL2Bus.trans_dist::ReadReq            283                       # Transaction distribution
415system.cpu.toL2Bus.trans_dist::ReadResp           283                       # Transaction distribution
416system.cpu.toL2Bus.trans_dist::ReadExReq           79                       # Transaction distribution
417system.cpu.toL2Bus.trans_dist::ReadExResp           79                       # Transaction distribution
418system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          456                       # Packet count per connected master and slave (bytes)
419system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          268                       # Packet count per connected master and slave (bytes)
420system.cpu.toL2Bus.pkt_count::total               724                       # Packet count per connected master and slave (bytes)
421system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        14592                       # Cumulative packet size per connected master and slave (bytes)
422system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         8576                       # Cumulative packet size per connected master and slave (bytes)
423system.cpu.toL2Bus.pkt_size::total              23168                       # Cumulative packet size per connected master and slave (bytes)
424system.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
425system.cpu.toL2Bus.snoop_fanout::samples          362                       # Request fanout histogram
426system.cpu.toL2Bus.snoop_fanout::mean               3                       # Request fanout histogram
427system.cpu.toL2Bus.snoop_fanout::stdev              0                       # Request fanout histogram
428system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
429system.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
430system.cpu.toL2Bus.snoop_fanout::1                  0      0.00%      0.00% # Request fanout histogram
431system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%      0.00% # Request fanout histogram
432system.cpu.toL2Bus.snoop_fanout::3                362    100.00%    100.00% # Request fanout histogram
433system.cpu.toL2Bus.snoop_fanout::4                  0      0.00%    100.00% # Request fanout histogram
434system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
435system.cpu.toL2Bus.snoop_fanout::min_value            3                       # Request fanout histogram
436system.cpu.toL2Bus.snoop_fanout::max_value            3                       # Request fanout histogram
437system.cpu.toL2Bus.snoop_fanout::total            362                       # Request fanout histogram
438system.cpu.toL2Bus.reqLayer0.occupancy         181000                       # Layer occupancy (ticks)
439system.cpu.toL2Bus.reqLayer0.utilization          0.6                       # Layer utilization (%)
440system.cpu.toL2Bus.respLayer0.occupancy        342000                       # Layer occupancy (ticks)
441system.cpu.toL2Bus.respLayer0.utilization          1.2                       # Layer utilization (%)
442system.cpu.toL2Bus.respLayer1.occupancy        201000                       # Layer occupancy (ticks)
443system.cpu.toL2Bus.respLayer1.utilization          0.7                       # Layer utilization (%)
444system.membus.trans_dist::ReadReq                 282                       # Transaction distribution
445system.membus.trans_dist::ReadResp                282                       # Transaction distribution
446system.membus.trans_dist::ReadExReq                79                       # Transaction distribution
447system.membus.trans_dist::ReadExResp               79                       # Transaction distribution
448system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          722                       # Packet count per connected master and slave (bytes)
449system.membus.pkt_count_system.cpu.l2cache.mem_side::total          722                       # Packet count per connected master and slave (bytes)
450system.membus.pkt_count::total                    722                       # Packet count per connected master and slave (bytes)
451system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        23104                       # Cumulative packet size per connected master and slave (bytes)
452system.membus.pkt_size_system.cpu.l2cache.mem_side::total        23104                       # Cumulative packet size per connected master and slave (bytes)
453system.membus.pkt_size::total                   23104                       # Cumulative packet size per connected master and slave (bytes)
454system.membus.snoops                                0                       # Total snoops (count)
455system.membus.snoop_fanout::samples               361                       # Request fanout histogram
456system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
457system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
458system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
459system.membus.snoop_fanout::0                     361    100.00%    100.00% # Request fanout histogram
460system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
461system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
462system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
463system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
464system.membus.snoop_fanout::total                 361                       # Request fanout histogram
465system.membus.reqLayer0.occupancy              361500                       # Layer occupancy (ticks)
466system.membus.reqLayer0.utilization               1.3                       # Layer utilization (%)
467system.membus.respLayer1.occupancy            1805500                       # Layer occupancy (ticks)
468system.membus.respLayer1.utilization              6.4                       # Layer utilization (%)
469
470---------- End Simulation Statistics   ----------
471