stats.txt revision 11023
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000088 # Number of seconds simulated 4sim_ticks 87948 # Number of ticks simulated 5final_tick 87948 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000 # Frequency of simulated ticks 7host_inst_rate 39587 # Simulator instruction rate (inst/s) 8host_op_rate 71707 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 646904 # Simulator tick rate (ticks/s) 10host_mem_usage 417864 # Number of bytes of host memory used 11host_seconds 0.14 # Real time elapsed on the host 12sim_insts 5381 # Number of instructions simulated 13sim_ops 9748 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1 # Clock period in ticks 16system.mem_ctrls.bytes_read::ruby.dir_cntrl0 88128 # Number of bytes read from this memory 17system.mem_ctrls.bytes_read::total 88128 # Number of bytes read from this memory 18system.mem_ctrls.bytes_written::ruby.dir_cntrl0 87872 # Number of bytes written to this memory 19system.mem_ctrls.bytes_written::total 87872 # Number of bytes written to this memory 20system.mem_ctrls.num_reads::ruby.dir_cntrl0 1377 # Number of read requests responded to by this memory 21system.mem_ctrls.num_reads::total 1377 # Number of read requests responded to by this memory 22system.mem_ctrls.num_writes::ruby.dir_cntrl0 1373 # Number of write requests responded to by this memory 23system.mem_ctrls.num_writes::total 1373 # Number of write requests responded to by this memory 24system.mem_ctrls.bw_read::ruby.dir_cntrl0 1002046664 # Total read bandwidth from this memory (bytes/s) 25system.mem_ctrls.bw_read::total 1002046664 # Total read bandwidth from this memory (bytes/s) 26system.mem_ctrls.bw_write::ruby.dir_cntrl0 999135853 # Write bandwidth from this memory (bytes/s) 27system.mem_ctrls.bw_write::total 999135853 # Write bandwidth from this memory (bytes/s) 28system.mem_ctrls.bw_total::ruby.dir_cntrl0 2001182517 # Total bandwidth to/from this memory (bytes/s) 29system.mem_ctrls.bw_total::total 2001182517 # Total bandwidth to/from this memory (bytes/s) 30system.mem_ctrls.readReqs 1377 # Number of read requests accepted 31system.mem_ctrls.writeReqs 1373 # Number of write requests accepted 32system.mem_ctrls.readBursts 1377 # Number of DRAM read bursts, including those serviced by the write queue 33system.mem_ctrls.writeBursts 1373 # Number of DRAM write bursts, including those merged in the write queue 34system.mem_ctrls.bytesReadDRAM 40320 # Total number of bytes read from DRAM 35system.mem_ctrls.bytesReadWrQ 47808 # Total number of bytes read from write queue 36system.mem_ctrls.bytesWritten 39936 # Total number of bytes written to DRAM 37system.mem_ctrls.bytesReadSys 88128 # Total read bytes from the system interface side 38system.mem_ctrls.bytesWrittenSys 87872 # Total written bytes from the system interface side 39system.mem_ctrls.servicedByWrQ 747 # Number of DRAM read bursts serviced by the write queue 40system.mem_ctrls.mergedWrBursts 722 # Number of DRAM write bursts merged with an existing one 41system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 42system.mem_ctrls.perBankRdBursts::0 59 # Per bank write bursts 43system.mem_ctrls.perBankRdBursts::1 1 # Per bank write bursts 44system.mem_ctrls.perBankRdBursts::2 6 # Per bank write bursts 45system.mem_ctrls.perBankRdBursts::3 9 # Per bank write bursts 46system.mem_ctrls.perBankRdBursts::4 52 # Per bank write bursts 47system.mem_ctrls.perBankRdBursts::5 55 # Per bank write bursts 48system.mem_ctrls.perBankRdBursts::6 37 # Per bank write bursts 49system.mem_ctrls.perBankRdBursts::7 64 # Per bank write bursts 50system.mem_ctrls.perBankRdBursts::8 25 # Per bank write bursts 51system.mem_ctrls.perBankRdBursts::9 119 # Per bank write bursts 52system.mem_ctrls.perBankRdBursts::10 121 # Per bank write bursts 53system.mem_ctrls.perBankRdBursts::11 21 # Per bank write bursts 54system.mem_ctrls.perBankRdBursts::12 2 # Per bank write bursts 55system.mem_ctrls.perBankRdBursts::13 21 # Per bank write bursts 56system.mem_ctrls.perBankRdBursts::14 8 # Per bank write bursts 57system.mem_ctrls.perBankRdBursts::15 30 # Per bank write bursts 58system.mem_ctrls.perBankWrBursts::0 51 # Per bank write bursts 59system.mem_ctrls.perBankWrBursts::1 1 # Per bank write bursts 60system.mem_ctrls.perBankWrBursts::2 6 # Per bank write bursts 61system.mem_ctrls.perBankWrBursts::3 7 # Per bank write bursts 62system.mem_ctrls.perBankWrBursts::4 52 # Per bank write bursts 63system.mem_ctrls.perBankWrBursts::5 50 # Per bank write bursts 64system.mem_ctrls.perBankWrBursts::6 36 # Per bank write bursts 65system.mem_ctrls.perBankWrBursts::7 66 # Per bank write bursts 66system.mem_ctrls.perBankWrBursts::8 25 # Per bank write bursts 67system.mem_ctrls.perBankWrBursts::9 120 # Per bank write bursts 68system.mem_ctrls.perBankWrBursts::10 125 # Per bank write bursts 69system.mem_ctrls.perBankWrBursts::11 23 # Per bank write bursts 70system.mem_ctrls.perBankWrBursts::12 2 # Per bank write bursts 71system.mem_ctrls.perBankWrBursts::13 21 # Per bank write bursts 72system.mem_ctrls.perBankWrBursts::14 8 # Per bank write bursts 73system.mem_ctrls.perBankWrBursts::15 31 # Per bank write bursts 74system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry 75system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry 76system.mem_ctrls.totGap 87868 # Total gap between requests 77system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2) 78system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2) 79system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2) 80system.mem_ctrls.readPktSize::3 0 # Read request sizes (log2) 81system.mem_ctrls.readPktSize::4 0 # Read request sizes (log2) 82system.mem_ctrls.readPktSize::5 0 # Read request sizes (log2) 83system.mem_ctrls.readPktSize::6 1377 # Read request sizes (log2) 84system.mem_ctrls.writePktSize::0 0 # Write request sizes (log2) 85system.mem_ctrls.writePktSize::1 0 # Write request sizes (log2) 86system.mem_ctrls.writePktSize::2 0 # Write request sizes (log2) 87system.mem_ctrls.writePktSize::3 0 # Write request sizes (log2) 88system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2) 89system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2) 90system.mem_ctrls.writePktSize::6 1373 # Write request sizes (log2) 91system.mem_ctrls.rdQLenPdf::0 630 # What read queue length does an incoming req see 92system.mem_ctrls.rdQLenPdf::1 0 # What read queue length does an incoming req see 93system.mem_ctrls.rdQLenPdf::2 0 # What read queue length does an incoming req see 94system.mem_ctrls.rdQLenPdf::3 0 # What read queue length does an incoming req see 95system.mem_ctrls.rdQLenPdf::4 0 # What read queue length does an incoming req see 96system.mem_ctrls.rdQLenPdf::5 0 # What read queue length does an incoming req see 97system.mem_ctrls.rdQLenPdf::6 0 # What read queue length does an incoming req see 98system.mem_ctrls.rdQLenPdf::7 0 # What read queue length does an incoming req see 99system.mem_ctrls.rdQLenPdf::8 0 # What read queue length does an incoming req see 100system.mem_ctrls.rdQLenPdf::9 0 # What read queue length does an incoming req see 101system.mem_ctrls.rdQLenPdf::10 0 # What read queue length does an incoming req see 102system.mem_ctrls.rdQLenPdf::11 0 # What read queue length does an incoming req see 103system.mem_ctrls.rdQLenPdf::12 0 # What read queue length does an incoming req see 104system.mem_ctrls.rdQLenPdf::13 0 # What read queue length does an incoming req see 105system.mem_ctrls.rdQLenPdf::14 0 # What read queue length does an incoming req see 106system.mem_ctrls.rdQLenPdf::15 0 # What read queue length does an incoming req see 107system.mem_ctrls.rdQLenPdf::16 0 # What read queue length does an incoming req see 108system.mem_ctrls.rdQLenPdf::17 0 # What read queue length does an incoming req see 109system.mem_ctrls.rdQLenPdf::18 0 # What read queue length does an incoming req see 110system.mem_ctrls.rdQLenPdf::19 0 # What read queue length does an incoming req see 111system.mem_ctrls.rdQLenPdf::20 0 # What read queue length does an incoming req see 112system.mem_ctrls.rdQLenPdf::21 0 # What read queue length does an incoming req see 113system.mem_ctrls.rdQLenPdf::22 0 # What read queue length does an incoming req see 114system.mem_ctrls.rdQLenPdf::23 0 # What read queue length does an incoming req see 115system.mem_ctrls.rdQLenPdf::24 0 # What read queue length does an incoming req see 116system.mem_ctrls.rdQLenPdf::25 0 # What read queue length does an incoming req see 117system.mem_ctrls.rdQLenPdf::26 0 # What read queue length does an incoming req see 118system.mem_ctrls.rdQLenPdf::27 0 # What read queue length does an incoming req see 119system.mem_ctrls.rdQLenPdf::28 0 # What read queue length does an incoming req see 120system.mem_ctrls.rdQLenPdf::29 0 # What read queue length does an incoming req see 121system.mem_ctrls.rdQLenPdf::30 0 # What read queue length does an incoming req see 122system.mem_ctrls.rdQLenPdf::31 0 # What read queue length does an incoming req see 123system.mem_ctrls.wrQLenPdf::0 1 # What write queue length does an incoming req see 124system.mem_ctrls.wrQLenPdf::1 1 # What write queue length does an incoming req see 125system.mem_ctrls.wrQLenPdf::2 1 # What write queue length does an incoming req see 126system.mem_ctrls.wrQLenPdf::3 1 # What write queue length does an incoming req see 127system.mem_ctrls.wrQLenPdf::4 1 # What write queue length does an incoming req see 128system.mem_ctrls.wrQLenPdf::5 1 # What write queue length does an incoming req see 129system.mem_ctrls.wrQLenPdf::6 1 # What write queue length does an incoming req see 130system.mem_ctrls.wrQLenPdf::7 1 # What write queue length does an incoming req see 131system.mem_ctrls.wrQLenPdf::8 1 # What write queue length does an incoming req see 132system.mem_ctrls.wrQLenPdf::9 1 # What write queue length does an incoming req see 133system.mem_ctrls.wrQLenPdf::10 1 # What write queue length does an incoming req see 134system.mem_ctrls.wrQLenPdf::11 1 # What write queue length does an incoming req see 135system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see 136system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see 137system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see 138system.mem_ctrls.wrQLenPdf::15 6 # What write queue length does an incoming req see 139system.mem_ctrls.wrQLenPdf::16 8 # What write queue length does an incoming req see 140system.mem_ctrls.wrQLenPdf::17 41 # What write queue length does an incoming req see 141system.mem_ctrls.wrQLenPdf::18 40 # What write queue length does an incoming req see 142system.mem_ctrls.wrQLenPdf::19 39 # What write queue length does an incoming req see 143system.mem_ctrls.wrQLenPdf::20 40 # What write queue length does an incoming req see 144system.mem_ctrls.wrQLenPdf::21 39 # What write queue length does an incoming req see 145system.mem_ctrls.wrQLenPdf::22 39 # What write queue length does an incoming req see 146system.mem_ctrls.wrQLenPdf::23 39 # What write queue length does an incoming req see 147system.mem_ctrls.wrQLenPdf::24 39 # What write queue length does an incoming req see 148system.mem_ctrls.wrQLenPdf::25 39 # What write queue length does an incoming req see 149system.mem_ctrls.wrQLenPdf::26 39 # What write queue length does an incoming req see 150system.mem_ctrls.wrQLenPdf::27 38 # What write queue length does an incoming req see 151system.mem_ctrls.wrQLenPdf::28 38 # What write queue length does an incoming req see 152system.mem_ctrls.wrQLenPdf::29 38 # What write queue length does an incoming req see 153system.mem_ctrls.wrQLenPdf::30 38 # What write queue length does an incoming req see 154system.mem_ctrls.wrQLenPdf::31 38 # What write queue length does an incoming req see 155system.mem_ctrls.wrQLenPdf::32 38 # What write queue length does an incoming req see 156system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see 157system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see 158system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see 159system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see 160system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see 161system.mem_ctrls.wrQLenPdf::38 0 # What write queue length does an incoming req see 162system.mem_ctrls.wrQLenPdf::39 0 # What write queue length does an incoming req see 163system.mem_ctrls.wrQLenPdf::40 0 # What write queue length does an incoming req see 164system.mem_ctrls.wrQLenPdf::41 0 # What write queue length does an incoming req see 165system.mem_ctrls.wrQLenPdf::42 0 # What write queue length does an incoming req see 166system.mem_ctrls.wrQLenPdf::43 0 # What write queue length does an incoming req see 167system.mem_ctrls.wrQLenPdf::44 0 # What write queue length does an incoming req see 168system.mem_ctrls.wrQLenPdf::45 0 # What write queue length does an incoming req see 169system.mem_ctrls.wrQLenPdf::46 0 # What write queue length does an incoming req see 170system.mem_ctrls.wrQLenPdf::47 0 # What write queue length does an incoming req see 171system.mem_ctrls.wrQLenPdf::48 0 # What write queue length does an incoming req see 172system.mem_ctrls.wrQLenPdf::49 0 # What write queue length does an incoming req see 173system.mem_ctrls.wrQLenPdf::50 0 # What write queue length does an incoming req see 174system.mem_ctrls.wrQLenPdf::51 0 # What write queue length does an incoming req see 175system.mem_ctrls.wrQLenPdf::52 0 # What write queue length does an incoming req see 176system.mem_ctrls.wrQLenPdf::53 0 # What write queue length does an incoming req see 177system.mem_ctrls.wrQLenPdf::54 0 # What write queue length does an incoming req see 178system.mem_ctrls.wrQLenPdf::55 0 # What write queue length does an incoming req see 179system.mem_ctrls.wrQLenPdf::56 0 # What write queue length does an incoming req see 180system.mem_ctrls.wrQLenPdf::57 0 # What write queue length does an incoming req see 181system.mem_ctrls.wrQLenPdf::58 0 # What write queue length does an incoming req see 182system.mem_ctrls.wrQLenPdf::59 0 # What write queue length does an incoming req see 183system.mem_ctrls.wrQLenPdf::60 0 # What write queue length does an incoming req see 184system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see 185system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see 186system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see 187system.mem_ctrls.bytesPerActivate::samples 271 # Bytes accessed per row activation 188system.mem_ctrls.bytesPerActivate::mean 293.313653 # Bytes accessed per row activation 189system.mem_ctrls.bytesPerActivate::gmean 193.377642 # Bytes accessed per row activation 190system.mem_ctrls.bytesPerActivate::stdev 283.497497 # Bytes accessed per row activation 191system.mem_ctrls.bytesPerActivate::0-127 72 26.57% 26.57% # Bytes accessed per row activation 192system.mem_ctrls.bytesPerActivate::128-255 83 30.63% 57.20% # Bytes accessed per row activation 193system.mem_ctrls.bytesPerActivate::256-383 37 13.65% 70.85% # Bytes accessed per row activation 194system.mem_ctrls.bytesPerActivate::384-511 23 8.49% 79.34% # Bytes accessed per row activation 195system.mem_ctrls.bytesPerActivate::512-639 21 7.75% 87.08% # Bytes accessed per row activation 196system.mem_ctrls.bytesPerActivate::640-767 5 1.85% 88.93% # Bytes accessed per row activation 197system.mem_ctrls.bytesPerActivate::768-895 7 2.58% 91.51% # Bytes accessed per row activation 198system.mem_ctrls.bytesPerActivate::896-1023 3 1.11% 92.62% # Bytes accessed per row activation 199system.mem_ctrls.bytesPerActivate::1024-1151 20 7.38% 100.00% # Bytes accessed per row activation 200system.mem_ctrls.bytesPerActivate::total 271 # Bytes accessed per row activation 201system.mem_ctrls.rdPerTurnAround::samples 38 # Reads before turning the bus around for writes 202system.mem_ctrls.rdPerTurnAround::mean 16.289474 # Reads before turning the bus around for writes 203system.mem_ctrls.rdPerTurnAround::gmean 16.048466 # Reads before turning the bus around for writes 204system.mem_ctrls.rdPerTurnAround::stdev 3.463383 # Reads before turning the bus around for writes 205system.mem_ctrls.rdPerTurnAround::12-13 1 2.63% 2.63% # Reads before turning the bus around for writes 206system.mem_ctrls.rdPerTurnAround::14-15 15 39.47% 42.11% # Reads before turning the bus around for writes 207system.mem_ctrls.rdPerTurnAround::16-17 16 42.11% 84.21% # Reads before turning the bus around for writes 208system.mem_ctrls.rdPerTurnAround::18-19 4 10.53% 94.74% # Reads before turning the bus around for writes 209system.mem_ctrls.rdPerTurnAround::20-21 1 2.63% 97.37% # Reads before turning the bus around for writes 210system.mem_ctrls.rdPerTurnAround::34-35 1 2.63% 100.00% # Reads before turning the bus around for writes 211system.mem_ctrls.rdPerTurnAround::total 38 # Reads before turning the bus around for writes 212system.mem_ctrls.wrPerTurnAround::samples 38 # Writes before turning the bus around for reads 213system.mem_ctrls.wrPerTurnAround::mean 16.421053 # Writes before turning the bus around for reads 214system.mem_ctrls.wrPerTurnAround::gmean 16.397539 # Writes before turning the bus around for reads 215system.mem_ctrls.wrPerTurnAround::stdev 0.919212 # Writes before turning the bus around for reads 216system.mem_ctrls.wrPerTurnAround::16 31 81.58% 81.58% # Writes before turning the bus around for reads 217system.mem_ctrls.wrPerTurnAround::18 5 13.16% 94.74% # Writes before turning the bus around for reads 218system.mem_ctrls.wrPerTurnAround::19 2 5.26% 100.00% # Writes before turning the bus around for reads 219system.mem_ctrls.wrPerTurnAround::total 38 # Writes before turning the bus around for reads 220system.mem_ctrls.totQLat 9303 # Total ticks spent queuing 221system.mem_ctrls.totMemAccLat 21273 # Total ticks spent from burst creation until serviced by the DRAM 222system.mem_ctrls.totBusLat 3150 # Total ticks spent in databus transfers 223system.mem_ctrls.avgQLat 14.77 # Average queueing delay per DRAM burst 224system.mem_ctrls.avgBusLat 5.00 # Average bus latency per DRAM burst 225system.mem_ctrls.avgMemAccLat 33.77 # Average memory access latency per DRAM burst 226system.mem_ctrls.avgRdBW 458.45 # Average DRAM read bandwidth in MiByte/s 227system.mem_ctrls.avgWrBW 454.09 # Average achieved write bandwidth in MiByte/s 228system.mem_ctrls.avgRdBWSys 1002.05 # Average system read bandwidth in MiByte/s 229system.mem_ctrls.avgWrBWSys 999.14 # Average system write bandwidth in MiByte/s 230system.mem_ctrls.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 231system.mem_ctrls.busUtil 7.13 # Data bus utilization in percentage 232system.mem_ctrls.busUtilRead 3.58 # Data bus utilization in percentage for reads 233system.mem_ctrls.busUtilWrite 3.55 # Data bus utilization in percentage for writes 234system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing 235system.mem_ctrls.avgWrQLen 25.04 # Average write queue length when enqueuing 236system.mem_ctrls.readRowHits 420 # Number of row buffer hits during reads 237system.mem_ctrls.writeRowHits 556 # Number of row buffer hits during writes 238system.mem_ctrls.readRowHitRate 66.67 # Row buffer hit rate for reads 239system.mem_ctrls.writeRowHitRate 85.41 # Row buffer hit rate for writes 240system.mem_ctrls.avgGap 31.95 # Average gap between requests 241system.mem_ctrls.pageHitRate 76.19 # Row buffer hit rate, read and write combined 242system.mem_ctrls_0.actEnergy 657720 # Energy for activate commands per rank (pJ) 243system.mem_ctrls_0.preEnergy 365400 # Energy for precharge commands per rank (pJ) 244system.mem_ctrls_0.readEnergy 3407040 # Energy for read commands per rank (pJ) 245system.mem_ctrls_0.writeEnergy 2623104 # Energy for write commands per rank (pJ) 246system.mem_ctrls_0.refreshEnergy 5594160 # Energy for refresh commands per rank (pJ) 247system.mem_ctrls_0.actBackEnergy 51093432 # Energy for active background per rank (pJ) 248system.mem_ctrls_0.preBackEnergy 6724800 # Energy for precharge background per rank (pJ) 249system.mem_ctrls_0.totalEnergy 70465656 # Total energy per rank (pJ) 250system.mem_ctrls_0.averagePower 820.264661 # Core power per rank (mW) 251system.mem_ctrls_0.memoryStateTime::IDLE 10886 # Time in different power states 252system.mem_ctrls_0.memoryStateTime::REF 2860 # Time in different power states 253system.mem_ctrls_0.memoryStateTime::PRE_PDN 0 # Time in different power states 254system.mem_ctrls_0.memoryStateTime::ACT 72174 # Time in different power states 255system.mem_ctrls_0.memoryStateTime::ACT_PDN 0 # Time in different power states 256system.mem_ctrls_1.actEnergy 1368360 # Energy for activate commands per rank (pJ) 257system.mem_ctrls_1.preEnergy 760200 # Energy for precharge commands per rank (pJ) 258system.mem_ctrls_1.readEnergy 4268160 # Energy for read commands per rank (pJ) 259system.mem_ctrls_1.writeEnergy 3680640 # Energy for write commands per rank (pJ) 260system.mem_ctrls_1.refreshEnergy 5594160 # Energy for refresh commands per rank (pJ) 261system.mem_ctrls_1.actBackEnergy 54919728 # Energy for active background per rank (pJ) 262system.mem_ctrls_1.preBackEnergy 3368400 # Energy for precharge background per rank (pJ) 263system.mem_ctrls_1.totalEnergy 73959648 # Total energy per rank (pJ) 264system.mem_ctrls_1.averagePower 860.936931 # Core power per rank (mW) 265system.mem_ctrls_1.memoryStateTime::IDLE 5575 # Time in different power states 266system.mem_ctrls_1.memoryStateTime::REF 2860 # Time in different power states 267system.mem_ctrls_1.memoryStateTime::PRE_PDN 0 # Time in different power states 268system.mem_ctrls_1.memoryStateTime::ACT 77782 # Time in different power states 269system.mem_ctrls_1.memoryStateTime::ACT_PDN 0 # Time in different power states 270system.cpu.clk_domain.clock 1 # Clock period in ticks 271system.cpu.apic_clk_domain.clock 16 # Clock period in ticks 272system.cpu.workload.num_syscalls 11 # Number of system calls 273system.cpu.numCycles 87948 # number of cpu cycles simulated 274system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 275system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 276system.cpu.committedInsts 5381 # Number of instructions committed 277system.cpu.committedOps 9748 # Number of ops (including micro ops) committed 278system.cpu.num_int_alu_accesses 9654 # Number of integer alu accesses 279system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses 280system.cpu.num_func_calls 209 # number of times a function call or return occured 281system.cpu.num_conditional_control_insts 899 # number of instructions that are conditional controls 282system.cpu.num_int_insts 9654 # number of integer instructions 283system.cpu.num_fp_insts 0 # number of float instructions 284system.cpu.num_int_register_reads 18335 # number of times the integer registers were read 285system.cpu.num_int_register_writes 7527 # number of times the integer registers were written 286system.cpu.num_fp_register_reads 0 # number of times the floating registers were read 287system.cpu.num_fp_register_writes 0 # number of times the floating registers were written 288system.cpu.num_cc_register_reads 6487 # number of times the CC registers were read 289system.cpu.num_cc_register_writes 3536 # number of times the CC registers were written 290system.cpu.num_mem_refs 1988 # number of memory refs 291system.cpu.num_load_insts 1053 # Number of load instructions 292system.cpu.num_store_insts 935 # Number of store instructions 293system.cpu.num_idle_cycles 0.999989 # Number of idle cycles 294system.cpu.num_busy_cycles 87947.000011 # Number of busy cycles 295system.cpu.not_idle_fraction 0.999989 # Percentage of non-idle cycles 296system.cpu.idle_fraction 0.000011 # Percentage of idle cycles 297system.cpu.Branches 1208 # Number of branches fetched 298system.cpu.op_class::No_OpClass 1 0.01% 0.01% # Class of executed instruction 299system.cpu.op_class::IntAlu 7749 79.49% 79.50% # Class of executed instruction 300system.cpu.op_class::IntMult 3 0.03% 79.53% # Class of executed instruction 301system.cpu.op_class::IntDiv 7 0.07% 79.61% # Class of executed instruction 302system.cpu.op_class::FloatAdd 0 0.00% 79.61% # Class of executed instruction 303system.cpu.op_class::FloatCmp 0 0.00% 79.61% # Class of executed instruction 304system.cpu.op_class::FloatCvt 0 0.00% 79.61% # Class of executed instruction 305system.cpu.op_class::FloatMult 0 0.00% 79.61% # Class of executed instruction 306system.cpu.op_class::FloatDiv 0 0.00% 79.61% # Class of executed instruction 307system.cpu.op_class::FloatSqrt 0 0.00% 79.61% # Class of executed instruction 308system.cpu.op_class::SimdAdd 0 0.00% 79.61% # Class of executed instruction 309system.cpu.op_class::SimdAddAcc 0 0.00% 79.61% # Class of executed instruction 310system.cpu.op_class::SimdAlu 0 0.00% 79.61% # Class of executed instruction 311system.cpu.op_class::SimdCmp 0 0.00% 79.61% # Class of executed instruction 312system.cpu.op_class::SimdCvt 0 0.00% 79.61% # Class of executed instruction 313system.cpu.op_class::SimdMisc 0 0.00% 79.61% # Class of executed instruction 314system.cpu.op_class::SimdMult 0 0.00% 79.61% # Class of executed instruction 315system.cpu.op_class::SimdMultAcc 0 0.00% 79.61% # Class of executed instruction 316system.cpu.op_class::SimdShift 0 0.00% 79.61% # Class of executed instruction 317system.cpu.op_class::SimdShiftAcc 0 0.00% 79.61% # Class of executed instruction 318system.cpu.op_class::SimdSqrt 0 0.00% 79.61% # Class of executed instruction 319system.cpu.op_class::SimdFloatAdd 0 0.00% 79.61% # Class of executed instruction 320system.cpu.op_class::SimdFloatAlu 0 0.00% 79.61% # Class of executed instruction 321system.cpu.op_class::SimdFloatCmp 0 0.00% 79.61% # Class of executed instruction 322system.cpu.op_class::SimdFloatCvt 0 0.00% 79.61% # Class of executed instruction 323system.cpu.op_class::SimdFloatDiv 0 0.00% 79.61% # Class of executed instruction 324system.cpu.op_class::SimdFloatMisc 0 0.00% 79.61% # Class of executed instruction 325system.cpu.op_class::SimdFloatMult 0 0.00% 79.61% # Class of executed instruction 326system.cpu.op_class::SimdFloatMultAcc 0 0.00% 79.61% # Class of executed instruction 327system.cpu.op_class::SimdFloatSqrt 0 0.00% 79.61% # Class of executed instruction 328system.cpu.op_class::MemRead 1053 10.80% 90.41% # Class of executed instruction 329system.cpu.op_class::MemWrite 935 9.59% 100.00% # Class of executed instruction 330system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction 331system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction 332system.cpu.op_class::total 9748 # Class of executed instruction 333system.ruby.clk_domain.clock 1 # Clock period in ticks 334system.ruby.delayHist::bucket_size 1 # delay histogram for all message 335system.ruby.delayHist::max_bucket 9 # delay histogram for all message 336system.ruby.delayHist::samples 2750 # delay histogram for all message 337system.ruby.delayHist | 2750 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for all message 338system.ruby.delayHist::total 2750 # delay histogram for all message 339system.ruby.outstanding_req_hist::bucket_size 1 340system.ruby.outstanding_req_hist::max_bucket 9 341system.ruby.outstanding_req_hist::samples 8852 342system.ruby.outstanding_req_hist::mean 1 343system.ruby.outstanding_req_hist::gmean 1 344system.ruby.outstanding_req_hist | 0 0.00% 0.00% | 8852 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 345system.ruby.outstanding_req_hist::total 8852 346system.ruby.latency_hist::bucket_size 64 347system.ruby.latency_hist::max_bucket 639 348system.ruby.latency_hist::samples 8852 349system.ruby.latency_hist::mean 8.935382 350system.ruby.latency_hist::gmean 1.815175 351system.ruby.latency_hist::stdev 22.675647 352system.ruby.latency_hist | 8624 97.42% 97.42% | 191 2.16% 99.58% | 24 0.27% 99.85% | 5 0.06% 99.91% | 2 0.02% 99.93% | 6 0.07% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 353system.ruby.latency_hist::total 8852 354system.ruby.hit_latency_hist::bucket_size 1 355system.ruby.hit_latency_hist::max_bucket 9 356system.ruby.hit_latency_hist::samples 7475 357system.ruby.hit_latency_hist::mean 1 358system.ruby.hit_latency_hist::gmean 1 359system.ruby.hit_latency_hist | 0 0.00% 0.00% | 7475 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 360system.ruby.hit_latency_hist::total 7475 361system.ruby.miss_latency_hist::bucket_size 64 362system.ruby.miss_latency_hist::max_bucket 639 363system.ruby.miss_latency_hist::samples 1377 364system.ruby.miss_latency_hist::mean 52.012346 365system.ruby.miss_latency_hist::gmean 46.179478 366system.ruby.miss_latency_hist::stdev 33.292581 367system.ruby.miss_latency_hist | 1149 83.44% 83.44% | 191 13.87% 97.31% | 24 1.74% 99.06% | 5 0.36% 99.42% | 2 0.15% 99.56% | 6 0.44% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 368system.ruby.miss_latency_hist::total 1377 369system.ruby.Directory.incomplete_times 1376 370system.ruby.l1_cntrl0.cacheMemory.demand_hits 7475 # Number of cache demand hits 371system.ruby.l1_cntrl0.cacheMemory.demand_misses 1377 # Number of cache demand misses 372system.ruby.l1_cntrl0.cacheMemory.demand_accesses 8852 # Number of cache demand accesses 373system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks 374system.ruby.network.routers0.percent_links_utilized 7.817119 375system.ruby.network.routers0.msg_count.Control::2 1377 376system.ruby.network.routers0.msg_count.Data::2 1373 377system.ruby.network.routers0.msg_count.Response_Data::4 1377 378system.ruby.network.routers0.msg_count.Writeback_Control::3 1373 379system.ruby.network.routers0.msg_bytes.Control::2 11016 380system.ruby.network.routers0.msg_bytes.Data::2 98856 381system.ruby.network.routers0.msg_bytes.Response_Data::4 99144 382system.ruby.network.routers0.msg_bytes.Writeback_Control::3 10984 383system.ruby.network.routers1.percent_links_utilized 7.817119 384system.ruby.network.routers1.msg_count.Control::2 1377 385system.ruby.network.routers1.msg_count.Data::2 1373 386system.ruby.network.routers1.msg_count.Response_Data::4 1377 387system.ruby.network.routers1.msg_count.Writeback_Control::3 1373 388system.ruby.network.routers1.msg_bytes.Control::2 11016 389system.ruby.network.routers1.msg_bytes.Data::2 98856 390system.ruby.network.routers1.msg_bytes.Response_Data::4 99144 391system.ruby.network.routers1.msg_bytes.Writeback_Control::3 10984 392system.ruby.network.routers2.percent_links_utilized 7.817119 393system.ruby.network.routers2.msg_count.Control::2 1377 394system.ruby.network.routers2.msg_count.Data::2 1373 395system.ruby.network.routers2.msg_count.Response_Data::4 1377 396system.ruby.network.routers2.msg_count.Writeback_Control::3 1373 397system.ruby.network.routers2.msg_bytes.Control::2 11016 398system.ruby.network.routers2.msg_bytes.Data::2 98856 399system.ruby.network.routers2.msg_bytes.Response_Data::4 99144 400system.ruby.network.routers2.msg_bytes.Writeback_Control::3 10984 401system.ruby.network.msg_count.Control 4131 402system.ruby.network.msg_count.Data 4119 403system.ruby.network.msg_count.Response_Data 4131 404system.ruby.network.msg_count.Writeback_Control 4119 405system.ruby.network.msg_byte.Control 33048 406system.ruby.network.msg_byte.Data 296568 407system.ruby.network.msg_byte.Response_Data 297432 408system.ruby.network.msg_byte.Writeback_Control 32952 409system.ruby.network.routers0.throttle0.link_utilization 7.826215 410system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1377 411system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1373 412system.ruby.network.routers0.throttle0.msg_bytes.Response_Data::4 99144 413system.ruby.network.routers0.throttle0.msg_bytes.Writeback_Control::3 10984 414system.ruby.network.routers0.throttle1.link_utilization 7.808023 415system.ruby.network.routers0.throttle1.msg_count.Control::2 1377 416system.ruby.network.routers0.throttle1.msg_count.Data::2 1373 417system.ruby.network.routers0.throttle1.msg_bytes.Control::2 11016 418system.ruby.network.routers0.throttle1.msg_bytes.Data::2 98856 419system.ruby.network.routers1.throttle0.link_utilization 7.808023 420system.ruby.network.routers1.throttle0.msg_count.Control::2 1377 421system.ruby.network.routers1.throttle0.msg_count.Data::2 1373 422system.ruby.network.routers1.throttle0.msg_bytes.Control::2 11016 423system.ruby.network.routers1.throttle0.msg_bytes.Data::2 98856 424system.ruby.network.routers1.throttle1.link_utilization 7.826215 425system.ruby.network.routers1.throttle1.msg_count.Response_Data::4 1377 426system.ruby.network.routers1.throttle1.msg_count.Writeback_Control::3 1373 427system.ruby.network.routers1.throttle1.msg_bytes.Response_Data::4 99144 428system.ruby.network.routers1.throttle1.msg_bytes.Writeback_Control::3 10984 429system.ruby.network.routers2.throttle0.link_utilization 7.826215 430system.ruby.network.routers2.throttle0.msg_count.Response_Data::4 1377 431system.ruby.network.routers2.throttle0.msg_count.Writeback_Control::3 1373 432system.ruby.network.routers2.throttle0.msg_bytes.Response_Data::4 99144 433system.ruby.network.routers2.throttle0.msg_bytes.Writeback_Control::3 10984 434system.ruby.network.routers2.throttle1.link_utilization 7.808023 435system.ruby.network.routers2.throttle1.msg_count.Control::2 1377 436system.ruby.network.routers2.throttle1.msg_count.Data::2 1373 437system.ruby.network.routers2.throttle1.msg_bytes.Control::2 11016 438system.ruby.network.routers2.throttle1.msg_bytes.Data::2 98856 439system.ruby.delayVCHist.vnet_1::bucket_size 1 # delay histogram for vnet_1 440system.ruby.delayVCHist.vnet_1::max_bucket 9 # delay histogram for vnet_1 441system.ruby.delayVCHist.vnet_1::samples 1377 # delay histogram for vnet_1 442system.ruby.delayVCHist.vnet_1 | 1377 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_1 443system.ruby.delayVCHist.vnet_1::total 1377 # delay histogram for vnet_1 444system.ruby.delayVCHist.vnet_2::bucket_size 1 # delay histogram for vnet_2 445system.ruby.delayVCHist.vnet_2::max_bucket 9 # delay histogram for vnet_2 446system.ruby.delayVCHist.vnet_2::samples 1373 # delay histogram for vnet_2 447system.ruby.delayVCHist.vnet_2 | 1373 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_2 448system.ruby.delayVCHist.vnet_2::total 1373 # delay histogram for vnet_2 449system.ruby.LD.latency_hist::bucket_size 32 450system.ruby.LD.latency_hist::max_bucket 319 451system.ruby.LD.latency_hist::samples 1045 452system.ruby.LD.latency_hist::mean 22.607656 453system.ruby.LD.latency_hist::gmean 5.952637 454system.ruby.LD.latency_hist::stdev 28.358291 455system.ruby.LD.latency_hist | 546 52.25% 52.25% | 420 40.19% 92.44% | 70 6.70% 99.14% | 2 0.19% 99.33% | 2 0.19% 99.52% | 4 0.38% 99.90% | 0 0.00% 99.90% | 1 0.10% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 456system.ruby.LD.latency_hist::total 1045 457system.ruby.LD.hit_latency_hist::bucket_size 1 458system.ruby.LD.hit_latency_hist::max_bucket 9 459system.ruby.LD.hit_latency_hist::samples 546 460system.ruby.LD.hit_latency_hist::mean 1 461system.ruby.LD.hit_latency_hist::gmean 1 462system.ruby.LD.hit_latency_hist | 0 0.00% 0.00% | 546 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 463system.ruby.LD.hit_latency_hist::total 546 464system.ruby.LD.miss_latency_hist::bucket_size 32 465system.ruby.LD.miss_latency_hist::max_bucket 319 466system.ruby.LD.miss_latency_hist::samples 499 467system.ruby.LD.miss_latency_hist::mean 46.250501 468system.ruby.LD.miss_latency_hist::gmean 41.916728 469system.ruby.LD.miss_latency_hist::stdev 24.776985 470system.ruby.LD.miss_latency_hist | 0 0.00% 0.00% | 420 84.17% 84.17% | 70 14.03% 98.20% | 2 0.40% 98.60% | 2 0.40% 99.00% | 4 0.80% 99.80% | 0 0.00% 99.80% | 1 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 471system.ruby.LD.miss_latency_hist::total 499 472system.ruby.ST.latency_hist::bucket_size 64 473system.ruby.ST.latency_hist::max_bucket 639 474system.ruby.ST.latency_hist::samples 935 475system.ruby.ST.latency_hist::mean 15.124064 476system.ruby.ST.latency_hist::gmean 2.829099 477system.ruby.ST.latency_hist::stdev 31.003309 478system.ruby.ST.latency_hist | 897 95.94% 95.94% | 28 2.99% 98.93% | 5 0.53% 99.47% | 3 0.32% 99.79% | 0 0.00% 99.79% | 2 0.21% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 479system.ruby.ST.latency_hist::total 935 480system.ruby.ST.hit_latency_hist::bucket_size 1 481system.ruby.ST.hit_latency_hist::max_bucket 9 482system.ruby.ST.hit_latency_hist::samples 681 483system.ruby.ST.hit_latency_hist::mean 1 484system.ruby.ST.hit_latency_hist::gmean 1 485system.ruby.ST.hit_latency_hist | 0 0.00% 0.00% | 681 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 486system.ruby.ST.hit_latency_hist::total 681 487system.ruby.ST.miss_latency_hist::bucket_size 64 488system.ruby.ST.miss_latency_hist::max_bucket 639 489system.ruby.ST.miss_latency_hist::samples 254 490system.ruby.ST.miss_latency_hist::mean 52.992126 491system.ruby.ST.miss_latency_hist::gmean 45.979346 492system.ruby.ST.miss_latency_hist::stdev 39.646660 493system.ruby.ST.miss_latency_hist | 216 85.04% 85.04% | 28 11.02% 96.06% | 5 1.97% 98.03% | 3 1.18% 99.21% | 0 0.00% 99.21% | 2 0.79% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 494system.ruby.ST.miss_latency_hist::total 254 495system.ruby.IFETCH.latency_hist::bucket_size 64 496system.ruby.IFETCH.latency_hist::max_bucket 639 497system.ruby.IFETCH.latency_hist::samples 6864 498system.ruby.IFETCH.latency_hist::mean 6.015589 499system.ruby.IFETCH.latency_hist::gmean 1.426336 500system.ruby.IFETCH.latency_hist::stdev 19.173758 501system.ruby.IFETCH.latency_hist | 6753 98.38% 98.38% | 91 1.33% 99.71% | 13 0.19% 99.90% | 1 0.01% 99.91% | 2 0.03% 99.94% | 4 0.06% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 502system.ruby.IFETCH.latency_hist::total 6864 503system.ruby.IFETCH.hit_latency_hist::bucket_size 1 504system.ruby.IFETCH.hit_latency_hist::max_bucket 9 505system.ruby.IFETCH.hit_latency_hist::samples 6241 506system.ruby.IFETCH.hit_latency_hist::mean 1 507system.ruby.IFETCH.hit_latency_hist::gmean 1 508system.ruby.IFETCH.hit_latency_hist | 0 0.00% 0.00% | 6241 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 509system.ruby.IFETCH.hit_latency_hist::total 6241 510system.ruby.IFETCH.miss_latency_hist::bucket_size 64 511system.ruby.IFETCH.miss_latency_hist::max_bucket 639 512system.ruby.IFETCH.miss_latency_hist::samples 623 513system.ruby.IFETCH.miss_latency_hist::mean 56.260032 514system.ruby.IFETCH.miss_latency_hist::gmean 50.022291 515system.ruby.IFETCH.miss_latency_hist::stdev 35.712767 516system.ruby.IFETCH.miss_latency_hist | 512 82.18% 82.18% | 91 14.61% 96.79% | 13 2.09% 98.88% | 1 0.16% 99.04% | 2 0.32% 99.36% | 4 0.64% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 517system.ruby.IFETCH.miss_latency_hist::total 623 518system.ruby.RMW_Read.latency_hist::bucket_size 4 519system.ruby.RMW_Read.latency_hist::max_bucket 39 520system.ruby.RMW_Read.latency_hist::samples 8 521system.ruby.RMW_Read.latency_hist::mean 4.875000 522system.ruby.RMW_Read.latency_hist::gmean 1.542211 523system.ruby.RMW_Read.latency_hist::stdev 10.960155 524system.ruby.RMW_Read.latency_hist | 7 87.50% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 0 0.00% 87.50% | 1 12.50% 100.00% | 0 0.00% 100.00% 525system.ruby.RMW_Read.latency_hist::total 8 526system.ruby.RMW_Read.hit_latency_hist::bucket_size 1 527system.ruby.RMW_Read.hit_latency_hist::max_bucket 9 528system.ruby.RMW_Read.hit_latency_hist::samples 7 529system.ruby.RMW_Read.hit_latency_hist::mean 1 530system.ruby.RMW_Read.hit_latency_hist::gmean 1 531system.ruby.RMW_Read.hit_latency_hist | 0 0.00% 0.00% | 7 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 532system.ruby.RMW_Read.hit_latency_hist::total 7 533system.ruby.RMW_Read.miss_latency_hist::bucket_size 4 534system.ruby.RMW_Read.miss_latency_hist::max_bucket 39 535system.ruby.RMW_Read.miss_latency_hist::samples 1 536system.ruby.RMW_Read.miss_latency_hist::mean 32 537system.ruby.RMW_Read.miss_latency_hist::gmean 32 538system.ruby.RMW_Read.miss_latency_hist::stdev nan 539system.ruby.RMW_Read.miss_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% | 0 0.00% 100.00% 540system.ruby.RMW_Read.miss_latency_hist::total 1 541system.ruby.Directory.miss_mach_latency_hist::bucket_size 64 542system.ruby.Directory.miss_mach_latency_hist::max_bucket 639 543system.ruby.Directory.miss_mach_latency_hist::samples 1377 544system.ruby.Directory.miss_mach_latency_hist::mean 52.012346 545system.ruby.Directory.miss_mach_latency_hist::gmean 46.179478 546system.ruby.Directory.miss_mach_latency_hist::stdev 33.292581 547system.ruby.Directory.miss_mach_latency_hist | 1149 83.44% 83.44% | 191 13.87% 97.31% | 24 1.74% 99.06% | 5 0.36% 99.42% | 2 0.15% 99.56% | 6 0.44% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 548system.ruby.Directory.miss_mach_latency_hist::total 1377 549system.ruby.Directory.miss_latency_hist.issue_to_initial_request::bucket_size 1 550system.ruby.Directory.miss_latency_hist.issue_to_initial_request::max_bucket 9 551system.ruby.Directory.miss_latency_hist.issue_to_initial_request::samples 1 552system.ruby.Directory.miss_latency_hist.issue_to_initial_request::stdev nan 553system.ruby.Directory.miss_latency_hist.issue_to_initial_request | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 554system.ruby.Directory.miss_latency_hist.issue_to_initial_request::total 1 555system.ruby.Directory.miss_latency_hist.initial_to_forward::bucket_size 1 556system.ruby.Directory.miss_latency_hist.initial_to_forward::max_bucket 9 557system.ruby.Directory.miss_latency_hist.initial_to_forward::samples 1 558system.ruby.Directory.miss_latency_hist.initial_to_forward::stdev nan 559system.ruby.Directory.miss_latency_hist.initial_to_forward | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 560system.ruby.Directory.miss_latency_hist.initial_to_forward::total 1 561system.ruby.Directory.miss_latency_hist.forward_to_first_response::bucket_size 1 562system.ruby.Directory.miss_latency_hist.forward_to_first_response::max_bucket 9 563system.ruby.Directory.miss_latency_hist.forward_to_first_response::samples 1 564system.ruby.Directory.miss_latency_hist.forward_to_first_response::stdev nan 565system.ruby.Directory.miss_latency_hist.forward_to_first_response | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 566system.ruby.Directory.miss_latency_hist.forward_to_first_response::total 1 567system.ruby.Directory.miss_latency_hist.first_response_to_completion::bucket_size 8 568system.ruby.Directory.miss_latency_hist.first_response_to_completion::max_bucket 79 569system.ruby.Directory.miss_latency_hist.first_response_to_completion::samples 1 570system.ruby.Directory.miss_latency_hist.first_response_to_completion::mean 75 571system.ruby.Directory.miss_latency_hist.first_response_to_completion::gmean 75.000000 572system.ruby.Directory.miss_latency_hist.first_response_to_completion::stdev nan 573system.ruby.Directory.miss_latency_hist.first_response_to_completion | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% 574system.ruby.Directory.miss_latency_hist.first_response_to_completion::total 1 575system.ruby.LD.Directory.miss_type_mach_latency_hist::bucket_size 32 576system.ruby.LD.Directory.miss_type_mach_latency_hist::max_bucket 319 577system.ruby.LD.Directory.miss_type_mach_latency_hist::samples 499 578system.ruby.LD.Directory.miss_type_mach_latency_hist::mean 46.250501 579system.ruby.LD.Directory.miss_type_mach_latency_hist::gmean 41.916728 580system.ruby.LD.Directory.miss_type_mach_latency_hist::stdev 24.776985 581system.ruby.LD.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 420 84.17% 84.17% | 70 14.03% 98.20% | 2 0.40% 98.60% | 2 0.40% 99.00% | 4 0.80% 99.80% | 0 0.00% 99.80% | 1 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 582system.ruby.LD.Directory.miss_type_mach_latency_hist::total 499 583system.ruby.ST.Directory.miss_type_mach_latency_hist::bucket_size 64 584system.ruby.ST.Directory.miss_type_mach_latency_hist::max_bucket 639 585system.ruby.ST.Directory.miss_type_mach_latency_hist::samples 254 586system.ruby.ST.Directory.miss_type_mach_latency_hist::mean 52.992126 587system.ruby.ST.Directory.miss_type_mach_latency_hist::gmean 45.979346 588system.ruby.ST.Directory.miss_type_mach_latency_hist::stdev 39.646660 589system.ruby.ST.Directory.miss_type_mach_latency_hist | 216 85.04% 85.04% | 28 11.02% 96.06% | 5 1.97% 98.03% | 3 1.18% 99.21% | 0 0.00% 99.21% | 2 0.79% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 590system.ruby.ST.Directory.miss_type_mach_latency_hist::total 254 591system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::bucket_size 64 592system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::max_bucket 639 593system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::samples 623 594system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::mean 56.260032 595system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::gmean 50.022291 596system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::stdev 35.712767 597system.ruby.IFETCH.Directory.miss_type_mach_latency_hist | 512 82.18% 82.18% | 91 14.61% 96.79% | 13 2.09% 98.88% | 1 0.16% 99.04% | 2 0.32% 99.36% | 4 0.64% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% 598system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::total 623 599system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::bucket_size 4 600system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::max_bucket 39 601system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::samples 1 602system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::mean 32 603system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::gmean 32 604system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::stdev nan 605system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00% | 0 0.00% 100.00% 606system.ruby.RMW_Read.Directory.miss_type_mach_latency_hist::total 1 607system.ruby.Directory_Controller.GETX 1377 0.00% 0.00% 608system.ruby.Directory_Controller.PUTX 1373 0.00% 0.00% 609system.ruby.Directory_Controller.Memory_Data 1377 0.00% 0.00% 610system.ruby.Directory_Controller.Memory_Ack 1373 0.00% 0.00% 611system.ruby.Directory_Controller.I.GETX 1377 0.00% 0.00% 612system.ruby.Directory_Controller.M.PUTX 1373 0.00% 0.00% 613system.ruby.Directory_Controller.IM.Memory_Data 1377 0.00% 0.00% 614system.ruby.Directory_Controller.MI.Memory_Ack 1373 0.00% 0.00% 615system.ruby.L1Cache_Controller.Load 1045 0.00% 0.00% 616system.ruby.L1Cache_Controller.Ifetch 6864 0.00% 0.00% 617system.ruby.L1Cache_Controller.Store 943 0.00% 0.00% 618system.ruby.L1Cache_Controller.Data 1377 0.00% 0.00% 619system.ruby.L1Cache_Controller.Replacement 1373 0.00% 0.00% 620system.ruby.L1Cache_Controller.Writeback_Ack 1373 0.00% 0.00% 621system.ruby.L1Cache_Controller.I.Load 499 0.00% 0.00% 622system.ruby.L1Cache_Controller.I.Ifetch 623 0.00% 0.00% 623system.ruby.L1Cache_Controller.I.Store 255 0.00% 0.00% 624system.ruby.L1Cache_Controller.M.Load 546 0.00% 0.00% 625system.ruby.L1Cache_Controller.M.Ifetch 6241 0.00% 0.00% 626system.ruby.L1Cache_Controller.M.Store 688 0.00% 0.00% 627system.ruby.L1Cache_Controller.M.Replacement 1373 0.00% 0.00% 628system.ruby.L1Cache_Controller.MI.Writeback_Ack 1373 0.00% 0.00% 629system.ruby.L1Cache_Controller.IS.Data 1122 0.00% 0.00% 630system.ruby.L1Cache_Controller.IM.Data 255 0.00% 0.00% 631 632---------- End Simulation Statistics ---------- 633