stats.txt revision 9568:cd1351d4d850
19241Sandreas.hansson@arm.com
211491Sandreas.hansson@arm.com---------- Begin Simulation Statistics ----------
39241Sandreas.hansson@arm.comsim_seconds                                  0.000015                       # Number of seconds simulated
49241Sandreas.hansson@arm.comsim_ticks                                    15468000                       # Number of ticks simulated
59241Sandreas.hansson@arm.comfinal_tick                                   15468000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
69241Sandreas.hansson@arm.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
79241Sandreas.hansson@arm.comhost_inst_rate                                  31901                       # Simulator instruction rate (inst/s)
89241Sandreas.hansson@arm.comhost_op_rate                                    57781                       # Simulator op (including micro ops) rate (op/s)
99241Sandreas.hansson@arm.comhost_tick_rate                               91692634                       # Simulator tick rate (ticks/s)
109241Sandreas.hansson@arm.comhost_mem_usage                                 241568                       # Number of bytes of host memory used
119241Sandreas.hansson@arm.comhost_seconds                                     0.17                       # Real time elapsed on the host
129241Sandreas.hansson@arm.comsim_insts                                        5380                       # Number of instructions simulated
139241Sandreas.hansson@arm.comsim_ops                                          9746                       # Number of ops (including micro ops) simulated
149241Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst             19392                       # Number of bytes read from this memory
159241Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data              9344                       # Number of bytes read from this memory
169241Sandreas.hansson@arm.comsystem.physmem.bytes_read::total                28736                       # Number of bytes read from this memory
179241Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst        19392                       # Number of instructions bytes read from this memory
189241Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total           19392                       # Number of instructions bytes read from this memory
199241Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst                303                       # Number of read requests responded to by this memory
209241Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data                146                       # Number of read requests responded to by this memory
219241Sandreas.hansson@arm.comsystem.physmem.num_reads::total                   449                       # Number of read requests responded to by this memory
229241Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst           1253685027                       # Total read bandwidth from this memory (bytes/s)
239241Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data            604085855                       # Total read bandwidth from this memory (bytes/s)
249241Sandreas.hansson@arm.comsystem.physmem.bw_read::total              1857770882                       # Total read bandwidth from this memory (bytes/s)
259241Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst      1253685027                       # Instruction read bandwidth from this memory (bytes/s)
269241Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total         1253685027                       # Instruction read bandwidth from this memory (bytes/s)
279241Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst          1253685027                       # Total bandwidth to/from this memory (bytes/s)
289241Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data           604085855                       # Total bandwidth to/from this memory (bytes/s)
299241Sandreas.hansson@arm.comsystem.physmem.bw_total::total             1857770882                       # Total bandwidth to/from this memory (bytes/s)
309241Sandreas.hansson@arm.comsystem.physmem.readReqs                           451                       # Total number of read requests seen
319241Sandreas.hansson@arm.comsystem.physmem.writeReqs                            0                       # Total number of write requests seen
329241Sandreas.hansson@arm.comsystem.physmem.cpureqs                            451                       # Reqs generatd by CPU via cache - shady
339241Sandreas.hansson@arm.comsystem.physmem.bytesRead                        28736                       # Total number of bytes read from memory
349241Sandreas.hansson@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to memory
359241Sandreas.hansson@arm.comsystem.physmem.bytesConsumedRd                  28736                       # bytesRead derated as per pkt->getSize()
369241Sandreas.hansson@arm.comsystem.physmem.bytesConsumedWr                      0                       # bytesWritten derated as per pkt->getSize()
379241Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of read reqs serviced by write Q
389241Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWrite                  0                       # Reqs where no action is needed
399241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::0                    49                       # Track reads on a per bank basis
409241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::1                    14                       # Track reads on a per bank basis
4111540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::2                    26                       # Track reads on a per bank basis
4211540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::3                    29                       # Track reads on a per bank basis
4311540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::4                    36                       # Track reads on a per bank basis
4411540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::5                    48                       # Track reads on a per bank basis
459241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::6                    28                       # Track reads on a per bank basis
469241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::7                    34                       # Track reads on a per bank basis
479241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::8                    40                       # Track reads on a per bank basis
4810138Sneha.agarwal@arm.comsystem.physmem.perBankRdReqs::9                    24                       # Track reads on a per bank basis
499241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::10                    8                       # Track reads on a per bank basis
509241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::11                   32                       # Track reads on a per bank basis
519241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::12                   41                       # Track reads on a per bank basis
529241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::13                   11                       # Track reads on a per bank basis
539241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::14                    5                       # Track reads on a per bank basis
549241Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::15                   26                       # Track reads on a per bank basis
559241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::0                     0                       # Track writes on a per bank basis
569241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::1                     0                       # Track writes on a per bank basis
579241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::2                     0                       # Track writes on a per bank basis
589241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::3                     0                       # Track writes on a per bank basis
599241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::4                     0                       # Track writes on a per bank basis
609241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::5                     0                       # Track writes on a per bank basis
619718Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::6                     0                       # Track writes on a per bank basis
629720Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::7                     0                       # Track writes on a per bank basis
6311491Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::8                     0                       # Track writes on a per bank basis
6411491Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::9                     0                       # Track writes on a per bank basis
659717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::10                    0                       # Track writes on a per bank basis
669719Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::11                    0                       # Track writes on a per bank basis
6710360Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::12                    0                       # Track writes on a per bank basis
689241Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::13                    0                       # Track writes on a per bank basis
699719Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::14                    0                       # Track writes on a per bank basis
709719Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::15                    0                       # Track writes on a per bank basis
7111393Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
7211393Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times wr buffer was full causing retry
739241Sandreas.hansson@arm.comsystem.physmem.totGap                        15452000                       # Total gap between requests
749241Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Categorize read packet sizes
759241Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Categorize read packet sizes
769241Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Categorize read packet sizes
779241Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Categorize read packet sizes
789241Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Categorize read packet sizes
799241Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Categorize read packet sizes
809241Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                     451                       # Categorize read packet sizes
819241Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Categorize write packet sizes
829294Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Categorize write packet sizes
839294Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Categorize write packet sizes
849241Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Categorize write packet sizes
859241Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Categorize write packet sizes
869241Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Categorize write packet sizes
879241Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                      0                       # Categorize write packet sizes
889241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                       231                       # What read queue length does an incoming req see
899241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                       151                       # What read queue length does an incoming req see
909241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                        58                       # What read queue length does an incoming req see
919241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                        10                       # What read queue length does an incoming req see
929241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                         1                       # What read queue length does an incoming req see
939241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
949241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
959241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
969241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
979241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
989241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
999524SAndreas.Sandberg@ARM.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
1009241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
1019241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
1029718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
1039718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
1049241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1059717Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1069241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1079241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1089241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1099241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1109241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1119241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1129241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1139241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1149241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1159241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1169524SAndreas.Sandberg@ARM.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1179719Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1189720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1199719Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
1209241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
1219241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
1229241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
1239241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
1249241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
1259241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
12610913Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
12710913Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
1289241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
12910051Srioshering@gmail.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
13010051Srioshering@gmail.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
13110913Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
13210051Srioshering@gmail.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
13310051Srioshering@gmail.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
1349719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
1359719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
1369719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
1379719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
1389719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
13910913Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
1409719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
14110913Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
1429719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
1439241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
1449241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
1459241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
14610905Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
1479241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
1489241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
1499241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
1509241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
1519719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
1529241Sandreas.hansson@arm.comsystem.physmem.totQLat                        1899500                       # Total cycles spent in queuing delays
1539719Sandreas.hansson@arm.comsystem.physmem.totMemAccLat                  13160750                       # Sum of mem lat for all requests
1549241Sandreas.hansson@arm.comsystem.physmem.totBusLat                      2255000                       # Total cycles spent in databus access
1559717Sandreas.hansson@arm.comsystem.physmem.totBankLat                     9006250                       # Total cycles spent in bank access
1569241Sandreas.hansson@arm.comsystem.physmem.avgQLat                        4211.75                       # Average queueing delay per request
1579241Sandreas.hansson@arm.comsystem.physmem.avgBankLat                    19969.51                       # Average bank access latency per request
1589241Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per request
1599719Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  29181.26                       # Average memory access latency
1609719Sandreas.hansson@arm.comsystem.physmem.avgRdBW                        1857.77                       # Average achieved read bandwidth in MB/s
1619719Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MB/s
1629241Sandreas.hansson@arm.comsystem.physmem.avgConsumedRdBW                1857.77                       # Average consumed read bandwidth in MB/s
1639241Sandreas.hansson@arm.comsystem.physmem.avgConsumedWrBW                   0.00                       # Average consumed write bandwidth in MB/s
1649241Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MB/s
16510905Sandreas.sandberg@arm.comsystem.physmem.busUtil                          14.51                       # Data bus utilization in percentage
1669241Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         0.85                       # Average read queue length over time
1679241Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length over time
1689717Sandreas.hansson@arm.comsystem.physmem.readRowHits                        333                       # Number of row buffer hits during reads
1699717Sandreas.hansson@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
1709717Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   73.84                       # Row buffer hit rate for reads
1719717Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
1729241Sandreas.hansson@arm.comsystem.physmem.avgGap                        34261.64                       # Average gap between requests
1739241Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                    2995                       # Number of BP lookups
1749241Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted              2995                       # Number of conditional branches predicted
1759719Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect               546                       # Number of conditional branches incorrect
1769719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups                 2485                       # Number of BTB lookups
1779719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                     793                       # Number of BTB hits
1789719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
1799719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             31.911469                       # BTB Hit Percentage
1809720Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                       0                       # Number of times the RAS was used to get a target.
1819719Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect                  0                       # Number of incorrect RAS predictions.
1829241Sandreas.hansson@arm.comsystem.cpu.workload.num_syscalls                   11                       # Number of system calls
1839241Sandreas.hansson@arm.comsystem.cpu.numCycles                            30937                       # number of cpu cycles simulated
1849241Sandreas.hansson@arm.comsystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
1859717Sandreas.hansson@arm.comsystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
1869241Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles               8904                       # Number of cycles fetch is stalled on an Icache miss
18711491Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                          14405                       # Number of instructions fetch has processed
18811491Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                        2995                       # Number of branches that fetch encountered
18911491Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches                793                       # Number of branches that fetch has predicted taken
1909717Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                          3911                       # Number of cycles fetch has run and was not squashing or blocked
1919717Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                    2416                       # Number of cycles fetch has spent squashing
1929717Sandreas.hansson@arm.comsystem.cpu.fetch.BlockedCycles                   3684                       # Number of cycles fetch has spent blocked
1939717Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                   34                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
1949717Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles           178                       # Number of stall cycles due to pending traps
1959719Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheWaitRetryStallCycles           18                       # Number of stall cycles due to full MSHR
1969719Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                      1874                       # Number of cache lines fetched
1979718Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes                   285                       # Number of outstanding Icache misses that were squashed
19810266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples              18552                       # Number of instructions fetched each cycle (Total)
19910266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              1.371173                       # Number of instructions fetched each cycle (Total)
20010266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             2.873073                       # Number of instructions fetched each cycle (Total)
20110266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
20210266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                    14740     79.45%     79.45% # Number of instructions fetched each cycle (Total)
20310266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                      189      1.02%     80.47% # Number of instructions fetched each cycle (Total)
20410266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                      154      0.83%     81.30% # Number of instructions fetched each cycle (Total)
20510266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                      193      1.04%     82.34% # Number of instructions fetched each cycle (Total)
20610266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4                      163      0.88%     83.22% # Number of instructions fetched each cycle (Total)
20710266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5                      168      0.91%     84.13% # Number of instructions fetched each cycle (Total)
20810266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6                      265      1.43%     85.55% # Number of instructions fetched each cycle (Total)
20910266Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7                      160      0.86%     86.42% # Number of instructions fetched each cycle (Total)
21011393Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8                     2520     13.58%    100.00% # Number of instructions fetched each cycle (Total)
21111393Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
21211393Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
21311393Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
21411393Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total                18552                       # Number of instructions fetched each cycle (Total)
21511393Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.096810                       # Number of branch fetches per cycle
21611222Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.465624                       # Number of inst fetches per cycle
21711222Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                     9434                       # Number of cycles decode is idle
21811222Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles                  3628                       # Number of cycles decode is blocked
2199719Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                      3523                       # Number of cycles decode is running
2209719Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles                   144                       # Number of cycles decode is unblocking
2219719Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                   1823                       # Number of cycles decode is squashing
2229719Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts                  24308                       # Number of instructions handled by decode
2239719Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                   1823                       # Number of cycles rename is squashing
2249719Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                     9778                       # Number of cycles rename is idle
2259719Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                    2398                       # Number of cycles rename is blocking
2269719Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles            477                       # count of cycles rename stalled for serializing inst
2279719Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                      3309                       # Number of cycles rename is running
2289720Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles                   767                       # Number of cycles rename is unblocking
2299719Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts                  22819                       # Number of instructions processed by rename
2309719Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                     7                       # Number of times rename has blocked due to ROB full
2319719Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                     39                       # Number of times rename has blocked due to IQ full
2329717Sandreas.hansson@arm.comsystem.cpu.rename.LSQFullEvents                   651                       # Number of times rename has blocked due to LSQ full
2339241Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands               24896                       # Number of destination operands rename has renamed
2349241Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups                 54742                       # Number of register rename lookups that rename has made
23511540Sandreas.sandberg@arm.comsystem.cpu.rename.int_rename_lookups            54726                       # Number of integer rename lookups
23611540Sandreas.sandberg@arm.comsystem.cpu.rename.fp_rename_lookups                16                       # Number of floating rename lookups
23711540Sandreas.sandberg@arm.comsystem.cpu.rename.CommittedMaps                 11061                       # Number of HB maps that are committed
23811540Sandreas.sandberg@arm.comsystem.cpu.rename.UndoneMaps                    13835                       # Number of HB maps that are undone due to squashing
23911540Sandreas.sandberg@arm.comsystem.cpu.rename.serializingInsts                 31                       # count of serializing insts renamed
24011540Sandreas.sandberg@arm.comsystem.cpu.rename.tempSerializingInsts             31                       # count of temporary serializing insts renamed
24111540Sandreas.sandberg@arm.comsystem.cpu.rename.skidInsts                      2054                       # count of insts added to the skid buffer
24211540Sandreas.sandberg@arm.comsystem.cpu.memDep0.insertedLoads                 2204                       # Number of loads inserted to the mem dependence unit.
24311540Sandreas.sandberg@arm.comsystem.cpu.memDep0.insertedStores                1750                       # Number of stores inserted to the mem dependence unit.
24411540Sandreas.sandberg@arm.comsystem.cpu.memDep0.conflictingLoads                11                       # Number of conflicting loads.
24511540Sandreas.sandberg@arm.comsystem.cpu.memDep0.conflictingStores                7                       # Number of conflicting stores.
24611540Sandreas.sandberg@arm.comsystem.cpu.iq.iqInstsAdded                      20351                       # Number of instructions added to the IQ (excludes non-spec)
24711540Sandreas.sandberg@arm.comsystem.cpu.iq.iqNonSpecInstsAdded                  35                       # Number of non-speculative instructions added to the IQ
24811540Sandreas.sandberg@arm.comsystem.cpu.iq.iqInstsIssued                     17307                       # Number of instructions issued
24911540Sandreas.sandberg@arm.comsystem.cpu.iq.iqSquashedInstsIssued               209                       # Number of squashed instructions issued
25011540Sandreas.sandberg@arm.comsystem.cpu.iq.iqSquashedInstsExamined            9863                       # Number of squashed instructions iterated over during squash; mainly for profiling
25111540Sandreas.sandberg@arm.comsystem.cpu.iq.iqSquashedOperandsExamined        13657                       # Number of squashed operands that are examined and possibly removed from graph
25211540Sandreas.sandberg@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved             23                       # Number of squashed non-spec instructions that were removed
25311540Sandreas.sandberg@arm.comsystem.cpu.iq.issued_per_cycle::samples         18552                       # Number of insts issued each cycle
25411540Sandreas.sandberg@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.932891                       # Number of insts issued each cycle
25511540Sandreas.sandberg@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.792260                       # Number of insts issued each cycle
2569241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
2579718Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0               13164     70.96%     70.96% # Number of insts issued each cycle
2589241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1                1399      7.54%     78.50% # Number of insts issued each cycle
2599241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2                1053      5.68%     84.17% # Number of insts issued each cycle
2609241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3                 693      3.74%     87.91% # Number of insts issued each cycle
2619241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4                 728      3.92%     91.83% # Number of insts issued each cycle
2629241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5                 621      3.35%     95.18% # Number of insts issued each cycle
2639241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6                 594      3.20%     98.38% # Number of insts issued each cycle
2649241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7                 258      1.39%     99.77% # Number of insts issued each cycle
2659718Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8                  42      0.23%    100.00% # Number of insts issued each cycle
2669241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
2679241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
2689718Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
2699241Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total           18552                       # Number of insts issued each cycle
2709241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
27110128Sstan.czerniawski@arm.comsystem.cpu.iq.fu_full::IntAlu                     134     76.57%     76.57% # attempts to use FU when none available
27210128Sstan.czerniawski@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     76.57% # attempts to use FU when none available
2739241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     76.57% # attempts to use FU when none available
2749241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     76.57% # attempts to use FU when none available
2759241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     76.57% # attempts to use FU when none available
2769241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     76.57% # attempts to use FU when none available
2779241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     76.57% # attempts to use FU when none available
2789241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     76.57% # attempts to use FU when none available
2799241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     76.57% # attempts to use FU when none available
2809241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     76.57% # attempts to use FU when none available
2819241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     76.57% # attempts to use FU when none available
2829241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     76.57% # attempts to use FU when none available
2839241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     76.57% # attempts to use FU when none available
2849241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     76.57% # attempts to use FU when none available
2859241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     76.57% # attempts to use FU when none available
2869241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     76.57% # attempts to use FU when none available
2879241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     76.57% # attempts to use FU when none available
2889241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     76.57% # attempts to use FU when none available
2899241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     76.57% # attempts to use FU when none available
2909241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     76.57% # attempts to use FU when none available
2919241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     76.57% # attempts to use FU when none available
2929241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     76.57% # attempts to use FU when none available
2939241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     76.57% # attempts to use FU when none available
2949241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     76.57% # attempts to use FU when none available
2959241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     76.57% # attempts to use FU when none available
2969241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     76.57% # attempts to use FU when none available
2979241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     76.57% # attempts to use FU when none available
2989241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     76.57% # attempts to use FU when none available
2999241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     76.57% # attempts to use FU when none available
30011540Sandreas.sandberg@arm.comsystem.cpu.iq.fu_full::MemRead                     20     11.43%     88.00% # attempts to use FU when none available
3019241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite                    21     12.00%    100.00% # attempts to use FU when none available
3029718Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
3039241Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
3049241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::No_OpClass                 4      0.02%      0.02% # Type of FU issued
3059241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu                 13916     80.41%     80.43% # Type of FU issued
3069718Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult                    0      0.00%     80.43% # Type of FU issued
3079241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     80.43% # Type of FU issued
30810138Sneha.agarwal@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     80.43% # Type of FU issued
30910392Swendy.elsasser@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     80.43% # Type of FU issued
3109241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     80.43% # Type of FU issued
3119241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     80.43% # Type of FU issued
3129241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     80.43% # Type of FU issued
3139241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     80.43% # Type of FU issued
3149241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     80.43% # Type of FU issued
3159241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     80.43% # Type of FU issued
3169241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     80.43% # Type of FU issued
3179241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     80.43% # Type of FU issued
3189241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     80.43% # Type of FU issued
3199241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     80.43% # Type of FU issued
3209241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     80.43% # Type of FU issued
3219241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     80.43% # Type of FU issued
3229241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     80.43% # Type of FU issued
3239241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     80.43% # Type of FU issued
3249241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     80.43% # Type of FU issued
3259241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     80.43% # Type of FU issued
3269718Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     80.43% # Type of FU issued
3279814Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     80.43% # Type of FU issued
3289718Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     80.43% # Type of FU issued
32910138Sneha.agarwal@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     80.43% # Type of FU issued
3309814Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     80.43% # Type of FU issued
3319718Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     80.43% # Type of FU issued
3329241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     80.43% # Type of FU issued
3339718Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     80.43% # Type of FU issued
3349241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead                 1905     11.01%     91.44% # Type of FU issued
3359722Ssascha.bischoff@arm.comsystem.cpu.iq.FU_type_0::MemWrite                1482      8.56%    100.00% # Type of FU issued
3369722Ssascha.bischoff@arm.comsystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
3379722Ssascha.bischoff@arm.comsystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
3389241Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total                  17307                       # Type of FU issued
3399718Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.559427                       # Inst issue rate
3409241Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                         175                       # FU busy when requested
3419241Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.010112                       # FU busy rate (busy events/executed inst)
3429241Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads              53542                       # Number of integer instruction queue reads
3439241Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes             30256                       # Number of integer instruction queue writes
3449241Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses        15949                       # Number of integer instruction queue wakeup accesses
3459241Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_reads                   8                       # Number of floating instruction queue reads
3469718Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_writes                  4                       # Number of floating instruction queue writes
3479241Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_wakeup_accesses            4                       # Number of floating instruction queue wakeup accesses
3489241Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses                  17474                       # Number of integer alu accesses
3499241Sandreas.hansson@arm.comsystem.cpu.iq.fp_alu_accesses                       4                       # Number of floating point alu accesses
3509241Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads              160                       # Number of loads that had data forwarded from stores
3519241Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
35210392Swendy.elsasser@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads         1152                       # Number of loads squashed
35310138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses           14                       # Number of memory responses ignored because the instruction is squashed
35410138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation           12                       # Number of memory ordering violations
35510138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.squashedStores          815                       # Number of stores squashed
35610138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
35710138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
35810138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
35910138Sneha.agarwal@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked            13                       # Number of times an access to memory failed due to the cache being blocked
36010392Swendy.elsasser@arm.comsystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
36110138Sneha.agarwal@arm.comsystem.cpu.iew.iewSquashCycles                   1823                       # Number of cycles IEW is squashing
36210138Sneha.agarwal@arm.comsystem.cpu.iew.iewBlockCycles                    1705                       # Number of cycles IEW is blocking
36310392Swendy.elsasser@arm.comsystem.cpu.iew.iewUnblockCycles                    33                       # Number of cycles IEW is unblocking
36410392Swendy.elsasser@arm.comsystem.cpu.iew.iewDispatchedInsts               20386                       # Number of instructions dispatched to IQ
36510138Sneha.agarwal@arm.comsystem.cpu.iew.iewDispSquashedInsts                33                       # Number of squashed instructions skipped by dispatch
36610138Sneha.agarwal@arm.comsystem.cpu.iew.iewDispLoadInsts                  2204                       # Number of dispatched load instructions
36710138Sneha.agarwal@arm.comsystem.cpu.iew.iewDispStoreInsts                 1750                       # Number of dispatched store instructions
36810138Sneha.agarwal@arm.comsystem.cpu.iew.iewDispNonSpecInsts                 31                       # Number of dispatched non-speculative instructions
36910138Sneha.agarwal@arm.comsystem.cpu.iew.iewIQFullEvents                      3                       # Number of times the IQ has become full, causing a stall
37010138Sneha.agarwal@arm.comsystem.cpu.iew.iewLSQFullEvents                     0                       # Number of times the LSQ has become full, causing a stall
37110138Sneha.agarwal@arm.comsystem.cpu.iew.memOrderViolationEvents             12                       # Number of memory order violations
37210746Swendy.elsasser@arm.comsystem.cpu.iew.predictedTakenIncorrect             56                       # Number of branches that were predicted taken incorrectly
37310746Swendy.elsasser@arm.comsystem.cpu.iew.predictedNotTakenIncorrect          607                       # Number of branches that were predicted not taken incorrectly
37410138Sneha.agarwal@arm.comsystem.cpu.iew.branchMispredicts                  663                       # Number of branch mispredicts detected at execute
37510138Sneha.agarwal@arm.comsystem.cpu.iew.iewExecutedInsts                 16378                       # Number of executed instructions
37610138Sneha.agarwal@arm.comsystem.cpu.iew.iewExecLoadInsts                  1780                       # Number of load instructions executed
37710138Sneha.agarwal@arm.comsystem.cpu.iew.iewExecSquashedInsts               929                       # Number of squashed instructions skipped in execute
37810138Sneha.agarwal@arm.comsystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
37910138Sneha.agarwal@arm.comsystem.cpu.iew.exec_nop                             0                       # number of nop insts executed
38010138Sneha.agarwal@arm.comsystem.cpu.iew.exec_refs                         3145                       # number of memory reference insts executed
38110138Sneha.agarwal@arm.comsystem.cpu.iew.exec_branches                     1625                       # Number of branches executed
38210138Sneha.agarwal@arm.comsystem.cpu.iew.exec_stores                       1365                       # Number of stores executed
38310138Sneha.agarwal@arm.comsystem.cpu.iew.exec_rate                     0.529398                       # Inst execution rate
38410138Sneha.agarwal@arm.comsystem.cpu.iew.wb_sent                          16147                       # cumulative count of insts sent to commit
38510138Sneha.agarwal@arm.comsystem.cpu.iew.wb_count                         15953                       # cumulative count of insts written-back
38610138Sneha.agarwal@arm.comsystem.cpu.iew.wb_producers                     10136                       # num instructions producing a value
38710392Swendy.elsasser@arm.comsystem.cpu.iew.wb_consumers                     15661                       # num instructions consuming a value
38810392Swendy.elsasser@arm.comsystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
38910392Swendy.elsasser@arm.comsystem.cpu.iew.wb_rate                       0.515661                       # insts written-back per cycle
39010392Swendy.elsasser@arm.comsystem.cpu.iew.wb_fanout                     0.647213                       # average fanout of values written-back
39110392Swendy.elsasser@arm.comsystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
39210392Swendy.elsasser@arm.comsystem.cpu.commit.commitSquashedInsts           10639                       # The number of squashed insts skipped by commit
39310392Swendy.elsasser@arm.comsystem.cpu.commit.commitNonSpecStalls              12                       # The number of times commit has been forced to stall to communicate backwards
39410392Swendy.elsasser@arm.comsystem.cpu.commit.branchMispredicts               572                       # The number of times a branch was mispredicted
39510392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::samples        16729                       # Number of insts commited each cycle
39610392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.582581                       # Number of insts commited each cycle
39710392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.458500                       # Number of insts commited each cycle
39810392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
39910392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::0        13195     78.88%     78.88% # Number of insts commited each cycle
40010392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::1         1327      7.93%     86.81% # Number of insts commited each cycle
40110392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::2          594      3.55%     90.36% # Number of insts commited each cycle
40210392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::3          704      4.21%     94.57% # Number of insts commited each cycle
40310392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::4          355      2.12%     96.69% # Number of insts commited each cycle
40410392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::5          141      0.84%     97.53% # Number of insts commited each cycle
40510392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::6          118      0.71%     98.24% # Number of insts commited each cycle
40610392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::7           74      0.44%     98.68% # Number of insts commited each cycle
40710392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::8          221      1.32%    100.00% # Number of insts commited each cycle
40810392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
40910392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
41010392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
41110392Swendy.elsasser@arm.comsystem.cpu.commit.committed_per_cycle::total        16729                       # Number of insts commited each cycle
41210392Swendy.elsasser@arm.comsystem.cpu.commit.committedInsts                 5380                       # Number of instructions committed
41310392Swendy.elsasser@arm.comsystem.cpu.commit.committedOps                   9746                       # Number of ops (including micro ops) committed
41410392Swendy.elsasser@arm.comsystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
41510392Swendy.elsasser@arm.comsystem.cpu.commit.refs                           1987                       # Number of memory references committed
41610392Swendy.elsasser@arm.comsystem.cpu.commit.loads                          1052                       # Number of loads committed
41710392Swendy.elsasser@arm.comsystem.cpu.commit.membars                           0                       # Number of memory barriers committed
41810392Swendy.elsasser@arm.comsystem.cpu.commit.branches                       1208                       # Number of branches committed
41910392Swendy.elsasser@arm.comsystem.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
42010392Swendy.elsasser@arm.comsystem.cpu.commit.int_insts                      9652                       # Number of committed integer instructions.
4219241Sandreas.hansson@arm.comsystem.cpu.commit.function_calls                    0                       # Number of function calls committed.
4229241Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events                   221                       # number cycles where commit BW limit reached
4239241Sandreas.hansson@arm.comsystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
4249241Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                        36893                       # The number of ROB reads
4259241Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                       42622                       # The number of ROB writes
4269241Sandreas.hansson@arm.comsystem.cpu.timesIdled                             155                       # Number of times that the entire CPU went into an idle state and unscheduled itself
4279241Sandreas.hansson@arm.comsystem.cpu.idleCycles                           12385                       # Total number of cycles that the CPU has spent unscheduled due to idling
4289241Sandreas.hansson@arm.comsystem.cpu.committedInsts                        5380                       # Number of Instructions Simulated
4299241Sandreas.hansson@arm.comsystem.cpu.committedOps                          9746                       # Number of Ops (including micro ops) Simulated
4309241Sandreas.hansson@arm.comsystem.cpu.committedInsts_total                  5380                       # Number of Instructions Simulated
4319241Sandreas.hansson@arm.comsystem.cpu.cpi                               5.750372                       # CPI: Cycles Per Instruction
4329241Sandreas.hansson@arm.comsystem.cpu.cpi_total                         5.750372                       # CPI: Total CPI of All Threads
4339241Sandreas.hansson@arm.comsystem.cpu.ipc                               0.173902                       # IPC: Instructions Per Cycle
4349241Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.173902                       # IPC: Total IPC of All Threads
4359241Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads                    28821                       # number of integer regfile reads
4369241Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes                   17168                       # number of integer regfile writes
4379241Sandreas.hansson@arm.comsystem.cpu.fp_regfile_reads                         4                       # number of floating regfile reads
4389241Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads                    7143                       # number of misc regfile reads
43910128Sstan.czerniawski@arm.comsystem.cpu.icache.replacements                      0                       # number of replacements
44010128Sstan.czerniawski@arm.comsystem.cpu.icache.tagsinuse                144.824422                       # Cycle average of tags in use
4419241Sandreas.hansson@arm.comsystem.cpu.icache.total_refs                     1475                       # Total number of references to valid blocks.
4429241Sandreas.hansson@arm.comsystem.cpu.icache.sampled_refs                    304                       # Sample count of references to valid blocks.
4439241Sandreas.hansson@arm.comsystem.cpu.icache.avg_refs                   4.851974                       # Average number of references to valid blocks.
4449241Sandreas.hansson@arm.comsystem.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
4459241Sandreas.hansson@arm.comsystem.cpu.icache.occ_blocks::cpu.inst     144.824422                       # Average occupied blocks per requestor
44610128Sstan.czerniawski@arm.comsystem.cpu.icache.occ_percent::cpu.inst      0.070715                       # Average percentage of cache occupancy
44710128Sstan.czerniawski@arm.comsystem.cpu.icache.occ_percent::total         0.070715                       # Average percentage of cache occupancy
44810128Sstan.czerniawski@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst         1475                       # number of ReadReq hits
44910128Sstan.czerniawski@arm.comsystem.cpu.icache.ReadReq_hits::total            1475                       # number of ReadReq hits
4509241Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst          1475                       # number of demand (read+write) hits
4519721Ssascha.bischoff@arm.comsystem.cpu.icache.demand_hits::total             1475                       # number of demand (read+write) hits
4529721Ssascha.bischoff@arm.comsystem.cpu.icache.overall_hits::cpu.inst         1475                       # number of overall hits
4539721Ssascha.bischoff@arm.comsystem.cpu.icache.overall_hits::total            1475                       # number of overall hits
4549241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst          399                       # number of ReadReq misses
4559241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total           399                       # number of ReadReq misses
4569241Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst          399                       # number of demand (read+write) misses
4579241Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total            399                       # number of demand (read+write) misses
4589241Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst          399                       # number of overall misses
4599241Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total           399                       # number of overall misses
4609241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst     20611500                       # number of ReadReq miss cycles
4619241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total     20611500                       # number of ReadReq miss cycles
4629241Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst     20611500                       # number of demand (read+write) miss cycles
4639721Ssascha.bischoff@arm.comsystem.cpu.icache.demand_miss_latency::total     20611500                       # number of demand (read+write) miss cycles
4649241Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst     20611500                       # number of overall miss cycles
4659721Ssascha.bischoff@arm.comsystem.cpu.icache.overall_miss_latency::total     20611500                       # number of overall miss cycles
4669241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         1874                       # number of ReadReq accesses(hits+misses)
4679241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total         1874                       # number of ReadReq accesses(hits+misses)
4689241Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst         1874                       # number of demand (read+write) accesses
4699241Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total         1874                       # number of demand (read+write) accesses
4709241Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst         1874                       # number of overall (read+write) accesses
4719241Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total         1874                       # number of overall (read+write) accesses
4729241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.212914                       # miss rate for ReadReq accesses
4739241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.212914                       # miss rate for ReadReq accesses
4749241Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.212914                       # miss rate for demand accesses
4759241Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.212914                       # miss rate for demand accesses
4769241Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.212914                       # miss rate for overall accesses
4779241Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.212914                       # miss rate for overall accesses
4789241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 51657.894737                       # average ReadReq miss latency
4799241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 51657.894737                       # average ReadReq miss latency
4809717Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 51657.894737                       # average overall miss latency
4819241Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 51657.894737                       # average overall miss latency
4829241Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 51657.894737                       # average overall miss latency
4839241Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 51657.894737                       # average overall miss latency
4849241Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs          312                       # number of cycles access was blocked
4859241Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
48610348Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs                 7                       # number of cycles access was blocked
4879241Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
4889584Sandreas@sandberg.pp.sesystem.cpu.icache.avg_blocked_cycles::no_mshrs    44.571429                       # average number of cycles each access was blocked
4899584Sandreas@sandberg.pp.sesystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
4909584Sandreas@sandberg.pp.sesystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
4919241Sandreas.hansson@arm.comsystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
4929241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst           95                       # number of ReadReq MSHR hits
4939584Sandreas@sandberg.pp.sesystem.cpu.icache.ReadReq_mshr_hits::total           95                       # number of ReadReq MSHR hits
4949584Sandreas@sandberg.pp.sesystem.cpu.icache.demand_mshr_hits::cpu.inst           95                       # number of demand (read+write) MSHR hits
4959584Sandreas@sandberg.pp.sesystem.cpu.icache.demand_mshr_hits::total           95                       # number of demand (read+write) MSHR hits
4969241Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst           95                       # number of overall MSHR hits
4979241Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total           95                       # number of overall MSHR hits
4989241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          304                       # number of ReadReq MSHR misses
4999717Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total          304                       # number of ReadReq MSHR misses
5009241Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          304                       # number of demand (read+write) MSHR misses
5019241Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total          304                       # number of demand (read+write) MSHR misses
5029241Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          304                       # number of overall MSHR misses
5039241Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total          304                       # number of overall MSHR misses
5049719Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     16157000                       # number of ReadReq MSHR miss cycles
5059719Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total     16157000                       # number of ReadReq MSHR miss cycles
5069719Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst     16157000                       # number of demand (read+write) MSHR miss cycles
5079719Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total     16157000                       # number of demand (read+write) MSHR miss cycles
5089241Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst     16157000                       # number of overall MSHR miss cycles
5099241Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total     16157000                       # number of overall MSHR miss cycles
5109241Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.162220                       # mshr miss rate for ReadReq accesses
5119719Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.162220                       # mshr miss rate for ReadReq accesses
51210713Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.162220                       # mshr miss rate for demand accesses
5139719Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.162220                       # mshr miss rate for demand accesses
5149719Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.162220                       # mshr miss rate for overall accesses
5159719Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.162220                       # mshr miss rate for overall accesses
5169719Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53148.026316                       # average ReadReq mshr miss latency
5179719Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53148.026316                       # average ReadReq mshr miss latency
5189719Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53148.026316                       # average overall mshr miss latency
5199719Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 53148.026316                       # average overall mshr miss latency
5209719Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53148.026316                       # average overall mshr miss latency
5219719Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 53148.026316                       # average overall mshr miss latency
5229719Sandreas.hansson@arm.comsystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
5239720Sandreas.hansson@arm.comsystem.cpu.l2cache.replacements                     0                       # number of replacements
5249720Sandreas.hansson@arm.comsystem.cpu.l2cache.tagsinuse               177.982459                       # Cycle average of tags in use
5259719Sandreas.hansson@arm.comsystem.cpu.l2cache.total_refs                       1                       # Total number of references to valid blocks.
5269719Sandreas.hansson@arm.comsystem.cpu.l2cache.sampled_refs                   373                       # Sample count of references to valid blocks.
5279719Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_refs                  0.002681                       # Average number of references to valid blocks.
5289719Sandreas.hansson@arm.comsystem.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
52910913Sandreas.sandberg@arm.comsystem.cpu.l2cache.occ_blocks::cpu.inst    144.961610                       # Average occupied blocks per requestor
5309719Sandreas.hansson@arm.comsystem.cpu.l2cache.occ_blocks::cpu.data     33.020849                       # Average occupied blocks per requestor
5319720Sandreas.hansson@arm.comsystem.cpu.l2cache.occ_percent::cpu.inst     0.004424                       # Average percentage of cache occupancy
5329720Sandreas.hansson@arm.comsystem.cpu.l2cache.occ_percent::cpu.data     0.001008                       # Average percentage of cache occupancy
5339719Sandreas.hansson@arm.comsystem.cpu.l2cache.occ_percent::total        0.005432                       # Average percentage of cache occupancy
5349719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst            1                       # number of ReadReq hits
5359719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total              1                       # number of ReadReq hits
5369719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
5379719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
5389719Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
53910913Sandreas.sandberg@arm.comsystem.cpu.l2cache.overall_hits::total              1                       # number of overall hits
5409719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst          303                       # number of ReadReq misses
5419719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data           72                       # number of ReadReq misses
5429719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total          375                       # number of ReadReq misses
5439719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data           76                       # number of ReadExReq misses
5449719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total           76                       # number of ReadExReq misses
54511491Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst          303                       # number of demand (read+write) misses
54611491Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data          148                       # number of demand (read+write) misses
54711491Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total           451                       # number of demand (read+write) misses
54811491Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst          303                       # number of overall misses
54911491Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data          148                       # number of overall misses
55011491Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total          451                       # number of overall misses
55111491Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst     15842000                       # number of ReadReq miss cycles
5529719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data      3892500                       # number of ReadReq miss cycles
5539719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total     19734500                       # number of ReadReq miss cycles
55411522Sstephan.diestelhorst@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data      3990500                       # number of ReadExReq miss cycles
55511522Sstephan.diestelhorst@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total      3990500                       # number of ReadExReq miss cycles
5569719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst     15842000                       # number of demand (read+write) miss cycles
5579719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data      7883000                       # number of demand (read+write) miss cycles
5589719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total     23725000                       # number of demand (read+write) miss cycles
5599719Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst     15842000                       # number of overall miss cycles
5609719Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data      7883000                       # number of overall miss cycles
5619719Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total     23725000                       # number of overall miss cycles
5629719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst          304                       # number of ReadReq accesses(hits+misses)
5639719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data           72                       # number of ReadReq accesses(hits+misses)
5649719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total          376                       # number of ReadReq accesses(hits+misses)
5659719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data           76                       # number of ReadExReq accesses(hits+misses)
5669719Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total           76                       # number of ReadExReq accesses(hits+misses)
5679719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst          304                       # number of demand (read+write) accesses
5689719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data          148                       # number of demand (read+write) accesses
5699719Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total          452                       # number of demand (read+write) accesses
5709719Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst          304                       # number of overall (read+write) accesses
5719719Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data          148                       # number of overall (read+write) accesses
5729241Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total          452                       # number of overall (read+write) accesses
5739241Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.996711                       # miss rate for ReadReq accesses
5749241Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
5759241Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.997340                       # miss rate for ReadReq accesses
5769241Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
5779241Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
5789241Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.996711                       # miss rate for demand accesses
5799241Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
580system.cpu.l2cache.demand_miss_rate::total     0.997788                       # miss rate for demand accesses
581system.cpu.l2cache.overall_miss_rate::cpu.inst     0.996711                       # miss rate for overall accesses
582system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
583system.cpu.l2cache.overall_miss_rate::total     0.997788                       # miss rate for overall accesses
584system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52283.828383                       # average ReadReq miss latency
585system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 54062.500000                       # average ReadReq miss latency
586system.cpu.l2cache.ReadReq_avg_miss_latency::total 52625.333333                       # average ReadReq miss latency
587system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52506.578947                       # average ReadExReq miss latency
588system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52506.578947                       # average ReadExReq miss latency
589system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52283.828383                       # average overall miss latency
590system.cpu.l2cache.demand_avg_miss_latency::cpu.data 53263.513514                       # average overall miss latency
591system.cpu.l2cache.demand_avg_miss_latency::total 52605.321508                       # average overall miss latency
592system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52283.828383                       # average overall miss latency
593system.cpu.l2cache.overall_avg_miss_latency::cpu.data 53263.513514                       # average overall miss latency
594system.cpu.l2cache.overall_avg_miss_latency::total 52605.321508                       # average overall miss latency
595system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
596system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
597system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
598system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
599system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
600system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
601system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
602system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
603system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          303                       # number of ReadReq MSHR misses
604system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           72                       # number of ReadReq MSHR misses
605system.cpu.l2cache.ReadReq_mshr_misses::total          375                       # number of ReadReq MSHR misses
606system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           76                       # number of ReadExReq MSHR misses
607system.cpu.l2cache.ReadExReq_mshr_misses::total           76                       # number of ReadExReq MSHR misses
608system.cpu.l2cache.demand_mshr_misses::cpu.inst          303                       # number of demand (read+write) MSHR misses
609system.cpu.l2cache.demand_mshr_misses::cpu.data          148                       # number of demand (read+write) MSHR misses
610system.cpu.l2cache.demand_mshr_misses::total          451                       # number of demand (read+write) MSHR misses
611system.cpu.l2cache.overall_mshr_misses::cpu.inst          303                       # number of overall MSHR misses
612system.cpu.l2cache.overall_mshr_misses::cpu.data          148                       # number of overall MSHR misses
613system.cpu.l2cache.overall_mshr_misses::total          451                       # number of overall MSHR misses
614system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     12091981                       # number of ReadReq MSHR miss cycles
615system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      3030041                       # number of ReadReq MSHR miss cycles
616system.cpu.l2cache.ReadReq_mshr_miss_latency::total     15122022                       # number of ReadReq MSHR miss cycles
617system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      3058056                       # number of ReadExReq MSHR miss cycles
618system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      3058056                       # number of ReadExReq MSHR miss cycles
619system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     12091981                       # number of demand (read+write) MSHR miss cycles
620system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      6088097                       # number of demand (read+write) MSHR miss cycles
621system.cpu.l2cache.demand_mshr_miss_latency::total     18180078                       # number of demand (read+write) MSHR miss cycles
622system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     12091981                       # number of overall MSHR miss cycles
623system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      6088097                       # number of overall MSHR miss cycles
624system.cpu.l2cache.overall_mshr_miss_latency::total     18180078                       # number of overall MSHR miss cycles
625system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.996711                       # mshr miss rate for ReadReq accesses
626system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
627system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.997340                       # mshr miss rate for ReadReq accesses
628system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
629system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
630system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996711                       # mshr miss rate for demand accesses
631system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
632system.cpu.l2cache.demand_mshr_miss_rate::total     0.997788                       # mshr miss rate for demand accesses
633system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996711                       # mshr miss rate for overall accesses
634system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
635system.cpu.l2cache.overall_mshr_miss_rate::total     0.997788                       # mshr miss rate for overall accesses
636system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39907.528053                       # average ReadReq mshr miss latency
637system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42083.902778                       # average ReadReq mshr miss latency
638system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40325.392000                       # average ReadReq mshr miss latency
639system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40237.578947                       # average ReadExReq mshr miss latency
640system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40237.578947                       # average ReadExReq mshr miss latency
641system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39907.528053                       # average overall mshr miss latency
642system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 41135.790541                       # average overall mshr miss latency
643system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40310.594235                       # average overall mshr miss latency
644system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39907.528053                       # average overall mshr miss latency
645system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 41135.790541                       # average overall mshr miss latency
646system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40310.594235                       # average overall mshr miss latency
647system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
648system.cpu.dcache.replacements                      0                       # number of replacements
649system.cpu.dcache.tagsinuse                 83.496642                       # Cycle average of tags in use
650system.cpu.dcache.total_refs                     2284                       # Total number of references to valid blocks.
651system.cpu.dcache.sampled_refs                    146                       # Sample count of references to valid blocks.
652system.cpu.dcache.avg_refs                  15.643836                       # Average number of references to valid blocks.
653system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
654system.cpu.dcache.occ_blocks::cpu.data      83.496642                       # Average occupied blocks per requestor
655system.cpu.dcache.occ_percent::cpu.data      0.020385                       # Average percentage of cache occupancy
656system.cpu.dcache.occ_percent::total         0.020385                       # Average percentage of cache occupancy
657system.cpu.dcache.ReadReq_hits::cpu.data         1425                       # number of ReadReq hits
658system.cpu.dcache.ReadReq_hits::total            1425                       # number of ReadReq hits
659system.cpu.dcache.WriteReq_hits::cpu.data          859                       # number of WriteReq hits
660system.cpu.dcache.WriteReq_hits::total            859                       # number of WriteReq hits
661system.cpu.dcache.demand_hits::cpu.data          2284                       # number of demand (read+write) hits
662system.cpu.dcache.demand_hits::total             2284                       # number of demand (read+write) hits
663system.cpu.dcache.overall_hits::cpu.data         2284                       # number of overall hits
664system.cpu.dcache.overall_hits::total            2284                       # number of overall hits
665system.cpu.dcache.ReadReq_misses::cpu.data          127                       # number of ReadReq misses
666system.cpu.dcache.ReadReq_misses::total           127                       # number of ReadReq misses
667system.cpu.dcache.WriteReq_misses::cpu.data           76                       # number of WriteReq misses
668system.cpu.dcache.WriteReq_misses::total           76                       # number of WriteReq misses
669system.cpu.dcache.demand_misses::cpu.data          203                       # number of demand (read+write) misses
670system.cpu.dcache.demand_misses::total            203                       # number of demand (read+write) misses
671system.cpu.dcache.overall_misses::cpu.data          203                       # number of overall misses
672system.cpu.dcache.overall_misses::total           203                       # number of overall misses
673system.cpu.dcache.ReadReq_miss_latency::cpu.data      6648000                       # number of ReadReq miss cycles
674system.cpu.dcache.ReadReq_miss_latency::total      6648000                       # number of ReadReq miss cycles
675system.cpu.dcache.WriteReq_miss_latency::cpu.data      4218500                       # number of WriteReq miss cycles
676system.cpu.dcache.WriteReq_miss_latency::total      4218500                       # number of WriteReq miss cycles
677system.cpu.dcache.demand_miss_latency::cpu.data     10866500                       # number of demand (read+write) miss cycles
678system.cpu.dcache.demand_miss_latency::total     10866500                       # number of demand (read+write) miss cycles
679system.cpu.dcache.overall_miss_latency::cpu.data     10866500                       # number of overall miss cycles
680system.cpu.dcache.overall_miss_latency::total     10866500                       # number of overall miss cycles
681system.cpu.dcache.ReadReq_accesses::cpu.data         1552                       # number of ReadReq accesses(hits+misses)
682system.cpu.dcache.ReadReq_accesses::total         1552                       # number of ReadReq accesses(hits+misses)
683system.cpu.dcache.WriteReq_accesses::cpu.data          935                       # number of WriteReq accesses(hits+misses)
684system.cpu.dcache.WriteReq_accesses::total          935                       # number of WriteReq accesses(hits+misses)
685system.cpu.dcache.demand_accesses::cpu.data         2487                       # number of demand (read+write) accesses
686system.cpu.dcache.demand_accesses::total         2487                       # number of demand (read+write) accesses
687system.cpu.dcache.overall_accesses::cpu.data         2487                       # number of overall (read+write) accesses
688system.cpu.dcache.overall_accesses::total         2487                       # number of overall (read+write) accesses
689system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.081830                       # miss rate for ReadReq accesses
690system.cpu.dcache.ReadReq_miss_rate::total     0.081830                       # miss rate for ReadReq accesses
691system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.081283                       # miss rate for WriteReq accesses
692system.cpu.dcache.WriteReq_miss_rate::total     0.081283                       # miss rate for WriteReq accesses
693system.cpu.dcache.demand_miss_rate::cpu.data     0.081624                       # miss rate for demand accesses
694system.cpu.dcache.demand_miss_rate::total     0.081624                       # miss rate for demand accesses
695system.cpu.dcache.overall_miss_rate::cpu.data     0.081624                       # miss rate for overall accesses
696system.cpu.dcache.overall_miss_rate::total     0.081624                       # miss rate for overall accesses
697system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 52346.456693                       # average ReadReq miss latency
698system.cpu.dcache.ReadReq_avg_miss_latency::total 52346.456693                       # average ReadReq miss latency
699system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55506.578947                       # average WriteReq miss latency
700system.cpu.dcache.WriteReq_avg_miss_latency::total 55506.578947                       # average WriteReq miss latency
701system.cpu.dcache.demand_avg_miss_latency::cpu.data 53529.556650                       # average overall miss latency
702system.cpu.dcache.demand_avg_miss_latency::total 53529.556650                       # average overall miss latency
703system.cpu.dcache.overall_avg_miss_latency::cpu.data 53529.556650                       # average overall miss latency
704system.cpu.dcache.overall_avg_miss_latency::total 53529.556650                       # average overall miss latency
705system.cpu.dcache.blocked_cycles::no_mshrs          103                       # number of cycles access was blocked
706system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
707system.cpu.dcache.blocked::no_mshrs                 5                       # number of cycles access was blocked
708system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
709system.cpu.dcache.avg_blocked_cycles::no_mshrs    20.600000                       # average number of cycles each access was blocked
710system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
711system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
712system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
713system.cpu.dcache.ReadReq_mshr_hits::cpu.data           55                       # number of ReadReq MSHR hits
714system.cpu.dcache.ReadReq_mshr_hits::total           55                       # number of ReadReq MSHR hits
715system.cpu.dcache.demand_mshr_hits::cpu.data           55                       # number of demand (read+write) MSHR hits
716system.cpu.dcache.demand_mshr_hits::total           55                       # number of demand (read+write) MSHR hits
717system.cpu.dcache.overall_mshr_hits::cpu.data           55                       # number of overall MSHR hits
718system.cpu.dcache.overall_mshr_hits::total           55                       # number of overall MSHR hits
719system.cpu.dcache.ReadReq_mshr_misses::cpu.data           72                       # number of ReadReq MSHR misses
720system.cpu.dcache.ReadReq_mshr_misses::total           72                       # number of ReadReq MSHR misses
721system.cpu.dcache.WriteReq_mshr_misses::cpu.data           76                       # number of WriteReq MSHR misses
722system.cpu.dcache.WriteReq_mshr_misses::total           76                       # number of WriteReq MSHR misses
723system.cpu.dcache.demand_mshr_misses::cpu.data          148                       # number of demand (read+write) MSHR misses
724system.cpu.dcache.demand_mshr_misses::total          148                       # number of demand (read+write) MSHR misses
725system.cpu.dcache.overall_mshr_misses::cpu.data          148                       # number of overall MSHR misses
726system.cpu.dcache.overall_mshr_misses::total          148                       # number of overall MSHR misses
727system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      3962500                       # number of ReadReq MSHR miss cycles
728system.cpu.dcache.ReadReq_mshr_miss_latency::total      3962500                       # number of ReadReq MSHR miss cycles
729system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      4066500                       # number of WriteReq MSHR miss cycles
730system.cpu.dcache.WriteReq_mshr_miss_latency::total      4066500                       # number of WriteReq MSHR miss cycles
731system.cpu.dcache.demand_mshr_miss_latency::cpu.data      8029000                       # number of demand (read+write) MSHR miss cycles
732system.cpu.dcache.demand_mshr_miss_latency::total      8029000                       # number of demand (read+write) MSHR miss cycles
733system.cpu.dcache.overall_mshr_miss_latency::cpu.data      8029000                       # number of overall MSHR miss cycles
734system.cpu.dcache.overall_mshr_miss_latency::total      8029000                       # number of overall MSHR miss cycles
735system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.046392                       # mshr miss rate for ReadReq accesses
736system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.046392                       # mshr miss rate for ReadReq accesses
737system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.081283                       # mshr miss rate for WriteReq accesses
738system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.081283                       # mshr miss rate for WriteReq accesses
739system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.059509                       # mshr miss rate for demand accesses
740system.cpu.dcache.demand_mshr_miss_rate::total     0.059509                       # mshr miss rate for demand accesses
741system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.059509                       # mshr miss rate for overall accesses
742system.cpu.dcache.overall_mshr_miss_rate::total     0.059509                       # mshr miss rate for overall accesses
743system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 55034.722222                       # average ReadReq mshr miss latency
744system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 55034.722222                       # average ReadReq mshr miss latency
745system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53506.578947                       # average WriteReq mshr miss latency
746system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53506.578947                       # average WriteReq mshr miss latency
747system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data        54250                       # average overall mshr miss latency
748system.cpu.dcache.demand_avg_mshr_miss_latency::total        54250                       # average overall mshr miss latency
749system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data        54250                       # average overall mshr miss latency
750system.cpu.dcache.overall_avg_mshr_miss_latency::total        54250                       # average overall mshr miss latency
751system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
752
753---------- End Simulation Statistics   ----------
754