stats.txt revision 9490:e6a09d97bdc9
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000015 # Number of seconds simulated 4sim_ticks 15468000 # Number of ticks simulated 5final_tick 15468000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 31666 # Simulator instruction rate (inst/s) 8host_op_rate 57357 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 91020367 # Simulator tick rate (ticks/s) 10host_mem_usage 241544 # Number of bytes of host memory used 11host_seconds 0.17 # Real time elapsed on the host 12sim_insts 5380 # Number of instructions simulated 13sim_ops 9746 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 19392 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 9344 # Number of bytes read from this memory 16system.physmem.bytes_read::total 28736 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 19392 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 19392 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 303 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 146 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 449 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1253685027 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 604085855 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 1857770882 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1253685027 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1253685027 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1253685027 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 604085855 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 1857770882 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 451 # Total number of read requests seen 31system.physmem.writeReqs 0 # Total number of write requests seen 32system.physmem.cpureqs 451 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 28736 # Total number of bytes read from memory 34system.physmem.bytesWritten 0 # Total number of bytes written to memory 35system.physmem.bytesConsumedRd 28736 # bytesRead derated as per pkt->getSize() 36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 49 # Track reads on a per bank basis 40system.physmem.perBankRdReqs::1 14 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 26 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 29 # Track reads on a per bank basis 43system.physmem.perBankRdReqs::4 36 # Track reads on a per bank basis 44system.physmem.perBankRdReqs::5 48 # Track reads on a per bank basis 45system.physmem.perBankRdReqs::6 28 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 34 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 40 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 24 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 8 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 32 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 41 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 11 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::14 5 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::15 26 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 73system.physmem.totGap 15452000 # Total gap between requests 74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes 80system.physmem.readPktSize::6 451 # Categorize read packet sizes 81system.physmem.readPktSize::7 0 # Categorize read packet sizes 82system.physmem.readPktSize::8 0 # Categorize read packet sizes 83system.physmem.writePktSize::0 0 # categorize write packet sizes 84system.physmem.writePktSize::1 0 # categorize write packet sizes 85system.physmem.writePktSize::2 0 # categorize write packet sizes 86system.physmem.writePktSize::3 0 # categorize write packet sizes 87system.physmem.writePktSize::4 0 # categorize write packet sizes 88system.physmem.writePktSize::5 0 # categorize write packet sizes 89system.physmem.writePktSize::6 0 # categorize write packet sizes 90system.physmem.writePktSize::7 0 # categorize write packet sizes 91system.physmem.writePktSize::8 0 # categorize write packet sizes 92system.physmem.neitherpktsize::0 0 # categorize neither packet sizes 93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes 99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes 101system.physmem.rdQLenPdf::0 231 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::1 151 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::2 58 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 10 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 1 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see 134system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 167system.physmem.totQLat 1899951 # Total cycles spent in queuing delays 168system.physmem.totMemAccLat 13161201 # Sum of mem lat for all requests 169system.physmem.totBusLat 2255000 # Total cycles spent in databus access 170system.physmem.totBankLat 9006250 # Total cycles spent in bank access 171system.physmem.avgQLat 4212.75 # Average queueing delay per request 172system.physmem.avgBankLat 19969.51 # Average bank access latency per request 173system.physmem.avgBusLat 5000.00 # Average bus latency per request 174system.physmem.avgMemAccLat 29182.26 # Average memory access latency 175system.physmem.avgRdBW 1857.77 # Average achieved read bandwidth in MB/s 176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s 177system.physmem.avgConsumedRdBW 1857.77 # Average consumed read bandwidth in MB/s 178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 179system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 180system.physmem.busUtil 14.51 # Data bus utilization in percentage 181system.physmem.avgRdQLen 0.85 # Average read queue length over time 182system.physmem.avgWrQLen 0.00 # Average write queue length over time 183system.physmem.readRowHits 333 # Number of row buffer hits during reads 184system.physmem.writeRowHits 0 # Number of row buffer hits during writes 185system.physmem.readRowHitRate 73.84 # Row buffer hit rate for reads 186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 187system.physmem.avgGap 34261.64 # Average gap between requests 188system.cpu.branchPred.lookups 2995 # Number of BP lookups 189system.cpu.branchPred.condPredicted 2995 # Number of conditional branches predicted 190system.cpu.branchPred.condIncorrect 546 # Number of conditional branches incorrect 191system.cpu.branchPred.BTBLookups 2485 # Number of BTB lookups 192system.cpu.branchPred.BTBHits 793 # Number of BTB hits 193system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 194system.cpu.branchPred.BTBHitPct 31.911469 # BTB Hit Percentage 195system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target. 196system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions. 197system.cpu.workload.num_syscalls 11 # Number of system calls 198system.cpu.numCycles 30937 # number of cpu cycles simulated 199system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 200system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 201system.cpu.fetch.icacheStallCycles 8904 # Number of cycles fetch is stalled on an Icache miss 202system.cpu.fetch.Insts 14405 # Number of instructions fetch has processed 203system.cpu.fetch.Branches 2995 # Number of branches that fetch encountered 204system.cpu.fetch.predictedBranches 793 # Number of branches that fetch has predicted taken 205system.cpu.fetch.Cycles 3911 # Number of cycles fetch has run and was not squashing or blocked 206system.cpu.fetch.SquashCycles 2416 # Number of cycles fetch has spent squashing 207system.cpu.fetch.BlockedCycles 3684 # Number of cycles fetch has spent blocked 208system.cpu.fetch.MiscStallCycles 34 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 209system.cpu.fetch.PendingTrapStallCycles 178 # Number of stall cycles due to pending traps 210system.cpu.fetch.IcacheWaitRetryStallCycles 18 # Number of stall cycles due to full MSHR 211system.cpu.fetch.CacheLines 1874 # Number of cache lines fetched 212system.cpu.fetch.IcacheSquashes 285 # Number of outstanding Icache misses that were squashed 213system.cpu.fetch.rateDist::samples 18552 # Number of instructions fetched each cycle (Total) 214system.cpu.fetch.rateDist::mean 1.371173 # Number of instructions fetched each cycle (Total) 215system.cpu.fetch.rateDist::stdev 2.873073 # Number of instructions fetched each cycle (Total) 216system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 217system.cpu.fetch.rateDist::0 14740 79.45% 79.45% # Number of instructions fetched each cycle (Total) 218system.cpu.fetch.rateDist::1 189 1.02% 80.47% # Number of instructions fetched each cycle (Total) 219system.cpu.fetch.rateDist::2 154 0.83% 81.30% # Number of instructions fetched each cycle (Total) 220system.cpu.fetch.rateDist::3 193 1.04% 82.34% # Number of instructions fetched each cycle (Total) 221system.cpu.fetch.rateDist::4 163 0.88% 83.22% # Number of instructions fetched each cycle (Total) 222system.cpu.fetch.rateDist::5 168 0.91% 84.13% # Number of instructions fetched each cycle (Total) 223system.cpu.fetch.rateDist::6 265 1.43% 85.55% # Number of instructions fetched each cycle (Total) 224system.cpu.fetch.rateDist::7 160 0.86% 86.42% # Number of instructions fetched each cycle (Total) 225system.cpu.fetch.rateDist::8 2520 13.58% 100.00% # Number of instructions fetched each cycle (Total) 226system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 227system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 228system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 229system.cpu.fetch.rateDist::total 18552 # Number of instructions fetched each cycle (Total) 230system.cpu.fetch.branchRate 0.096810 # Number of branch fetches per cycle 231system.cpu.fetch.rate 0.465624 # Number of inst fetches per cycle 232system.cpu.decode.IdleCycles 9434 # Number of cycles decode is idle 233system.cpu.decode.BlockedCycles 3628 # Number of cycles decode is blocked 234system.cpu.decode.RunCycles 3523 # Number of cycles decode is running 235system.cpu.decode.UnblockCycles 144 # Number of cycles decode is unblocking 236system.cpu.decode.SquashCycles 1823 # Number of cycles decode is squashing 237system.cpu.decode.DecodedInsts 24308 # Number of instructions handled by decode 238system.cpu.rename.SquashCycles 1823 # Number of cycles rename is squashing 239system.cpu.rename.IdleCycles 9778 # Number of cycles rename is idle 240system.cpu.rename.BlockCycles 2398 # Number of cycles rename is blocking 241system.cpu.rename.serializeStallCycles 477 # count of cycles rename stalled for serializing inst 242system.cpu.rename.RunCycles 3309 # Number of cycles rename is running 243system.cpu.rename.UnblockCycles 767 # Number of cycles rename is unblocking 244system.cpu.rename.RenamedInsts 22819 # Number of instructions processed by rename 245system.cpu.rename.ROBFullEvents 7 # Number of times rename has blocked due to ROB full 246system.cpu.rename.IQFullEvents 39 # Number of times rename has blocked due to IQ full 247system.cpu.rename.LSQFullEvents 651 # Number of times rename has blocked due to LSQ full 248system.cpu.rename.RenamedOperands 24896 # Number of destination operands rename has renamed 249system.cpu.rename.RenameLookups 54742 # Number of register rename lookups that rename has made 250system.cpu.rename.int_rename_lookups 54726 # Number of integer rename lookups 251system.cpu.rename.fp_rename_lookups 16 # Number of floating rename lookups 252system.cpu.rename.CommittedMaps 11061 # Number of HB maps that are committed 253system.cpu.rename.UndoneMaps 13835 # Number of HB maps that are undone due to squashing 254system.cpu.rename.serializingInsts 31 # count of serializing insts renamed 255system.cpu.rename.tempSerializingInsts 31 # count of temporary serializing insts renamed 256system.cpu.rename.skidInsts 2054 # count of insts added to the skid buffer 257system.cpu.memDep0.insertedLoads 2204 # Number of loads inserted to the mem dependence unit. 258system.cpu.memDep0.insertedStores 1750 # Number of stores inserted to the mem dependence unit. 259system.cpu.memDep0.conflictingLoads 11 # Number of conflicting loads. 260system.cpu.memDep0.conflictingStores 7 # Number of conflicting stores. 261system.cpu.iq.iqInstsAdded 20351 # Number of instructions added to the IQ (excludes non-spec) 262system.cpu.iq.iqNonSpecInstsAdded 35 # Number of non-speculative instructions added to the IQ 263system.cpu.iq.iqInstsIssued 17307 # Number of instructions issued 264system.cpu.iq.iqSquashedInstsIssued 209 # Number of squashed instructions issued 265system.cpu.iq.iqSquashedInstsExamined 9863 # Number of squashed instructions iterated over during squash; mainly for profiling 266system.cpu.iq.iqSquashedOperandsExamined 13657 # Number of squashed operands that are examined and possibly removed from graph 267system.cpu.iq.iqSquashedNonSpecRemoved 23 # Number of squashed non-spec instructions that were removed 268system.cpu.iq.issued_per_cycle::samples 18552 # Number of insts issued each cycle 269system.cpu.iq.issued_per_cycle::mean 0.932891 # Number of insts issued each cycle 270system.cpu.iq.issued_per_cycle::stdev 1.792260 # Number of insts issued each cycle 271system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 272system.cpu.iq.issued_per_cycle::0 13164 70.96% 70.96% # Number of insts issued each cycle 273system.cpu.iq.issued_per_cycle::1 1399 7.54% 78.50% # Number of insts issued each cycle 274system.cpu.iq.issued_per_cycle::2 1053 5.68% 84.17% # Number of insts issued each cycle 275system.cpu.iq.issued_per_cycle::3 693 3.74% 87.91% # Number of insts issued each cycle 276system.cpu.iq.issued_per_cycle::4 728 3.92% 91.83% # Number of insts issued each cycle 277system.cpu.iq.issued_per_cycle::5 621 3.35% 95.18% # Number of insts issued each cycle 278system.cpu.iq.issued_per_cycle::6 594 3.20% 98.38% # Number of insts issued each cycle 279system.cpu.iq.issued_per_cycle::7 258 1.39% 99.77% # Number of insts issued each cycle 280system.cpu.iq.issued_per_cycle::8 42 0.23% 100.00% # Number of insts issued each cycle 281system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 282system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 283system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 284system.cpu.iq.issued_per_cycle::total 18552 # Number of insts issued each cycle 285system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 286system.cpu.iq.fu_full::IntAlu 134 76.57% 76.57% # attempts to use FU when none available 287system.cpu.iq.fu_full::IntMult 0 0.00% 76.57% # attempts to use FU when none available 288system.cpu.iq.fu_full::IntDiv 0 0.00% 76.57% # attempts to use FU when none available 289system.cpu.iq.fu_full::FloatAdd 0 0.00% 76.57% # attempts to use FU when none available 290system.cpu.iq.fu_full::FloatCmp 0 0.00% 76.57% # attempts to use FU when none available 291system.cpu.iq.fu_full::FloatCvt 0 0.00% 76.57% # attempts to use FU when none available 292system.cpu.iq.fu_full::FloatMult 0 0.00% 76.57% # attempts to use FU when none available 293system.cpu.iq.fu_full::FloatDiv 0 0.00% 76.57% # attempts to use FU when none available 294system.cpu.iq.fu_full::FloatSqrt 0 0.00% 76.57% # attempts to use FU when none available 295system.cpu.iq.fu_full::SimdAdd 0 0.00% 76.57% # attempts to use FU when none available 296system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 76.57% # attempts to use FU when none available 297system.cpu.iq.fu_full::SimdAlu 0 0.00% 76.57% # attempts to use FU when none available 298system.cpu.iq.fu_full::SimdCmp 0 0.00% 76.57% # attempts to use FU when none available 299system.cpu.iq.fu_full::SimdCvt 0 0.00% 76.57% # attempts to use FU when none available 300system.cpu.iq.fu_full::SimdMisc 0 0.00% 76.57% # attempts to use FU when none available 301system.cpu.iq.fu_full::SimdMult 0 0.00% 76.57% # attempts to use FU when none available 302system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 76.57% # attempts to use FU when none available 303system.cpu.iq.fu_full::SimdShift 0 0.00% 76.57% # attempts to use FU when none available 304system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 76.57% # attempts to use FU when none available 305system.cpu.iq.fu_full::SimdSqrt 0 0.00% 76.57% # attempts to use FU when none available 306system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 76.57% # attempts to use FU when none available 307system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 76.57% # attempts to use FU when none available 308system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 76.57% # attempts to use FU when none available 309system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 76.57% # attempts to use FU when none available 310system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 76.57% # attempts to use FU when none available 311system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 76.57% # attempts to use FU when none available 312system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 76.57% # attempts to use FU when none available 313system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 76.57% # attempts to use FU when none available 314system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 76.57% # attempts to use FU when none available 315system.cpu.iq.fu_full::MemRead 20 11.43% 88.00% # attempts to use FU when none available 316system.cpu.iq.fu_full::MemWrite 21 12.00% 100.00% # attempts to use FU when none available 317system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 318system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 319system.cpu.iq.FU_type_0::No_OpClass 4 0.02% 0.02% # Type of FU issued 320system.cpu.iq.FU_type_0::IntAlu 13916 80.41% 80.43% # Type of FU issued 321system.cpu.iq.FU_type_0::IntMult 0 0.00% 80.43% # Type of FU issued 322system.cpu.iq.FU_type_0::IntDiv 0 0.00% 80.43% # Type of FU issued 323system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.43% # Type of FU issued 324system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.43% # Type of FU issued 325system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.43% # Type of FU issued 326system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.43% # Type of FU issued 327system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.43% # Type of FU issued 328system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.43% # Type of FU issued 329system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.43% # Type of FU issued 330system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.43% # Type of FU issued 331system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.43% # Type of FU issued 332system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.43% # Type of FU issued 333system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.43% # Type of FU issued 334system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.43% # Type of FU issued 335system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.43% # Type of FU issued 336system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.43% # Type of FU issued 337system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.43% # Type of FU issued 338system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.43% # Type of FU issued 339system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.43% # Type of FU issued 340system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.43% # Type of FU issued 341system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.43% # Type of FU issued 342system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.43% # Type of FU issued 343system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.43% # Type of FU issued 344system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.43% # Type of FU issued 345system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.43% # Type of FU issued 346system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.43% # Type of FU issued 347system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.43% # Type of FU issued 348system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.43% # Type of FU issued 349system.cpu.iq.FU_type_0::MemRead 1905 11.01% 91.44% # Type of FU issued 350system.cpu.iq.FU_type_0::MemWrite 1482 8.56% 100.00% # Type of FU issued 351system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 352system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 353system.cpu.iq.FU_type_0::total 17307 # Type of FU issued 354system.cpu.iq.rate 0.559427 # Inst issue rate 355system.cpu.iq.fu_busy_cnt 175 # FU busy when requested 356system.cpu.iq.fu_busy_rate 0.010112 # FU busy rate (busy events/executed inst) 357system.cpu.iq.int_inst_queue_reads 53542 # Number of integer instruction queue reads 358system.cpu.iq.int_inst_queue_writes 30256 # Number of integer instruction queue writes 359system.cpu.iq.int_inst_queue_wakeup_accesses 15949 # Number of integer instruction queue wakeup accesses 360system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads 361system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes 362system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses 363system.cpu.iq.int_alu_accesses 17474 # Number of integer alu accesses 364system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses 365system.cpu.iew.lsq.thread0.forwLoads 160 # Number of loads that had data forwarded from stores 366system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 367system.cpu.iew.lsq.thread0.squashedLoads 1152 # Number of loads squashed 368system.cpu.iew.lsq.thread0.ignoredResponses 14 # Number of memory responses ignored because the instruction is squashed 369system.cpu.iew.lsq.thread0.memOrderViolation 12 # Number of memory ordering violations 370system.cpu.iew.lsq.thread0.squashedStores 815 # Number of stores squashed 371system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 372system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 373system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 374system.cpu.iew.lsq.thread0.cacheBlocked 13 # Number of times an access to memory failed due to the cache being blocked 375system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 376system.cpu.iew.iewSquashCycles 1823 # Number of cycles IEW is squashing 377system.cpu.iew.iewBlockCycles 1705 # Number of cycles IEW is blocking 378system.cpu.iew.iewUnblockCycles 33 # Number of cycles IEW is unblocking 379system.cpu.iew.iewDispatchedInsts 20386 # Number of instructions dispatched to IQ 380system.cpu.iew.iewDispSquashedInsts 33 # Number of squashed instructions skipped by dispatch 381system.cpu.iew.iewDispLoadInsts 2204 # Number of dispatched load instructions 382system.cpu.iew.iewDispStoreInsts 1750 # Number of dispatched store instructions 383system.cpu.iew.iewDispNonSpecInsts 31 # Number of dispatched non-speculative instructions 384system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall 385system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 386system.cpu.iew.memOrderViolationEvents 12 # Number of memory order violations 387system.cpu.iew.predictedTakenIncorrect 56 # Number of branches that were predicted taken incorrectly 388system.cpu.iew.predictedNotTakenIncorrect 607 # Number of branches that were predicted not taken incorrectly 389system.cpu.iew.branchMispredicts 663 # Number of branch mispredicts detected at execute 390system.cpu.iew.iewExecutedInsts 16378 # Number of executed instructions 391system.cpu.iew.iewExecLoadInsts 1780 # Number of load instructions executed 392system.cpu.iew.iewExecSquashedInsts 929 # Number of squashed instructions skipped in execute 393system.cpu.iew.exec_swp 0 # number of swp insts executed 394system.cpu.iew.exec_nop 0 # number of nop insts executed 395system.cpu.iew.exec_refs 3145 # number of memory reference insts executed 396system.cpu.iew.exec_branches 1625 # Number of branches executed 397system.cpu.iew.exec_stores 1365 # Number of stores executed 398system.cpu.iew.exec_rate 0.529398 # Inst execution rate 399system.cpu.iew.wb_sent 16147 # cumulative count of insts sent to commit 400system.cpu.iew.wb_count 15953 # cumulative count of insts written-back 401system.cpu.iew.wb_producers 10136 # num instructions producing a value 402system.cpu.iew.wb_consumers 15661 # num instructions consuming a value 403system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 404system.cpu.iew.wb_rate 0.515661 # insts written-back per cycle 405system.cpu.iew.wb_fanout 0.647213 # average fanout of values written-back 406system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 407system.cpu.commit.commitSquashedInsts 10639 # The number of squashed insts skipped by commit 408system.cpu.commit.commitNonSpecStalls 12 # The number of times commit has been forced to stall to communicate backwards 409system.cpu.commit.branchMispredicts 572 # The number of times a branch was mispredicted 410system.cpu.commit.committed_per_cycle::samples 16729 # Number of insts commited each cycle 411system.cpu.commit.committed_per_cycle::mean 0.582581 # Number of insts commited each cycle 412system.cpu.commit.committed_per_cycle::stdev 1.458500 # Number of insts commited each cycle 413system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 414system.cpu.commit.committed_per_cycle::0 13195 78.88% 78.88% # Number of insts commited each cycle 415system.cpu.commit.committed_per_cycle::1 1327 7.93% 86.81% # Number of insts commited each cycle 416system.cpu.commit.committed_per_cycle::2 594 3.55% 90.36% # Number of insts commited each cycle 417system.cpu.commit.committed_per_cycle::3 704 4.21% 94.57% # Number of insts commited each cycle 418system.cpu.commit.committed_per_cycle::4 355 2.12% 96.69% # Number of insts commited each cycle 419system.cpu.commit.committed_per_cycle::5 141 0.84% 97.53% # Number of insts commited each cycle 420system.cpu.commit.committed_per_cycle::6 118 0.71% 98.24% # Number of insts commited each cycle 421system.cpu.commit.committed_per_cycle::7 74 0.44% 98.68% # Number of insts commited each cycle 422system.cpu.commit.committed_per_cycle::8 221 1.32% 100.00% # Number of insts commited each cycle 423system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 424system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 425system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 426system.cpu.commit.committed_per_cycle::total 16729 # Number of insts commited each cycle 427system.cpu.commit.committedInsts 5380 # Number of instructions committed 428system.cpu.commit.committedOps 9746 # Number of ops (including micro ops) committed 429system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 430system.cpu.commit.refs 1987 # Number of memory references committed 431system.cpu.commit.loads 1052 # Number of loads committed 432system.cpu.commit.membars 0 # Number of memory barriers committed 433system.cpu.commit.branches 1208 # Number of branches committed 434system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 435system.cpu.commit.int_insts 9652 # Number of committed integer instructions. 436system.cpu.commit.function_calls 0 # Number of function calls committed. 437system.cpu.commit.bw_lim_events 221 # number cycles where commit BW limit reached 438system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 439system.cpu.rob.rob_reads 36893 # The number of ROB reads 440system.cpu.rob.rob_writes 42622 # The number of ROB writes 441system.cpu.timesIdled 155 # Number of times that the entire CPU went into an idle state and unscheduled itself 442system.cpu.idleCycles 12385 # Total number of cycles that the CPU has spent unscheduled due to idling 443system.cpu.committedInsts 5380 # Number of Instructions Simulated 444system.cpu.committedOps 9746 # Number of Ops (including micro ops) Simulated 445system.cpu.committedInsts_total 5380 # Number of Instructions Simulated 446system.cpu.cpi 5.750372 # CPI: Cycles Per Instruction 447system.cpu.cpi_total 5.750372 # CPI: Total CPI of All Threads 448system.cpu.ipc 0.173902 # IPC: Instructions Per Cycle 449system.cpu.ipc_total 0.173902 # IPC: Total IPC of All Threads 450system.cpu.int_regfile_reads 28821 # number of integer regfile reads 451system.cpu.int_regfile_writes 17168 # number of integer regfile writes 452system.cpu.fp_regfile_reads 4 # number of floating regfile reads 453system.cpu.misc_regfile_reads 7143 # number of misc regfile reads 454system.cpu.icache.replacements 0 # number of replacements 455system.cpu.icache.tagsinuse 144.824422 # Cycle average of tags in use 456system.cpu.icache.total_refs 1475 # Total number of references to valid blocks. 457system.cpu.icache.sampled_refs 304 # Sample count of references to valid blocks. 458system.cpu.icache.avg_refs 4.851974 # Average number of references to valid blocks. 459system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 460system.cpu.icache.occ_blocks::cpu.inst 144.824422 # Average occupied blocks per requestor 461system.cpu.icache.occ_percent::cpu.inst 0.070715 # Average percentage of cache occupancy 462system.cpu.icache.occ_percent::total 0.070715 # Average percentage of cache occupancy 463system.cpu.icache.ReadReq_hits::cpu.inst 1475 # number of ReadReq hits 464system.cpu.icache.ReadReq_hits::total 1475 # number of ReadReq hits 465system.cpu.icache.demand_hits::cpu.inst 1475 # number of demand (read+write) hits 466system.cpu.icache.demand_hits::total 1475 # number of demand (read+write) hits 467system.cpu.icache.overall_hits::cpu.inst 1475 # number of overall hits 468system.cpu.icache.overall_hits::total 1475 # number of overall hits 469system.cpu.icache.ReadReq_misses::cpu.inst 399 # number of ReadReq misses 470system.cpu.icache.ReadReq_misses::total 399 # number of ReadReq misses 471system.cpu.icache.demand_misses::cpu.inst 399 # number of demand (read+write) misses 472system.cpu.icache.demand_misses::total 399 # number of demand (read+write) misses 473system.cpu.icache.overall_misses::cpu.inst 399 # number of overall misses 474system.cpu.icache.overall_misses::total 399 # number of overall misses 475system.cpu.icache.ReadReq_miss_latency::cpu.inst 20611500 # number of ReadReq miss cycles 476system.cpu.icache.ReadReq_miss_latency::total 20611500 # number of ReadReq miss cycles 477system.cpu.icache.demand_miss_latency::cpu.inst 20611500 # number of demand (read+write) miss cycles 478system.cpu.icache.demand_miss_latency::total 20611500 # number of demand (read+write) miss cycles 479system.cpu.icache.overall_miss_latency::cpu.inst 20611500 # number of overall miss cycles 480system.cpu.icache.overall_miss_latency::total 20611500 # number of overall miss cycles 481system.cpu.icache.ReadReq_accesses::cpu.inst 1874 # number of ReadReq accesses(hits+misses) 482system.cpu.icache.ReadReq_accesses::total 1874 # number of ReadReq accesses(hits+misses) 483system.cpu.icache.demand_accesses::cpu.inst 1874 # number of demand (read+write) accesses 484system.cpu.icache.demand_accesses::total 1874 # number of demand (read+write) accesses 485system.cpu.icache.overall_accesses::cpu.inst 1874 # number of overall (read+write) accesses 486system.cpu.icache.overall_accesses::total 1874 # number of overall (read+write) accesses 487system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.212914 # miss rate for ReadReq accesses 488system.cpu.icache.ReadReq_miss_rate::total 0.212914 # miss rate for ReadReq accesses 489system.cpu.icache.demand_miss_rate::cpu.inst 0.212914 # miss rate for demand accesses 490system.cpu.icache.demand_miss_rate::total 0.212914 # miss rate for demand accesses 491system.cpu.icache.overall_miss_rate::cpu.inst 0.212914 # miss rate for overall accesses 492system.cpu.icache.overall_miss_rate::total 0.212914 # miss rate for overall accesses 493system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 51657.894737 # average ReadReq miss latency 494system.cpu.icache.ReadReq_avg_miss_latency::total 51657.894737 # average ReadReq miss latency 495system.cpu.icache.demand_avg_miss_latency::cpu.inst 51657.894737 # average overall miss latency 496system.cpu.icache.demand_avg_miss_latency::total 51657.894737 # average overall miss latency 497system.cpu.icache.overall_avg_miss_latency::cpu.inst 51657.894737 # average overall miss latency 498system.cpu.icache.overall_avg_miss_latency::total 51657.894737 # average overall miss latency 499system.cpu.icache.blocked_cycles::no_mshrs 312 # number of cycles access was blocked 500system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 501system.cpu.icache.blocked::no_mshrs 7 # number of cycles access was blocked 502system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 503system.cpu.icache.avg_blocked_cycles::no_mshrs 44.571429 # average number of cycles each access was blocked 504system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 505system.cpu.icache.fast_writes 0 # number of fast writes performed 506system.cpu.icache.cache_copies 0 # number of cache copies performed 507system.cpu.icache.ReadReq_mshr_hits::cpu.inst 95 # number of ReadReq MSHR hits 508system.cpu.icache.ReadReq_mshr_hits::total 95 # number of ReadReq MSHR hits 509system.cpu.icache.demand_mshr_hits::cpu.inst 95 # number of demand (read+write) MSHR hits 510system.cpu.icache.demand_mshr_hits::total 95 # number of demand (read+write) MSHR hits 511system.cpu.icache.overall_mshr_hits::cpu.inst 95 # number of overall MSHR hits 512system.cpu.icache.overall_mshr_hits::total 95 # number of overall MSHR hits 513system.cpu.icache.ReadReq_mshr_misses::cpu.inst 304 # number of ReadReq MSHR misses 514system.cpu.icache.ReadReq_mshr_misses::total 304 # number of ReadReq MSHR misses 515system.cpu.icache.demand_mshr_misses::cpu.inst 304 # number of demand (read+write) MSHR misses 516system.cpu.icache.demand_mshr_misses::total 304 # number of demand (read+write) MSHR misses 517system.cpu.icache.overall_mshr_misses::cpu.inst 304 # number of overall MSHR misses 518system.cpu.icache.overall_mshr_misses::total 304 # number of overall MSHR misses 519system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16157000 # number of ReadReq MSHR miss cycles 520system.cpu.icache.ReadReq_mshr_miss_latency::total 16157000 # number of ReadReq MSHR miss cycles 521system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16157000 # number of demand (read+write) MSHR miss cycles 522system.cpu.icache.demand_mshr_miss_latency::total 16157000 # number of demand (read+write) MSHR miss cycles 523system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16157000 # number of overall MSHR miss cycles 524system.cpu.icache.overall_mshr_miss_latency::total 16157000 # number of overall MSHR miss cycles 525system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.162220 # mshr miss rate for ReadReq accesses 526system.cpu.icache.ReadReq_mshr_miss_rate::total 0.162220 # mshr miss rate for ReadReq accesses 527system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.162220 # mshr miss rate for demand accesses 528system.cpu.icache.demand_mshr_miss_rate::total 0.162220 # mshr miss rate for demand accesses 529system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.162220 # mshr miss rate for overall accesses 530system.cpu.icache.overall_mshr_miss_rate::total 0.162220 # mshr miss rate for overall accesses 531system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53148.026316 # average ReadReq mshr miss latency 532system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53148.026316 # average ReadReq mshr miss latency 533system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53148.026316 # average overall mshr miss latency 534system.cpu.icache.demand_avg_mshr_miss_latency::total 53148.026316 # average overall mshr miss latency 535system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53148.026316 # average overall mshr miss latency 536system.cpu.icache.overall_avg_mshr_miss_latency::total 53148.026316 # average overall mshr miss latency 537system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 538system.cpu.l2cache.replacements 0 # number of replacements 539system.cpu.l2cache.tagsinuse 177.982441 # Cycle average of tags in use 540system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks. 541system.cpu.l2cache.sampled_refs 373 # Sample count of references to valid blocks. 542system.cpu.l2cache.avg_refs 0.002681 # Average number of references to valid blocks. 543system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 544system.cpu.l2cache.occ_blocks::cpu.inst 144.961595 # Average occupied blocks per requestor 545system.cpu.l2cache.occ_blocks::cpu.data 33.020847 # Average occupied blocks per requestor 546system.cpu.l2cache.occ_percent::cpu.inst 0.004424 # Average percentage of cache occupancy 547system.cpu.l2cache.occ_percent::cpu.data 0.001008 # Average percentage of cache occupancy 548system.cpu.l2cache.occ_percent::total 0.005432 # Average percentage of cache occupancy 549system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits 550system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits 551system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits 552system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits 553system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits 554system.cpu.l2cache.overall_hits::total 1 # number of overall hits 555system.cpu.l2cache.ReadReq_misses::cpu.inst 303 # number of ReadReq misses 556system.cpu.l2cache.ReadReq_misses::cpu.data 72 # number of ReadReq misses 557system.cpu.l2cache.ReadReq_misses::total 375 # number of ReadReq misses 558system.cpu.l2cache.ReadExReq_misses::cpu.data 76 # number of ReadExReq misses 559system.cpu.l2cache.ReadExReq_misses::total 76 # number of ReadExReq misses 560system.cpu.l2cache.demand_misses::cpu.inst 303 # number of demand (read+write) misses 561system.cpu.l2cache.demand_misses::cpu.data 148 # number of demand (read+write) misses 562system.cpu.l2cache.demand_misses::total 451 # number of demand (read+write) misses 563system.cpu.l2cache.overall_misses::cpu.inst 303 # number of overall misses 564system.cpu.l2cache.overall_misses::cpu.data 148 # number of overall misses 565system.cpu.l2cache.overall_misses::total 451 # number of overall misses 566system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 15842000 # number of ReadReq miss cycles 567system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3892500 # number of ReadReq miss cycles 568system.cpu.l2cache.ReadReq_miss_latency::total 19734500 # number of ReadReq miss cycles 569system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3990500 # number of ReadExReq miss cycles 570system.cpu.l2cache.ReadExReq_miss_latency::total 3990500 # number of ReadExReq miss cycles 571system.cpu.l2cache.demand_miss_latency::cpu.inst 15842000 # number of demand (read+write) miss cycles 572system.cpu.l2cache.demand_miss_latency::cpu.data 7883000 # number of demand (read+write) miss cycles 573system.cpu.l2cache.demand_miss_latency::total 23725000 # number of demand (read+write) miss cycles 574system.cpu.l2cache.overall_miss_latency::cpu.inst 15842000 # number of overall miss cycles 575system.cpu.l2cache.overall_miss_latency::cpu.data 7883000 # number of overall miss cycles 576system.cpu.l2cache.overall_miss_latency::total 23725000 # number of overall miss cycles 577system.cpu.l2cache.ReadReq_accesses::cpu.inst 304 # number of ReadReq accesses(hits+misses) 578system.cpu.l2cache.ReadReq_accesses::cpu.data 72 # number of ReadReq accesses(hits+misses) 579system.cpu.l2cache.ReadReq_accesses::total 376 # number of ReadReq accesses(hits+misses) 580system.cpu.l2cache.ReadExReq_accesses::cpu.data 76 # number of ReadExReq accesses(hits+misses) 581system.cpu.l2cache.ReadExReq_accesses::total 76 # number of ReadExReq accesses(hits+misses) 582system.cpu.l2cache.demand_accesses::cpu.inst 304 # number of demand (read+write) accesses 583system.cpu.l2cache.demand_accesses::cpu.data 148 # number of demand (read+write) accesses 584system.cpu.l2cache.demand_accesses::total 452 # number of demand (read+write) accesses 585system.cpu.l2cache.overall_accesses::cpu.inst 304 # number of overall (read+write) accesses 586system.cpu.l2cache.overall_accesses::cpu.data 148 # number of overall (read+write) accesses 587system.cpu.l2cache.overall_accesses::total 452 # number of overall (read+write) accesses 588system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996711 # miss rate for ReadReq accesses 589system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 590system.cpu.l2cache.ReadReq_miss_rate::total 0.997340 # miss rate for ReadReq accesses 591system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 592system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 593system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996711 # miss rate for demand accesses 594system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 595system.cpu.l2cache.demand_miss_rate::total 0.997788 # miss rate for demand accesses 596system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996711 # miss rate for overall accesses 597system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 598system.cpu.l2cache.overall_miss_rate::total 0.997788 # miss rate for overall accesses 599system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52283.828383 # average ReadReq miss latency 600system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 54062.500000 # average ReadReq miss latency 601system.cpu.l2cache.ReadReq_avg_miss_latency::total 52625.333333 # average ReadReq miss latency 602system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52506.578947 # average ReadExReq miss latency 603system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52506.578947 # average ReadExReq miss latency 604system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52283.828383 # average overall miss latency 605system.cpu.l2cache.demand_avg_miss_latency::cpu.data 53263.513514 # average overall miss latency 606system.cpu.l2cache.demand_avg_miss_latency::total 52605.321508 # average overall miss latency 607system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52283.828383 # average overall miss latency 608system.cpu.l2cache.overall_avg_miss_latency::cpu.data 53263.513514 # average overall miss latency 609system.cpu.l2cache.overall_avg_miss_latency::total 52605.321508 # average overall miss latency 610system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 611system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 612system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 613system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 614system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 615system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 616system.cpu.l2cache.fast_writes 0 # number of fast writes performed 617system.cpu.l2cache.cache_copies 0 # number of cache copies performed 618system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 303 # number of ReadReq MSHR misses 619system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 72 # number of ReadReq MSHR misses 620system.cpu.l2cache.ReadReq_mshr_misses::total 375 # number of ReadReq MSHR misses 621system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 76 # number of ReadExReq MSHR misses 622system.cpu.l2cache.ReadExReq_mshr_misses::total 76 # number of ReadExReq MSHR misses 623system.cpu.l2cache.demand_mshr_misses::cpu.inst 303 # number of demand (read+write) MSHR misses 624system.cpu.l2cache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses 625system.cpu.l2cache.demand_mshr_misses::total 451 # number of demand (read+write) MSHR misses 626system.cpu.l2cache.overall_mshr_misses::cpu.inst 303 # number of overall MSHR misses 627system.cpu.l2cache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses 628system.cpu.l2cache.overall_mshr_misses::total 451 # number of overall MSHR misses 629system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12092212 # number of ReadReq MSHR miss cycles 630system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3030082 # number of ReadReq MSHR miss cycles 631system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15122294 # number of ReadReq MSHR miss cycles 632system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3058112 # number of ReadExReq MSHR miss cycles 633system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3058112 # number of ReadExReq MSHR miss cycles 634system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12092212 # number of demand (read+write) MSHR miss cycles 635system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6088194 # number of demand (read+write) MSHR miss cycles 636system.cpu.l2cache.demand_mshr_miss_latency::total 18180406 # number of demand (read+write) MSHR miss cycles 637system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12092212 # number of overall MSHR miss cycles 638system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6088194 # number of overall MSHR miss cycles 639system.cpu.l2cache.overall_mshr_miss_latency::total 18180406 # number of overall MSHR miss cycles 640system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996711 # mshr miss rate for ReadReq accesses 641system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 642system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997340 # mshr miss rate for ReadReq accesses 643system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 644system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 645system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996711 # mshr miss rate for demand accesses 646system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 647system.cpu.l2cache.demand_mshr_miss_rate::total 0.997788 # mshr miss rate for demand accesses 648system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996711 # mshr miss rate for overall accesses 649system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 650system.cpu.l2cache.overall_mshr_miss_rate::total 0.997788 # mshr miss rate for overall accesses 651system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39908.290429 # average ReadReq mshr miss latency 652system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42084.472222 # average ReadReq mshr miss latency 653system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40326.117333 # average ReadReq mshr miss latency 654system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40238.315789 # average ReadExReq mshr miss latency 655system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40238.315789 # average ReadExReq mshr miss latency 656system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39908.290429 # average overall mshr miss latency 657system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 41136.445946 # average overall mshr miss latency 658system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40311.321508 # average overall mshr miss latency 659system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39908.290429 # average overall mshr miss latency 660system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 41136.445946 # average overall mshr miss latency 661system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40311.321508 # average overall mshr miss latency 662system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 663system.cpu.dcache.replacements 0 # number of replacements 664system.cpu.dcache.tagsinuse 83.496642 # Cycle average of tags in use 665system.cpu.dcache.total_refs 2284 # Total number of references to valid blocks. 666system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks. 667system.cpu.dcache.avg_refs 15.643836 # Average number of references to valid blocks. 668system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 669system.cpu.dcache.occ_blocks::cpu.data 83.496642 # Average occupied blocks per requestor 670system.cpu.dcache.occ_percent::cpu.data 0.020385 # Average percentage of cache occupancy 671system.cpu.dcache.occ_percent::total 0.020385 # Average percentage of cache occupancy 672system.cpu.dcache.ReadReq_hits::cpu.data 1425 # number of ReadReq hits 673system.cpu.dcache.ReadReq_hits::total 1425 # number of ReadReq hits 674system.cpu.dcache.WriteReq_hits::cpu.data 859 # number of WriteReq hits 675system.cpu.dcache.WriteReq_hits::total 859 # number of WriteReq hits 676system.cpu.dcache.demand_hits::cpu.data 2284 # number of demand (read+write) hits 677system.cpu.dcache.demand_hits::total 2284 # number of demand (read+write) hits 678system.cpu.dcache.overall_hits::cpu.data 2284 # number of overall hits 679system.cpu.dcache.overall_hits::total 2284 # number of overall hits 680system.cpu.dcache.ReadReq_misses::cpu.data 127 # number of ReadReq misses 681system.cpu.dcache.ReadReq_misses::total 127 # number of ReadReq misses 682system.cpu.dcache.WriteReq_misses::cpu.data 76 # number of WriteReq misses 683system.cpu.dcache.WriteReq_misses::total 76 # number of WriteReq misses 684system.cpu.dcache.demand_misses::cpu.data 203 # number of demand (read+write) misses 685system.cpu.dcache.demand_misses::total 203 # number of demand (read+write) misses 686system.cpu.dcache.overall_misses::cpu.data 203 # number of overall misses 687system.cpu.dcache.overall_misses::total 203 # number of overall misses 688system.cpu.dcache.ReadReq_miss_latency::cpu.data 6648000 # number of ReadReq miss cycles 689system.cpu.dcache.ReadReq_miss_latency::total 6648000 # number of ReadReq miss cycles 690system.cpu.dcache.WriteReq_miss_latency::cpu.data 4218500 # number of WriteReq miss cycles 691system.cpu.dcache.WriteReq_miss_latency::total 4218500 # number of WriteReq miss cycles 692system.cpu.dcache.demand_miss_latency::cpu.data 10866500 # number of demand (read+write) miss cycles 693system.cpu.dcache.demand_miss_latency::total 10866500 # number of demand (read+write) miss cycles 694system.cpu.dcache.overall_miss_latency::cpu.data 10866500 # number of overall miss cycles 695system.cpu.dcache.overall_miss_latency::total 10866500 # number of overall miss cycles 696system.cpu.dcache.ReadReq_accesses::cpu.data 1552 # number of ReadReq accesses(hits+misses) 697system.cpu.dcache.ReadReq_accesses::total 1552 # number of ReadReq accesses(hits+misses) 698system.cpu.dcache.WriteReq_accesses::cpu.data 935 # number of WriteReq accesses(hits+misses) 699system.cpu.dcache.WriteReq_accesses::total 935 # number of WriteReq accesses(hits+misses) 700system.cpu.dcache.demand_accesses::cpu.data 2487 # number of demand (read+write) accesses 701system.cpu.dcache.demand_accesses::total 2487 # number of demand (read+write) accesses 702system.cpu.dcache.overall_accesses::cpu.data 2487 # number of overall (read+write) accesses 703system.cpu.dcache.overall_accesses::total 2487 # number of overall (read+write) accesses 704system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.081830 # miss rate for ReadReq accesses 705system.cpu.dcache.ReadReq_miss_rate::total 0.081830 # miss rate for ReadReq accesses 706system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.081283 # miss rate for WriteReq accesses 707system.cpu.dcache.WriteReq_miss_rate::total 0.081283 # miss rate for WriteReq accesses 708system.cpu.dcache.demand_miss_rate::cpu.data 0.081624 # miss rate for demand accesses 709system.cpu.dcache.demand_miss_rate::total 0.081624 # miss rate for demand accesses 710system.cpu.dcache.overall_miss_rate::cpu.data 0.081624 # miss rate for overall accesses 711system.cpu.dcache.overall_miss_rate::total 0.081624 # miss rate for overall accesses 712system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 52346.456693 # average ReadReq miss latency 713system.cpu.dcache.ReadReq_avg_miss_latency::total 52346.456693 # average ReadReq miss latency 714system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55506.578947 # average WriteReq miss latency 715system.cpu.dcache.WriteReq_avg_miss_latency::total 55506.578947 # average WriteReq miss latency 716system.cpu.dcache.demand_avg_miss_latency::cpu.data 53529.556650 # average overall miss latency 717system.cpu.dcache.demand_avg_miss_latency::total 53529.556650 # average overall miss latency 718system.cpu.dcache.overall_avg_miss_latency::cpu.data 53529.556650 # average overall miss latency 719system.cpu.dcache.overall_avg_miss_latency::total 53529.556650 # average overall miss latency 720system.cpu.dcache.blocked_cycles::no_mshrs 103 # number of cycles access was blocked 721system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 722system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked 723system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 724system.cpu.dcache.avg_blocked_cycles::no_mshrs 20.600000 # average number of cycles each access was blocked 725system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 726system.cpu.dcache.fast_writes 0 # number of fast writes performed 727system.cpu.dcache.cache_copies 0 # number of cache copies performed 728system.cpu.dcache.ReadReq_mshr_hits::cpu.data 55 # number of ReadReq MSHR hits 729system.cpu.dcache.ReadReq_mshr_hits::total 55 # number of ReadReq MSHR hits 730system.cpu.dcache.demand_mshr_hits::cpu.data 55 # number of demand (read+write) MSHR hits 731system.cpu.dcache.demand_mshr_hits::total 55 # number of demand (read+write) MSHR hits 732system.cpu.dcache.overall_mshr_hits::cpu.data 55 # number of overall MSHR hits 733system.cpu.dcache.overall_mshr_hits::total 55 # number of overall MSHR hits 734system.cpu.dcache.ReadReq_mshr_misses::cpu.data 72 # number of ReadReq MSHR misses 735system.cpu.dcache.ReadReq_mshr_misses::total 72 # number of ReadReq MSHR misses 736system.cpu.dcache.WriteReq_mshr_misses::cpu.data 76 # number of WriteReq MSHR misses 737system.cpu.dcache.WriteReq_mshr_misses::total 76 # number of WriteReq MSHR misses 738system.cpu.dcache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses 739system.cpu.dcache.demand_mshr_misses::total 148 # number of demand (read+write) MSHR misses 740system.cpu.dcache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses 741system.cpu.dcache.overall_mshr_misses::total 148 # number of overall MSHR misses 742system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3962500 # number of ReadReq MSHR miss cycles 743system.cpu.dcache.ReadReq_mshr_miss_latency::total 3962500 # number of ReadReq MSHR miss cycles 744system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4066500 # number of WriteReq MSHR miss cycles 745system.cpu.dcache.WriteReq_mshr_miss_latency::total 4066500 # number of WriteReq MSHR miss cycles 746system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8029000 # number of demand (read+write) MSHR miss cycles 747system.cpu.dcache.demand_mshr_miss_latency::total 8029000 # number of demand (read+write) MSHR miss cycles 748system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8029000 # number of overall MSHR miss cycles 749system.cpu.dcache.overall_mshr_miss_latency::total 8029000 # number of overall MSHR miss cycles 750system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046392 # mshr miss rate for ReadReq accesses 751system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046392 # mshr miss rate for ReadReq accesses 752system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081283 # mshr miss rate for WriteReq accesses 753system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.081283 # mshr miss rate for WriteReq accesses 754system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.059509 # mshr miss rate for demand accesses 755system.cpu.dcache.demand_mshr_miss_rate::total 0.059509 # mshr miss rate for demand accesses 756system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.059509 # mshr miss rate for overall accesses 757system.cpu.dcache.overall_mshr_miss_rate::total 0.059509 # mshr miss rate for overall accesses 758system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 55034.722222 # average ReadReq mshr miss latency 759system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 55034.722222 # average ReadReq mshr miss latency 760system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53506.578947 # average WriteReq mshr miss latency 761system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53506.578947 # average WriteReq mshr miss latency 762system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 54250 # average overall mshr miss latency 763system.cpu.dcache.demand_avg_mshr_miss_latency::total 54250 # average overall mshr miss latency 764system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 54250 # average overall mshr miss latency 765system.cpu.dcache.overall_avg_mshr_miss_latency::total 54250 # average overall mshr miss latency 766system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 767 768---------- End Simulation Statistics ---------- 769