stats.txt revision 10036:80e84beef3bb
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000020                       # Number of seconds simulated
4sim_ticks                                    19970500                       # Number of ticks simulated
5final_tick                                   19970500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                   4162                       # Simulator instruction rate (inst/s)
8host_op_rate                                     7540                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               15448311                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 248568                       # Number of bytes of host memory used
11host_seconds                                     1.29                       # Real time elapsed on the host
12sim_insts                                        5380                       # Number of instructions simulated
13sim_ops                                          9747                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             17472                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data              9024                       # Number of bytes read from this memory
18system.physmem.bytes_read::total                26496                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        17472                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           17472                       # Number of instructions bytes read from this memory
21system.physmem.num_reads::cpu.inst                273                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data                141                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total                   414                       # Number of read requests responded to by this memory
24system.physmem.bw_read::cpu.inst            874890463                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_read::cpu.data            451866503                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::total              1326756967                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_inst_read::cpu.inst       874890463                       # Instruction read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::total          874890463                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_total::cpu.inst           874890463                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.bw_total::cpu.data           451866503                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::total             1326756967                       # Total bandwidth to/from this memory (bytes/s)
32system.physmem.readReqs                           415                       # Number of read requests accepted
33system.physmem.writeReqs                            0                       # Number of write requests accepted
34system.physmem.readBursts                         415                       # Number of DRAM read bursts, including those serviced by the write queue
35system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
36system.physmem.bytesReadDRAM                    26560                       # Total number of bytes read from DRAM
37system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
38system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
39system.physmem.bytesReadSys                     26560                       # Total read bytes from the system interface side
40system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
41system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
42system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
43system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
44system.physmem.perBankRdBursts::0                  33                       # Per bank write bursts
45system.physmem.perBankRdBursts::1                   1                       # Per bank write bursts
46system.physmem.perBankRdBursts::2                   5                       # Per bank write bursts
47system.physmem.perBankRdBursts::3                   8                       # Per bank write bursts
48system.physmem.perBankRdBursts::4                  50                       # Per bank write bursts
49system.physmem.perBankRdBursts::5                  44                       # Per bank write bursts
50system.physmem.perBankRdBursts::6                  20                       # Per bank write bursts
51system.physmem.perBankRdBursts::7                  36                       # Per bank write bursts
52system.physmem.perBankRdBursts::8                  23                       # Per bank write bursts
53system.physmem.perBankRdBursts::9                  73                       # Per bank write bursts
54system.physmem.perBankRdBursts::10                 63                       # Per bank write bursts
55system.physmem.perBankRdBursts::11                 17                       # Per bank write bursts
56system.physmem.perBankRdBursts::12                  2                       # Per bank write bursts
57system.physmem.perBankRdBursts::13                 17                       # Per bank write bursts
58system.physmem.perBankRdBursts::14                  6                       # Per bank write bursts
59system.physmem.perBankRdBursts::15                 17                       # Per bank write bursts
60system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
61system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
62system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
63system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
64system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
65system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
66system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
67system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
68system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
69system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
70system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
71system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
72system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
73system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
74system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
75system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
76system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
77system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
78system.physmem.totGap                        19922000                       # Total gap between requests
79system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
80system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
81system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
82system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
83system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
84system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
85system.physmem.readPktSize::6                     415                       # Read request sizes (log2)
86system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
87system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
88system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
89system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
90system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
91system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
92system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
93system.physmem.rdQLenPdf::0                       250                       # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::1                       127                       # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::2                        34                       # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::3                         4                       # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::4                         0                       # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
125system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
126system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
127system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
157system.physmem.bytesPerActivate::samples          103                       # Bytes accessed per row activation
158system.physmem.bytesPerActivate::mean      226.174757                       # Bytes accessed per row activation
159system.physmem.bytesPerActivate::gmean     137.685606                       # Bytes accessed per row activation
160system.physmem.bytesPerActivate::stdev     319.474459                       # Bytes accessed per row activation
161system.physmem.bytesPerActivate::64                47     45.63%     45.63% # Bytes accessed per row activation
162system.physmem.bytesPerActivate::128               17     16.50%     62.14% # Bytes accessed per row activation
163system.physmem.bytesPerActivate::192               14     13.59%     75.73% # Bytes accessed per row activation
164system.physmem.bytesPerActivate::256                5      4.85%     80.58% # Bytes accessed per row activation
165system.physmem.bytesPerActivate::320                5      4.85%     85.44% # Bytes accessed per row activation
166system.physmem.bytesPerActivate::384                3      2.91%     88.35% # Bytes accessed per row activation
167system.physmem.bytesPerActivate::640                4      3.88%     92.23% # Bytes accessed per row activation
168system.physmem.bytesPerActivate::704                2      1.94%     94.17% # Bytes accessed per row activation
169system.physmem.bytesPerActivate::896                1      0.97%     95.15% # Bytes accessed per row activation
170system.physmem.bytesPerActivate::960                2      1.94%     97.09% # Bytes accessed per row activation
171system.physmem.bytesPerActivate::1024               1      0.97%     98.06% # Bytes accessed per row activation
172system.physmem.bytesPerActivate::1216               1      0.97%     99.03% # Bytes accessed per row activation
173system.physmem.bytesPerActivate::2368               1      0.97%    100.00% # Bytes accessed per row activation
174system.physmem.bytesPerActivate::total            103                       # Bytes accessed per row activation
175system.physmem.totQLat                        2039250                       # Total ticks spent queuing
176system.physmem.totMemAccLat                  11731750                       # Total ticks spent from burst creation until serviced by the DRAM
177system.physmem.totBusLat                      2075000                       # Total ticks spent in databus transfers
178system.physmem.totBankLat                     7617500                       # Total ticks spent accessing banks
179system.physmem.avgQLat                        4913.86                       # Average queueing delay per DRAM burst
180system.physmem.avgBankLat                    18355.42                       # Average bank access latency per DRAM burst
181system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
182system.physmem.avgMemAccLat                  28269.28                       # Average memory access latency per DRAM burst
183system.physmem.avgRdBW                        1329.96                       # Average DRAM read bandwidth in MiByte/s
184system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
185system.physmem.avgRdBWSys                     1329.96                       # Average system read bandwidth in MiByte/s
186system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
187system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
188system.physmem.busUtil                          10.39                       # Data bus utilization in percentage
189system.physmem.busUtilRead                      10.39                       # Data bus utilization in percentage for reads
190system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
191system.physmem.avgRdQLen                         0.59                       # Average read queue length when enqueuing
192system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
193system.physmem.readRowHits                        312                       # Number of row buffer hits during reads
194system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
195system.physmem.readRowHitRate                   75.18                       # Row buffer hit rate for reads
196system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
197system.physmem.avgGap                        48004.82                       # Average gap between requests
198system.physmem.pageHitRate                      75.18                       # Row buffer hit rate, read and write combined
199system.physmem.prechargeAllPercent               0.06                       # Percentage of time for which DRAM has all the banks in precharge state
200system.membus.throughput                   1326756967                       # Throughput (bytes/s)
201system.membus.trans_dist::ReadReq                 338                       # Transaction distribution
202system.membus.trans_dist::ReadResp                337                       # Transaction distribution
203system.membus.trans_dist::ReadExReq                77                       # Transaction distribution
204system.membus.trans_dist::ReadExResp               77                       # Transaction distribution
205system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          829                       # Packet count per connected master and slave (bytes)
206system.membus.pkt_count_system.cpu.l2cache.mem_side::total          829                       # Packet count per connected master and slave (bytes)
207system.membus.pkt_count::total                    829                       # Packet count per connected master and slave (bytes)
208system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        26496                       # Cumulative packet size per connected master and slave (bytes)
209system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total        26496                       # Cumulative packet size per connected master and slave (bytes)
210system.membus.tot_pkt_size::total               26496                       # Cumulative packet size per connected master and slave (bytes)
211system.membus.data_through_bus                  26496                       # Total data (bytes)
212system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
213system.membus.reqLayer0.occupancy              500500                       # Layer occupancy (ticks)
214system.membus.reqLayer0.utilization               2.5                       # Layer utilization (%)
215system.membus.respLayer1.occupancy            3871500                       # Layer occupancy (ticks)
216system.membus.respLayer1.utilization             19.4                       # Layer utilization (%)
217system.cpu_clk_domain.clock                       500                       # Clock period in ticks
218system.cpu.branchPred.lookups                    3084                       # Number of BP lookups
219system.cpu.branchPred.condPredicted              3084                       # Number of conditional branches predicted
220system.cpu.branchPred.condIncorrect               542                       # Number of conditional branches incorrect
221system.cpu.branchPred.BTBLookups                 2283                       # Number of BTB lookups
222system.cpu.branchPred.BTBHits                     726                       # Number of BTB hits
223system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
224system.cpu.branchPred.BTBHitPct             31.800263                       # BTB Hit Percentage
225system.cpu.branchPred.usedRAS                     207                       # Number of times the RAS was used to get a target.
226system.cpu.branchPred.RASInCorrect                 74                       # Number of incorrect RAS predictions.
227system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
228system.cpu.workload.num_syscalls                   11                       # Number of system calls
229system.cpu.numCycles                            39942                       # number of cpu cycles simulated
230system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
231system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
232system.cpu.fetch.icacheStallCycles              10287                       # Number of cycles fetch is stalled on an Icache miss
233system.cpu.fetch.Insts                          14134                       # Number of instructions fetch has processed
234system.cpu.fetch.Branches                        3084                       # Number of branches that fetch encountered
235system.cpu.fetch.predictedBranches                933                       # Number of branches that fetch has predicted taken
236system.cpu.fetch.Cycles                          3940                       # Number of cycles fetch has run and was not squashing or blocked
237system.cpu.fetch.SquashCycles                    2474                       # Number of cycles fetch has spent squashing
238system.cpu.fetch.BlockedCycles                   5300                       # Number of cycles fetch has spent blocked
239system.cpu.fetch.MiscStallCycles                   58                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
240system.cpu.fetch.PendingTrapStallCycles           392                       # Number of stall cycles due to pending traps
241system.cpu.fetch.IcacheWaitRetryStallCycles           11                       # Number of stall cycles due to full MSHR
242system.cpu.fetch.CacheLines                      1980                       # Number of cache lines fetched
243system.cpu.fetch.IcacheSquashes                   267                       # Number of outstanding Icache misses that were squashed
244system.cpu.fetch.rateDist::samples              21845                       # Number of instructions fetched each cycle (Total)
245system.cpu.fetch.rateDist::mean              1.153353                       # Number of instructions fetched each cycle (Total)
246system.cpu.fetch.rateDist::stdev             2.669079                       # Number of instructions fetched each cycle (Total)
247system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
248system.cpu.fetch.rateDist::0                    18006     82.43%     82.43% # Number of instructions fetched each cycle (Total)
249system.cpu.fetch.rateDist::1                      216      0.99%     83.41% # Number of instructions fetched each cycle (Total)
250system.cpu.fetch.rateDist::2                      142      0.65%     84.07% # Number of instructions fetched each cycle (Total)
251system.cpu.fetch.rateDist::3                      224      1.03%     85.09% # Number of instructions fetched each cycle (Total)
252system.cpu.fetch.rateDist::4                      181      0.83%     85.92% # Number of instructions fetched each cycle (Total)
253system.cpu.fetch.rateDist::5                      200      0.92%     86.83% # Number of instructions fetched each cycle (Total)
254system.cpu.fetch.rateDist::6                      275      1.26%     88.09% # Number of instructions fetched each cycle (Total)
255system.cpu.fetch.rateDist::7                      159      0.73%     88.82% # Number of instructions fetched each cycle (Total)
256system.cpu.fetch.rateDist::8                     2442     11.18%    100.00% # Number of instructions fetched each cycle (Total)
257system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
258system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
259system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
260system.cpu.fetch.rateDist::total                21845                       # Number of instructions fetched each cycle (Total)
261system.cpu.fetch.branchRate                  0.077212                       # Number of branch fetches per cycle
262system.cpu.fetch.rate                        0.353863                       # Number of inst fetches per cycle
263system.cpu.decode.IdleCycles                    11079                       # Number of cycles decode is idle
264system.cpu.decode.BlockedCycles                  5195                       # Number of cycles decode is blocked
265system.cpu.decode.RunCycles                      3583                       # Number of cycles decode is running
266system.cpu.decode.UnblockCycles                   131                       # Number of cycles decode is unblocking
267system.cpu.decode.SquashCycles                   1857                       # Number of cycles decode is squashing
268system.cpu.decode.DecodedInsts                  24173                       # Number of instructions handled by decode
269system.cpu.rename.SquashCycles                   1857                       # Number of cycles rename is squashing
270system.cpu.rename.IdleCycles                    11444                       # Number of cycles rename is idle
271system.cpu.rename.BlockCycles                    3834                       # Number of cycles rename is blocking
272system.cpu.rename.serializeStallCycles            603                       # count of cycles rename stalled for serializing inst
273system.cpu.rename.RunCycles                      3331                       # Number of cycles rename is running
274system.cpu.rename.UnblockCycles                   776                       # Number of cycles rename is unblocking
275system.cpu.rename.RenamedInsts                  22661                       # Number of instructions processed by rename
276system.cpu.rename.ROBFullEvents                    12                       # Number of times rename has blocked due to ROB full
277system.cpu.rename.IQFullEvents                     32                       # Number of times rename has blocked due to IQ full
278system.cpu.rename.LSQFullEvents                   663                       # Number of times rename has blocked due to LSQ full
279system.cpu.rename.RenamedOperands               25256                       # Number of destination operands rename has renamed
280system.cpu.rename.RenameLookups                 55040                       # Number of register rename lookups that rename has made
281system.cpu.rename.int_rename_lookups            31380                       # Number of integer rename lookups
282system.cpu.rename.fp_rename_lookups                 4                       # Number of floating rename lookups
283system.cpu.rename.CommittedMaps                 11063                       # Number of HB maps that are committed
284system.cpu.rename.UndoneMaps                    14193                       # Number of HB maps that are undone due to squashing
285system.cpu.rename.serializingInsts                 30                       # count of serializing insts renamed
286system.cpu.rename.tempSerializingInsts             30                       # count of temporary serializing insts renamed
287system.cpu.rename.skidInsts                      2047                       # count of insts added to the skid buffer
288system.cpu.memDep0.insertedLoads                 2285                       # Number of loads inserted to the mem dependence unit.
289system.cpu.memDep0.insertedStores                1565                       # Number of stores inserted to the mem dependence unit.
290system.cpu.memDep0.conflictingLoads                11                       # Number of conflicting loads.
291system.cpu.memDep0.conflictingStores                4                       # Number of conflicting stores.
292system.cpu.iq.iqInstsAdded                      20236                       # Number of instructions added to the IQ (excludes non-spec)
293system.cpu.iq.iqNonSpecInstsAdded                  26                       # Number of non-speculative instructions added to the IQ
294system.cpu.iq.iqInstsIssued                     17027                       # Number of instructions issued
295system.cpu.iq.iqSquashedInstsIssued               290                       # Number of squashed instructions issued
296system.cpu.iq.iqSquashedInstsExamined            9729                       # Number of squashed instructions iterated over during squash; mainly for profiling
297system.cpu.iq.iqSquashedOperandsExamined        13960                       # Number of squashed operands that are examined and possibly removed from graph
298system.cpu.iq.iqSquashedNonSpecRemoved             14                       # Number of squashed non-spec instructions that were removed
299system.cpu.iq.issued_per_cycle::samples         21845                       # Number of insts issued each cycle
300system.cpu.iq.issued_per_cycle::mean         0.779446                       # Number of insts issued each cycle
301system.cpu.iq.issued_per_cycle::stdev        1.654421                       # Number of insts issued each cycle
302system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
303system.cpu.iq.issued_per_cycle::0               16359     74.89%     74.89% # Number of insts issued each cycle
304system.cpu.iq.issued_per_cycle::1                1539      7.05%     81.93% # Number of insts issued each cycle
305system.cpu.iq.issued_per_cycle::2                1092      5.00%     86.93% # Number of insts issued each cycle
306system.cpu.iq.issued_per_cycle::3                 724      3.31%     90.24% # Number of insts issued each cycle
307system.cpu.iq.issued_per_cycle::4                 698      3.20%     93.44% # Number of insts issued each cycle
308system.cpu.iq.issued_per_cycle::5                 576      2.64%     96.08% # Number of insts issued each cycle
309system.cpu.iq.issued_per_cycle::6                 581      2.66%     98.74% # Number of insts issued each cycle
310system.cpu.iq.issued_per_cycle::7                 234      1.07%     99.81% # Number of insts issued each cycle
311system.cpu.iq.issued_per_cycle::8                  42      0.19%    100.00% # Number of insts issued each cycle
312system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
313system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
314system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
315system.cpu.iq.issued_per_cycle::total           21845                       # Number of insts issued each cycle
316system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
317system.cpu.iq.fu_full::IntAlu                     140     77.35%     77.35% # attempts to use FU when none available
318system.cpu.iq.fu_full::IntMult                      0      0.00%     77.35% # attempts to use FU when none available
319system.cpu.iq.fu_full::IntDiv                       0      0.00%     77.35% # attempts to use FU when none available
320system.cpu.iq.fu_full::FloatAdd                     0      0.00%     77.35% # attempts to use FU when none available
321system.cpu.iq.fu_full::FloatCmp                     0      0.00%     77.35% # attempts to use FU when none available
322system.cpu.iq.fu_full::FloatCvt                     0      0.00%     77.35% # attempts to use FU when none available
323system.cpu.iq.fu_full::FloatMult                    0      0.00%     77.35% # attempts to use FU when none available
324system.cpu.iq.fu_full::FloatDiv                     0      0.00%     77.35% # attempts to use FU when none available
325system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     77.35% # attempts to use FU when none available
326system.cpu.iq.fu_full::SimdAdd                      0      0.00%     77.35% # attempts to use FU when none available
327system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     77.35% # attempts to use FU when none available
328system.cpu.iq.fu_full::SimdAlu                      0      0.00%     77.35% # attempts to use FU when none available
329system.cpu.iq.fu_full::SimdCmp                      0      0.00%     77.35% # attempts to use FU when none available
330system.cpu.iq.fu_full::SimdCvt                      0      0.00%     77.35% # attempts to use FU when none available
331system.cpu.iq.fu_full::SimdMisc                     0      0.00%     77.35% # attempts to use FU when none available
332system.cpu.iq.fu_full::SimdMult                     0      0.00%     77.35% # attempts to use FU when none available
333system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     77.35% # attempts to use FU when none available
334system.cpu.iq.fu_full::SimdShift                    0      0.00%     77.35% # attempts to use FU when none available
335system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     77.35% # attempts to use FU when none available
336system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     77.35% # attempts to use FU when none available
337system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     77.35% # attempts to use FU when none available
338system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     77.35% # attempts to use FU when none available
339system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     77.35% # attempts to use FU when none available
340system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     77.35% # attempts to use FU when none available
341system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     77.35% # attempts to use FU when none available
342system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     77.35% # attempts to use FU when none available
343system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     77.35% # attempts to use FU when none available
344system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     77.35% # attempts to use FU when none available
345system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     77.35% # attempts to use FU when none available
346system.cpu.iq.fu_full::MemRead                     26     14.36%     91.71% # attempts to use FU when none available
347system.cpu.iq.fu_full::MemWrite                    15      8.29%    100.00% # attempts to use FU when none available
348system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
349system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
350system.cpu.iq.FU_type_0::No_OpClass                 3      0.02%      0.02% # Type of FU issued
351system.cpu.iq.FU_type_0::IntAlu                 13667     80.27%     80.28% # Type of FU issued
352system.cpu.iq.FU_type_0::IntMult                    4      0.02%     80.31% # Type of FU issued
353system.cpu.iq.FU_type_0::IntDiv                     7      0.04%     80.35% # Type of FU issued
354system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     80.35% # Type of FU issued
355system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     80.35% # Type of FU issued
356system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     80.35% # Type of FU issued
357system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     80.35% # Type of FU issued
358system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     80.35% # Type of FU issued
359system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     80.35% # Type of FU issued
360system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     80.35% # Type of FU issued
361system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     80.35% # Type of FU issued
362system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     80.35% # Type of FU issued
363system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     80.35% # Type of FU issued
364system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     80.35% # Type of FU issued
365system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     80.35% # Type of FU issued
366system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     80.35% # Type of FU issued
367system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     80.35% # Type of FU issued
368system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     80.35% # Type of FU issued
369system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     80.35% # Type of FU issued
370system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     80.35% # Type of FU issued
371system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     80.35% # Type of FU issued
372system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     80.35% # Type of FU issued
373system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     80.35% # Type of FU issued
374system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     80.35% # Type of FU issued
375system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     80.35% # Type of FU issued
376system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     80.35% # Type of FU issued
377system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     80.35% # Type of FU issued
378system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     80.35% # Type of FU issued
379system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     80.35% # Type of FU issued
380system.cpu.iq.FU_type_0::MemRead                 1973     11.59%     91.94% # Type of FU issued
381system.cpu.iq.FU_type_0::MemWrite                1373      8.06%    100.00% # Type of FU issued
382system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
383system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
384system.cpu.iq.FU_type_0::total                  17027                       # Type of FU issued
385system.cpu.iq.rate                           0.426293                       # Inst issue rate
386system.cpu.iq.fu_busy_cnt                         181                       # FU busy when requested
387system.cpu.iq.fu_busy_rate                   0.010630                       # FU busy rate (busy events/executed inst)
388system.cpu.iq.int_inst_queue_reads              56362                       # Number of integer instruction queue reads
389system.cpu.iq.int_inst_queue_writes             29998                       # Number of integer instruction queue writes
390system.cpu.iq.int_inst_queue_wakeup_accesses        15642                       # Number of integer instruction queue wakeup accesses
391system.cpu.iq.fp_inst_queue_reads                   8                       # Number of floating instruction queue reads
392system.cpu.iq.fp_inst_queue_writes                  4                       # Number of floating instruction queue writes
393system.cpu.iq.fp_inst_queue_wakeup_accesses            4                       # Number of floating instruction queue wakeup accesses
394system.cpu.iq.int_alu_accesses                  17201                       # Number of integer alu accesses
395system.cpu.iq.fp_alu_accesses                       4                       # Number of floating point alu accesses
396system.cpu.iew.lsq.thread0.forwLoads              168                       # Number of loads that had data forwarded from stores
397system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
398system.cpu.iew.lsq.thread0.squashedLoads         1232                       # Number of loads squashed
399system.cpu.iew.lsq.thread0.ignoredResponses           11                       # Number of memory responses ignored because the instruction is squashed
400system.cpu.iew.lsq.thread0.memOrderViolation           12                       # Number of memory ordering violations
401system.cpu.iew.lsq.thread0.squashedStores          630                       # Number of stores squashed
402system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
403system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
404system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
405system.cpu.iew.lsq.thread0.cacheBlocked            21                       # Number of times an access to memory failed due to the cache being blocked
406system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
407system.cpu.iew.iewSquashCycles                   1857                       # Number of cycles IEW is squashing
408system.cpu.iew.iewBlockCycles                    3034                       # Number of cycles IEW is blocking
409system.cpu.iew.iewUnblockCycles                    35                       # Number of cycles IEW is unblocking
410system.cpu.iew.iewDispatchedInsts               20262                       # Number of instructions dispatched to IQ
411system.cpu.iew.iewDispSquashedInsts                39                       # Number of squashed instructions skipped by dispatch
412system.cpu.iew.iewDispLoadInsts                  2285                       # Number of dispatched load instructions
413system.cpu.iew.iewDispStoreInsts                 1565                       # Number of dispatched store instructions
414system.cpu.iew.iewDispNonSpecInsts                 26                       # Number of dispatched non-speculative instructions
415system.cpu.iew.iewIQFullEvents                      4                       # Number of times the IQ has become full, causing a stall
416system.cpu.iew.iewLSQFullEvents                     0                       # Number of times the LSQ has become full, causing a stall
417system.cpu.iew.memOrderViolationEvents             12                       # Number of memory order violations
418system.cpu.iew.predictedTakenIncorrect            116                       # Number of branches that were predicted taken incorrectly
419system.cpu.iew.predictedNotTakenIncorrect          570                       # Number of branches that were predicted not taken incorrectly
420system.cpu.iew.branchMispredicts                  686                       # Number of branch mispredicts detected at execute
421system.cpu.iew.iewExecutedInsts                 16124                       # Number of executed instructions
422system.cpu.iew.iewExecLoadInsts                  1854                       # Number of load instructions executed
423system.cpu.iew.iewExecSquashedInsts               903                       # Number of squashed instructions skipped in execute
424system.cpu.iew.exec_swp                             0                       # number of swp insts executed
425system.cpu.iew.exec_nop                             0                       # number of nop insts executed
426system.cpu.iew.exec_refs                         3127                       # number of memory reference insts executed
427system.cpu.iew.exec_branches                     1623                       # Number of branches executed
428system.cpu.iew.exec_stores                       1273                       # Number of stores executed
429system.cpu.iew.exec_rate                     0.403685                       # Inst execution rate
430system.cpu.iew.wb_sent                          15865                       # cumulative count of insts sent to commit
431system.cpu.iew.wb_count                         15646                       # cumulative count of insts written-back
432system.cpu.iew.wb_producers                     10128                       # num instructions producing a value
433system.cpu.iew.wb_consumers                     15579                       # num instructions consuming a value
434system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
435system.cpu.iew.wb_rate                       0.391718                       # insts written-back per cycle
436system.cpu.iew.wb_fanout                     0.650106                       # average fanout of values written-back
437system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
438system.cpu.commit.commitSquashedInsts           10526                       # The number of squashed insts skipped by commit
439system.cpu.commit.commitNonSpecStalls              12                       # The number of times commit has been forced to stall to communicate backwards
440system.cpu.commit.branchMispredicts               593                       # The number of times a branch was mispredicted
441system.cpu.commit.committed_per_cycle::samples        19988                       # Number of insts commited each cycle
442system.cpu.commit.committed_per_cycle::mean     0.487643                       # Number of insts commited each cycle
443system.cpu.commit.committed_per_cycle::stdev     1.344274                       # Number of insts commited each cycle
444system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
445system.cpu.commit.committed_per_cycle::0        16420     82.15%     82.15% # Number of insts commited each cycle
446system.cpu.commit.committed_per_cycle::1         1360      6.80%     88.95% # Number of insts commited each cycle
447system.cpu.commit.committed_per_cycle::2          589      2.95%     91.90% # Number of insts commited each cycle
448system.cpu.commit.committed_per_cycle::3          713      3.57%     95.47% # Number of insts commited each cycle
449system.cpu.commit.committed_per_cycle::4          364      1.82%     97.29% # Number of insts commited each cycle
450system.cpu.commit.committed_per_cycle::5          136      0.68%     97.97% # Number of insts commited each cycle
451system.cpu.commit.committed_per_cycle::6          120      0.60%     98.57% # Number of insts commited each cycle
452system.cpu.commit.committed_per_cycle::7           74      0.37%     98.94% # Number of insts commited each cycle
453system.cpu.commit.committed_per_cycle::8          212      1.06%    100.00% # Number of insts commited each cycle
454system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
455system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
456system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
457system.cpu.commit.committed_per_cycle::total        19988                       # Number of insts commited each cycle
458system.cpu.commit.committedInsts                 5380                       # Number of instructions committed
459system.cpu.commit.committedOps                   9747                       # Number of ops (including micro ops) committed
460system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
461system.cpu.commit.refs                           1988                       # Number of memory references committed
462system.cpu.commit.loads                          1053                       # Number of loads committed
463system.cpu.commit.membars                           0                       # Number of memory barriers committed
464system.cpu.commit.branches                       1208                       # Number of branches committed
465system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
466system.cpu.commit.int_insts                      9653                       # Number of committed integer instructions.
467system.cpu.commit.function_calls                  106                       # Number of function calls committed.
468system.cpu.commit.bw_lim_events                   212                       # number cycles where commit BW limit reached
469system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
470system.cpu.rob.rob_reads                        40049                       # The number of ROB reads
471system.cpu.rob.rob_writes                       42426                       # The number of ROB writes
472system.cpu.timesIdled                             166                       # Number of times that the entire CPU went into an idle state and unscheduled itself
473system.cpu.idleCycles                           18097                       # Total number of cycles that the CPU has spent unscheduled due to idling
474system.cpu.committedInsts                        5380                       # Number of Instructions Simulated
475system.cpu.committedOps                          9747                       # Number of Ops (including micro ops) Simulated
476system.cpu.committedInsts_total                  5380                       # Number of Instructions Simulated
477system.cpu.cpi                               7.424164                       # CPI: Cycles Per Instruction
478system.cpu.cpi_total                         7.424164                       # CPI: Total CPI of All Threads
479system.cpu.ipc                               0.134695                       # IPC: Instructions Per Cycle
480system.cpu.ipc_total                         0.134695                       # IPC: Total IPC of All Threads
481system.cpu.int_regfile_reads                    20727                       # number of integer regfile reads
482system.cpu.int_regfile_writes                   12358                       # number of integer regfile writes
483system.cpu.fp_regfile_reads                         4                       # number of floating regfile reads
484system.cpu.cc_regfile_reads                      8004                       # number of cc regfile reads
485system.cpu.cc_regfile_writes                     4850                       # number of cc regfile writes
486system.cpu.misc_regfile_reads                    7135                       # number of misc regfile reads
487system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
488system.cpu.toL2Bus.throughput              1333166420                       # Throughput (bytes/s)
489system.cpu.toL2Bus.trans_dist::ReadReq            340                       # Transaction distribution
490system.cpu.toL2Bus.trans_dist::ReadResp           339                       # Transaction distribution
491system.cpu.toL2Bus.trans_dist::ReadExReq           77                       # Transaction distribution
492system.cpu.toL2Bus.trans_dist::ReadExResp           77                       # Transaction distribution
493system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          548                       # Packet count per connected master and slave (bytes)
494system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          285                       # Packet count per connected master and slave (bytes)
495system.cpu.toL2Bus.pkt_count::total               833                       # Packet count per connected master and slave (bytes)
496system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        17536                       # Cumulative packet size per connected master and slave (bytes)
497system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         9088                       # Cumulative packet size per connected master and slave (bytes)
498system.cpu.toL2Bus.tot_pkt_size::total          26624                       # Cumulative packet size per connected master and slave (bytes)
499system.cpu.toL2Bus.data_through_bus             26624                       # Total data (bytes)
500system.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
501system.cpu.toL2Bus.reqLayer0.occupancy         208500                       # Layer occupancy (ticks)
502system.cpu.toL2Bus.reqLayer0.utilization          1.0                       # Layer utilization (%)
503system.cpu.toL2Bus.respLayer0.occupancy        458500                       # Layer occupancy (ticks)
504system.cpu.toL2Bus.respLayer0.utilization          2.3                       # Layer utilization (%)
505system.cpu.toL2Bus.respLayer1.occupancy        236000                       # Layer occupancy (ticks)
506system.cpu.toL2Bus.respLayer1.utilization          1.2                       # Layer utilization (%)
507system.cpu.icache.tags.replacements                 0                       # number of replacements
508system.cpu.icache.tags.tagsinuse           130.946729                       # Cycle average of tags in use
509system.cpu.icache.tags.total_refs                1609                       # Total number of references to valid blocks.
510system.cpu.icache.tags.sampled_refs               274                       # Sample count of references to valid blocks.
511system.cpu.icache.tags.avg_refs              5.872263                       # Average number of references to valid blocks.
512system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
513system.cpu.icache.tags.occ_blocks::cpu.inst   130.946729                       # Average occupied blocks per requestor
514system.cpu.icache.tags.occ_percent::cpu.inst     0.063939                       # Average percentage of cache occupancy
515system.cpu.icache.tags.occ_percent::total     0.063939                       # Average percentage of cache occupancy
516system.cpu.icache.tags.occ_task_id_blocks::1024          274                       # Occupied blocks per task id
517system.cpu.icache.tags.age_task_id_blocks_1024::0          150                       # Occupied blocks per task id
518system.cpu.icache.tags.age_task_id_blocks_1024::1          124                       # Occupied blocks per task id
519system.cpu.icache.tags.occ_task_id_percent::1024     0.133789                       # Percentage of cache occupancy per task id
520system.cpu.icache.tags.tag_accesses              4234                       # Number of tag accesses
521system.cpu.icache.tags.data_accesses             4234                       # Number of data accesses
522system.cpu.icache.ReadReq_hits::cpu.inst         1609                       # number of ReadReq hits
523system.cpu.icache.ReadReq_hits::total            1609                       # number of ReadReq hits
524system.cpu.icache.demand_hits::cpu.inst          1609                       # number of demand (read+write) hits
525system.cpu.icache.demand_hits::total             1609                       # number of demand (read+write) hits
526system.cpu.icache.overall_hits::cpu.inst         1609                       # number of overall hits
527system.cpu.icache.overall_hits::total            1609                       # number of overall hits
528system.cpu.icache.ReadReq_misses::cpu.inst          371                       # number of ReadReq misses
529system.cpu.icache.ReadReq_misses::total           371                       # number of ReadReq misses
530system.cpu.icache.demand_misses::cpu.inst          371                       # number of demand (read+write) misses
531system.cpu.icache.demand_misses::total            371                       # number of demand (read+write) misses
532system.cpu.icache.overall_misses::cpu.inst          371                       # number of overall misses
533system.cpu.icache.overall_misses::total           371                       # number of overall misses
534system.cpu.icache.ReadReq_miss_latency::cpu.inst     25087750                       # number of ReadReq miss cycles
535system.cpu.icache.ReadReq_miss_latency::total     25087750                       # number of ReadReq miss cycles
536system.cpu.icache.demand_miss_latency::cpu.inst     25087750                       # number of demand (read+write) miss cycles
537system.cpu.icache.demand_miss_latency::total     25087750                       # number of demand (read+write) miss cycles
538system.cpu.icache.overall_miss_latency::cpu.inst     25087750                       # number of overall miss cycles
539system.cpu.icache.overall_miss_latency::total     25087750                       # number of overall miss cycles
540system.cpu.icache.ReadReq_accesses::cpu.inst         1980                       # number of ReadReq accesses(hits+misses)
541system.cpu.icache.ReadReq_accesses::total         1980                       # number of ReadReq accesses(hits+misses)
542system.cpu.icache.demand_accesses::cpu.inst         1980                       # number of demand (read+write) accesses
543system.cpu.icache.demand_accesses::total         1980                       # number of demand (read+write) accesses
544system.cpu.icache.overall_accesses::cpu.inst         1980                       # number of overall (read+write) accesses
545system.cpu.icache.overall_accesses::total         1980                       # number of overall (read+write) accesses
546system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.187374                       # miss rate for ReadReq accesses
547system.cpu.icache.ReadReq_miss_rate::total     0.187374                       # miss rate for ReadReq accesses
548system.cpu.icache.demand_miss_rate::cpu.inst     0.187374                       # miss rate for demand accesses
549system.cpu.icache.demand_miss_rate::total     0.187374                       # miss rate for demand accesses
550system.cpu.icache.overall_miss_rate::cpu.inst     0.187374                       # miss rate for overall accesses
551system.cpu.icache.overall_miss_rate::total     0.187374                       # miss rate for overall accesses
552system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67621.967655                       # average ReadReq miss latency
553system.cpu.icache.ReadReq_avg_miss_latency::total 67621.967655                       # average ReadReq miss latency
554system.cpu.icache.demand_avg_miss_latency::cpu.inst 67621.967655                       # average overall miss latency
555system.cpu.icache.demand_avg_miss_latency::total 67621.967655                       # average overall miss latency
556system.cpu.icache.overall_avg_miss_latency::cpu.inst 67621.967655                       # average overall miss latency
557system.cpu.icache.overall_avg_miss_latency::total 67621.967655                       # average overall miss latency
558system.cpu.icache.blocked_cycles::no_mshrs           53                       # number of cycles access was blocked
559system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
560system.cpu.icache.blocked::no_mshrs                 1                       # number of cycles access was blocked
561system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
562system.cpu.icache.avg_blocked_cycles::no_mshrs           53                       # average number of cycles each access was blocked
563system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
564system.cpu.icache.fast_writes                       0                       # number of fast writes performed
565system.cpu.icache.cache_copies                      0                       # number of cache copies performed
566system.cpu.icache.ReadReq_mshr_hits::cpu.inst           97                       # number of ReadReq MSHR hits
567system.cpu.icache.ReadReq_mshr_hits::total           97                       # number of ReadReq MSHR hits
568system.cpu.icache.demand_mshr_hits::cpu.inst           97                       # number of demand (read+write) MSHR hits
569system.cpu.icache.demand_mshr_hits::total           97                       # number of demand (read+write) MSHR hits
570system.cpu.icache.overall_mshr_hits::cpu.inst           97                       # number of overall MSHR hits
571system.cpu.icache.overall_mshr_hits::total           97                       # number of overall MSHR hits
572system.cpu.icache.ReadReq_mshr_misses::cpu.inst          274                       # number of ReadReq MSHR misses
573system.cpu.icache.ReadReq_mshr_misses::total          274                       # number of ReadReq MSHR misses
574system.cpu.icache.demand_mshr_misses::cpu.inst          274                       # number of demand (read+write) MSHR misses
575system.cpu.icache.demand_mshr_misses::total          274                       # number of demand (read+write) MSHR misses
576system.cpu.icache.overall_mshr_misses::cpu.inst          274                       # number of overall MSHR misses
577system.cpu.icache.overall_mshr_misses::total          274                       # number of overall MSHR misses
578system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     19639000                       # number of ReadReq MSHR miss cycles
579system.cpu.icache.ReadReq_mshr_miss_latency::total     19639000                       # number of ReadReq MSHR miss cycles
580system.cpu.icache.demand_mshr_miss_latency::cpu.inst     19639000                       # number of demand (read+write) MSHR miss cycles
581system.cpu.icache.demand_mshr_miss_latency::total     19639000                       # number of demand (read+write) MSHR miss cycles
582system.cpu.icache.overall_mshr_miss_latency::cpu.inst     19639000                       # number of overall MSHR miss cycles
583system.cpu.icache.overall_mshr_miss_latency::total     19639000                       # number of overall MSHR miss cycles
584system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.138384                       # mshr miss rate for ReadReq accesses
585system.cpu.icache.ReadReq_mshr_miss_rate::total     0.138384                       # mshr miss rate for ReadReq accesses
586system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.138384                       # mshr miss rate for demand accesses
587system.cpu.icache.demand_mshr_miss_rate::total     0.138384                       # mshr miss rate for demand accesses
588system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.138384                       # mshr miss rate for overall accesses
589system.cpu.icache.overall_mshr_miss_rate::total     0.138384                       # mshr miss rate for overall accesses
590system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71675.182482                       # average ReadReq mshr miss latency
591system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71675.182482                       # average ReadReq mshr miss latency
592system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71675.182482                       # average overall mshr miss latency
593system.cpu.icache.demand_avg_mshr_miss_latency::total 71675.182482                       # average overall mshr miss latency
594system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71675.182482                       # average overall mshr miss latency
595system.cpu.icache.overall_avg_mshr_miss_latency::total 71675.182482                       # average overall mshr miss latency
596system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
597system.cpu.l2cache.tags.replacements                0                       # number of replacements
598system.cpu.l2cache.tags.tagsinuse          163.766589                       # Cycle average of tags in use
599system.cpu.l2cache.tags.total_refs                  2                       # Total number of references to valid blocks.
600system.cpu.l2cache.tags.sampled_refs              337                       # Sample count of references to valid blocks.
601system.cpu.l2cache.tags.avg_refs             0.005935                       # Average number of references to valid blocks.
602system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
603system.cpu.l2cache.tags.occ_blocks::cpu.inst   131.016356                       # Average occupied blocks per requestor
604system.cpu.l2cache.tags.occ_blocks::cpu.data    32.750233                       # Average occupied blocks per requestor
605system.cpu.l2cache.tags.occ_percent::cpu.inst     0.003998                       # Average percentage of cache occupancy
606system.cpu.l2cache.tags.occ_percent::cpu.data     0.000999                       # Average percentage of cache occupancy
607system.cpu.l2cache.tags.occ_percent::total     0.004998                       # Average percentage of cache occupancy
608system.cpu.l2cache.tags.occ_task_id_blocks::1024          337                       # Occupied blocks per task id
609system.cpu.l2cache.tags.age_task_id_blocks_1024::0          182                       # Occupied blocks per task id
610system.cpu.l2cache.tags.age_task_id_blocks_1024::1          155                       # Occupied blocks per task id
611system.cpu.l2cache.tags.occ_task_id_percent::1024     0.010284                       # Percentage of cache occupancy per task id
612system.cpu.l2cache.tags.tag_accesses             3750                       # Number of tag accesses
613system.cpu.l2cache.tags.data_accesses            3750                       # Number of data accesses
614system.cpu.l2cache.ReadReq_hits::cpu.inst            1                       # number of ReadReq hits
615system.cpu.l2cache.ReadReq_hits::cpu.data            1                       # number of ReadReq hits
616system.cpu.l2cache.ReadReq_hits::total              2                       # number of ReadReq hits
617system.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
618system.cpu.l2cache.demand_hits::cpu.data            1                       # number of demand (read+write) hits
619system.cpu.l2cache.demand_hits::total               2                       # number of demand (read+write) hits
620system.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
621system.cpu.l2cache.overall_hits::cpu.data            1                       # number of overall hits
622system.cpu.l2cache.overall_hits::total              2                       # number of overall hits
623system.cpu.l2cache.ReadReq_misses::cpu.inst          273                       # number of ReadReq misses
624system.cpu.l2cache.ReadReq_misses::cpu.data           65                       # number of ReadReq misses
625system.cpu.l2cache.ReadReq_misses::total          338                       # number of ReadReq misses
626system.cpu.l2cache.ReadExReq_misses::cpu.data           77                       # number of ReadExReq misses
627system.cpu.l2cache.ReadExReq_misses::total           77                       # number of ReadExReq misses
628system.cpu.l2cache.demand_misses::cpu.inst          273                       # number of demand (read+write) misses
629system.cpu.l2cache.demand_misses::cpu.data          142                       # number of demand (read+write) misses
630system.cpu.l2cache.demand_misses::total           415                       # number of demand (read+write) misses
631system.cpu.l2cache.overall_misses::cpu.inst          273                       # number of overall misses
632system.cpu.l2cache.overall_misses::cpu.data          142                       # number of overall misses
633system.cpu.l2cache.overall_misses::total          415                       # number of overall misses
634system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     19353500                       # number of ReadReq miss cycles
635system.cpu.l2cache.ReadReq_miss_latency::cpu.data      5004000                       # number of ReadReq miss cycles
636system.cpu.l2cache.ReadReq_miss_latency::total     24357500                       # number of ReadReq miss cycles
637system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      5417000                       # number of ReadExReq miss cycles
638system.cpu.l2cache.ReadExReq_miss_latency::total      5417000                       # number of ReadExReq miss cycles
639system.cpu.l2cache.demand_miss_latency::cpu.inst     19353500                       # number of demand (read+write) miss cycles
640system.cpu.l2cache.demand_miss_latency::cpu.data     10421000                       # number of demand (read+write) miss cycles
641system.cpu.l2cache.demand_miss_latency::total     29774500                       # number of demand (read+write) miss cycles
642system.cpu.l2cache.overall_miss_latency::cpu.inst     19353500                       # number of overall miss cycles
643system.cpu.l2cache.overall_miss_latency::cpu.data     10421000                       # number of overall miss cycles
644system.cpu.l2cache.overall_miss_latency::total     29774500                       # number of overall miss cycles
645system.cpu.l2cache.ReadReq_accesses::cpu.inst          274                       # number of ReadReq accesses(hits+misses)
646system.cpu.l2cache.ReadReq_accesses::cpu.data           66                       # number of ReadReq accesses(hits+misses)
647system.cpu.l2cache.ReadReq_accesses::total          340                       # number of ReadReq accesses(hits+misses)
648system.cpu.l2cache.ReadExReq_accesses::cpu.data           77                       # number of ReadExReq accesses(hits+misses)
649system.cpu.l2cache.ReadExReq_accesses::total           77                       # number of ReadExReq accesses(hits+misses)
650system.cpu.l2cache.demand_accesses::cpu.inst          274                       # number of demand (read+write) accesses
651system.cpu.l2cache.demand_accesses::cpu.data          143                       # number of demand (read+write) accesses
652system.cpu.l2cache.demand_accesses::total          417                       # number of demand (read+write) accesses
653system.cpu.l2cache.overall_accesses::cpu.inst          274                       # number of overall (read+write) accesses
654system.cpu.l2cache.overall_accesses::cpu.data          143                       # number of overall (read+write) accesses
655system.cpu.l2cache.overall_accesses::total          417                       # number of overall (read+write) accesses
656system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.996350                       # miss rate for ReadReq accesses
657system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.984848                       # miss rate for ReadReq accesses
658system.cpu.l2cache.ReadReq_miss_rate::total     0.994118                       # miss rate for ReadReq accesses
659system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
660system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
661system.cpu.l2cache.demand_miss_rate::cpu.inst     0.996350                       # miss rate for demand accesses
662system.cpu.l2cache.demand_miss_rate::cpu.data     0.993007                       # miss rate for demand accesses
663system.cpu.l2cache.demand_miss_rate::total     0.995204                       # miss rate for demand accesses
664system.cpu.l2cache.overall_miss_rate::cpu.inst     0.996350                       # miss rate for overall accesses
665system.cpu.l2cache.overall_miss_rate::cpu.data     0.993007                       # miss rate for overall accesses
666system.cpu.l2cache.overall_miss_rate::total     0.995204                       # miss rate for overall accesses
667system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70891.941392                       # average ReadReq miss latency
668system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76984.615385                       # average ReadReq miss latency
669system.cpu.l2cache.ReadReq_avg_miss_latency::total 72063.609467                       # average ReadReq miss latency
670system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70350.649351                       # average ReadExReq miss latency
671system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70350.649351                       # average ReadExReq miss latency
672system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70891.941392                       # average overall miss latency
673system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73387.323944                       # average overall miss latency
674system.cpu.l2cache.demand_avg_miss_latency::total 71745.783133                       # average overall miss latency
675system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70891.941392                       # average overall miss latency
676system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73387.323944                       # average overall miss latency
677system.cpu.l2cache.overall_avg_miss_latency::total 71745.783133                       # average overall miss latency
678system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
679system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
680system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
681system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
682system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
683system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
684system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
685system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
686system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          273                       # number of ReadReq MSHR misses
687system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           65                       # number of ReadReq MSHR misses
688system.cpu.l2cache.ReadReq_mshr_misses::total          338                       # number of ReadReq MSHR misses
689system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           77                       # number of ReadExReq MSHR misses
690system.cpu.l2cache.ReadExReq_mshr_misses::total           77                       # number of ReadExReq MSHR misses
691system.cpu.l2cache.demand_mshr_misses::cpu.inst          273                       # number of demand (read+write) MSHR misses
692system.cpu.l2cache.demand_mshr_misses::cpu.data          142                       # number of demand (read+write) MSHR misses
693system.cpu.l2cache.demand_mshr_misses::total          415                       # number of demand (read+write) MSHR misses
694system.cpu.l2cache.overall_mshr_misses::cpu.inst          273                       # number of overall MSHR misses
695system.cpu.l2cache.overall_mshr_misses::cpu.data          142                       # number of overall MSHR misses
696system.cpu.l2cache.overall_mshr_misses::total          415                       # number of overall MSHR misses
697system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     15927500                       # number of ReadReq MSHR miss cycles
698system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      4205500                       # number of ReadReq MSHR miss cycles
699system.cpu.l2cache.ReadReq_mshr_miss_latency::total     20133000                       # number of ReadReq MSHR miss cycles
700system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      4457500                       # number of ReadExReq MSHR miss cycles
701system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      4457500                       # number of ReadExReq MSHR miss cycles
702system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     15927500                       # number of demand (read+write) MSHR miss cycles
703system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      8663000                       # number of demand (read+write) MSHR miss cycles
704system.cpu.l2cache.demand_mshr_miss_latency::total     24590500                       # number of demand (read+write) MSHR miss cycles
705system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     15927500                       # number of overall MSHR miss cycles
706system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      8663000                       # number of overall MSHR miss cycles
707system.cpu.l2cache.overall_mshr_miss_latency::total     24590500                       # number of overall MSHR miss cycles
708system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.996350                       # mshr miss rate for ReadReq accesses
709system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.984848                       # mshr miss rate for ReadReq accesses
710system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.994118                       # mshr miss rate for ReadReq accesses
711system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
712system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
713system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996350                       # mshr miss rate for demand accesses
714system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.993007                       # mshr miss rate for demand accesses
715system.cpu.l2cache.demand_mshr_miss_rate::total     0.995204                       # mshr miss rate for demand accesses
716system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996350                       # mshr miss rate for overall accesses
717system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.993007                       # mshr miss rate for overall accesses
718system.cpu.l2cache.overall_mshr_miss_rate::total     0.995204                       # mshr miss rate for overall accesses
719system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58342.490842                       # average ReadReq mshr miss latency
720system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data        64700                       # average ReadReq mshr miss latency
721system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59565.088757                       # average ReadReq mshr miss latency
722system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 57889.610390                       # average ReadExReq mshr miss latency
723system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57889.610390                       # average ReadExReq mshr miss latency
724system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58342.490842                       # average overall mshr miss latency
725system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61007.042254                       # average overall mshr miss latency
726system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59254.216867                       # average overall mshr miss latency
727system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58342.490842                       # average overall mshr miss latency
728system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61007.042254                       # average overall mshr miss latency
729system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59254.216867                       # average overall mshr miss latency
730system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
731system.cpu.dcache.tags.replacements                 0                       # number of replacements
732system.cpu.dcache.tags.tagsinuse            83.239431                       # Cycle average of tags in use
733system.cpu.dcache.tags.total_refs                2337                       # Total number of references to valid blocks.
734system.cpu.dcache.tags.sampled_refs               142                       # Sample count of references to valid blocks.
735system.cpu.dcache.tags.avg_refs             16.457746                       # Average number of references to valid blocks.
736system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
737system.cpu.dcache.tags.occ_blocks::cpu.data    83.239431                       # Average occupied blocks per requestor
738system.cpu.dcache.tags.occ_percent::cpu.data     0.020322                       # Average percentage of cache occupancy
739system.cpu.dcache.tags.occ_percent::total     0.020322                       # Average percentage of cache occupancy
740system.cpu.dcache.tags.occ_task_id_blocks::1024          142                       # Occupied blocks per task id
741system.cpu.dcache.tags.age_task_id_blocks_1024::0           51                       # Occupied blocks per task id
742system.cpu.dcache.tags.age_task_id_blocks_1024::1           91                       # Occupied blocks per task id
743system.cpu.dcache.tags.occ_task_id_percent::1024     0.034668                       # Percentage of cache occupancy per task id
744system.cpu.dcache.tags.tag_accesses              5234                       # Number of tag accesses
745system.cpu.dcache.tags.data_accesses             5234                       # Number of data accesses
746system.cpu.dcache.ReadReq_hits::cpu.data         1479                       # number of ReadReq hits
747system.cpu.dcache.ReadReq_hits::total            1479                       # number of ReadReq hits
748system.cpu.dcache.WriteReq_hits::cpu.data          858                       # number of WriteReq hits
749system.cpu.dcache.WriteReq_hits::total            858                       # number of WriteReq hits
750system.cpu.dcache.demand_hits::cpu.data          2337                       # number of demand (read+write) hits
751system.cpu.dcache.demand_hits::total             2337                       # number of demand (read+write) hits
752system.cpu.dcache.overall_hits::cpu.data         2337                       # number of overall hits
753system.cpu.dcache.overall_hits::total            2337                       # number of overall hits
754system.cpu.dcache.ReadReq_misses::cpu.data          132                       # number of ReadReq misses
755system.cpu.dcache.ReadReq_misses::total           132                       # number of ReadReq misses
756system.cpu.dcache.WriteReq_misses::cpu.data           77                       # number of WriteReq misses
757system.cpu.dcache.WriteReq_misses::total           77                       # number of WriteReq misses
758system.cpu.dcache.demand_misses::cpu.data          209                       # number of demand (read+write) misses
759system.cpu.dcache.demand_misses::total            209                       # number of demand (read+write) misses
760system.cpu.dcache.overall_misses::cpu.data          209                       # number of overall misses
761system.cpu.dcache.overall_misses::total           209                       # number of overall misses
762system.cpu.dcache.ReadReq_miss_latency::cpu.data      9408000                       # number of ReadReq miss cycles
763system.cpu.dcache.ReadReq_miss_latency::total      9408000                       # number of ReadReq miss cycles
764system.cpu.dcache.WriteReq_miss_latency::cpu.data      5676000                       # number of WriteReq miss cycles
765system.cpu.dcache.WriteReq_miss_latency::total      5676000                       # number of WriteReq miss cycles
766system.cpu.dcache.demand_miss_latency::cpu.data     15084000                       # number of demand (read+write) miss cycles
767system.cpu.dcache.demand_miss_latency::total     15084000                       # number of demand (read+write) miss cycles
768system.cpu.dcache.overall_miss_latency::cpu.data     15084000                       # number of overall miss cycles
769system.cpu.dcache.overall_miss_latency::total     15084000                       # number of overall miss cycles
770system.cpu.dcache.ReadReq_accesses::cpu.data         1611                       # number of ReadReq accesses(hits+misses)
771system.cpu.dcache.ReadReq_accesses::total         1611                       # number of ReadReq accesses(hits+misses)
772system.cpu.dcache.WriteReq_accesses::cpu.data          935                       # number of WriteReq accesses(hits+misses)
773system.cpu.dcache.WriteReq_accesses::total          935                       # number of WriteReq accesses(hits+misses)
774system.cpu.dcache.demand_accesses::cpu.data         2546                       # number of demand (read+write) accesses
775system.cpu.dcache.demand_accesses::total         2546                       # number of demand (read+write) accesses
776system.cpu.dcache.overall_accesses::cpu.data         2546                       # number of overall (read+write) accesses
777system.cpu.dcache.overall_accesses::total         2546                       # number of overall (read+write) accesses
778system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.081937                       # miss rate for ReadReq accesses
779system.cpu.dcache.ReadReq_miss_rate::total     0.081937                       # miss rate for ReadReq accesses
780system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.082353                       # miss rate for WriteReq accesses
781system.cpu.dcache.WriteReq_miss_rate::total     0.082353                       # miss rate for WriteReq accesses
782system.cpu.dcache.demand_miss_rate::cpu.data     0.082090                       # miss rate for demand accesses
783system.cpu.dcache.demand_miss_rate::total     0.082090                       # miss rate for demand accesses
784system.cpu.dcache.overall_miss_rate::cpu.data     0.082090                       # miss rate for overall accesses
785system.cpu.dcache.overall_miss_rate::total     0.082090                       # miss rate for overall accesses
786system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 71272.727273                       # average ReadReq miss latency
787system.cpu.dcache.ReadReq_avg_miss_latency::total 71272.727273                       # average ReadReq miss latency
788system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 73714.285714                       # average WriteReq miss latency
789system.cpu.dcache.WriteReq_avg_miss_latency::total 73714.285714                       # average WriteReq miss latency
790system.cpu.dcache.demand_avg_miss_latency::cpu.data 72172.248804                       # average overall miss latency
791system.cpu.dcache.demand_avg_miss_latency::total 72172.248804                       # average overall miss latency
792system.cpu.dcache.overall_avg_miss_latency::cpu.data 72172.248804                       # average overall miss latency
793system.cpu.dcache.overall_avg_miss_latency::total 72172.248804                       # average overall miss latency
794system.cpu.dcache.blocked_cycles::no_mshrs          183                       # number of cycles access was blocked
795system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
796system.cpu.dcache.blocked::no_mshrs                 4                       # number of cycles access was blocked
797system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
798system.cpu.dcache.avg_blocked_cycles::no_mshrs    45.750000                       # average number of cycles each access was blocked
799system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
800system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
801system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
802system.cpu.dcache.ReadReq_mshr_hits::cpu.data           66                       # number of ReadReq MSHR hits
803system.cpu.dcache.ReadReq_mshr_hits::total           66                       # number of ReadReq MSHR hits
804system.cpu.dcache.demand_mshr_hits::cpu.data           66                       # number of demand (read+write) MSHR hits
805system.cpu.dcache.demand_mshr_hits::total           66                       # number of demand (read+write) MSHR hits
806system.cpu.dcache.overall_mshr_hits::cpu.data           66                       # number of overall MSHR hits
807system.cpu.dcache.overall_mshr_hits::total           66                       # number of overall MSHR hits
808system.cpu.dcache.ReadReq_mshr_misses::cpu.data           66                       # number of ReadReq MSHR misses
809system.cpu.dcache.ReadReq_mshr_misses::total           66                       # number of ReadReq MSHR misses
810system.cpu.dcache.WriteReq_mshr_misses::cpu.data           77                       # number of WriteReq MSHR misses
811system.cpu.dcache.WriteReq_mshr_misses::total           77                       # number of WriteReq MSHR misses
812system.cpu.dcache.demand_mshr_misses::cpu.data          143                       # number of demand (read+write) MSHR misses
813system.cpu.dcache.demand_mshr_misses::total          143                       # number of demand (read+write) MSHR misses
814system.cpu.dcache.overall_mshr_misses::cpu.data          143                       # number of overall MSHR misses
815system.cpu.dcache.overall_mshr_misses::total          143                       # number of overall MSHR misses
816system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      5079000                       # number of ReadReq MSHR miss cycles
817system.cpu.dcache.ReadReq_mshr_miss_latency::total      5079000                       # number of ReadReq MSHR miss cycles
818system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      5494000                       # number of WriteReq MSHR miss cycles
819system.cpu.dcache.WriteReq_mshr_miss_latency::total      5494000                       # number of WriteReq MSHR miss cycles
820system.cpu.dcache.demand_mshr_miss_latency::cpu.data     10573000                       # number of demand (read+write) MSHR miss cycles
821system.cpu.dcache.demand_mshr_miss_latency::total     10573000                       # number of demand (read+write) MSHR miss cycles
822system.cpu.dcache.overall_mshr_miss_latency::cpu.data     10573000                       # number of overall MSHR miss cycles
823system.cpu.dcache.overall_mshr_miss_latency::total     10573000                       # number of overall MSHR miss cycles
824system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.040968                       # mshr miss rate for ReadReq accesses
825system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.040968                       # mshr miss rate for ReadReq accesses
826system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.082353                       # mshr miss rate for WriteReq accesses
827system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.082353                       # mshr miss rate for WriteReq accesses
828system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.056167                       # mshr miss rate for demand accesses
829system.cpu.dcache.demand_mshr_miss_rate::total     0.056167                       # mshr miss rate for demand accesses
830system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.056167                       # mshr miss rate for overall accesses
831system.cpu.dcache.overall_mshr_miss_rate::total     0.056167                       # mshr miss rate for overall accesses
832system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 76954.545455                       # average ReadReq mshr miss latency
833system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 76954.545455                       # average ReadReq mshr miss latency
834system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71350.649351                       # average WriteReq mshr miss latency
835system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71350.649351                       # average WriteReq mshr miss latency
836system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 73937.062937                       # average overall mshr miss latency
837system.cpu.dcache.demand_avg_mshr_miss_latency::total 73937.062937                       # average overall mshr miss latency
838system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 73937.062937                       # average overall mshr miss latency
839system.cpu.dcache.overall_avg_mshr_miss_latency::total 73937.062937                       # average overall mshr miss latency
840system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
841
842---------- End Simulation Statistics   ----------
843