stats.txt revision 9348:44d31345e360
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000014                       # Number of seconds simulated
4sim_ticks                                    14065500                       # Number of ticks simulated
5final_tick                                   14065500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  60799                       # Simulator instruction rate (inst/s)
8host_op_rate                                    60790                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              147601989                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 210652                       # Number of bytes of host memory used
11host_seconds                                     0.10                       # Real time elapsed on the host
12sim_insts                                        5792                       # Number of instructions simulated
13sim_ops                                          5792                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst             22080                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data              6464                       # Number of bytes read from this memory
16system.physmem.bytes_read::total                28544                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst        22080                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total           22080                       # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst                345                       # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data                101                       # Number of read requests responded to by this memory
21system.physmem.num_reads::total                   446                       # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst           1569798443                       # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data            459564182                       # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total              2029362625                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst      1569798443                       # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total         1569798443                       # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst          1569798443                       # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data           459564182                       # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total             2029362625                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs                           446                       # Total number of read requests seen
31system.physmem.writeReqs                            0                       # Total number of write requests seen
32system.physmem.cpureqs                            446                       # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead                        28544                       # Total number of bytes read from memory
34system.physmem.bytesWritten                         0                       # Total number of bytes written to memory
35system.physmem.bytesConsumedRd                  28544                       # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr                      0                       # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ                        0                       # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite                  0                       # Reqs where no action is needed
39system.physmem.perBankRdReqs::0                    64                       # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1                    14                       # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2                    49                       # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3                    21                       # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4                    42                       # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5                    14                       # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6                    20                       # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7                    39                       # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8                    30                       # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9                    23                       # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10                   34                       # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11                   27                       # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12                   28                       # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13                   28                       # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14                   11                       # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15                    2                       # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0                     0                       # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1                     0                       # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2                     0                       # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3                     0                       # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4                     0                       # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5                     0                       # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6                     0                       # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7                     0                       # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8                     0                       # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9                     0                       # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10                    0                       # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11                    0                       # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12                    0                       # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13                    0                       # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14                    0                       # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15                    0                       # Track writes on a per bank basis
71system.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry                           0                       # Number of times wr buffer was full causing retry
73system.physmem.totGap                        13957000                       # Total gap between requests
74system.physmem.readPktSize::0                       0                       # Categorize read packet sizes
75system.physmem.readPktSize::1                       0                       # Categorize read packet sizes
76system.physmem.readPktSize::2                       0                       # Categorize read packet sizes
77system.physmem.readPktSize::3                       0                       # Categorize read packet sizes
78system.physmem.readPktSize::4                       0                       # Categorize read packet sizes
79system.physmem.readPktSize::5                       0                       # Categorize read packet sizes
80system.physmem.readPktSize::6                     446                       # Categorize read packet sizes
81system.physmem.readPktSize::7                       0                       # Categorize read packet sizes
82system.physmem.readPktSize::8                       0                       # Categorize read packet sizes
83system.physmem.writePktSize::0                      0                       # categorize write packet sizes
84system.physmem.writePktSize::1                      0                       # categorize write packet sizes
85system.physmem.writePktSize::2                      0                       # categorize write packet sizes
86system.physmem.writePktSize::3                      0                       # categorize write packet sizes
87system.physmem.writePktSize::4                      0                       # categorize write packet sizes
88system.physmem.writePktSize::5                      0                       # categorize write packet sizes
89system.physmem.writePktSize::6                      0                       # categorize write packet sizes
90system.physmem.writePktSize::7                      0                       # categorize write packet sizes
91system.physmem.writePktSize::8                      0                       # categorize write packet sizes
92system.physmem.neitherpktsize::0                    0                       # categorize neither packet sizes
93system.physmem.neitherpktsize::1                    0                       # categorize neither packet sizes
94system.physmem.neitherpktsize::2                    0                       # categorize neither packet sizes
95system.physmem.neitherpktsize::3                    0                       # categorize neither packet sizes
96system.physmem.neitherpktsize::4                    0                       # categorize neither packet sizes
97system.physmem.neitherpktsize::5                    0                       # categorize neither packet sizes
98system.physmem.neitherpktsize::6                    0                       # categorize neither packet sizes
99system.physmem.neitherpktsize::7                    0                       # categorize neither packet sizes
100system.physmem.neitherpktsize::8                    0                       # categorize neither packet sizes
101system.physmem.rdQLenPdf::0                       236                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::1                       149                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::2                        46                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::3                        11                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::4                         4                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::32                        0                       # What read queue length does an incoming req see
134system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
167system.physmem.totQLat                        1923444                       # Total cycles spent in queuing delays
168system.physmem.totMemAccLat                  11085444                       # Sum of mem lat for all requests
169system.physmem.totBusLat                      1784000                       # Total cycles spent in databus access
170system.physmem.totBankLat                     7378000                       # Total cycles spent in bank access
171system.physmem.avgQLat                        4312.65                       # Average queueing delay per request
172system.physmem.avgBankLat                    16542.60                       # Average bank access latency per request
173system.physmem.avgBusLat                      4000.00                       # Average bus latency per request
174system.physmem.avgMemAccLat                  24855.26                       # Average memory access latency
175system.physmem.avgRdBW                        2029.36                       # Average achieved read bandwidth in MB/s
176system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MB/s
177system.physmem.avgConsumedRdBW                2029.36                       # Average consumed read bandwidth in MB/s
178system.physmem.avgConsumedWrBW                   0.00                       # Average consumed write bandwidth in MB/s
179system.physmem.peakBW                        16000.00                       # Theoretical peak bandwidth in MB/s
180system.physmem.busUtil                          12.68                       # Data bus utilization in percentage
181system.physmem.avgRdQLen                         0.79                       # Average read queue length over time
182system.physmem.avgWrQLen                         0.00                       # Average write queue length over time
183system.physmem.readRowHits                        369                       # Number of row buffer hits during reads
184system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
185system.physmem.readRowHitRate                   82.74                       # Row buffer hit rate for reads
186system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
187system.physmem.avgGap                        31293.72                       # Average gap between requests
188system.cpu.dtb.read_hits                            0                       # DTB read hits
189system.cpu.dtb.read_misses                          0                       # DTB read misses
190system.cpu.dtb.read_accesses                        0                       # DTB read accesses
191system.cpu.dtb.write_hits                           0                       # DTB write hits
192system.cpu.dtb.write_misses                         0                       # DTB write misses
193system.cpu.dtb.write_accesses                       0                       # DTB write accesses
194system.cpu.dtb.hits                                 0                       # DTB hits
195system.cpu.dtb.misses                               0                       # DTB misses
196system.cpu.dtb.accesses                             0                       # DTB accesses
197system.cpu.itb.read_hits                            0                       # DTB read hits
198system.cpu.itb.read_misses                          0                       # DTB read misses
199system.cpu.itb.read_accesses                        0                       # DTB read accesses
200system.cpu.itb.write_hits                           0                       # DTB write hits
201system.cpu.itb.write_misses                         0                       # DTB write misses
202system.cpu.itb.write_accesses                       0                       # DTB write accesses
203system.cpu.itb.hits                                 0                       # DTB hits
204system.cpu.itb.misses                               0                       # DTB misses
205system.cpu.itb.accesses                             0                       # DTB accesses
206system.cpu.workload.num_syscalls                    9                       # Number of system calls
207system.cpu.numCycles                            28132                       # number of cpu cycles simulated
208system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
209system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
210system.cpu.BPredUnit.lookups                     2247                       # Number of BP lookups
211system.cpu.BPredUnit.condPredicted               1810                       # Number of conditional branches predicted
212system.cpu.BPredUnit.condIncorrect                419                       # Number of conditional branches incorrect
213system.cpu.BPredUnit.BTBLookups                  1863                       # Number of BTB lookups
214system.cpu.BPredUnit.BTBHits                      602                       # Number of BTB hits
215system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
216system.cpu.BPredUnit.usedRAS                      198                       # Number of times the RAS was used to get a target.
217system.cpu.BPredUnit.RASInCorrect                  32                       # Number of incorrect RAS predictions.
218system.cpu.fetch.icacheStallCycles               7397                       # Number of cycles fetch is stalled on an Icache miss
219system.cpu.fetch.Insts                          13218                       # Number of instructions fetch has processed
220system.cpu.fetch.Branches                        2247                       # Number of branches that fetch encountered
221system.cpu.fetch.predictedBranches                800                       # Number of branches that fetch has predicted taken
222system.cpu.fetch.Cycles                          2267                       # Number of cycles fetch has run and was not squashing or blocked
223system.cpu.fetch.SquashCycles                    1291                       # Number of cycles fetch has spent squashing
224system.cpu.fetch.BlockedCycles                   1136                       # Number of cycles fetch has spent blocked
225system.cpu.fetch.MiscStallCycles                    1                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
226system.cpu.fetch.CacheLines                      1812                       # Number of cache lines fetched
227system.cpu.fetch.IcacheSquashes                   306                       # Number of outstanding Icache misses that were squashed
228system.cpu.fetch.rateDist::samples              11663                       # Number of instructions fetched each cycle (Total)
229system.cpu.fetch.rateDist::mean              1.133328                       # Number of instructions fetched each cycle (Total)
230system.cpu.fetch.rateDist::stdev             2.550093                       # Number of instructions fetched each cycle (Total)
231system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
232system.cpu.fetch.rateDist::0                     9396     80.56%     80.56% # Number of instructions fetched each cycle (Total)
233system.cpu.fetch.rateDist::1                      175      1.50%     82.06% # Number of instructions fetched each cycle (Total)
234system.cpu.fetch.rateDist::2                      176      1.51%     83.57% # Number of instructions fetched each cycle (Total)
235system.cpu.fetch.rateDist::3                      142      1.22%     84.79% # Number of instructions fetched each cycle (Total)
236system.cpu.fetch.rateDist::4                      227      1.95%     86.74% # Number of instructions fetched each cycle (Total)
237system.cpu.fetch.rateDist::5                      132      1.13%     87.87% # Number of instructions fetched each cycle (Total)
238system.cpu.fetch.rateDist::6                      257      2.20%     90.07% # Number of instructions fetched each cycle (Total)
239system.cpu.fetch.rateDist::7                      109      0.93%     91.01% # Number of instructions fetched each cycle (Total)
240system.cpu.fetch.rateDist::8                     1049      8.99%    100.00% # Number of instructions fetched each cycle (Total)
241system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
242system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
243system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
244system.cpu.fetch.rateDist::total                11663                       # Number of instructions fetched each cycle (Total)
245system.cpu.fetch.branchRate                  0.079873                       # Number of branch fetches per cycle
246system.cpu.fetch.rate                        0.469856                       # Number of inst fetches per cycle
247system.cpu.decode.IdleCycles                     7468                       # Number of cycles decode is idle
248system.cpu.decode.BlockedCycles                  1305                       # Number of cycles decode is blocked
249system.cpu.decode.RunCycles                      2099                       # Number of cycles decode is running
250system.cpu.decode.UnblockCycles                    82                       # Number of cycles decode is unblocking
251system.cpu.decode.SquashCycles                    709                       # Number of cycles decode is squashing
252system.cpu.decode.BranchResolved                  342                       # Number of times decode resolved a branch
253system.cpu.decode.BranchMispred                   156                       # Number of times decode detected a branch misprediction
254system.cpu.decode.DecodedInsts                  11753                       # Number of instructions handled by decode
255system.cpu.decode.SquashedInsts                   431                       # Number of squashed instructions handled by decode
256system.cpu.rename.SquashCycles                    709                       # Number of cycles rename is squashing
257system.cpu.rename.IdleCycles                     7658                       # Number of cycles rename is idle
258system.cpu.rename.BlockCycles                     585                       # Number of cycles rename is blocking
259system.cpu.rename.serializeStallCycles            451                       # count of cycles rename stalled for serializing inst
260system.cpu.rename.RunCycles                      1983                       # Number of cycles rename is running
261system.cpu.rename.UnblockCycles                   277                       # Number of cycles rename is unblocking
262system.cpu.rename.RenamedInsts                  11310                       # Number of instructions processed by rename
263system.cpu.rename.IQFullEvents                      6                       # Number of times rename has blocked due to IQ full
264system.cpu.rename.LSQFullEvents                   233                       # Number of times rename has blocked due to LSQ full
265system.cpu.rename.RenamedOperands                9699                       # Number of destination operands rename has renamed
266system.cpu.rename.RenameLookups                 18197                       # Number of register rename lookups that rename has made
267system.cpu.rename.int_rename_lookups            18142                       # Number of integer rename lookups
268system.cpu.rename.fp_rename_lookups                55                       # Number of floating rename lookups
269system.cpu.rename.CommittedMaps                  4998                       # Number of HB maps that are committed
270system.cpu.rename.UndoneMaps                     4701                       # Number of HB maps that are undone due to squashing
271system.cpu.rename.serializingInsts                 27                       # count of serializing insts renamed
272system.cpu.rename.tempSerializingInsts             27                       # count of temporary serializing insts renamed
273system.cpu.rename.skidInsts                       580                       # count of insts added to the skid buffer
274system.cpu.memDep0.insertedLoads                 2014                       # Number of loads inserted to the mem dependence unit.
275system.cpu.memDep0.insertedStores                1829                       # Number of stores inserted to the mem dependence unit.
276system.cpu.memDep0.conflictingLoads                52                       # Number of conflicting loads.
277system.cpu.memDep0.conflictingStores               33                       # Number of conflicting stores.
278system.cpu.iq.iqInstsAdded                      10303                       # Number of instructions added to the IQ (excludes non-spec)
279system.cpu.iq.iqNonSpecInstsAdded                  57                       # Number of non-speculative instructions added to the IQ
280system.cpu.iq.iqInstsIssued                      8959                       # Number of instructions issued
281system.cpu.iq.iqSquashedInstsIssued               188                       # Number of squashed instructions issued
282system.cpu.iq.iqSquashedInstsExamined            4243                       # Number of squashed instructions iterated over during squash; mainly for profiling
283system.cpu.iq.iqSquashedOperandsExamined         3419                       # Number of squashed operands that are examined and possibly removed from graph
284system.cpu.iq.iqSquashedNonSpecRemoved             41                       # Number of squashed non-spec instructions that were removed
285system.cpu.iq.issued_per_cycle::samples         11663                       # Number of insts issued each cycle
286system.cpu.iq.issued_per_cycle::mean         0.768156                       # Number of insts issued each cycle
287system.cpu.iq.issued_per_cycle::stdev        1.499073                       # Number of insts issued each cycle
288system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
289system.cpu.iq.issued_per_cycle::0                8296     71.13%     71.13% # Number of insts issued each cycle
290system.cpu.iq.issued_per_cycle::1                1090      9.35%     80.48% # Number of insts issued each cycle
291system.cpu.iq.issued_per_cycle::2                 795      6.82%     87.29% # Number of insts issued each cycle
292system.cpu.iq.issued_per_cycle::3                 496      4.25%     91.55% # Number of insts issued each cycle
293system.cpu.iq.issued_per_cycle::4                 466      4.00%     95.54% # Number of insts issued each cycle
294system.cpu.iq.issued_per_cycle::5                 308      2.64%     98.18% # Number of insts issued each cycle
295system.cpu.iq.issued_per_cycle::6                 133      1.14%     99.32% # Number of insts issued each cycle
296system.cpu.iq.issued_per_cycle::7                  43      0.37%     99.69% # Number of insts issued each cycle
297system.cpu.iq.issued_per_cycle::8                  36      0.31%    100.00% # Number of insts issued each cycle
298system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
299system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
300system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
301system.cpu.iq.issued_per_cycle::total           11663                       # Number of insts issued each cycle
302system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
303system.cpu.iq.fu_full::IntAlu                       8      4.60%      4.60% # attempts to use FU when none available
304system.cpu.iq.fu_full::IntMult                      0      0.00%      4.60% # attempts to use FU when none available
305system.cpu.iq.fu_full::IntDiv                       0      0.00%      4.60% # attempts to use FU when none available
306system.cpu.iq.fu_full::FloatAdd                     0      0.00%      4.60% # attempts to use FU when none available
307system.cpu.iq.fu_full::FloatCmp                     0      0.00%      4.60% # attempts to use FU when none available
308system.cpu.iq.fu_full::FloatCvt                     0      0.00%      4.60% # attempts to use FU when none available
309system.cpu.iq.fu_full::FloatMult                    0      0.00%      4.60% # attempts to use FU when none available
310system.cpu.iq.fu_full::FloatDiv                     0      0.00%      4.60% # attempts to use FU when none available
311system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      4.60% # attempts to use FU when none available
312system.cpu.iq.fu_full::SimdAdd                      0      0.00%      4.60% # attempts to use FU when none available
313system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      4.60% # attempts to use FU when none available
314system.cpu.iq.fu_full::SimdAlu                      0      0.00%      4.60% # attempts to use FU when none available
315system.cpu.iq.fu_full::SimdCmp                      0      0.00%      4.60% # attempts to use FU when none available
316system.cpu.iq.fu_full::SimdCvt                      0      0.00%      4.60% # attempts to use FU when none available
317system.cpu.iq.fu_full::SimdMisc                     0      0.00%      4.60% # attempts to use FU when none available
318system.cpu.iq.fu_full::SimdMult                     0      0.00%      4.60% # attempts to use FU when none available
319system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      4.60% # attempts to use FU when none available
320system.cpu.iq.fu_full::SimdShift                    0      0.00%      4.60% # attempts to use FU when none available
321system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      4.60% # attempts to use FU when none available
322system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      4.60% # attempts to use FU when none available
323system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      4.60% # attempts to use FU when none available
324system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      4.60% # attempts to use FU when none available
325system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      4.60% # attempts to use FU when none available
326system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      4.60% # attempts to use FU when none available
327system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      4.60% # attempts to use FU when none available
328system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      4.60% # attempts to use FU when none available
329system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      4.60% # attempts to use FU when none available
330system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      4.60% # attempts to use FU when none available
331system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      4.60% # attempts to use FU when none available
332system.cpu.iq.fu_full::MemRead                     71     40.80%     45.40% # attempts to use FU when none available
333system.cpu.iq.fu_full::MemWrite                    95     54.60%    100.00% # attempts to use FU when none available
334system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
335system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
336system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
337system.cpu.iq.FU_type_0::IntAlu                  5501     61.40%     61.40% # Type of FU issued
338system.cpu.iq.FU_type_0::IntMult                    0      0.00%     61.40% # Type of FU issued
339system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.40% # Type of FU issued
340system.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     61.42% # Type of FU issued
341system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     61.42% # Type of FU issued
342system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     61.42% # Type of FU issued
343system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     61.42% # Type of FU issued
344system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     61.42% # Type of FU issued
345system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     61.42% # Type of FU issued
346system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.42% # Type of FU issued
347system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.42% # Type of FU issued
348system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.42% # Type of FU issued
349system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.42% # Type of FU issued
350system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.42% # Type of FU issued
351system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.42% # Type of FU issued
352system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.42% # Type of FU issued
353system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.42% # Type of FU issued
354system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.42% # Type of FU issued
355system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.42% # Type of FU issued
356system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.42% # Type of FU issued
357system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.42% # Type of FU issued
358system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.42% # Type of FU issued
359system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.42% # Type of FU issued
360system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     61.42% # Type of FU issued
361system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     61.42% # Type of FU issued
362system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     61.42% # Type of FU issued
363system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     61.42% # Type of FU issued
364system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.42% # Type of FU issued
365system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.42% # Type of FU issued
366system.cpu.iq.FU_type_0::MemRead                 1805     20.15%     81.57% # Type of FU issued
367system.cpu.iq.FU_type_0::MemWrite                1651     18.43%    100.00% # Type of FU issued
368system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
369system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
370system.cpu.iq.FU_type_0::total                   8959                       # Type of FU issued
371system.cpu.iq.rate                           0.318463                       # Inst issue rate
372system.cpu.iq.fu_busy_cnt                         174                       # FU busy when requested
373system.cpu.iq.fu_busy_rate                   0.019422                       # FU busy rate (busy events/executed inst)
374system.cpu.iq.int_inst_queue_reads              29881                       # Number of integer instruction queue reads
375system.cpu.iq.int_inst_queue_writes             14574                       # Number of integer instruction queue writes
376system.cpu.iq.int_inst_queue_wakeup_accesses         8164                       # Number of integer instruction queue wakeup accesses
377system.cpu.iq.fp_inst_queue_reads                  62                       # Number of floating instruction queue reads
378system.cpu.iq.fp_inst_queue_writes                 36                       # Number of floating instruction queue writes
379system.cpu.iq.fp_inst_queue_wakeup_accesses           27                       # Number of floating instruction queue wakeup accesses
380system.cpu.iq.int_alu_accesses                   9099                       # Number of integer alu accesses
381system.cpu.iq.fp_alu_accesses                      34                       # Number of floating point alu accesses
382system.cpu.iew.lsq.thread0.forwLoads               69                       # Number of loads that had data forwarded from stores
383system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
384system.cpu.iew.lsq.thread0.squashedLoads         1053                       # Number of loads squashed
385system.cpu.iew.lsq.thread0.ignoredResponses            1                       # Number of memory responses ignored because the instruction is squashed
386system.cpu.iew.lsq.thread0.memOrderViolation            7                       # Number of memory ordering violations
387system.cpu.iew.lsq.thread0.squashedStores          783                       # Number of stores squashed
388system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
389system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
390system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
391system.cpu.iew.lsq.thread0.cacheBlocked             8                       # Number of times an access to memory failed due to the cache being blocked
392system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
393system.cpu.iew.iewSquashCycles                    709                       # Number of cycles IEW is squashing
394system.cpu.iew.iewBlockCycles                     370                       # Number of cycles IEW is blocking
395system.cpu.iew.iewUnblockCycles                    21                       # Number of cycles IEW is unblocking
396system.cpu.iew.iewDispatchedInsts               10360                       # Number of instructions dispatched to IQ
397system.cpu.iew.iewDispSquashedInsts                55                       # Number of squashed instructions skipped by dispatch
398system.cpu.iew.iewDispLoadInsts                  2014                       # Number of dispatched load instructions
399system.cpu.iew.iewDispStoreInsts                 1829                       # Number of dispatched store instructions
400system.cpu.iew.iewDispNonSpecInsts                 48                       # Number of dispatched non-speculative instructions
401system.cpu.iew.iewIQFullEvents                      9                       # Number of times the IQ has become full, causing a stall
402system.cpu.iew.iewLSQFullEvents                     2                       # Number of times the LSQ has become full, causing a stall
403system.cpu.iew.memOrderViolationEvents              7                       # Number of memory order violations
404system.cpu.iew.predictedTakenIncorrect             66                       # Number of branches that were predicted taken incorrectly
405system.cpu.iew.predictedNotTakenIncorrect          264                       # Number of branches that were predicted not taken incorrectly
406system.cpu.iew.branchMispredicts                  330                       # Number of branch mispredicts detected at execute
407system.cpu.iew.iewExecutedInsts                  8539                       # Number of executed instructions
408system.cpu.iew.iewExecLoadInsts                  1683                       # Number of load instructions executed
409system.cpu.iew.iewExecSquashedInsts               420                       # Number of squashed instructions skipped in execute
410system.cpu.iew.exec_swp                             0                       # number of swp insts executed
411system.cpu.iew.exec_nop                             0                       # number of nop insts executed
412system.cpu.iew.exec_refs                         3224                       # number of memory reference insts executed
413system.cpu.iew.exec_branches                     1354                       # Number of branches executed
414system.cpu.iew.exec_stores                       1541                       # Number of stores executed
415system.cpu.iew.exec_rate                     0.303533                       # Inst execution rate
416system.cpu.iew.wb_sent                           8307                       # cumulative count of insts sent to commit
417system.cpu.iew.wb_count                          8191                       # cumulative count of insts written-back
418system.cpu.iew.wb_producers                      4222                       # num instructions producing a value
419system.cpu.iew.wb_consumers                      6683                       # num instructions consuming a value
420system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
421system.cpu.iew.wb_rate                       0.291163                       # insts written-back per cycle
422system.cpu.iew.wb_fanout                     0.631752                       # average fanout of values written-back
423system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
424system.cpu.commit.commitSquashedInsts            4574                       # The number of squashed insts skipped by commit
425system.cpu.commit.commitNonSpecStalls              16                       # The number of times commit has been forced to stall to communicate backwards
426system.cpu.commit.branchMispredicts               266                       # The number of times a branch was mispredicted
427system.cpu.commit.committed_per_cycle::samples        10954                       # Number of insts commited each cycle
428system.cpu.commit.committed_per_cycle::mean     0.528757                       # Number of insts commited each cycle
429system.cpu.commit.committed_per_cycle::stdev     1.330367                       # Number of insts commited each cycle
430system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
431system.cpu.commit.committed_per_cycle::0         8576     78.29%     78.29% # Number of insts commited each cycle
432system.cpu.commit.committed_per_cycle::1         1000      9.13%     87.42% # Number of insts commited each cycle
433system.cpu.commit.committed_per_cycle::2          620      5.66%     93.08% # Number of insts commited each cycle
434system.cpu.commit.committed_per_cycle::3          265      2.42%     95.50% # Number of insts commited each cycle
435system.cpu.commit.committed_per_cycle::4          172      1.57%     97.07% # Number of insts commited each cycle
436system.cpu.commit.committed_per_cycle::5          106      0.97%     98.04% # Number of insts commited each cycle
437system.cpu.commit.committed_per_cycle::6           68      0.62%     98.66% # Number of insts commited each cycle
438system.cpu.commit.committed_per_cycle::7           45      0.41%     99.07% # Number of insts commited each cycle
439system.cpu.commit.committed_per_cycle::8          102      0.93%    100.00% # Number of insts commited each cycle
440system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
441system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
442system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
443system.cpu.commit.committed_per_cycle::total        10954                       # Number of insts commited each cycle
444system.cpu.commit.committedInsts                 5792                       # Number of instructions committed
445system.cpu.commit.committedOps                   5792                       # Number of ops (including micro ops) committed
446system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
447system.cpu.commit.refs                           2007                       # Number of memory references committed
448system.cpu.commit.loads                           961                       # Number of loads committed
449system.cpu.commit.membars                           7                       # Number of memory barriers committed
450system.cpu.commit.branches                       1037                       # Number of branches committed
451system.cpu.commit.fp_insts                         22                       # Number of committed floating point instructions.
452system.cpu.commit.int_insts                      5698                       # Number of committed integer instructions.
453system.cpu.commit.function_calls                  103                       # Number of function calls committed.
454system.cpu.commit.bw_lim_events                   102                       # number cycles where commit BW limit reached
455system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
456system.cpu.rob.rob_reads                        21218                       # The number of ROB reads
457system.cpu.rob.rob_writes                       21442                       # The number of ROB writes
458system.cpu.timesIdled                             246                       # Number of times that the entire CPU went into an idle state and unscheduled itself
459system.cpu.idleCycles                           16469                       # Total number of cycles that the CPU has spent unscheduled due to idling
460system.cpu.committedInsts                        5792                       # Number of Instructions Simulated
461system.cpu.committedOps                          5792                       # Number of Ops (including micro ops) Simulated
462system.cpu.committedInsts_total                  5792                       # Number of Instructions Simulated
463system.cpu.cpi                               4.857044                       # CPI: Cycles Per Instruction
464system.cpu.cpi_total                         4.857044                       # CPI: Total CPI of All Threads
465system.cpu.ipc                               0.205887                       # IPC: Instructions Per Cycle
466system.cpu.ipc_total                         0.205887                       # IPC: Total IPC of All Threads
467system.cpu.int_regfile_reads                    13537                       # number of integer regfile reads
468system.cpu.int_regfile_writes                    7068                       # number of integer regfile writes
469system.cpu.fp_regfile_reads                        25                       # number of floating regfile reads
470system.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
471system.cpu.icache.replacements                      0                       # number of replacements
472system.cpu.icache.tagsinuse                168.326699                       # Cycle average of tags in use
473system.cpu.icache.total_refs                     1375                       # Total number of references to valid blocks.
474system.cpu.icache.sampled_refs                    351                       # Sample count of references to valid blocks.
475system.cpu.icache.avg_refs                   3.917379                       # Average number of references to valid blocks.
476system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
477system.cpu.icache.occ_blocks::cpu.inst     168.326699                       # Average occupied blocks per requestor
478system.cpu.icache.occ_percent::cpu.inst      0.082191                       # Average percentage of cache occupancy
479system.cpu.icache.occ_percent::total         0.082191                       # Average percentage of cache occupancy
480system.cpu.icache.ReadReq_hits::cpu.inst         1375                       # number of ReadReq hits
481system.cpu.icache.ReadReq_hits::total            1375                       # number of ReadReq hits
482system.cpu.icache.demand_hits::cpu.inst          1375                       # number of demand (read+write) hits
483system.cpu.icache.demand_hits::total             1375                       # number of demand (read+write) hits
484system.cpu.icache.overall_hits::cpu.inst         1375                       # number of overall hits
485system.cpu.icache.overall_hits::total            1375                       # number of overall hits
486system.cpu.icache.ReadReq_misses::cpu.inst          437                       # number of ReadReq misses
487system.cpu.icache.ReadReq_misses::total           437                       # number of ReadReq misses
488system.cpu.icache.demand_misses::cpu.inst          437                       # number of demand (read+write) misses
489system.cpu.icache.demand_misses::total            437                       # number of demand (read+write) misses
490system.cpu.icache.overall_misses::cpu.inst          437                       # number of overall misses
491system.cpu.icache.overall_misses::total           437                       # number of overall misses
492system.cpu.icache.ReadReq_miss_latency::cpu.inst     20187000                       # number of ReadReq miss cycles
493system.cpu.icache.ReadReq_miss_latency::total     20187000                       # number of ReadReq miss cycles
494system.cpu.icache.demand_miss_latency::cpu.inst     20187000                       # number of demand (read+write) miss cycles
495system.cpu.icache.demand_miss_latency::total     20187000                       # number of demand (read+write) miss cycles
496system.cpu.icache.overall_miss_latency::cpu.inst     20187000                       # number of overall miss cycles
497system.cpu.icache.overall_miss_latency::total     20187000                       # number of overall miss cycles
498system.cpu.icache.ReadReq_accesses::cpu.inst         1812                       # number of ReadReq accesses(hits+misses)
499system.cpu.icache.ReadReq_accesses::total         1812                       # number of ReadReq accesses(hits+misses)
500system.cpu.icache.demand_accesses::cpu.inst         1812                       # number of demand (read+write) accesses
501system.cpu.icache.demand_accesses::total         1812                       # number of demand (read+write) accesses
502system.cpu.icache.overall_accesses::cpu.inst         1812                       # number of overall (read+write) accesses
503system.cpu.icache.overall_accesses::total         1812                       # number of overall (read+write) accesses
504system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.241170                       # miss rate for ReadReq accesses
505system.cpu.icache.ReadReq_miss_rate::total     0.241170                       # miss rate for ReadReq accesses
506system.cpu.icache.demand_miss_rate::cpu.inst     0.241170                       # miss rate for demand accesses
507system.cpu.icache.demand_miss_rate::total     0.241170                       # miss rate for demand accesses
508system.cpu.icache.overall_miss_rate::cpu.inst     0.241170                       # miss rate for overall accesses
509system.cpu.icache.overall_miss_rate::total     0.241170                       # miss rate for overall accesses
510system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 46194.508009                       # average ReadReq miss latency
511system.cpu.icache.ReadReq_avg_miss_latency::total 46194.508009                       # average ReadReq miss latency
512system.cpu.icache.demand_avg_miss_latency::cpu.inst 46194.508009                       # average overall miss latency
513system.cpu.icache.demand_avg_miss_latency::total 46194.508009                       # average overall miss latency
514system.cpu.icache.overall_avg_miss_latency::cpu.inst 46194.508009                       # average overall miss latency
515system.cpu.icache.overall_avg_miss_latency::total 46194.508009                       # average overall miss latency
516system.cpu.icache.blocked_cycles::no_mshrs          208                       # number of cycles access was blocked
517system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
518system.cpu.icache.blocked::no_mshrs                 4                       # number of cycles access was blocked
519system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
520system.cpu.icache.avg_blocked_cycles::no_mshrs           52                       # average number of cycles each access was blocked
521system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
522system.cpu.icache.fast_writes                       0                       # number of fast writes performed
523system.cpu.icache.cache_copies                      0                       # number of cache copies performed
524system.cpu.icache.ReadReq_mshr_hits::cpu.inst           86                       # number of ReadReq MSHR hits
525system.cpu.icache.ReadReq_mshr_hits::total           86                       # number of ReadReq MSHR hits
526system.cpu.icache.demand_mshr_hits::cpu.inst           86                       # number of demand (read+write) MSHR hits
527system.cpu.icache.demand_mshr_hits::total           86                       # number of demand (read+write) MSHR hits
528system.cpu.icache.overall_mshr_hits::cpu.inst           86                       # number of overall MSHR hits
529system.cpu.icache.overall_mshr_hits::total           86                       # number of overall MSHR hits
530system.cpu.icache.ReadReq_mshr_misses::cpu.inst          351                       # number of ReadReq MSHR misses
531system.cpu.icache.ReadReq_mshr_misses::total          351                       # number of ReadReq MSHR misses
532system.cpu.icache.demand_mshr_misses::cpu.inst          351                       # number of demand (read+write) MSHR misses
533system.cpu.icache.demand_mshr_misses::total          351                       # number of demand (read+write) MSHR misses
534system.cpu.icache.overall_mshr_misses::cpu.inst          351                       # number of overall MSHR misses
535system.cpu.icache.overall_mshr_misses::total          351                       # number of overall MSHR misses
536system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     16769000                       # number of ReadReq MSHR miss cycles
537system.cpu.icache.ReadReq_mshr_miss_latency::total     16769000                       # number of ReadReq MSHR miss cycles
538system.cpu.icache.demand_mshr_miss_latency::cpu.inst     16769000                       # number of demand (read+write) MSHR miss cycles
539system.cpu.icache.demand_mshr_miss_latency::total     16769000                       # number of demand (read+write) MSHR miss cycles
540system.cpu.icache.overall_mshr_miss_latency::cpu.inst     16769000                       # number of overall MSHR miss cycles
541system.cpu.icache.overall_mshr_miss_latency::total     16769000                       # number of overall MSHR miss cycles
542system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.193709                       # mshr miss rate for ReadReq accesses
543system.cpu.icache.ReadReq_mshr_miss_rate::total     0.193709                       # mshr miss rate for ReadReq accesses
544system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.193709                       # mshr miss rate for demand accesses
545system.cpu.icache.demand_mshr_miss_rate::total     0.193709                       # mshr miss rate for demand accesses
546system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.193709                       # mshr miss rate for overall accesses
547system.cpu.icache.overall_mshr_miss_rate::total     0.193709                       # mshr miss rate for overall accesses
548system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 47774.928775                       # average ReadReq mshr miss latency
549system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 47774.928775                       # average ReadReq mshr miss latency
550system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 47774.928775                       # average overall mshr miss latency
551system.cpu.icache.demand_avg_mshr_miss_latency::total 47774.928775                       # average overall mshr miss latency
552system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 47774.928775                       # average overall mshr miss latency
553system.cpu.icache.overall_avg_mshr_miss_latency::total 47774.928775                       # average overall mshr miss latency
554system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
555system.cpu.l2cache.replacements                     0                       # number of replacements
556system.cpu.l2cache.tagsinuse               198.645490                       # Cycle average of tags in use
557system.cpu.l2cache.total_refs                       7                       # Total number of references to valid blocks.
558system.cpu.l2cache.sampled_refs                   399                       # Sample count of references to valid blocks.
559system.cpu.l2cache.avg_refs                  0.017544                       # Average number of references to valid blocks.
560system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
561system.cpu.l2cache.occ_blocks::cpu.inst    167.286066                       # Average occupied blocks per requestor
562system.cpu.l2cache.occ_blocks::cpu.data     31.359424                       # Average occupied blocks per requestor
563system.cpu.l2cache.occ_percent::cpu.inst     0.005105                       # Average percentage of cache occupancy
564system.cpu.l2cache.occ_percent::cpu.data     0.000957                       # Average percentage of cache occupancy
565system.cpu.l2cache.occ_percent::total        0.006062                       # Average percentage of cache occupancy
566system.cpu.l2cache.ReadReq_hits::cpu.inst            6                       # number of ReadReq hits
567system.cpu.l2cache.ReadReq_hits::cpu.data            1                       # number of ReadReq hits
568system.cpu.l2cache.ReadReq_hits::total              7                       # number of ReadReq hits
569system.cpu.l2cache.demand_hits::cpu.inst            6                       # number of demand (read+write) hits
570system.cpu.l2cache.demand_hits::cpu.data            1                       # number of demand (read+write) hits
571system.cpu.l2cache.demand_hits::total               7                       # number of demand (read+write) hits
572system.cpu.l2cache.overall_hits::cpu.inst            6                       # number of overall hits
573system.cpu.l2cache.overall_hits::cpu.data            1                       # number of overall hits
574system.cpu.l2cache.overall_hits::total              7                       # number of overall hits
575system.cpu.l2cache.ReadReq_misses::cpu.inst          345                       # number of ReadReq misses
576system.cpu.l2cache.ReadReq_misses::cpu.data           54                       # number of ReadReq misses
577system.cpu.l2cache.ReadReq_misses::total          399                       # number of ReadReq misses
578system.cpu.l2cache.ReadExReq_misses::cpu.data           47                       # number of ReadExReq misses
579system.cpu.l2cache.ReadExReq_misses::total           47                       # number of ReadExReq misses
580system.cpu.l2cache.demand_misses::cpu.inst          345                       # number of demand (read+write) misses
581system.cpu.l2cache.demand_misses::cpu.data          101                       # number of demand (read+write) misses
582system.cpu.l2cache.demand_misses::total           446                       # number of demand (read+write) misses
583system.cpu.l2cache.overall_misses::cpu.inst          345                       # number of overall misses
584system.cpu.l2cache.overall_misses::cpu.data          101                       # number of overall misses
585system.cpu.l2cache.overall_misses::total          446                       # number of overall misses
586system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     16357500                       # number of ReadReq miss cycles
587system.cpu.l2cache.ReadReq_miss_latency::cpu.data      2980500                       # number of ReadReq miss cycles
588system.cpu.l2cache.ReadReq_miss_latency::total     19338000                       # number of ReadReq miss cycles
589system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      2765500                       # number of ReadExReq miss cycles
590system.cpu.l2cache.ReadExReq_miss_latency::total      2765500                       # number of ReadExReq miss cycles
591system.cpu.l2cache.demand_miss_latency::cpu.inst     16357500                       # number of demand (read+write) miss cycles
592system.cpu.l2cache.demand_miss_latency::cpu.data      5746000                       # number of demand (read+write) miss cycles
593system.cpu.l2cache.demand_miss_latency::total     22103500                       # number of demand (read+write) miss cycles
594system.cpu.l2cache.overall_miss_latency::cpu.inst     16357500                       # number of overall miss cycles
595system.cpu.l2cache.overall_miss_latency::cpu.data      5746000                       # number of overall miss cycles
596system.cpu.l2cache.overall_miss_latency::total     22103500                       # number of overall miss cycles
597system.cpu.l2cache.ReadReq_accesses::cpu.inst          351                       # number of ReadReq accesses(hits+misses)
598system.cpu.l2cache.ReadReq_accesses::cpu.data           55                       # number of ReadReq accesses(hits+misses)
599system.cpu.l2cache.ReadReq_accesses::total          406                       # number of ReadReq accesses(hits+misses)
600system.cpu.l2cache.ReadExReq_accesses::cpu.data           47                       # number of ReadExReq accesses(hits+misses)
601system.cpu.l2cache.ReadExReq_accesses::total           47                       # number of ReadExReq accesses(hits+misses)
602system.cpu.l2cache.demand_accesses::cpu.inst          351                       # number of demand (read+write) accesses
603system.cpu.l2cache.demand_accesses::cpu.data          102                       # number of demand (read+write) accesses
604system.cpu.l2cache.demand_accesses::total          453                       # number of demand (read+write) accesses
605system.cpu.l2cache.overall_accesses::cpu.inst          351                       # number of overall (read+write) accesses
606system.cpu.l2cache.overall_accesses::cpu.data          102                       # number of overall (read+write) accesses
607system.cpu.l2cache.overall_accesses::total          453                       # number of overall (read+write) accesses
608system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.982906                       # miss rate for ReadReq accesses
609system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.981818                       # miss rate for ReadReq accesses
610system.cpu.l2cache.ReadReq_miss_rate::total     0.982759                       # miss rate for ReadReq accesses
611system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
612system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
613system.cpu.l2cache.demand_miss_rate::cpu.inst     0.982906                       # miss rate for demand accesses
614system.cpu.l2cache.demand_miss_rate::cpu.data     0.990196                       # miss rate for demand accesses
615system.cpu.l2cache.demand_miss_rate::total     0.984547                       # miss rate for demand accesses
616system.cpu.l2cache.overall_miss_rate::cpu.inst     0.982906                       # miss rate for overall accesses
617system.cpu.l2cache.overall_miss_rate::cpu.data     0.990196                       # miss rate for overall accesses
618system.cpu.l2cache.overall_miss_rate::total     0.984547                       # miss rate for overall accesses
619system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47413.043478                       # average ReadReq miss latency
620system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55194.444444                       # average ReadReq miss latency
621system.cpu.l2cache.ReadReq_avg_miss_latency::total 48466.165414                       # average ReadReq miss latency
622system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 58840.425532                       # average ReadExReq miss latency
623system.cpu.l2cache.ReadExReq_avg_miss_latency::total 58840.425532                       # average ReadExReq miss latency
624system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47413.043478                       # average overall miss latency
625system.cpu.l2cache.demand_avg_miss_latency::cpu.data 56891.089109                       # average overall miss latency
626system.cpu.l2cache.demand_avg_miss_latency::total 49559.417040                       # average overall miss latency
627system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47413.043478                       # average overall miss latency
628system.cpu.l2cache.overall_avg_miss_latency::cpu.data 56891.089109                       # average overall miss latency
629system.cpu.l2cache.overall_avg_miss_latency::total 49559.417040                       # average overall miss latency
630system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
631system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
632system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
633system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
634system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
635system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
636system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
637system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
638system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          345                       # number of ReadReq MSHR misses
639system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           54                       # number of ReadReq MSHR misses
640system.cpu.l2cache.ReadReq_mshr_misses::total          399                       # number of ReadReq MSHR misses
641system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           47                       # number of ReadExReq MSHR misses
642system.cpu.l2cache.ReadExReq_mshr_misses::total           47                       # number of ReadExReq MSHR misses
643system.cpu.l2cache.demand_mshr_misses::cpu.inst          345                       # number of demand (read+write) MSHR misses
644system.cpu.l2cache.demand_mshr_misses::cpu.data          101                       # number of demand (read+write) MSHR misses
645system.cpu.l2cache.demand_mshr_misses::total          446                       # number of demand (read+write) MSHR misses
646system.cpu.l2cache.overall_mshr_misses::cpu.inst          345                       # number of overall MSHR misses
647system.cpu.l2cache.overall_mshr_misses::cpu.data          101                       # number of overall MSHR misses
648system.cpu.l2cache.overall_mshr_misses::total          446                       # number of overall MSHR misses
649system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     12035015                       # number of ReadReq MSHR miss cycles
650system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      2314548                       # number of ReadReq MSHR miss cycles
651system.cpu.l2cache.ReadReq_mshr_miss_latency::total     14349563                       # number of ReadReq MSHR miss cycles
652system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      2186544                       # number of ReadExReq MSHR miss cycles
653system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      2186544                       # number of ReadExReq MSHR miss cycles
654system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     12035015                       # number of demand (read+write) MSHR miss cycles
655system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      4501092                       # number of demand (read+write) MSHR miss cycles
656system.cpu.l2cache.demand_mshr_miss_latency::total     16536107                       # number of demand (read+write) MSHR miss cycles
657system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     12035015                       # number of overall MSHR miss cycles
658system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      4501092                       # number of overall MSHR miss cycles
659system.cpu.l2cache.overall_mshr_miss_latency::total     16536107                       # number of overall MSHR miss cycles
660system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.982906                       # mshr miss rate for ReadReq accesses
661system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.981818                       # mshr miss rate for ReadReq accesses
662system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.982759                       # mshr miss rate for ReadReq accesses
663system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
664system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
665system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.982906                       # mshr miss rate for demand accesses
666system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.990196                       # mshr miss rate for demand accesses
667system.cpu.l2cache.demand_mshr_miss_rate::total     0.984547                       # mshr miss rate for demand accesses
668system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.982906                       # mshr miss rate for overall accesses
669system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.990196                       # mshr miss rate for overall accesses
670system.cpu.l2cache.overall_mshr_miss_rate::total     0.984547                       # mshr miss rate for overall accesses
671system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 34884.101449                       # average ReadReq mshr miss latency
672system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data        42862                       # average ReadReq mshr miss latency
673system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 35963.817043                       # average ReadReq mshr miss latency
674system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 46522.212766                       # average ReadExReq mshr miss latency
675system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 46522.212766                       # average ReadExReq mshr miss latency
676system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 34884.101449                       # average overall mshr miss latency
677system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 44565.267327                       # average overall mshr miss latency
678system.cpu.l2cache.demand_avg_mshr_miss_latency::total 37076.473094                       # average overall mshr miss latency
679system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 34884.101449                       # average overall mshr miss latency
680system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 44565.267327                       # average overall mshr miss latency
681system.cpu.l2cache.overall_avg_mshr_miss_latency::total 37076.473094                       # average overall mshr miss latency
682system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
683system.cpu.dcache.replacements                      0                       # number of replacements
684system.cpu.dcache.tagsinuse                 63.407702                       # Cycle average of tags in use
685system.cpu.dcache.total_refs                     2190                       # Total number of references to valid blocks.
686system.cpu.dcache.sampled_refs                    102                       # Sample count of references to valid blocks.
687system.cpu.dcache.avg_refs                  21.470588                       # Average number of references to valid blocks.
688system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
689system.cpu.dcache.occ_blocks::cpu.data      63.407702                       # Average occupied blocks per requestor
690system.cpu.dcache.occ_percent::cpu.data      0.015480                       # Average percentage of cache occupancy
691system.cpu.dcache.occ_percent::total         0.015480                       # Average percentage of cache occupancy
692system.cpu.dcache.ReadReq_hits::cpu.data         1475                       # number of ReadReq hits
693system.cpu.dcache.ReadReq_hits::total            1475                       # number of ReadReq hits
694system.cpu.dcache.WriteReq_hits::cpu.data          715                       # number of WriteReq hits
695system.cpu.dcache.WriteReq_hits::total            715                       # number of WriteReq hits
696system.cpu.dcache.demand_hits::cpu.data          2190                       # number of demand (read+write) hits
697system.cpu.dcache.demand_hits::total             2190                       # number of demand (read+write) hits
698system.cpu.dcache.overall_hits::cpu.data         2190                       # number of overall hits
699system.cpu.dcache.overall_hits::total            2190                       # number of overall hits
700system.cpu.dcache.ReadReq_misses::cpu.data          104                       # number of ReadReq misses
701system.cpu.dcache.ReadReq_misses::total           104                       # number of ReadReq misses
702system.cpu.dcache.WriteReq_misses::cpu.data          331                       # number of WriteReq misses
703system.cpu.dcache.WriteReq_misses::total          331                       # number of WriteReq misses
704system.cpu.dcache.demand_misses::cpu.data          435                       # number of demand (read+write) misses
705system.cpu.dcache.demand_misses::total            435                       # number of demand (read+write) misses
706system.cpu.dcache.overall_misses::cpu.data          435                       # number of overall misses
707system.cpu.dcache.overall_misses::total           435                       # number of overall misses
708system.cpu.dcache.ReadReq_miss_latency::cpu.data      5221500                       # number of ReadReq miss cycles
709system.cpu.dcache.ReadReq_miss_latency::total      5221500                       # number of ReadReq miss cycles
710system.cpu.dcache.WriteReq_miss_latency::cpu.data     14127997                       # number of WriteReq miss cycles
711system.cpu.dcache.WriteReq_miss_latency::total     14127997                       # number of WriteReq miss cycles
712system.cpu.dcache.demand_miss_latency::cpu.data     19349497                       # number of demand (read+write) miss cycles
713system.cpu.dcache.demand_miss_latency::total     19349497                       # number of demand (read+write) miss cycles
714system.cpu.dcache.overall_miss_latency::cpu.data     19349497                       # number of overall miss cycles
715system.cpu.dcache.overall_miss_latency::total     19349497                       # number of overall miss cycles
716system.cpu.dcache.ReadReq_accesses::cpu.data         1579                       # number of ReadReq accesses(hits+misses)
717system.cpu.dcache.ReadReq_accesses::total         1579                       # number of ReadReq accesses(hits+misses)
718system.cpu.dcache.WriteReq_accesses::cpu.data         1046                       # number of WriteReq accesses(hits+misses)
719system.cpu.dcache.WriteReq_accesses::total         1046                       # number of WriteReq accesses(hits+misses)
720system.cpu.dcache.demand_accesses::cpu.data         2625                       # number of demand (read+write) accesses
721system.cpu.dcache.demand_accesses::total         2625                       # number of demand (read+write) accesses
722system.cpu.dcache.overall_accesses::cpu.data         2625                       # number of overall (read+write) accesses
723system.cpu.dcache.overall_accesses::total         2625                       # number of overall (read+write) accesses
724system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.065864                       # miss rate for ReadReq accesses
725system.cpu.dcache.ReadReq_miss_rate::total     0.065864                       # miss rate for ReadReq accesses
726system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.316444                       # miss rate for WriteReq accesses
727system.cpu.dcache.WriteReq_miss_rate::total     0.316444                       # miss rate for WriteReq accesses
728system.cpu.dcache.demand_miss_rate::cpu.data     0.165714                       # miss rate for demand accesses
729system.cpu.dcache.demand_miss_rate::total     0.165714                       # miss rate for demand accesses
730system.cpu.dcache.overall_miss_rate::cpu.data     0.165714                       # miss rate for overall accesses
731system.cpu.dcache.overall_miss_rate::total     0.165714                       # miss rate for overall accesses
732system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50206.730769                       # average ReadReq miss latency
733system.cpu.dcache.ReadReq_avg_miss_latency::total 50206.730769                       # average ReadReq miss latency
734system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42682.770393                       # average WriteReq miss latency
735system.cpu.dcache.WriteReq_avg_miss_latency::total 42682.770393                       # average WriteReq miss latency
736system.cpu.dcache.demand_avg_miss_latency::cpu.data 44481.602299                       # average overall miss latency
737system.cpu.dcache.demand_avg_miss_latency::total 44481.602299                       # average overall miss latency
738system.cpu.dcache.overall_avg_miss_latency::cpu.data 44481.602299                       # average overall miss latency
739system.cpu.dcache.overall_avg_miss_latency::total 44481.602299                       # average overall miss latency
740system.cpu.dcache.blocked_cycles::no_mshrs          414                       # number of cycles access was blocked
741system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
742system.cpu.dcache.blocked::no_mshrs                 5                       # number of cycles access was blocked
743system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
744system.cpu.dcache.avg_blocked_cycles::no_mshrs    82.800000                       # average number of cycles each access was blocked
745system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
746system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
747system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
748system.cpu.dcache.ReadReq_mshr_hits::cpu.data           49                       # number of ReadReq MSHR hits
749system.cpu.dcache.ReadReq_mshr_hits::total           49                       # number of ReadReq MSHR hits
750system.cpu.dcache.WriteReq_mshr_hits::cpu.data          284                       # number of WriteReq MSHR hits
751system.cpu.dcache.WriteReq_mshr_hits::total          284                       # number of WriteReq MSHR hits
752system.cpu.dcache.demand_mshr_hits::cpu.data          333                       # number of demand (read+write) MSHR hits
753system.cpu.dcache.demand_mshr_hits::total          333                       # number of demand (read+write) MSHR hits
754system.cpu.dcache.overall_mshr_hits::cpu.data          333                       # number of overall MSHR hits
755system.cpu.dcache.overall_mshr_hits::total          333                       # number of overall MSHR hits
756system.cpu.dcache.ReadReq_mshr_misses::cpu.data           55                       # number of ReadReq MSHR misses
757system.cpu.dcache.ReadReq_mshr_misses::total           55                       # number of ReadReq MSHR misses
758system.cpu.dcache.WriteReq_mshr_misses::cpu.data           47                       # number of WriteReq MSHR misses
759system.cpu.dcache.WriteReq_mshr_misses::total           47                       # number of WriteReq MSHR misses
760system.cpu.dcache.demand_mshr_misses::cpu.data          102                       # number of demand (read+write) MSHR misses
761system.cpu.dcache.demand_mshr_misses::total          102                       # number of demand (read+write) MSHR misses
762system.cpu.dcache.overall_mshr_misses::cpu.data          102                       # number of overall MSHR misses
763system.cpu.dcache.overall_mshr_misses::total          102                       # number of overall MSHR misses
764system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      3046000                       # number of ReadReq MSHR miss cycles
765system.cpu.dcache.ReadReq_mshr_miss_latency::total      3046000                       # number of ReadReq MSHR miss cycles
766system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      2814999                       # number of WriteReq MSHR miss cycles
767system.cpu.dcache.WriteReq_mshr_miss_latency::total      2814999                       # number of WriteReq MSHR miss cycles
768system.cpu.dcache.demand_mshr_miss_latency::cpu.data      5860999                       # number of demand (read+write) MSHR miss cycles
769system.cpu.dcache.demand_mshr_miss_latency::total      5860999                       # number of demand (read+write) MSHR miss cycles
770system.cpu.dcache.overall_mshr_miss_latency::cpu.data      5860999                       # number of overall MSHR miss cycles
771system.cpu.dcache.overall_mshr_miss_latency::total      5860999                       # number of overall MSHR miss cycles
772system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.034832                       # mshr miss rate for ReadReq accesses
773system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.034832                       # mshr miss rate for ReadReq accesses
774system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.044933                       # mshr miss rate for WriteReq accesses
775system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.044933                       # mshr miss rate for WriteReq accesses
776system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.038857                       # mshr miss rate for demand accesses
777system.cpu.dcache.demand_mshr_miss_rate::total     0.038857                       # mshr miss rate for demand accesses
778system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.038857                       # mshr miss rate for overall accesses
779system.cpu.dcache.overall_mshr_miss_rate::total     0.038857                       # mshr miss rate for overall accesses
780system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 55381.818182                       # average ReadReq mshr miss latency
781system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 55381.818182                       # average ReadReq mshr miss latency
782system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 59893.595745                       # average WriteReq mshr miss latency
783system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 59893.595745                       # average WriteReq mshr miss latency
784system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 57460.774510                       # average overall mshr miss latency
785system.cpu.dcache.demand_avg_mshr_miss_latency::total 57460.774510                       # average overall mshr miss latency
786system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 57460.774510                       # average overall mshr miss latency
787system.cpu.dcache.overall_avg_mshr_miss_latency::total 57460.774510                       # average overall mshr miss latency
788system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
789
790---------- End Simulation Statistics   ----------
791