stats.txt revision 10036:80e84beef3bb
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000019                       # Number of seconds simulated
4sim_ticks                                    18905500                       # Number of ticks simulated
5final_tick                                   18905500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  44009                       # Simulator instruction rate (inst/s)
8host_op_rate                                    44004                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              143620144                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 227496                       # Number of bytes of host memory used
11host_seconds                                     0.13                       # Real time elapsed on the host
12sim_insts                                        5792                       # Number of instructions simulated
13sim_ops                                          5792                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             22080                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data              6464                       # Number of bytes read from this memory
18system.physmem.bytes_read::total                28544                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        22080                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           22080                       # Number of instructions bytes read from this memory
21system.physmem.num_reads::cpu.inst                345                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data                101                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total                   446                       # Number of read requests responded to by this memory
24system.physmem.bw_read::cpu.inst           1167914099                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_read::cpu.data            341911084                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::total              1509825183                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_inst_read::cpu.inst      1167914099                       # Instruction read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::total         1167914099                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_total::cpu.inst          1167914099                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.bw_total::cpu.data           341911084                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::total             1509825183                       # Total bandwidth to/from this memory (bytes/s)
32system.physmem.readReqs                           446                       # Number of read requests accepted
33system.physmem.writeReqs                            0                       # Number of write requests accepted
34system.physmem.readBursts                         446                       # Number of DRAM read bursts, including those serviced by the write queue
35system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
36system.physmem.bytesReadDRAM                    28544                       # Total number of bytes read from DRAM
37system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
38system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
39system.physmem.bytesReadSys                     28544                       # Total read bytes from the system interface side
40system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
41system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
42system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
43system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
44system.physmem.perBankRdBursts::0                  70                       # Per bank write bursts
45system.physmem.perBankRdBursts::1                  42                       # Per bank write bursts
46system.physmem.perBankRdBursts::2                  54                       # Per bank write bursts
47system.physmem.perBankRdBursts::3                  59                       # Per bank write bursts
48system.physmem.perBankRdBursts::4                  53                       # Per bank write bursts
49system.physmem.perBankRdBursts::5                  61                       # Per bank write bursts
50system.physmem.perBankRdBursts::6                  52                       # Per bank write bursts
51system.physmem.perBankRdBursts::7                  13                       # Per bank write bursts
52system.physmem.perBankRdBursts::8                   8                       # Per bank write bursts
53system.physmem.perBankRdBursts::9                  28                       # Per bank write bursts
54system.physmem.perBankRdBursts::10                  2                       # Per bank write bursts
55system.physmem.perBankRdBursts::11                  0                       # Per bank write bursts
56system.physmem.perBankRdBursts::12                  0                       # Per bank write bursts
57system.physmem.perBankRdBursts::13                  0                       # Per bank write bursts
58system.physmem.perBankRdBursts::14                  4                       # Per bank write bursts
59system.physmem.perBankRdBursts::15                  0                       # Per bank write bursts
60system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
61system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
62system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
63system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
64system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
65system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
66system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
67system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
68system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
69system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
70system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
71system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
72system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
73system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
74system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
75system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
76system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
77system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
78system.physmem.totGap                        18777000                       # Total gap between requests
79system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
80system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
81system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
82system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
83system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
84system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
85system.physmem.readPktSize::6                     446                       # Read request sizes (log2)
86system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
87system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
88system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
89system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
90system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
91system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
92system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
93system.physmem.rdQLenPdf::0                       245                       # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::1                       146                       # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::2                        41                       # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::3                        10                       # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::4                         3                       # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
125system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
126system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
127system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
157system.physmem.bytesPerActivate::samples           78                       # Bytes accessed per row activation
158system.physmem.bytesPerActivate::mean      329.846154                       # Bytes accessed per row activation
159system.physmem.bytesPerActivate::gmean     165.491272                       # Bytes accessed per row activation
160system.physmem.bytesPerActivate::stdev     472.454851                       # Bytes accessed per row activation
161system.physmem.bytesPerActivate::64                36     46.15%     46.15% # Bytes accessed per row activation
162system.physmem.bytesPerActivate::128                8     10.26%     56.41% # Bytes accessed per row activation
163system.physmem.bytesPerActivate::192                8     10.26%     66.67% # Bytes accessed per row activation
164system.physmem.bytesPerActivate::256                4      5.13%     71.79% # Bytes accessed per row activation
165system.physmem.bytesPerActivate::320                2      2.56%     74.36% # Bytes accessed per row activation
166system.physmem.bytesPerActivate::384                3      3.85%     78.21% # Bytes accessed per row activation
167system.physmem.bytesPerActivate::448                1      1.28%     79.49% # Bytes accessed per row activation
168system.physmem.bytesPerActivate::512                2      2.56%     82.05% # Bytes accessed per row activation
169system.physmem.bytesPerActivate::576                2      2.56%     84.62% # Bytes accessed per row activation
170system.physmem.bytesPerActivate::704                2      2.56%     87.18% # Bytes accessed per row activation
171system.physmem.bytesPerActivate::896                1      1.28%     88.46% # Bytes accessed per row activation
172system.physmem.bytesPerActivate::960                1      1.28%     89.74% # Bytes accessed per row activation
173system.physmem.bytesPerActivate::1024               2      2.56%     92.31% # Bytes accessed per row activation
174system.physmem.bytesPerActivate::1088               1      1.28%     93.59% # Bytes accessed per row activation
175system.physmem.bytesPerActivate::1280               1      1.28%     94.87% # Bytes accessed per row activation
176system.physmem.bytesPerActivate::1600               1      1.28%     96.15% # Bytes accessed per row activation
177system.physmem.bytesPerActivate::1920               1      1.28%     97.44% # Bytes accessed per row activation
178system.physmem.bytesPerActivate::2112               2      2.56%    100.00% # Bytes accessed per row activation
179system.physmem.bytesPerActivate::total             78                       # Bytes accessed per row activation
180system.physmem.totQLat                        3018500                       # Total ticks spent queuing
181system.physmem.totMemAccLat                  11958500                       # Total ticks spent from burst creation until serviced by the DRAM
182system.physmem.totBusLat                      2230000                       # Total ticks spent in databus transfers
183system.physmem.totBankLat                     6710000                       # Total ticks spent accessing banks
184system.physmem.avgQLat                        6767.94                       # Average queueing delay per DRAM burst
185system.physmem.avgBankLat                    15044.84                       # Average bank access latency per DRAM burst
186system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
187system.physmem.avgMemAccLat                  26812.78                       # Average memory access latency per DRAM burst
188system.physmem.avgRdBW                        1509.83                       # Average DRAM read bandwidth in MiByte/s
189system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
190system.physmem.avgRdBWSys                     1509.83                       # Average system read bandwidth in MiByte/s
191system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
192system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
193system.physmem.busUtil                          11.80                       # Data bus utilization in percentage
194system.physmem.busUtilRead                      11.80                       # Data bus utilization in percentage for reads
195system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
196system.physmem.avgRdQLen                         0.63                       # Average read queue length when enqueuing
197system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
198system.physmem.readRowHits                        368                       # Number of row buffer hits during reads
199system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
200system.physmem.readRowHitRate                   82.51                       # Row buffer hit rate for reads
201system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
202system.physmem.avgGap                        42100.90                       # Average gap between requests
203system.physmem.pageHitRate                      82.51                       # Row buffer hit rate, read and write combined
204system.physmem.prechargeAllPercent               0.06                       # Percentage of time for which DRAM has all the banks in precharge state
205system.membus.throughput                   1509825183                       # Throughput (bytes/s)
206system.membus.trans_dist::ReadReq                 399                       # Transaction distribution
207system.membus.trans_dist::ReadResp                399                       # Transaction distribution
208system.membus.trans_dist::ReadExReq                47                       # Transaction distribution
209system.membus.trans_dist::ReadExResp               47                       # Transaction distribution
210system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          892                       # Packet count per connected master and slave (bytes)
211system.membus.pkt_count::total                    892                       # Packet count per connected master and slave (bytes)
212system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        28544                       # Cumulative packet size per connected master and slave (bytes)
213system.membus.tot_pkt_size::total               28544                       # Cumulative packet size per connected master and slave (bytes)
214system.membus.data_through_bus                  28544                       # Total data (bytes)
215system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
216system.membus.reqLayer0.occupancy              566000                       # Layer occupancy (ticks)
217system.membus.reqLayer0.utilization               3.0                       # Layer utilization (%)
218system.membus.respLayer1.occupancy            4177750                       # Layer occupancy (ticks)
219system.membus.respLayer1.utilization             22.1                       # Layer utilization (%)
220system.cpu_clk_domain.clock                       500                       # Clock period in ticks
221system.cpu.branchPred.lookups                    2238                       # Number of BP lookups
222system.cpu.branchPred.condPredicted              1804                       # Number of conditional branches predicted
223system.cpu.branchPred.condIncorrect               419                       # Number of conditional branches incorrect
224system.cpu.branchPred.BTBLookups                 1851                       # Number of BTB lookups
225system.cpu.branchPred.BTBHits                     603                       # Number of BTB hits
226system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
227system.cpu.branchPred.BTBHitPct             32.576985                       # BTB Hit Percentage
228system.cpu.branchPred.usedRAS                     199                       # Number of times the RAS was used to get a target.
229system.cpu.branchPred.RASInCorrect                 32                       # Number of incorrect RAS predictions.
230system.cpu.dtb.read_hits                            0                       # DTB read hits
231system.cpu.dtb.read_misses                          0                       # DTB read misses
232system.cpu.dtb.read_accesses                        0                       # DTB read accesses
233system.cpu.dtb.write_hits                           0                       # DTB write hits
234system.cpu.dtb.write_misses                         0                       # DTB write misses
235system.cpu.dtb.write_accesses                       0                       # DTB write accesses
236system.cpu.dtb.hits                                 0                       # DTB hits
237system.cpu.dtb.misses                               0                       # DTB misses
238system.cpu.dtb.accesses                             0                       # DTB accesses
239system.cpu.itb.read_hits                            0                       # DTB read hits
240system.cpu.itb.read_misses                          0                       # DTB read misses
241system.cpu.itb.read_accesses                        0                       # DTB read accesses
242system.cpu.itb.write_hits                           0                       # DTB write hits
243system.cpu.itb.write_misses                         0                       # DTB write misses
244system.cpu.itb.write_accesses                       0                       # DTB write accesses
245system.cpu.itb.hits                                 0                       # DTB hits
246system.cpu.itb.misses                               0                       # DTB misses
247system.cpu.itb.accesses                             0                       # DTB accesses
248system.cpu.workload.num_syscalls                    9                       # Number of system calls
249system.cpu.numCycles                            37812                       # number of cpu cycles simulated
250system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
251system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
252system.cpu.fetch.icacheStallCycles               7436                       # Number of cycles fetch is stalled on an Icache miss
253system.cpu.fetch.Insts                          13161                       # Number of instructions fetch has processed
254system.cpu.fetch.Branches                        2238                       # Number of branches that fetch encountered
255system.cpu.fetch.predictedBranches                802                       # Number of branches that fetch has predicted taken
256system.cpu.fetch.Cycles                          2263                       # Number of cycles fetch has run and was not squashing or blocked
257system.cpu.fetch.SquashCycles                    1291                       # Number of cycles fetch has spent squashing
258system.cpu.fetch.BlockedCycles                   1215                       # Number of cycles fetch has spent blocked
259system.cpu.fetch.CacheLines                      1814                       # Number of cache lines fetched
260system.cpu.fetch.IcacheSquashes                   311                       # Number of outstanding Icache misses that were squashed
261system.cpu.fetch.rateDist::samples              11776                       # Number of instructions fetched each cycle (Total)
262system.cpu.fetch.rateDist::mean              1.117612                       # Number of instructions fetched each cycle (Total)
263system.cpu.fetch.rateDist::stdev             2.534017                       # Number of instructions fetched each cycle (Total)
264system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
265system.cpu.fetch.rateDist::0                     9513     80.78%     80.78% # Number of instructions fetched each cycle (Total)
266system.cpu.fetch.rateDist::1                      178      1.51%     82.29% # Number of instructions fetched each cycle (Total)
267system.cpu.fetch.rateDist::2                      176      1.49%     83.79% # Number of instructions fetched each cycle (Total)
268system.cpu.fetch.rateDist::3                      142      1.21%     84.99% # Number of instructions fetched each cycle (Total)
269system.cpu.fetch.rateDist::4                      227      1.93%     86.92% # Number of instructions fetched each cycle (Total)
270system.cpu.fetch.rateDist::5                      133      1.13%     88.05% # Number of instructions fetched each cycle (Total)
271system.cpu.fetch.rateDist::6                      257      2.18%     90.23% # Number of instructions fetched each cycle (Total)
272system.cpu.fetch.rateDist::7                      110      0.93%     91.17% # Number of instructions fetched each cycle (Total)
273system.cpu.fetch.rateDist::8                     1040      8.83%    100.00% # Number of instructions fetched each cycle (Total)
274system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
275system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
276system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
277system.cpu.fetch.rateDist::total                11776                       # Number of instructions fetched each cycle (Total)
278system.cpu.fetch.branchRate                  0.059188                       # Number of branch fetches per cycle
279system.cpu.fetch.rate                        0.348064                       # Number of inst fetches per cycle
280system.cpu.decode.IdleCycles                     7513                       # Number of cycles decode is idle
281system.cpu.decode.BlockedCycles                  1376                       # Number of cycles decode is blocked
282system.cpu.decode.RunCycles                      2098                       # Number of cycles decode is running
283system.cpu.decode.UnblockCycles                    80                       # Number of cycles decode is unblocking
284system.cpu.decode.SquashCycles                    709                       # Number of cycles decode is squashing
285system.cpu.decode.BranchResolved                  341                       # Number of times decode resolved a branch
286system.cpu.decode.BranchMispred                   154                       # Number of times decode detected a branch misprediction
287system.cpu.decode.DecodedInsts                  11726                       # Number of instructions handled by decode
288system.cpu.decode.SquashedInsts                   436                       # Number of squashed instructions handled by decode
289system.cpu.rename.SquashCycles                    709                       # Number of cycles rename is squashing
290system.cpu.rename.IdleCycles                     7699                       # Number of cycles rename is idle
291system.cpu.rename.BlockCycles                     670                       # Number of cycles rename is blocking
292system.cpu.rename.serializeStallCycles            446                       # count of cycles rename stalled for serializing inst
293system.cpu.rename.RunCycles                      1987                       # Number of cycles rename is running
294system.cpu.rename.UnblockCycles                   265                       # Number of cycles rename is unblocking
295system.cpu.rename.RenamedInsts                  11308                       # Number of instructions processed by rename
296system.cpu.rename.IQFullEvents                      4                       # Number of times rename has blocked due to IQ full
297system.cpu.rename.LSQFullEvents                   226                       # Number of times rename has blocked due to LSQ full
298system.cpu.rename.RenamedOperands                9701                       # Number of destination operands rename has renamed
299system.cpu.rename.RenameLookups                 18192                       # Number of register rename lookups that rename has made
300system.cpu.rename.int_rename_lookups            18166                       # Number of integer rename lookups
301system.cpu.rename.fp_rename_lookups                26                       # Number of floating rename lookups
302system.cpu.rename.CommittedMaps                  4998                       # Number of HB maps that are committed
303system.cpu.rename.UndoneMaps                     4703                       # Number of HB maps that are undone due to squashing
304system.cpu.rename.serializingInsts                 27                       # count of serializing insts renamed
305system.cpu.rename.tempSerializingInsts             27                       # count of temporary serializing insts renamed
306system.cpu.rename.skidInsts                       575                       # count of insts added to the skid buffer
307system.cpu.memDep0.insertedLoads                 2023                       # Number of loads inserted to the mem dependence unit.
308system.cpu.memDep0.insertedStores                1831                       # Number of stores inserted to the mem dependence unit.
309system.cpu.memDep0.conflictingLoads                52                       # Number of conflicting loads.
310system.cpu.memDep0.conflictingStores               33                       # Number of conflicting stores.
311system.cpu.iq.iqInstsAdded                      10305                       # Number of instructions added to the IQ (excludes non-spec)
312system.cpu.iq.iqNonSpecInstsAdded                  57                       # Number of non-speculative instructions added to the IQ
313system.cpu.iq.iqInstsIssued                      8904                       # Number of instructions issued
314system.cpu.iq.iqSquashedInstsIssued               241                       # Number of squashed instructions issued
315system.cpu.iq.iqSquashedInstsExamined            4244                       # Number of squashed instructions iterated over during squash; mainly for profiling
316system.cpu.iq.iqSquashedOperandsExamined         3486                       # Number of squashed operands that are examined and possibly removed from graph
317system.cpu.iq.iqSquashedNonSpecRemoved             41                       # Number of squashed non-spec instructions that were removed
318system.cpu.iq.issued_per_cycle::samples         11776                       # Number of insts issued each cycle
319system.cpu.iq.issued_per_cycle::mean         0.756114                       # Number of insts issued each cycle
320system.cpu.iq.issued_per_cycle::stdev        1.487258                       # Number of insts issued each cycle
321system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
322system.cpu.iq.issued_per_cycle::0                8416     71.47%     71.47% # Number of insts issued each cycle
323system.cpu.iq.issued_per_cycle::1                1098      9.32%     80.79% # Number of insts issued each cycle
324system.cpu.iq.issued_per_cycle::2                 789      6.70%     87.49% # Number of insts issued each cycle
325system.cpu.iq.issued_per_cycle::3                 501      4.25%     91.75% # Number of insts issued each cycle
326system.cpu.iq.issued_per_cycle::4                 456      3.87%     95.62% # Number of insts issued each cycle
327system.cpu.iq.issued_per_cycle::5                 306      2.60%     98.22% # Number of insts issued each cycle
328system.cpu.iq.issued_per_cycle::6                 132      1.12%     99.34% # Number of insts issued each cycle
329system.cpu.iq.issued_per_cycle::7                  45      0.38%     99.72% # Number of insts issued each cycle
330system.cpu.iq.issued_per_cycle::8                  33      0.28%    100.00% # Number of insts issued each cycle
331system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
332system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
333system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
334system.cpu.iq.issued_per_cycle::total           11776                       # Number of insts issued each cycle
335system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
336system.cpu.iq.fu_full::IntAlu                       8      4.62%      4.62% # attempts to use FU when none available
337system.cpu.iq.fu_full::IntMult                      0      0.00%      4.62% # attempts to use FU when none available
338system.cpu.iq.fu_full::IntDiv                       0      0.00%      4.62% # attempts to use FU when none available
339system.cpu.iq.fu_full::FloatAdd                     0      0.00%      4.62% # attempts to use FU when none available
340system.cpu.iq.fu_full::FloatCmp                     0      0.00%      4.62% # attempts to use FU when none available
341system.cpu.iq.fu_full::FloatCvt                     0      0.00%      4.62% # attempts to use FU when none available
342system.cpu.iq.fu_full::FloatMult                    0      0.00%      4.62% # attempts to use FU when none available
343system.cpu.iq.fu_full::FloatDiv                     0      0.00%      4.62% # attempts to use FU when none available
344system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      4.62% # attempts to use FU when none available
345system.cpu.iq.fu_full::SimdAdd                      0      0.00%      4.62% # attempts to use FU when none available
346system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      4.62% # attempts to use FU when none available
347system.cpu.iq.fu_full::SimdAlu                      0      0.00%      4.62% # attempts to use FU when none available
348system.cpu.iq.fu_full::SimdCmp                      0      0.00%      4.62% # attempts to use FU when none available
349system.cpu.iq.fu_full::SimdCvt                      0      0.00%      4.62% # attempts to use FU when none available
350system.cpu.iq.fu_full::SimdMisc                     0      0.00%      4.62% # attempts to use FU when none available
351system.cpu.iq.fu_full::SimdMult                     0      0.00%      4.62% # attempts to use FU when none available
352system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      4.62% # attempts to use FU when none available
353system.cpu.iq.fu_full::SimdShift                    0      0.00%      4.62% # attempts to use FU when none available
354system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      4.62% # attempts to use FU when none available
355system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      4.62% # attempts to use FU when none available
356system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      4.62% # attempts to use FU when none available
357system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      4.62% # attempts to use FU when none available
358system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      4.62% # attempts to use FU when none available
359system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      4.62% # attempts to use FU when none available
360system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      4.62% # attempts to use FU when none available
361system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      4.62% # attempts to use FU when none available
362system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      4.62% # attempts to use FU when none available
363system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      4.62% # attempts to use FU when none available
364system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      4.62% # attempts to use FU when none available
365system.cpu.iq.fu_full::MemRead                     73     42.20%     46.82% # attempts to use FU when none available
366system.cpu.iq.fu_full::MemWrite                    92     53.18%    100.00% # attempts to use FU when none available
367system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
368system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
369system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
370system.cpu.iq.FU_type_0::IntAlu                  5478     61.52%     61.52% # Type of FU issued
371system.cpu.iq.FU_type_0::IntMult                    0      0.00%     61.52% # Type of FU issued
372system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.52% # Type of FU issued
373system.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     61.55% # Type of FU issued
374system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     61.55% # Type of FU issued
375system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     61.55% # Type of FU issued
376system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     61.55% # Type of FU issued
377system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     61.55% # Type of FU issued
378system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     61.55% # Type of FU issued
379system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.55% # Type of FU issued
380system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.55% # Type of FU issued
381system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.55% # Type of FU issued
382system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.55% # Type of FU issued
383system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.55% # Type of FU issued
384system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.55% # Type of FU issued
385system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.55% # Type of FU issued
386system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.55% # Type of FU issued
387system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.55% # Type of FU issued
388system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.55% # Type of FU issued
389system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.55% # Type of FU issued
390system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.55% # Type of FU issued
391system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.55% # Type of FU issued
392system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.55% # Type of FU issued
393system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     61.55% # Type of FU issued
394system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     61.55% # Type of FU issued
395system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     61.55% # Type of FU issued
396system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     61.55% # Type of FU issued
397system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.55% # Type of FU issued
398system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.55% # Type of FU issued
399system.cpu.iq.FU_type_0::MemRead                 1796     20.17%     81.72% # Type of FU issued
400system.cpu.iq.FU_type_0::MemWrite                1628     18.28%    100.00% # Type of FU issued
401system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
402system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
403system.cpu.iq.FU_type_0::total                   8904                       # Type of FU issued
404system.cpu.iq.rate                           0.235481                       # Inst issue rate
405system.cpu.iq.fu_busy_cnt                         173                       # FU busy when requested
406system.cpu.iq.fu_busy_rate                   0.019429                       # FU busy rate (busy events/executed inst)
407system.cpu.iq.int_inst_queue_reads              29936                       # Number of integer instruction queue reads
408system.cpu.iq.int_inst_queue_writes             14577                       # Number of integer instruction queue writes
409system.cpu.iq.int_inst_queue_wakeup_accesses         8131                       # Number of integer instruction queue wakeup accesses
410system.cpu.iq.fp_inst_queue_reads                  62                       # Number of floating instruction queue reads
411system.cpu.iq.fp_inst_queue_writes                 36                       # Number of floating instruction queue writes
412system.cpu.iq.fp_inst_queue_wakeup_accesses           27                       # Number of floating instruction queue wakeup accesses
413system.cpu.iq.int_alu_accesses                   9043                       # Number of integer alu accesses
414system.cpu.iq.fp_alu_accesses                      34                       # Number of floating point alu accesses
415system.cpu.iew.lsq.thread0.forwLoads               66                       # Number of loads that had data forwarded from stores
416system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
417system.cpu.iew.lsq.thread0.squashedLoads         1062                       # Number of loads squashed
418system.cpu.iew.lsq.thread0.ignoredResponses            1                       # Number of memory responses ignored because the instruction is squashed
419system.cpu.iew.lsq.thread0.memOrderViolation            7                       # Number of memory ordering violations
420system.cpu.iew.lsq.thread0.squashedStores          785                       # Number of stores squashed
421system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
422system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
423system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
424system.cpu.iew.lsq.thread0.cacheBlocked             9                       # Number of times an access to memory failed due to the cache being blocked
425system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
426system.cpu.iew.iewSquashCycles                    709                       # Number of cycles IEW is squashing
427system.cpu.iew.iewBlockCycles                     457                       # Number of cycles IEW is blocking
428system.cpu.iew.iewUnblockCycles                    22                       # Number of cycles IEW is unblocking
429system.cpu.iew.iewDispatchedInsts               10362                       # Number of instructions dispatched to IQ
430system.cpu.iew.iewDispSquashedInsts                55                       # Number of squashed instructions skipped by dispatch
431system.cpu.iew.iewDispLoadInsts                  2023                       # Number of dispatched load instructions
432system.cpu.iew.iewDispStoreInsts                 1831                       # Number of dispatched store instructions
433system.cpu.iew.iewDispNonSpecInsts                 48                       # Number of dispatched non-speculative instructions
434system.cpu.iew.iewIQFullEvents                      9                       # Number of times the IQ has become full, causing a stall
435system.cpu.iew.iewLSQFullEvents                     2                       # Number of times the LSQ has become full, causing a stall
436system.cpu.iew.memOrderViolationEvents              7                       # Number of memory order violations
437system.cpu.iew.predictedTakenIncorrect             66                       # Number of branches that were predicted taken incorrectly
438system.cpu.iew.predictedNotTakenIncorrect          262                       # Number of branches that were predicted not taken incorrectly
439system.cpu.iew.branchMispredicts                  328                       # Number of branch mispredicts detected at execute
440system.cpu.iew.iewExecutedInsts                  8503                       # Number of executed instructions
441system.cpu.iew.iewExecLoadInsts                  1678                       # Number of load instructions executed
442system.cpu.iew.iewExecSquashedInsts               401                       # Number of squashed instructions skipped in execute
443system.cpu.iew.exec_swp                             0                       # number of swp insts executed
444system.cpu.iew.exec_nop                             0                       # number of nop insts executed
445system.cpu.iew.exec_refs                         3202                       # number of memory reference insts executed
446system.cpu.iew.exec_branches                     1351                       # Number of branches executed
447system.cpu.iew.exec_stores                       1524                       # Number of stores executed
448system.cpu.iew.exec_rate                     0.224876                       # Inst execution rate
449system.cpu.iew.wb_sent                           8273                       # cumulative count of insts sent to commit
450system.cpu.iew.wb_count                          8158                       # cumulative count of insts written-back
451system.cpu.iew.wb_producers                      4220                       # num instructions producing a value
452system.cpu.iew.wb_consumers                      6682                       # num instructions consuming a value
453system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
454system.cpu.iew.wb_rate                       0.215752                       # insts written-back per cycle
455system.cpu.iew.wb_fanout                     0.631547                       # average fanout of values written-back
456system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
457system.cpu.commit.commitSquashedInsts            4576                       # The number of squashed insts skipped by commit
458system.cpu.commit.commitNonSpecStalls              16                       # The number of times commit has been forced to stall to communicate backwards
459system.cpu.commit.branchMispredicts               266                       # The number of times a branch was mispredicted
460system.cpu.commit.committed_per_cycle::samples        11067                       # Number of insts commited each cycle
461system.cpu.commit.committed_per_cycle::mean     0.523358                       # Number of insts commited each cycle
462system.cpu.commit.committed_per_cycle::stdev     1.324283                       # Number of insts commited each cycle
463system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
464system.cpu.commit.committed_per_cycle::0         8688     78.50%     78.50% # Number of insts commited each cycle
465system.cpu.commit.committed_per_cycle::1         1007      9.10%     87.60% # Number of insts commited each cycle
466system.cpu.commit.committed_per_cycle::2          608      5.49%     93.10% # Number of insts commited each cycle
467system.cpu.commit.committed_per_cycle::3          271      2.45%     95.55% # Number of insts commited each cycle
468system.cpu.commit.committed_per_cycle::4          170      1.54%     97.08% # Number of insts commited each cycle
469system.cpu.commit.committed_per_cycle::5          108      0.98%     98.06% # Number of insts commited each cycle
470system.cpu.commit.committed_per_cycle::6           70      0.63%     98.69% # Number of insts commited each cycle
471system.cpu.commit.committed_per_cycle::7           44      0.40%     99.09% # Number of insts commited each cycle
472system.cpu.commit.committed_per_cycle::8          101      0.91%    100.00% # Number of insts commited each cycle
473system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
474system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
475system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
476system.cpu.commit.committed_per_cycle::total        11067                       # Number of insts commited each cycle
477system.cpu.commit.committedInsts                 5792                       # Number of instructions committed
478system.cpu.commit.committedOps                   5792                       # Number of ops (including micro ops) committed
479system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
480system.cpu.commit.refs                           2007                       # Number of memory references committed
481system.cpu.commit.loads                           961                       # Number of loads committed
482system.cpu.commit.membars                           7                       # Number of memory barriers committed
483system.cpu.commit.branches                       1037                       # Number of branches committed
484system.cpu.commit.fp_insts                         22                       # Number of committed floating point instructions.
485system.cpu.commit.int_insts                      5698                       # Number of committed integer instructions.
486system.cpu.commit.function_calls                  103                       # Number of function calls committed.
487system.cpu.commit.bw_lim_events                   101                       # number cycles where commit BW limit reached
488system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
489system.cpu.rob.rob_reads                        21334                       # The number of ROB reads
490system.cpu.rob.rob_writes                       21446                       # The number of ROB writes
491system.cpu.timesIdled                             245                       # Number of times that the entire CPU went into an idle state and unscheduled itself
492system.cpu.idleCycles                           26036                       # Total number of cycles that the CPU has spent unscheduled due to idling
493system.cpu.committedInsts                        5792                       # Number of Instructions Simulated
494system.cpu.committedOps                          5792                       # Number of Ops (including micro ops) Simulated
495system.cpu.committedInsts_total                  5792                       # Number of Instructions Simulated
496system.cpu.cpi                               6.528315                       # CPI: Cycles Per Instruction
497system.cpu.cpi_total                         6.528315                       # CPI: Total CPI of All Threads
498system.cpu.ipc                               0.153179                       # IPC: Instructions Per Cycle
499system.cpu.ipc_total                         0.153179                       # IPC: Total IPC of All Threads
500system.cpu.int_regfile_reads                    13476                       # number of integer regfile reads
501system.cpu.int_regfile_writes                    7049                       # number of integer regfile writes
502system.cpu.fp_regfile_reads                        25                       # number of floating regfile reads
503system.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
504system.cpu.toL2Bus.throughput              1533521991                       # Throughput (bytes/s)
505system.cpu.toL2Bus.trans_dist::ReadReq            406                       # Transaction distribution
506system.cpu.toL2Bus.trans_dist::ReadResp           406                       # Transaction distribution
507system.cpu.toL2Bus.trans_dist::ReadExReq           47                       # Transaction distribution
508system.cpu.toL2Bus.trans_dist::ReadExResp           47                       # Transaction distribution
509system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          702                       # Packet count per connected master and slave (bytes)
510system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          204                       # Packet count per connected master and slave (bytes)
511system.cpu.toL2Bus.pkt_count::total               906                       # Packet count per connected master and slave (bytes)
512system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        22464                       # Cumulative packet size per connected master and slave (bytes)
513system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         6528                       # Cumulative packet size per connected master and slave (bytes)
514system.cpu.toL2Bus.tot_pkt_size::total          28992                       # Cumulative packet size per connected master and slave (bytes)
515system.cpu.toL2Bus.data_through_bus             28992                       # Total data (bytes)
516system.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
517system.cpu.toL2Bus.reqLayer0.occupancy         226500                       # Layer occupancy (ticks)
518system.cpu.toL2Bus.reqLayer0.utilization          1.2                       # Layer utilization (%)
519system.cpu.toL2Bus.respLayer0.occupancy        587000                       # Layer occupancy (ticks)
520system.cpu.toL2Bus.respLayer0.utilization          3.1                       # Layer utilization (%)
521system.cpu.toL2Bus.respLayer1.occupancy        161250                       # Layer occupancy (ticks)
522system.cpu.toL2Bus.respLayer1.utilization          0.9                       # Layer utilization (%)
523system.cpu.icache.tags.replacements                 0                       # number of replacements
524system.cpu.icache.tags.tagsinuse           169.362417                       # Cycle average of tags in use
525system.cpu.icache.tags.total_refs                1372                       # Total number of references to valid blocks.
526system.cpu.icache.tags.sampled_refs               351                       # Sample count of references to valid blocks.
527system.cpu.icache.tags.avg_refs              3.908832                       # Average number of references to valid blocks.
528system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
529system.cpu.icache.tags.occ_blocks::cpu.inst   169.362417                       # Average occupied blocks per requestor
530system.cpu.icache.tags.occ_percent::cpu.inst     0.082696                       # Average percentage of cache occupancy
531system.cpu.icache.tags.occ_percent::total     0.082696                       # Average percentage of cache occupancy
532system.cpu.icache.tags.occ_task_id_blocks::1024          351                       # Occupied blocks per task id
533system.cpu.icache.tags.age_task_id_blocks_1024::0          196                       # Occupied blocks per task id
534system.cpu.icache.tags.age_task_id_blocks_1024::1          155                       # Occupied blocks per task id
535system.cpu.icache.tags.occ_task_id_percent::1024     0.171387                       # Percentage of cache occupancy per task id
536system.cpu.icache.tags.tag_accesses              3979                       # Number of tag accesses
537system.cpu.icache.tags.data_accesses             3979                       # Number of data accesses
538system.cpu.icache.ReadReq_hits::cpu.inst         1372                       # number of ReadReq hits
539system.cpu.icache.ReadReq_hits::total            1372                       # number of ReadReq hits
540system.cpu.icache.demand_hits::cpu.inst          1372                       # number of demand (read+write) hits
541system.cpu.icache.demand_hits::total             1372                       # number of demand (read+write) hits
542system.cpu.icache.overall_hits::cpu.inst         1372                       # number of overall hits
543system.cpu.icache.overall_hits::total            1372                       # number of overall hits
544system.cpu.icache.ReadReq_misses::cpu.inst          442                       # number of ReadReq misses
545system.cpu.icache.ReadReq_misses::total           442                       # number of ReadReq misses
546system.cpu.icache.demand_misses::cpu.inst          442                       # number of demand (read+write) misses
547system.cpu.icache.demand_misses::total            442                       # number of demand (read+write) misses
548system.cpu.icache.overall_misses::cpu.inst          442                       # number of overall misses
549system.cpu.icache.overall_misses::total           442                       # number of overall misses
550system.cpu.icache.ReadReq_miss_latency::cpu.inst     30183750                       # number of ReadReq miss cycles
551system.cpu.icache.ReadReq_miss_latency::total     30183750                       # number of ReadReq miss cycles
552system.cpu.icache.demand_miss_latency::cpu.inst     30183750                       # number of demand (read+write) miss cycles
553system.cpu.icache.demand_miss_latency::total     30183750                       # number of demand (read+write) miss cycles
554system.cpu.icache.overall_miss_latency::cpu.inst     30183750                       # number of overall miss cycles
555system.cpu.icache.overall_miss_latency::total     30183750                       # number of overall miss cycles
556system.cpu.icache.ReadReq_accesses::cpu.inst         1814                       # number of ReadReq accesses(hits+misses)
557system.cpu.icache.ReadReq_accesses::total         1814                       # number of ReadReq accesses(hits+misses)
558system.cpu.icache.demand_accesses::cpu.inst         1814                       # number of demand (read+write) accesses
559system.cpu.icache.demand_accesses::total         1814                       # number of demand (read+write) accesses
560system.cpu.icache.overall_accesses::cpu.inst         1814                       # number of overall (read+write) accesses
561system.cpu.icache.overall_accesses::total         1814                       # number of overall (read+write) accesses
562system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.243660                       # miss rate for ReadReq accesses
563system.cpu.icache.ReadReq_miss_rate::total     0.243660                       # miss rate for ReadReq accesses
564system.cpu.icache.demand_miss_rate::cpu.inst     0.243660                       # miss rate for demand accesses
565system.cpu.icache.demand_miss_rate::total     0.243660                       # miss rate for demand accesses
566system.cpu.icache.overall_miss_rate::cpu.inst     0.243660                       # miss rate for overall accesses
567system.cpu.icache.overall_miss_rate::total     0.243660                       # miss rate for overall accesses
568system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68289.027149                       # average ReadReq miss latency
569system.cpu.icache.ReadReq_avg_miss_latency::total 68289.027149                       # average ReadReq miss latency
570system.cpu.icache.demand_avg_miss_latency::cpu.inst 68289.027149                       # average overall miss latency
571system.cpu.icache.demand_avg_miss_latency::total 68289.027149                       # average overall miss latency
572system.cpu.icache.overall_avg_miss_latency::cpu.inst 68289.027149                       # average overall miss latency
573system.cpu.icache.overall_avg_miss_latency::total 68289.027149                       # average overall miss latency
574system.cpu.icache.blocked_cycles::no_mshrs          433                       # number of cycles access was blocked
575system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
576system.cpu.icache.blocked::no_mshrs                 6                       # number of cycles access was blocked
577system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
578system.cpu.icache.avg_blocked_cycles::no_mshrs    72.166667                       # average number of cycles each access was blocked
579system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
580system.cpu.icache.fast_writes                       0                       # number of fast writes performed
581system.cpu.icache.cache_copies                      0                       # number of cache copies performed
582system.cpu.icache.ReadReq_mshr_hits::cpu.inst           91                       # number of ReadReq MSHR hits
583system.cpu.icache.ReadReq_mshr_hits::total           91                       # number of ReadReq MSHR hits
584system.cpu.icache.demand_mshr_hits::cpu.inst           91                       # number of demand (read+write) MSHR hits
585system.cpu.icache.demand_mshr_hits::total           91                       # number of demand (read+write) MSHR hits
586system.cpu.icache.overall_mshr_hits::cpu.inst           91                       # number of overall MSHR hits
587system.cpu.icache.overall_mshr_hits::total           91                       # number of overall MSHR hits
588system.cpu.icache.ReadReq_mshr_misses::cpu.inst          351                       # number of ReadReq MSHR misses
589system.cpu.icache.ReadReq_mshr_misses::total          351                       # number of ReadReq MSHR misses
590system.cpu.icache.demand_mshr_misses::cpu.inst          351                       # number of demand (read+write) MSHR misses
591system.cpu.icache.demand_mshr_misses::total          351                       # number of demand (read+write) MSHR misses
592system.cpu.icache.overall_mshr_misses::cpu.inst          351                       # number of overall MSHR misses
593system.cpu.icache.overall_mshr_misses::total          351                       # number of overall MSHR misses
594system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     24475000                       # number of ReadReq MSHR miss cycles
595system.cpu.icache.ReadReq_mshr_miss_latency::total     24475000                       # number of ReadReq MSHR miss cycles
596system.cpu.icache.demand_mshr_miss_latency::cpu.inst     24475000                       # number of demand (read+write) MSHR miss cycles
597system.cpu.icache.demand_mshr_miss_latency::total     24475000                       # number of demand (read+write) MSHR miss cycles
598system.cpu.icache.overall_mshr_miss_latency::cpu.inst     24475000                       # number of overall MSHR miss cycles
599system.cpu.icache.overall_mshr_miss_latency::total     24475000                       # number of overall MSHR miss cycles
600system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.193495                       # mshr miss rate for ReadReq accesses
601system.cpu.icache.ReadReq_mshr_miss_rate::total     0.193495                       # mshr miss rate for ReadReq accesses
602system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.193495                       # mshr miss rate for demand accesses
603system.cpu.icache.demand_mshr_miss_rate::total     0.193495                       # mshr miss rate for demand accesses
604system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.193495                       # mshr miss rate for overall accesses
605system.cpu.icache.overall_mshr_miss_rate::total     0.193495                       # mshr miss rate for overall accesses
606system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69729.344729                       # average ReadReq mshr miss latency
607system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69729.344729                       # average ReadReq mshr miss latency
608system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69729.344729                       # average overall mshr miss latency
609system.cpu.icache.demand_avg_mshr_miss_latency::total 69729.344729                       # average overall mshr miss latency
610system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69729.344729                       # average overall mshr miss latency
611system.cpu.icache.overall_avg_mshr_miss_latency::total 69729.344729                       # average overall mshr miss latency
612system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
613system.cpu.l2cache.tags.replacements                0                       # number of replacements
614system.cpu.l2cache.tags.tagsinuse          199.747174                       # Cycle average of tags in use
615system.cpu.l2cache.tags.total_refs                  7                       # Total number of references to valid blocks.
616system.cpu.l2cache.tags.sampled_refs              399                       # Sample count of references to valid blocks.
617system.cpu.l2cache.tags.avg_refs             0.017544                       # Average number of references to valid blocks.
618system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
619system.cpu.l2cache.tags.occ_blocks::cpu.inst   168.225208                       # Average occupied blocks per requestor
620system.cpu.l2cache.tags.occ_blocks::cpu.data    31.521966                       # Average occupied blocks per requestor
621system.cpu.l2cache.tags.occ_percent::cpu.inst     0.005134                       # Average percentage of cache occupancy
622system.cpu.l2cache.tags.occ_percent::cpu.data     0.000962                       # Average percentage of cache occupancy
623system.cpu.l2cache.tags.occ_percent::total     0.006096                       # Average percentage of cache occupancy
624system.cpu.l2cache.tags.occ_task_id_blocks::1024          399                       # Occupied blocks per task id
625system.cpu.l2cache.tags.age_task_id_blocks_1024::0          216                       # Occupied blocks per task id
626system.cpu.l2cache.tags.age_task_id_blocks_1024::1          183                       # Occupied blocks per task id
627system.cpu.l2cache.tags.occ_task_id_percent::1024     0.012177                       # Percentage of cache occupancy per task id
628system.cpu.l2cache.tags.tag_accesses             4070                       # Number of tag accesses
629system.cpu.l2cache.tags.data_accesses            4070                       # Number of data accesses
630system.cpu.l2cache.ReadReq_hits::cpu.inst            6                       # number of ReadReq hits
631system.cpu.l2cache.ReadReq_hits::cpu.data            1                       # number of ReadReq hits
632system.cpu.l2cache.ReadReq_hits::total              7                       # number of ReadReq hits
633system.cpu.l2cache.demand_hits::cpu.inst            6                       # number of demand (read+write) hits
634system.cpu.l2cache.demand_hits::cpu.data            1                       # number of demand (read+write) hits
635system.cpu.l2cache.demand_hits::total               7                       # number of demand (read+write) hits
636system.cpu.l2cache.overall_hits::cpu.inst            6                       # number of overall hits
637system.cpu.l2cache.overall_hits::cpu.data            1                       # number of overall hits
638system.cpu.l2cache.overall_hits::total              7                       # number of overall hits
639system.cpu.l2cache.ReadReq_misses::cpu.inst          345                       # number of ReadReq misses
640system.cpu.l2cache.ReadReq_misses::cpu.data           54                       # number of ReadReq misses
641system.cpu.l2cache.ReadReq_misses::total          399                       # number of ReadReq misses
642system.cpu.l2cache.ReadExReq_misses::cpu.data           47                       # number of ReadExReq misses
643system.cpu.l2cache.ReadExReq_misses::total           47                       # number of ReadExReq misses
644system.cpu.l2cache.demand_misses::cpu.inst          345                       # number of demand (read+write) misses
645system.cpu.l2cache.demand_misses::cpu.data          101                       # number of demand (read+write) misses
646system.cpu.l2cache.demand_misses::total           446                       # number of demand (read+write) misses
647system.cpu.l2cache.overall_misses::cpu.inst          345                       # number of overall misses
648system.cpu.l2cache.overall_misses::cpu.data          101                       # number of overall misses
649system.cpu.l2cache.overall_misses::total          446                       # number of overall misses
650system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     24063500                       # number of ReadReq miss cycles
651system.cpu.l2cache.ReadReq_miss_latency::cpu.data      4074500                       # number of ReadReq miss cycles
652system.cpu.l2cache.ReadReq_miss_latency::total     28138000                       # number of ReadReq miss cycles
653system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      3590250                       # number of ReadExReq miss cycles
654system.cpu.l2cache.ReadExReq_miss_latency::total      3590250                       # number of ReadExReq miss cycles
655system.cpu.l2cache.demand_miss_latency::cpu.inst     24063500                       # number of demand (read+write) miss cycles
656system.cpu.l2cache.demand_miss_latency::cpu.data      7664750                       # number of demand (read+write) miss cycles
657system.cpu.l2cache.demand_miss_latency::total     31728250                       # number of demand (read+write) miss cycles
658system.cpu.l2cache.overall_miss_latency::cpu.inst     24063500                       # number of overall miss cycles
659system.cpu.l2cache.overall_miss_latency::cpu.data      7664750                       # number of overall miss cycles
660system.cpu.l2cache.overall_miss_latency::total     31728250                       # number of overall miss cycles
661system.cpu.l2cache.ReadReq_accesses::cpu.inst          351                       # number of ReadReq accesses(hits+misses)
662system.cpu.l2cache.ReadReq_accesses::cpu.data           55                       # number of ReadReq accesses(hits+misses)
663system.cpu.l2cache.ReadReq_accesses::total          406                       # number of ReadReq accesses(hits+misses)
664system.cpu.l2cache.ReadExReq_accesses::cpu.data           47                       # number of ReadExReq accesses(hits+misses)
665system.cpu.l2cache.ReadExReq_accesses::total           47                       # number of ReadExReq accesses(hits+misses)
666system.cpu.l2cache.demand_accesses::cpu.inst          351                       # number of demand (read+write) accesses
667system.cpu.l2cache.demand_accesses::cpu.data          102                       # number of demand (read+write) accesses
668system.cpu.l2cache.demand_accesses::total          453                       # number of demand (read+write) accesses
669system.cpu.l2cache.overall_accesses::cpu.inst          351                       # number of overall (read+write) accesses
670system.cpu.l2cache.overall_accesses::cpu.data          102                       # number of overall (read+write) accesses
671system.cpu.l2cache.overall_accesses::total          453                       # number of overall (read+write) accesses
672system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.982906                       # miss rate for ReadReq accesses
673system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.981818                       # miss rate for ReadReq accesses
674system.cpu.l2cache.ReadReq_miss_rate::total     0.982759                       # miss rate for ReadReq accesses
675system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
676system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
677system.cpu.l2cache.demand_miss_rate::cpu.inst     0.982906                       # miss rate for demand accesses
678system.cpu.l2cache.demand_miss_rate::cpu.data     0.990196                       # miss rate for demand accesses
679system.cpu.l2cache.demand_miss_rate::total     0.984547                       # miss rate for demand accesses
680system.cpu.l2cache.overall_miss_rate::cpu.inst     0.982906                       # miss rate for overall accesses
681system.cpu.l2cache.overall_miss_rate::cpu.data     0.990196                       # miss rate for overall accesses
682system.cpu.l2cache.overall_miss_rate::total     0.984547                       # miss rate for overall accesses
683system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69749.275362                       # average ReadReq miss latency
684system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75453.703704                       # average ReadReq miss latency
685system.cpu.l2cache.ReadReq_avg_miss_latency::total 70521.303258                       # average ReadReq miss latency
686system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 76388.297872                       # average ReadExReq miss latency
687system.cpu.l2cache.ReadExReq_avg_miss_latency::total 76388.297872                       # average ReadExReq miss latency
688system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69749.275362                       # average overall miss latency
689system.cpu.l2cache.demand_avg_miss_latency::cpu.data 75888.613861                       # average overall miss latency
690system.cpu.l2cache.demand_avg_miss_latency::total 71139.573991                       # average overall miss latency
691system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69749.275362                       # average overall miss latency
692system.cpu.l2cache.overall_avg_miss_latency::cpu.data 75888.613861                       # average overall miss latency
693system.cpu.l2cache.overall_avg_miss_latency::total 71139.573991                       # average overall miss latency
694system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
695system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
696system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
697system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
698system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
699system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
700system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
701system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
702system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          345                       # number of ReadReq MSHR misses
703system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           54                       # number of ReadReq MSHR misses
704system.cpu.l2cache.ReadReq_mshr_misses::total          399                       # number of ReadReq MSHR misses
705system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           47                       # number of ReadExReq MSHR misses
706system.cpu.l2cache.ReadExReq_mshr_misses::total           47                       # number of ReadExReq MSHR misses
707system.cpu.l2cache.demand_mshr_misses::cpu.inst          345                       # number of demand (read+write) MSHR misses
708system.cpu.l2cache.demand_mshr_misses::cpu.data          101                       # number of demand (read+write) MSHR misses
709system.cpu.l2cache.demand_mshr_misses::total          446                       # number of demand (read+write) MSHR misses
710system.cpu.l2cache.overall_mshr_misses::cpu.inst          345                       # number of overall MSHR misses
711system.cpu.l2cache.overall_mshr_misses::cpu.data          101                       # number of overall MSHR misses
712system.cpu.l2cache.overall_mshr_misses::total          446                       # number of overall MSHR misses
713system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     19720000                       # number of ReadReq MSHR miss cycles
714system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      3410500                       # number of ReadReq MSHR miss cycles
715system.cpu.l2cache.ReadReq_mshr_miss_latency::total     23130500                       # number of ReadReq MSHR miss cycles
716system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      3013250                       # number of ReadExReq MSHR miss cycles
717system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      3013250                       # number of ReadExReq MSHR miss cycles
718system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     19720000                       # number of demand (read+write) MSHR miss cycles
719system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      6423750                       # number of demand (read+write) MSHR miss cycles
720system.cpu.l2cache.demand_mshr_miss_latency::total     26143750                       # number of demand (read+write) MSHR miss cycles
721system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     19720000                       # number of overall MSHR miss cycles
722system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      6423750                       # number of overall MSHR miss cycles
723system.cpu.l2cache.overall_mshr_miss_latency::total     26143750                       # number of overall MSHR miss cycles
724system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.982906                       # mshr miss rate for ReadReq accesses
725system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.981818                       # mshr miss rate for ReadReq accesses
726system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.982759                       # mshr miss rate for ReadReq accesses
727system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
728system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
729system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.982906                       # mshr miss rate for demand accesses
730system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.990196                       # mshr miss rate for demand accesses
731system.cpu.l2cache.demand_mshr_miss_rate::total     0.984547                       # mshr miss rate for demand accesses
732system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.982906                       # mshr miss rate for overall accesses
733system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.990196                       # mshr miss rate for overall accesses
734system.cpu.l2cache.overall_mshr_miss_rate::total     0.984547                       # mshr miss rate for overall accesses
735system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57159.420290                       # average ReadReq mshr miss latency
736system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63157.407407                       # average ReadReq mshr miss latency
737system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57971.177945                       # average ReadReq mshr miss latency
738system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64111.702128                       # average ReadExReq mshr miss latency
739system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64111.702128                       # average ReadExReq mshr miss latency
740system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57159.420290                       # average overall mshr miss latency
741system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63601.485149                       # average overall mshr miss latency
742system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58618.273543                       # average overall mshr miss latency
743system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57159.420290                       # average overall mshr miss latency
744system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63601.485149                       # average overall mshr miss latency
745system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58618.273543                       # average overall mshr miss latency
746system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
747system.cpu.dcache.tags.replacements                 0                       # number of replacements
748system.cpu.dcache.tags.tagsinuse            63.784946                       # Cycle average of tags in use
749system.cpu.dcache.tags.total_refs                2188                       # Total number of references to valid blocks.
750system.cpu.dcache.tags.sampled_refs               102                       # Sample count of references to valid blocks.
751system.cpu.dcache.tags.avg_refs             21.450980                       # Average number of references to valid blocks.
752system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
753system.cpu.dcache.tags.occ_blocks::cpu.data    63.784946                       # Average occupied blocks per requestor
754system.cpu.dcache.tags.occ_percent::cpu.data     0.015572                       # Average percentage of cache occupancy
755system.cpu.dcache.tags.occ_percent::total     0.015572                       # Average percentage of cache occupancy
756system.cpu.dcache.tags.occ_task_id_blocks::1024          102                       # Occupied blocks per task id
757system.cpu.dcache.tags.age_task_id_blocks_1024::0           37                       # Occupied blocks per task id
758system.cpu.dcache.tags.age_task_id_blocks_1024::1           65                       # Occupied blocks per task id
759system.cpu.dcache.tags.occ_task_id_percent::1024     0.024902                       # Percentage of cache occupancy per task id
760system.cpu.dcache.tags.tag_accesses              5348                       # Number of tag accesses
761system.cpu.dcache.tags.data_accesses             5348                       # Number of data accesses
762system.cpu.dcache.ReadReq_hits::cpu.data         1473                       # number of ReadReq hits
763system.cpu.dcache.ReadReq_hits::total            1473                       # number of ReadReq hits
764system.cpu.dcache.WriteReq_hits::cpu.data          715                       # number of WriteReq hits
765system.cpu.dcache.WriteReq_hits::total            715                       # number of WriteReq hits
766system.cpu.dcache.demand_hits::cpu.data          2188                       # number of demand (read+write) hits
767system.cpu.dcache.demand_hits::total             2188                       # number of demand (read+write) hits
768system.cpu.dcache.overall_hits::cpu.data         2188                       # number of overall hits
769system.cpu.dcache.overall_hits::total            2188                       # number of overall hits
770system.cpu.dcache.ReadReq_misses::cpu.data          104                       # number of ReadReq misses
771system.cpu.dcache.ReadReq_misses::total           104                       # number of ReadReq misses
772system.cpu.dcache.WriteReq_misses::cpu.data          331                       # number of WriteReq misses
773system.cpu.dcache.WriteReq_misses::total          331                       # number of WriteReq misses
774system.cpu.dcache.demand_misses::cpu.data          435                       # number of demand (read+write) misses
775system.cpu.dcache.demand_misses::total            435                       # number of demand (read+write) misses
776system.cpu.dcache.overall_misses::cpu.data          435                       # number of overall misses
777system.cpu.dcache.overall_misses::total           435                       # number of overall misses
778system.cpu.dcache.ReadReq_miss_latency::cpu.data      7365250                       # number of ReadReq miss cycles
779system.cpu.dcache.ReadReq_miss_latency::total      7365250                       # number of ReadReq miss cycles
780system.cpu.dcache.WriteReq_miss_latency::cpu.data     19851746                       # number of WriteReq miss cycles
781system.cpu.dcache.WriteReq_miss_latency::total     19851746                       # number of WriteReq miss cycles
782system.cpu.dcache.demand_miss_latency::cpu.data     27216996                       # number of demand (read+write) miss cycles
783system.cpu.dcache.demand_miss_latency::total     27216996                       # number of demand (read+write) miss cycles
784system.cpu.dcache.overall_miss_latency::cpu.data     27216996                       # number of overall miss cycles
785system.cpu.dcache.overall_miss_latency::total     27216996                       # number of overall miss cycles
786system.cpu.dcache.ReadReq_accesses::cpu.data         1577                       # number of ReadReq accesses(hits+misses)
787system.cpu.dcache.ReadReq_accesses::total         1577                       # number of ReadReq accesses(hits+misses)
788system.cpu.dcache.WriteReq_accesses::cpu.data         1046                       # number of WriteReq accesses(hits+misses)
789system.cpu.dcache.WriteReq_accesses::total         1046                       # number of WriteReq accesses(hits+misses)
790system.cpu.dcache.demand_accesses::cpu.data         2623                       # number of demand (read+write) accesses
791system.cpu.dcache.demand_accesses::total         2623                       # number of demand (read+write) accesses
792system.cpu.dcache.overall_accesses::cpu.data         2623                       # number of overall (read+write) accesses
793system.cpu.dcache.overall_accesses::total         2623                       # number of overall (read+write) accesses
794system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.065948                       # miss rate for ReadReq accesses
795system.cpu.dcache.ReadReq_miss_rate::total     0.065948                       # miss rate for ReadReq accesses
796system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.316444                       # miss rate for WriteReq accesses
797system.cpu.dcache.WriteReq_miss_rate::total     0.316444                       # miss rate for WriteReq accesses
798system.cpu.dcache.demand_miss_rate::cpu.data     0.165841                       # miss rate for demand accesses
799system.cpu.dcache.demand_miss_rate::total     0.165841                       # miss rate for demand accesses
800system.cpu.dcache.overall_miss_rate::cpu.data     0.165841                       # miss rate for overall accesses
801system.cpu.dcache.overall_miss_rate::total     0.165841                       # miss rate for overall accesses
802system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 70819.711538                       # average ReadReq miss latency
803system.cpu.dcache.ReadReq_avg_miss_latency::total 70819.711538                       # average ReadReq miss latency
804system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 59975.063444                       # average WriteReq miss latency
805system.cpu.dcache.WriteReq_avg_miss_latency::total 59975.063444                       # average WriteReq miss latency
806system.cpu.dcache.demand_avg_miss_latency::cpu.data 62567.806897                       # average overall miss latency
807system.cpu.dcache.demand_avg_miss_latency::total 62567.806897                       # average overall miss latency
808system.cpu.dcache.overall_avg_miss_latency::cpu.data 62567.806897                       # average overall miss latency
809system.cpu.dcache.overall_avg_miss_latency::total 62567.806897                       # average overall miss latency
810system.cpu.dcache.blocked_cycles::no_mshrs          501                       # number of cycles access was blocked
811system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
812system.cpu.dcache.blocked::no_mshrs                 5                       # number of cycles access was blocked
813system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
814system.cpu.dcache.avg_blocked_cycles::no_mshrs   100.200000                       # average number of cycles each access was blocked
815system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
816system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
817system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
818system.cpu.dcache.ReadReq_mshr_hits::cpu.data           49                       # number of ReadReq MSHR hits
819system.cpu.dcache.ReadReq_mshr_hits::total           49                       # number of ReadReq MSHR hits
820system.cpu.dcache.WriteReq_mshr_hits::cpu.data          284                       # number of WriteReq MSHR hits
821system.cpu.dcache.WriteReq_mshr_hits::total          284                       # number of WriteReq MSHR hits
822system.cpu.dcache.demand_mshr_hits::cpu.data          333                       # number of demand (read+write) MSHR hits
823system.cpu.dcache.demand_mshr_hits::total          333                       # number of demand (read+write) MSHR hits
824system.cpu.dcache.overall_mshr_hits::cpu.data          333                       # number of overall MSHR hits
825system.cpu.dcache.overall_mshr_hits::total          333                       # number of overall MSHR hits
826system.cpu.dcache.ReadReq_mshr_misses::cpu.data           55                       # number of ReadReq MSHR misses
827system.cpu.dcache.ReadReq_mshr_misses::total           55                       # number of ReadReq MSHR misses
828system.cpu.dcache.WriteReq_mshr_misses::cpu.data           47                       # number of WriteReq MSHR misses
829system.cpu.dcache.WriteReq_mshr_misses::total           47                       # number of WriteReq MSHR misses
830system.cpu.dcache.demand_mshr_misses::cpu.data          102                       # number of demand (read+write) MSHR misses
831system.cpu.dcache.demand_mshr_misses::total          102                       # number of demand (read+write) MSHR misses
832system.cpu.dcache.overall_mshr_misses::cpu.data          102                       # number of overall MSHR misses
833system.cpu.dcache.overall_mshr_misses::total          102                       # number of overall MSHR misses
834system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      4140000                       # number of ReadReq MSHR miss cycles
835system.cpu.dcache.ReadReq_mshr_miss_latency::total      4140000                       # number of ReadReq MSHR miss cycles
836system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      3640248                       # number of WriteReq MSHR miss cycles
837system.cpu.dcache.WriteReq_mshr_miss_latency::total      3640248                       # number of WriteReq MSHR miss cycles
838system.cpu.dcache.demand_mshr_miss_latency::cpu.data      7780248                       # number of demand (read+write) MSHR miss cycles
839system.cpu.dcache.demand_mshr_miss_latency::total      7780248                       # number of demand (read+write) MSHR miss cycles
840system.cpu.dcache.overall_mshr_miss_latency::cpu.data      7780248                       # number of overall MSHR miss cycles
841system.cpu.dcache.overall_mshr_miss_latency::total      7780248                       # number of overall MSHR miss cycles
842system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.034876                       # mshr miss rate for ReadReq accesses
843system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.034876                       # mshr miss rate for ReadReq accesses
844system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.044933                       # mshr miss rate for WriteReq accesses
845system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.044933                       # mshr miss rate for WriteReq accesses
846system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.038887                       # mshr miss rate for demand accesses
847system.cpu.dcache.demand_mshr_miss_rate::total     0.038887                       # mshr miss rate for demand accesses
848system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.038887                       # mshr miss rate for overall accesses
849system.cpu.dcache.overall_mshr_miss_rate::total     0.038887                       # mshr miss rate for overall accesses
850system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 75272.727273                       # average ReadReq mshr miss latency
851system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 75272.727273                       # average ReadReq mshr miss latency
852system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 77452.085106                       # average WriteReq mshr miss latency
853system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 77452.085106                       # average WriteReq mshr miss latency
854system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 76276.941176                       # average overall mshr miss latency
855system.cpu.dcache.demand_avg_mshr_miss_latency::total 76276.941176                       # average overall mshr miss latency
856system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 76276.941176                       # average overall mshr miss latency
857system.cpu.dcache.overall_avg_mshr_miss_latency::total 76276.941176                       # average overall mshr miss latency
858system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
859
860---------- End Simulation Statistics   ----------
861