stats.txt revision 9490
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000017 # Number of seconds simulated 4sim_ticks 17026500 # Number of ticks simulated 5final_tick 17026500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 76348 # Simulator instruction rate (inst/s) 8host_op_rate 76319 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 251939378 # Simulator tick rate (ticks/s) 10host_mem_usage 226380 # Number of bytes of host memory used 11host_seconds 0.07 # Real time elapsed on the host 12sim_insts 5156 # Number of instructions simulated 13sim_ops 5156 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 21504 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 9088 # Number of bytes read from this memory 16system.physmem.bytes_read::total 30592 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 21504 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 21504 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 336 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 142 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 478 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1262972425 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 533756204 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 1796728629 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1262972425 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1262972425 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1262972425 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 533756204 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 1796728629 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 478 # Total number of read requests seen 31system.physmem.writeReqs 0 # Total number of write requests seen 32system.physmem.cpureqs 478 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 30592 # Total number of bytes read from memory 34system.physmem.bytesWritten 0 # Total number of bytes written to memory 35system.physmem.bytesConsumedRd 30592 # bytesRead derated as per pkt->getSize() 36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 93 # Track reads on a per bank basis 40system.physmem.perBankRdReqs::1 11 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 17 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 31 # Track reads on a per bank basis 43system.physmem.perBankRdReqs::4 23 # Track reads on a per bank basis 44system.physmem.perBankRdReqs::5 15 # Track reads on a per bank basis 45system.physmem.perBankRdReqs::6 36 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 35 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 16 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 30 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 51 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 38 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 5 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 28 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::14 11 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::15 38 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 73system.physmem.totGap 16967000 # Total gap between requests 74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes 80system.physmem.readPktSize::6 478 # Categorize read packet sizes 81system.physmem.readPktSize::7 0 # Categorize read packet sizes 82system.physmem.readPktSize::8 0 # Categorize read packet sizes 83system.physmem.writePktSize::0 0 # categorize write packet sizes 84system.physmem.writePktSize::1 0 # categorize write packet sizes 85system.physmem.writePktSize::2 0 # categorize write packet sizes 86system.physmem.writePktSize::3 0 # categorize write packet sizes 87system.physmem.writePktSize::4 0 # categorize write packet sizes 88system.physmem.writePktSize::5 0 # categorize write packet sizes 89system.physmem.writePktSize::6 0 # categorize write packet sizes 90system.physmem.writePktSize::7 0 # categorize write packet sizes 91system.physmem.writePktSize::8 0 # categorize write packet sizes 92system.physmem.neitherpktsize::0 0 # categorize neither packet sizes 93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes 99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes 101system.physmem.rdQLenPdf::0 253 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::1 152 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::2 48 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 19 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see 134system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 167system.physmem.totQLat 2863474 # Total cycles spent in queuing delays 168system.physmem.totMemAccLat 14617224 # Sum of mem lat for all requests 169system.physmem.totBusLat 2390000 # Total cycles spent in databus access 170system.physmem.totBankLat 9363750 # Total cycles spent in bank access 171system.physmem.avgQLat 5990.53 # Average queueing delay per request 172system.physmem.avgBankLat 19589.44 # Average bank access latency per request 173system.physmem.avgBusLat 5000.00 # Average bus latency per request 174system.physmem.avgMemAccLat 30579.97 # Average memory access latency 175system.physmem.avgRdBW 1796.73 # Average achieved read bandwidth in MB/s 176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s 177system.physmem.avgConsumedRdBW 1796.73 # Average consumed read bandwidth in MB/s 178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 179system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 180system.physmem.busUtil 14.04 # Data bus utilization in percentage 181system.physmem.avgRdQLen 0.86 # Average read queue length over time 182system.physmem.avgWrQLen 0.00 # Average write queue length over time 183system.physmem.readRowHits 351 # Number of row buffer hits during reads 184system.physmem.writeRowHits 0 # Number of row buffer hits during writes 185system.physmem.readRowHitRate 73.43 # Row buffer hit rate for reads 186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 187system.physmem.avgGap 35495.82 # Average gap between requests 188system.cpu.branchPred.lookups 2222 # Number of BP lookups 189system.cpu.branchPred.condPredicted 1502 # Number of conditional branches predicted 190system.cpu.branchPred.condIncorrect 439 # Number of conditional branches incorrect 191system.cpu.branchPred.BTBLookups 1693 # Number of BTB lookups 192system.cpu.branchPred.BTBHits 508 # Number of BTB hits 193system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 194system.cpu.branchPred.BTBHitPct 30.005907 # BTB Hit Percentage 195system.cpu.branchPred.usedRAS 271 # Number of times the RAS was used to get a target. 196system.cpu.branchPred.RASInCorrect 70 # Number of incorrect RAS predictions. 197system.cpu.dtb.read_hits 0 # DTB read hits 198system.cpu.dtb.read_misses 0 # DTB read misses 199system.cpu.dtb.read_accesses 0 # DTB read accesses 200system.cpu.dtb.write_hits 0 # DTB write hits 201system.cpu.dtb.write_misses 0 # DTB write misses 202system.cpu.dtb.write_accesses 0 # DTB write accesses 203system.cpu.dtb.hits 0 # DTB hits 204system.cpu.dtb.misses 0 # DTB misses 205system.cpu.dtb.accesses 0 # DTB accesses 206system.cpu.itb.read_hits 0 # DTB read hits 207system.cpu.itb.read_misses 0 # DTB read misses 208system.cpu.itb.read_accesses 0 # DTB read accesses 209system.cpu.itb.write_hits 0 # DTB write hits 210system.cpu.itb.write_misses 0 # DTB write misses 211system.cpu.itb.write_accesses 0 # DTB write accesses 212system.cpu.itb.hits 0 # DTB hits 213system.cpu.itb.misses 0 # DTB misses 214system.cpu.itb.accesses 0 # DTB accesses 215system.cpu.workload.num_syscalls 8 # Number of system calls 216system.cpu.numCycles 34054 # number of cpu cycles simulated 217system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 218system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 219system.cpu.fetch.icacheStallCycles 8765 # Number of cycles fetch is stalled on an Icache miss 220system.cpu.fetch.Insts 13389 # Number of instructions fetch has processed 221system.cpu.fetch.Branches 2222 # Number of branches that fetch encountered 222system.cpu.fetch.predictedBranches 779 # Number of branches that fetch has predicted taken 223system.cpu.fetch.Cycles 3272 # Number of cycles fetch has run and was not squashing or blocked 224system.cpu.fetch.SquashCycles 1401 # Number of cycles fetch has spent squashing 225system.cpu.fetch.BlockedCycles 1014 # Number of cycles fetch has spent blocked 226system.cpu.fetch.PendingTrapStallCycles 143 # Number of stall cycles due to pending traps 227system.cpu.fetch.CacheLines 2013 # Number of cache lines fetched 228system.cpu.fetch.IcacheSquashes 280 # Number of outstanding Icache misses that were squashed 229system.cpu.fetch.rateDist::samples 14126 # Number of instructions fetched each cycle (Total) 230system.cpu.fetch.rateDist::mean 0.947827 # Number of instructions fetched each cycle (Total) 231system.cpu.fetch.rateDist::stdev 2.258648 # Number of instructions fetched each cycle (Total) 232system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 233system.cpu.fetch.rateDist::0 10854 76.84% 76.84% # Number of instructions fetched each cycle (Total) 234system.cpu.fetch.rateDist::1 1348 9.54% 86.38% # Number of instructions fetched each cycle (Total) 235system.cpu.fetch.rateDist::2 105 0.74% 87.12% # Number of instructions fetched each cycle (Total) 236system.cpu.fetch.rateDist::3 135 0.96% 88.08% # Number of instructions fetched each cycle (Total) 237system.cpu.fetch.rateDist::4 305 2.16% 90.24% # Number of instructions fetched each cycle (Total) 238system.cpu.fetch.rateDist::5 118 0.84% 91.07% # Number of instructions fetched each cycle (Total) 239system.cpu.fetch.rateDist::6 156 1.10% 92.18% # Number of instructions fetched each cycle (Total) 240system.cpu.fetch.rateDist::7 160 1.13% 93.31% # Number of instructions fetched each cycle (Total) 241system.cpu.fetch.rateDist::8 945 6.69% 100.00% # Number of instructions fetched each cycle (Total) 242system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 243system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 244system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 245system.cpu.fetch.rateDist::total 14126 # Number of instructions fetched each cycle (Total) 246system.cpu.fetch.branchRate 0.065249 # Number of branch fetches per cycle 247system.cpu.fetch.rate 0.393170 # Number of inst fetches per cycle 248system.cpu.decode.IdleCycles 8860 # Number of cycles decode is idle 249system.cpu.decode.BlockedCycles 1239 # Number of cycles decode is blocked 250system.cpu.decode.RunCycles 3094 # Number of cycles decode is running 251system.cpu.decode.UnblockCycles 44 # Number of cycles decode is unblocking 252system.cpu.decode.SquashCycles 889 # Number of cycles decode is squashing 253system.cpu.decode.BranchResolved 168 # Number of times decode resolved a branch 254system.cpu.decode.BranchMispred 44 # Number of times decode detected a branch misprediction 255system.cpu.decode.DecodedInsts 12497 # Number of instructions handled by decode 256system.cpu.decode.SquashedInsts 174 # Number of squashed instructions handled by decode 257system.cpu.rename.SquashCycles 889 # Number of cycles rename is squashing 258system.cpu.rename.IdleCycles 9042 # Number of cycles rename is idle 259system.cpu.rename.BlockCycles 324 # Number of cycles rename is blocking 260system.cpu.rename.serializeStallCycles 804 # count of cycles rename stalled for serializing inst 261system.cpu.rename.RunCycles 2958 # Number of cycles rename is running 262system.cpu.rename.UnblockCycles 109 # Number of cycles rename is unblocking 263system.cpu.rename.RenamedInsts 11987 # Number of instructions processed by rename 264system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full 265system.cpu.rename.IQFullEvents 6 # Number of times rename has blocked due to IQ full 266system.cpu.rename.LSQFullEvents 93 # Number of times rename has blocked due to LSQ full 267system.cpu.rename.RenamedOperands 7237 # Number of destination operands rename has renamed 268system.cpu.rename.RenameLookups 14212 # Number of register rename lookups that rename has made 269system.cpu.rename.int_rename_lookups 14208 # Number of integer rename lookups 270system.cpu.rename.fp_rename_lookups 4 # Number of floating rename lookups 271system.cpu.rename.CommittedMaps 3398 # Number of HB maps that are committed 272system.cpu.rename.UndoneMaps 3839 # Number of HB maps that are undone due to squashing 273system.cpu.rename.serializingInsts 18 # count of serializing insts renamed 274system.cpu.rename.tempSerializingInsts 12 # count of temporary serializing insts renamed 275system.cpu.rename.skidInsts 276 # count of insts added to the skid buffer 276system.cpu.memDep0.insertedLoads 2483 # Number of loads inserted to the mem dependence unit. 277system.cpu.memDep0.insertedStores 1201 # Number of stores inserted to the mem dependence unit. 278system.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads. 279system.cpu.memDep0.conflictingStores 1 # Number of conflicting stores. 280system.cpu.iq.iqInstsAdded 9303 # Number of instructions added to the IQ (excludes non-spec) 281system.cpu.iq.iqNonSpecInstsAdded 14 # Number of non-speculative instructions added to the IQ 282system.cpu.iq.iqInstsIssued 8325 # Number of instructions issued 283system.cpu.iq.iqSquashedInstsIssued 46 # Number of squashed instructions issued 284system.cpu.iq.iqSquashedInstsExamined 3645 # Number of squashed instructions iterated over during squash; mainly for profiling 285system.cpu.iq.iqSquashedOperandsExamined 2172 # Number of squashed operands that are examined and possibly removed from graph 286system.cpu.iq.iqSquashedNonSpecRemoved 4 # Number of squashed non-spec instructions that were removed 287system.cpu.iq.issued_per_cycle::samples 14126 # Number of insts issued each cycle 288system.cpu.iq.issued_per_cycle::mean 0.589339 # Number of insts issued each cycle 289system.cpu.iq.issued_per_cycle::stdev 1.255776 # Number of insts issued each cycle 290system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 291system.cpu.iq.issued_per_cycle::0 10546 74.66% 74.66% # Number of insts issued each cycle 292system.cpu.iq.issued_per_cycle::1 1398 9.90% 84.55% # Number of insts issued each cycle 293system.cpu.iq.issued_per_cycle::2 898 6.36% 90.91% # Number of insts issued each cycle 294system.cpu.iq.issued_per_cycle::3 564 3.99% 94.90% # Number of insts issued each cycle 295system.cpu.iq.issued_per_cycle::4 360 2.55% 97.45% # Number of insts issued each cycle 296system.cpu.iq.issued_per_cycle::5 226 1.60% 99.05% # Number of insts issued each cycle 297system.cpu.iq.issued_per_cycle::6 87 0.62% 99.67% # Number of insts issued each cycle 298system.cpu.iq.issued_per_cycle::7 29 0.21% 99.87% # Number of insts issued each cycle 299system.cpu.iq.issued_per_cycle::8 18 0.13% 100.00% # Number of insts issued each cycle 300system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 301system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 302system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 303system.cpu.iq.issued_per_cycle::total 14126 # Number of insts issued each cycle 304system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 305system.cpu.iq.fu_full::IntAlu 5 3.14% 3.14% # attempts to use FU when none available 306system.cpu.iq.fu_full::IntMult 0 0.00% 3.14% # attempts to use FU when none available 307system.cpu.iq.fu_full::IntDiv 0 0.00% 3.14% # attempts to use FU when none available 308system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.14% # attempts to use FU when none available 309system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.14% # attempts to use FU when none available 310system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.14% # attempts to use FU when none available 311system.cpu.iq.fu_full::FloatMult 0 0.00% 3.14% # attempts to use FU when none available 312system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.14% # attempts to use FU when none available 313system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.14% # attempts to use FU when none available 314system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.14% # attempts to use FU when none available 315system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.14% # attempts to use FU when none available 316system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.14% # attempts to use FU when none available 317system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.14% # attempts to use FU when none available 318system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.14% # attempts to use FU when none available 319system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.14% # attempts to use FU when none available 320system.cpu.iq.fu_full::SimdMult 0 0.00% 3.14% # attempts to use FU when none available 321system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.14% # attempts to use FU when none available 322system.cpu.iq.fu_full::SimdShift 0 0.00% 3.14% # attempts to use FU when none available 323system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.14% # attempts to use FU when none available 324system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.14% # attempts to use FU when none available 325system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.14% # attempts to use FU when none available 326system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.14% # attempts to use FU when none available 327system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.14% # attempts to use FU when none available 328system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.14% # attempts to use FU when none available 329system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.14% # attempts to use FU when none available 330system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.14% # attempts to use FU when none available 331system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.14% # attempts to use FU when none available 332system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.14% # attempts to use FU when none available 333system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.14% # attempts to use FU when none available 334system.cpu.iq.fu_full::MemRead 100 62.89% 66.04% # attempts to use FU when none available 335system.cpu.iq.fu_full::MemWrite 54 33.96% 100.00% # attempts to use FU when none available 336system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 337system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 338system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 339system.cpu.iq.FU_type_0::IntAlu 4947 59.42% 59.42% # Type of FU issued 340system.cpu.iq.FU_type_0::IntMult 5 0.06% 59.48% # Type of FU issued 341system.cpu.iq.FU_type_0::IntDiv 2 0.02% 59.51% # Type of FU issued 342system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 59.53% # Type of FU issued 343system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 59.53% # Type of FU issued 344system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 59.53% # Type of FU issued 345system.cpu.iq.FU_type_0::FloatMult 0 0.00% 59.53% # Type of FU issued 346system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.53% # Type of FU issued 347system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.53% # Type of FU issued 348system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.53% # Type of FU issued 349system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.53% # Type of FU issued 350system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.53% # Type of FU issued 351system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.53% # Type of FU issued 352system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.53% # Type of FU issued 353system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.53% # Type of FU issued 354system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.53% # Type of FU issued 355system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.53% # Type of FU issued 356system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.53% # Type of FU issued 357system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.53% # Type of FU issued 358system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.53% # Type of FU issued 359system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.53% # Type of FU issued 360system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.53% # Type of FU issued 361system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.53% # Type of FU issued 362system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.53% # Type of FU issued 363system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.53% # Type of FU issued 364system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.53% # Type of FU issued 365system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.53% # Type of FU issued 366system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.53% # Type of FU issued 367system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.53% # Type of FU issued 368system.cpu.iq.FU_type_0::MemRead 2263 27.18% 86.71% # Type of FU issued 369system.cpu.iq.FU_type_0::MemWrite 1106 13.29% 100.00% # Type of FU issued 370system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 371system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 372system.cpu.iq.FU_type_0::total 8325 # Type of FU issued 373system.cpu.iq.rate 0.244465 # Inst issue rate 374system.cpu.iq.fu_busy_cnt 159 # FU busy when requested 375system.cpu.iq.fu_busy_rate 0.019099 # FU busy rate (busy events/executed inst) 376system.cpu.iq.int_inst_queue_reads 30977 # Number of integer instruction queue reads 377system.cpu.iq.int_inst_queue_writes 12971 # Number of integer instruction queue writes 378system.cpu.iq.int_inst_queue_wakeup_accesses 7469 # Number of integer instruction queue wakeup accesses 379system.cpu.iq.fp_inst_queue_reads 4 # Number of floating instruction queue reads 380system.cpu.iq.fp_inst_queue_writes 2 # Number of floating instruction queue writes 381system.cpu.iq.fp_inst_queue_wakeup_accesses 2 # Number of floating instruction queue wakeup accesses 382system.cpu.iq.int_alu_accesses 8482 # Number of integer alu accesses 383system.cpu.iq.fp_alu_accesses 2 # Number of floating point alu accesses 384system.cpu.iew.lsq.thread0.forwLoads 62 # Number of loads that had data forwarded from stores 385system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 386system.cpu.iew.lsq.thread0.squashedLoads 1320 # Number of loads squashed 387system.cpu.iew.lsq.thread0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed 388system.cpu.iew.lsq.thread0.memOrderViolation 12 # Number of memory ordering violations 389system.cpu.iew.lsq.thread0.squashedStores 276 # Number of stores squashed 390system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 391system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 392system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 393system.cpu.iew.lsq.thread0.cacheBlocked 38 # Number of times an access to memory failed due to the cache being blocked 394system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 395system.cpu.iew.iewSquashCycles 889 # Number of cycles IEW is squashing 396system.cpu.iew.iewBlockCycles 223 # Number of cycles IEW is blocking 397system.cpu.iew.iewUnblockCycles 10 # Number of cycles IEW is unblocking 398system.cpu.iew.iewDispatchedInsts 10864 # Number of instructions dispatched to IQ 399system.cpu.iew.iewDispSquashedInsts 83 # Number of squashed instructions skipped by dispatch 400system.cpu.iew.iewDispLoadInsts 2483 # Number of dispatched load instructions 401system.cpu.iew.iewDispStoreInsts 1201 # Number of dispatched store instructions 402system.cpu.iew.iewDispNonSpecInsts 14 # Number of dispatched non-speculative instructions 403system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall 404system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 405system.cpu.iew.memOrderViolationEvents 12 # Number of memory order violations 406system.cpu.iew.predictedTakenIncorrect 106 # Number of branches that were predicted taken incorrectly 407system.cpu.iew.predictedNotTakenIncorrect 359 # Number of branches that were predicted not taken incorrectly 408system.cpu.iew.branchMispredicts 465 # Number of branch mispredicts detected at execute 409system.cpu.iew.iewExecutedInsts 7936 # Number of executed instructions 410system.cpu.iew.iewExecLoadInsts 2125 # Number of load instructions executed 411system.cpu.iew.iewExecSquashedInsts 389 # Number of squashed instructions skipped in execute 412system.cpu.iew.exec_swp 0 # number of swp insts executed 413system.cpu.iew.exec_nop 1547 # number of nop insts executed 414system.cpu.iew.exec_refs 3203 # number of memory reference insts executed 415system.cpu.iew.exec_branches 1355 # Number of branches executed 416system.cpu.iew.exec_stores 1078 # Number of stores executed 417system.cpu.iew.exec_rate 0.233042 # Inst execution rate 418system.cpu.iew.wb_sent 7560 # cumulative count of insts sent to commit 419system.cpu.iew.wb_count 7471 # cumulative count of insts written-back 420system.cpu.iew.wb_producers 2950 # num instructions producing a value 421system.cpu.iew.wb_consumers 4259 # num instructions consuming a value 422system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 423system.cpu.iew.wb_rate 0.219387 # insts written-back per cycle 424system.cpu.iew.wb_fanout 0.692651 # average fanout of values written-back 425system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 426system.cpu.commit.commitSquashedInsts 5043 # The number of squashed insts skipped by commit 427system.cpu.commit.commitNonSpecStalls 10 # The number of times commit has been forced to stall to communicate backwards 428system.cpu.commit.branchMispredicts 396 # The number of times a branch was mispredicted 429system.cpu.commit.committed_per_cycle::samples 13237 # Number of insts commited each cycle 430system.cpu.commit.committed_per_cycle::mean 0.439148 # Number of insts commited each cycle 431system.cpu.commit.committed_per_cycle::stdev 1.223024 # Number of insts commited each cycle 432system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 433system.cpu.commit.committed_per_cycle::0 10853 81.99% 81.99% # Number of insts commited each cycle 434system.cpu.commit.committed_per_cycle::1 966 7.30% 89.29% # Number of insts commited each cycle 435system.cpu.commit.committed_per_cycle::2 635 4.80% 94.08% # Number of insts commited each cycle 436system.cpu.commit.committed_per_cycle::3 328 2.48% 96.56% # Number of insts commited each cycle 437system.cpu.commit.committed_per_cycle::4 148 1.12% 97.68% # Number of insts commited each cycle 438system.cpu.commit.committed_per_cycle::5 96 0.73% 98.41% # Number of insts commited each cycle 439system.cpu.commit.committed_per_cycle::6 63 0.48% 98.88% # Number of insts commited each cycle 440system.cpu.commit.committed_per_cycle::7 41 0.31% 99.19% # Number of insts commited each cycle 441system.cpu.commit.committed_per_cycle::8 107 0.81% 100.00% # Number of insts commited each cycle 442system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 443system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 444system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 445system.cpu.commit.committed_per_cycle::total 13237 # Number of insts commited each cycle 446system.cpu.commit.committedInsts 5813 # Number of instructions committed 447system.cpu.commit.committedOps 5813 # Number of ops (including micro ops) committed 448system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 449system.cpu.commit.refs 2088 # Number of memory references committed 450system.cpu.commit.loads 1163 # Number of loads committed 451system.cpu.commit.membars 0 # Number of memory barriers committed 452system.cpu.commit.branches 915 # Number of branches committed 453system.cpu.commit.fp_insts 2 # Number of committed floating point instructions. 454system.cpu.commit.int_insts 5111 # Number of committed integer instructions. 455system.cpu.commit.function_calls 87 # Number of function calls committed. 456system.cpu.commit.bw_lim_events 107 # number cycles where commit BW limit reached 457system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 458system.cpu.rob.rob_reads 23973 # The number of ROB reads 459system.cpu.rob.rob_writes 22610 # The number of ROB writes 460system.cpu.timesIdled 288 # Number of times that the entire CPU went into an idle state and unscheduled itself 461system.cpu.idleCycles 19928 # Total number of cycles that the CPU has spent unscheduled due to idling 462system.cpu.committedInsts 5156 # Number of Instructions Simulated 463system.cpu.committedOps 5156 # Number of Ops (including micro ops) Simulated 464system.cpu.committedInsts_total 5156 # Number of Instructions Simulated 465system.cpu.cpi 6.604732 # CPI: Cycles Per Instruction 466system.cpu.cpi_total 6.604732 # CPI: Total CPI of All Threads 467system.cpu.ipc 0.151407 # IPC: Instructions Per Cycle 468system.cpu.ipc_total 0.151407 # IPC: Total IPC of All Threads 469system.cpu.int_regfile_reads 10756 # number of integer regfile reads 470system.cpu.int_regfile_writes 5239 # number of integer regfile writes 471system.cpu.fp_regfile_reads 3 # number of floating regfile reads 472system.cpu.fp_regfile_writes 1 # number of floating regfile writes 473system.cpu.misc_regfile_reads 150 # number of misc regfile reads 474system.cpu.icache.replacements 17 # number of replacements 475system.cpu.icache.tagsinuse 162.249914 # Cycle average of tags in use 476system.cpu.icache.total_refs 1566 # Total number of references to valid blocks. 477system.cpu.icache.sampled_refs 339 # Sample count of references to valid blocks. 478system.cpu.icache.avg_refs 4.619469 # Average number of references to valid blocks. 479system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 480system.cpu.icache.occ_blocks::cpu.inst 162.249914 # Average occupied blocks per requestor 481system.cpu.icache.occ_percent::cpu.inst 0.079224 # Average percentage of cache occupancy 482system.cpu.icache.occ_percent::total 0.079224 # Average percentage of cache occupancy 483system.cpu.icache.ReadReq_hits::cpu.inst 1566 # number of ReadReq hits 484system.cpu.icache.ReadReq_hits::total 1566 # number of ReadReq hits 485system.cpu.icache.demand_hits::cpu.inst 1566 # number of demand (read+write) hits 486system.cpu.icache.demand_hits::total 1566 # number of demand (read+write) hits 487system.cpu.icache.overall_hits::cpu.inst 1566 # number of overall hits 488system.cpu.icache.overall_hits::total 1566 # number of overall hits 489system.cpu.icache.ReadReq_misses::cpu.inst 447 # number of ReadReq misses 490system.cpu.icache.ReadReq_misses::total 447 # number of ReadReq misses 491system.cpu.icache.demand_misses::cpu.inst 447 # number of demand (read+write) misses 492system.cpu.icache.demand_misses::total 447 # number of demand (read+write) misses 493system.cpu.icache.overall_misses::cpu.inst 447 # number of overall misses 494system.cpu.icache.overall_misses::total 447 # number of overall misses 495system.cpu.icache.ReadReq_miss_latency::cpu.inst 22381500 # number of ReadReq miss cycles 496system.cpu.icache.ReadReq_miss_latency::total 22381500 # number of ReadReq miss cycles 497system.cpu.icache.demand_miss_latency::cpu.inst 22381500 # number of demand (read+write) miss cycles 498system.cpu.icache.demand_miss_latency::total 22381500 # number of demand (read+write) miss cycles 499system.cpu.icache.overall_miss_latency::cpu.inst 22381500 # number of overall miss cycles 500system.cpu.icache.overall_miss_latency::total 22381500 # number of overall miss cycles 501system.cpu.icache.ReadReq_accesses::cpu.inst 2013 # number of ReadReq accesses(hits+misses) 502system.cpu.icache.ReadReq_accesses::total 2013 # number of ReadReq accesses(hits+misses) 503system.cpu.icache.demand_accesses::cpu.inst 2013 # number of demand (read+write) accesses 504system.cpu.icache.demand_accesses::total 2013 # number of demand (read+write) accesses 505system.cpu.icache.overall_accesses::cpu.inst 2013 # number of overall (read+write) accesses 506system.cpu.icache.overall_accesses::total 2013 # number of overall (read+write) accesses 507system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.222057 # miss rate for ReadReq accesses 508system.cpu.icache.ReadReq_miss_rate::total 0.222057 # miss rate for ReadReq accesses 509system.cpu.icache.demand_miss_rate::cpu.inst 0.222057 # miss rate for demand accesses 510system.cpu.icache.demand_miss_rate::total 0.222057 # miss rate for demand accesses 511system.cpu.icache.overall_miss_rate::cpu.inst 0.222057 # miss rate for overall accesses 512system.cpu.icache.overall_miss_rate::total 0.222057 # miss rate for overall accesses 513system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50070.469799 # average ReadReq miss latency 514system.cpu.icache.ReadReq_avg_miss_latency::total 50070.469799 # average ReadReq miss latency 515system.cpu.icache.demand_avg_miss_latency::cpu.inst 50070.469799 # average overall miss latency 516system.cpu.icache.demand_avg_miss_latency::total 50070.469799 # average overall miss latency 517system.cpu.icache.overall_avg_miss_latency::cpu.inst 50070.469799 # average overall miss latency 518system.cpu.icache.overall_avg_miss_latency::total 50070.469799 # average overall miss latency 519system.cpu.icache.blocked_cycles::no_mshrs 6 # number of cycles access was blocked 520system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 521system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked 522system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 523system.cpu.icache.avg_blocked_cycles::no_mshrs 6 # average number of cycles each access was blocked 524system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 525system.cpu.icache.fast_writes 0 # number of fast writes performed 526system.cpu.icache.cache_copies 0 # number of cache copies performed 527system.cpu.icache.ReadReq_mshr_hits::cpu.inst 108 # number of ReadReq MSHR hits 528system.cpu.icache.ReadReq_mshr_hits::total 108 # number of ReadReq MSHR hits 529system.cpu.icache.demand_mshr_hits::cpu.inst 108 # number of demand (read+write) MSHR hits 530system.cpu.icache.demand_mshr_hits::total 108 # number of demand (read+write) MSHR hits 531system.cpu.icache.overall_mshr_hits::cpu.inst 108 # number of overall MSHR hits 532system.cpu.icache.overall_mshr_hits::total 108 # number of overall MSHR hits 533system.cpu.icache.ReadReq_mshr_misses::cpu.inst 339 # number of ReadReq MSHR misses 534system.cpu.icache.ReadReq_mshr_misses::total 339 # number of ReadReq MSHR misses 535system.cpu.icache.demand_mshr_misses::cpu.inst 339 # number of demand (read+write) MSHR misses 536system.cpu.icache.demand_mshr_misses::total 339 # number of demand (read+write) MSHR misses 537system.cpu.icache.overall_mshr_misses::cpu.inst 339 # number of overall MSHR misses 538system.cpu.icache.overall_mshr_misses::total 339 # number of overall MSHR misses 539system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 17822000 # number of ReadReq MSHR miss cycles 540system.cpu.icache.ReadReq_mshr_miss_latency::total 17822000 # number of ReadReq MSHR miss cycles 541system.cpu.icache.demand_mshr_miss_latency::cpu.inst 17822000 # number of demand (read+write) MSHR miss cycles 542system.cpu.icache.demand_mshr_miss_latency::total 17822000 # number of demand (read+write) MSHR miss cycles 543system.cpu.icache.overall_mshr_miss_latency::cpu.inst 17822000 # number of overall MSHR miss cycles 544system.cpu.icache.overall_mshr_miss_latency::total 17822000 # number of overall MSHR miss cycles 545system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.168405 # mshr miss rate for ReadReq accesses 546system.cpu.icache.ReadReq_mshr_miss_rate::total 0.168405 # mshr miss rate for ReadReq accesses 547system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.168405 # mshr miss rate for demand accesses 548system.cpu.icache.demand_mshr_miss_rate::total 0.168405 # mshr miss rate for demand accesses 549system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.168405 # mshr miss rate for overall accesses 550system.cpu.icache.overall_mshr_miss_rate::total 0.168405 # mshr miss rate for overall accesses 551system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 52572.271386 # average ReadReq mshr miss latency 552system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 52572.271386 # average ReadReq mshr miss latency 553system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 52572.271386 # average overall mshr miss latency 554system.cpu.icache.demand_avg_mshr_miss_latency::total 52572.271386 # average overall mshr miss latency 555system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 52572.271386 # average overall mshr miss latency 556system.cpu.icache.overall_avg_mshr_miss_latency::total 52572.271386 # average overall mshr miss latency 557system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 558system.cpu.l2cache.replacements 0 # number of replacements 559system.cpu.l2cache.tagsinuse 222.426618 # Cycle average of tags in use 560system.cpu.l2cache.total_refs 3 # Total number of references to valid blocks. 561system.cpu.l2cache.sampled_refs 427 # Sample count of references to valid blocks. 562system.cpu.l2cache.avg_refs 0.007026 # Average number of references to valid blocks. 563system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 564system.cpu.l2cache.occ_blocks::cpu.inst 164.638321 # Average occupied blocks per requestor 565system.cpu.l2cache.occ_blocks::cpu.data 57.788297 # Average occupied blocks per requestor 566system.cpu.l2cache.occ_percent::cpu.inst 0.005024 # Average percentage of cache occupancy 567system.cpu.l2cache.occ_percent::cpu.data 0.001764 # Average percentage of cache occupancy 568system.cpu.l2cache.occ_percent::total 0.006788 # Average percentage of cache occupancy 569system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits 570system.cpu.l2cache.ReadReq_hits::total 3 # number of ReadReq hits 571system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits 572system.cpu.l2cache.demand_hits::total 3 # number of demand (read+write) hits 573system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits 574system.cpu.l2cache.overall_hits::total 3 # number of overall hits 575system.cpu.l2cache.ReadReq_misses::cpu.inst 336 # number of ReadReq misses 576system.cpu.l2cache.ReadReq_misses::cpu.data 91 # number of ReadReq misses 577system.cpu.l2cache.ReadReq_misses::total 427 # number of ReadReq misses 578system.cpu.l2cache.ReadExReq_misses::cpu.data 51 # number of ReadExReq misses 579system.cpu.l2cache.ReadExReq_misses::total 51 # number of ReadExReq misses 580system.cpu.l2cache.demand_misses::cpu.inst 336 # number of demand (read+write) misses 581system.cpu.l2cache.demand_misses::cpu.data 142 # number of demand (read+write) misses 582system.cpu.l2cache.demand_misses::total 478 # number of demand (read+write) misses 583system.cpu.l2cache.overall_misses::cpu.inst 336 # number of overall misses 584system.cpu.l2cache.overall_misses::cpu.data 142 # number of overall misses 585system.cpu.l2cache.overall_misses::total 478 # number of overall misses 586system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 17452500 # number of ReadReq miss cycles 587system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5919000 # number of ReadReq miss cycles 588system.cpu.l2cache.ReadReq_miss_latency::total 23371500 # number of ReadReq miss cycles 589system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2657000 # number of ReadExReq miss cycles 590system.cpu.l2cache.ReadExReq_miss_latency::total 2657000 # number of ReadExReq miss cycles 591system.cpu.l2cache.demand_miss_latency::cpu.inst 17452500 # number of demand (read+write) miss cycles 592system.cpu.l2cache.demand_miss_latency::cpu.data 8576000 # number of demand (read+write) miss cycles 593system.cpu.l2cache.demand_miss_latency::total 26028500 # number of demand (read+write) miss cycles 594system.cpu.l2cache.overall_miss_latency::cpu.inst 17452500 # number of overall miss cycles 595system.cpu.l2cache.overall_miss_latency::cpu.data 8576000 # number of overall miss cycles 596system.cpu.l2cache.overall_miss_latency::total 26028500 # number of overall miss cycles 597system.cpu.l2cache.ReadReq_accesses::cpu.inst 339 # number of ReadReq accesses(hits+misses) 598system.cpu.l2cache.ReadReq_accesses::cpu.data 91 # number of ReadReq accesses(hits+misses) 599system.cpu.l2cache.ReadReq_accesses::total 430 # number of ReadReq accesses(hits+misses) 600system.cpu.l2cache.ReadExReq_accesses::cpu.data 51 # number of ReadExReq accesses(hits+misses) 601system.cpu.l2cache.ReadExReq_accesses::total 51 # number of ReadExReq accesses(hits+misses) 602system.cpu.l2cache.demand_accesses::cpu.inst 339 # number of demand (read+write) accesses 603system.cpu.l2cache.demand_accesses::cpu.data 142 # number of demand (read+write) accesses 604system.cpu.l2cache.demand_accesses::total 481 # number of demand (read+write) accesses 605system.cpu.l2cache.overall_accesses::cpu.inst 339 # number of overall (read+write) accesses 606system.cpu.l2cache.overall_accesses::cpu.data 142 # number of overall (read+write) accesses 607system.cpu.l2cache.overall_accesses::total 481 # number of overall (read+write) accesses 608system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.991150 # miss rate for ReadReq accesses 609system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 610system.cpu.l2cache.ReadReq_miss_rate::total 0.993023 # miss rate for ReadReq accesses 611system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 612system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 613system.cpu.l2cache.demand_miss_rate::cpu.inst 0.991150 # miss rate for demand accesses 614system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 615system.cpu.l2cache.demand_miss_rate::total 0.993763 # miss rate for demand accesses 616system.cpu.l2cache.overall_miss_rate::cpu.inst 0.991150 # miss rate for overall accesses 617system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 618system.cpu.l2cache.overall_miss_rate::total 0.993763 # miss rate for overall accesses 619system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 51941.964286 # average ReadReq miss latency 620system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65043.956044 # average ReadReq miss latency 621system.cpu.l2cache.ReadReq_avg_miss_latency::total 54734.192037 # average ReadReq miss latency 622system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52098.039216 # average ReadExReq miss latency 623system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52098.039216 # average ReadExReq miss latency 624system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 51941.964286 # average overall miss latency 625system.cpu.l2cache.demand_avg_miss_latency::cpu.data 60394.366197 # average overall miss latency 626system.cpu.l2cache.demand_avg_miss_latency::total 54452.928870 # average overall miss latency 627system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 51941.964286 # average overall miss latency 628system.cpu.l2cache.overall_avg_miss_latency::cpu.data 60394.366197 # average overall miss latency 629system.cpu.l2cache.overall_avg_miss_latency::total 54452.928870 # average overall miss latency 630system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 631system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 632system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 633system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 634system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 635system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 636system.cpu.l2cache.fast_writes 0 # number of fast writes performed 637system.cpu.l2cache.cache_copies 0 # number of cache copies performed 638system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 336 # number of ReadReq MSHR misses 639system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses 640system.cpu.l2cache.ReadReq_mshr_misses::total 427 # number of ReadReq MSHR misses 641system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 51 # number of ReadExReq MSHR misses 642system.cpu.l2cache.ReadExReq_mshr_misses::total 51 # number of ReadExReq MSHR misses 643system.cpu.l2cache.demand_mshr_misses::cpu.inst 336 # number of demand (read+write) MSHR misses 644system.cpu.l2cache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses 645system.cpu.l2cache.demand_mshr_misses::total 478 # number of demand (read+write) MSHR misses 646system.cpu.l2cache.overall_mshr_misses::cpu.inst 336 # number of overall MSHR misses 647system.cpu.l2cache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses 648system.cpu.l2cache.overall_mshr_misses::total 478 # number of overall MSHR misses 649system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 13273303 # number of ReadReq MSHR miss cycles 650system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4804087 # number of ReadReq MSHR miss cycles 651system.cpu.l2cache.ReadReq_mshr_miss_latency::total 18077390 # number of ReadReq MSHR miss cycles 652system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2032056 # number of ReadExReq MSHR miss cycles 653system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2032056 # number of ReadExReq MSHR miss cycles 654system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 13273303 # number of demand (read+write) MSHR miss cycles 655system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6836143 # number of demand (read+write) MSHR miss cycles 656system.cpu.l2cache.demand_mshr_miss_latency::total 20109446 # number of demand (read+write) MSHR miss cycles 657system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 13273303 # number of overall MSHR miss cycles 658system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6836143 # number of overall MSHR miss cycles 659system.cpu.l2cache.overall_mshr_miss_latency::total 20109446 # number of overall MSHR miss cycles 660system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.991150 # mshr miss rate for ReadReq accesses 661system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 662system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.993023 # mshr miss rate for ReadReq accesses 663system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 664system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 665system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.991150 # mshr miss rate for demand accesses 666system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 667system.cpu.l2cache.demand_mshr_miss_rate::total 0.993763 # mshr miss rate for demand accesses 668system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.991150 # mshr miss rate for overall accesses 669system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 670system.cpu.l2cache.overall_mshr_miss_rate::total 0.993763 # mshr miss rate for overall accesses 671system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39503.877976 # average ReadReq mshr miss latency 672system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 52792.164835 # average ReadReq mshr miss latency 673system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 42335.807963 # average ReadReq mshr miss latency 674system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 39844.235294 # average ReadExReq mshr miss latency 675system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 39844.235294 # average ReadExReq mshr miss latency 676system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39503.877976 # average overall mshr miss latency 677system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 48141.852113 # average overall mshr miss latency 678system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42069.970711 # average overall mshr miss latency 679system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39503.877976 # average overall mshr miss latency 680system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 48141.852113 # average overall mshr miss latency 681system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42069.970711 # average overall mshr miss latency 682system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 683system.cpu.dcache.replacements 0 # number of replacements 684system.cpu.dcache.tagsinuse 91.642501 # Cycle average of tags in use 685system.cpu.dcache.total_refs 2424 # Total number of references to valid blocks. 686system.cpu.dcache.sampled_refs 142 # Sample count of references to valid blocks. 687system.cpu.dcache.avg_refs 17.070423 # Average number of references to valid blocks. 688system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 689system.cpu.dcache.occ_blocks::cpu.data 91.642501 # Average occupied blocks per requestor 690system.cpu.dcache.occ_percent::cpu.data 0.022374 # Average percentage of cache occupancy 691system.cpu.dcache.occ_percent::total 0.022374 # Average percentage of cache occupancy 692system.cpu.dcache.ReadReq_hits::cpu.data 1852 # number of ReadReq hits 693system.cpu.dcache.ReadReq_hits::total 1852 # number of ReadReq hits 694system.cpu.dcache.WriteReq_hits::cpu.data 572 # number of WriteReq hits 695system.cpu.dcache.WriteReq_hits::total 572 # number of WriteReq hits 696system.cpu.dcache.demand_hits::cpu.data 2424 # number of demand (read+write) hits 697system.cpu.dcache.demand_hits::total 2424 # number of demand (read+write) hits 698system.cpu.dcache.overall_hits::cpu.data 2424 # number of overall hits 699system.cpu.dcache.overall_hits::total 2424 # number of overall hits 700system.cpu.dcache.ReadReq_misses::cpu.data 148 # number of ReadReq misses 701system.cpu.dcache.ReadReq_misses::total 148 # number of ReadReq misses 702system.cpu.dcache.WriteReq_misses::cpu.data 353 # number of WriteReq misses 703system.cpu.dcache.WriteReq_misses::total 353 # number of WriteReq misses 704system.cpu.dcache.demand_misses::cpu.data 501 # number of demand (read+write) misses 705system.cpu.dcache.demand_misses::total 501 # number of demand (read+write) misses 706system.cpu.dcache.overall_misses::cpu.data 501 # number of overall misses 707system.cpu.dcache.overall_misses::total 501 # number of overall misses 708system.cpu.dcache.ReadReq_miss_latency::cpu.data 9019500 # number of ReadReq miss cycles 709system.cpu.dcache.ReadReq_miss_latency::total 9019500 # number of ReadReq miss cycles 710system.cpu.dcache.WriteReq_miss_latency::cpu.data 15098999 # number of WriteReq miss cycles 711system.cpu.dcache.WriteReq_miss_latency::total 15098999 # number of WriteReq miss cycles 712system.cpu.dcache.demand_miss_latency::cpu.data 24118499 # number of demand (read+write) miss cycles 713system.cpu.dcache.demand_miss_latency::total 24118499 # number of demand (read+write) miss cycles 714system.cpu.dcache.overall_miss_latency::cpu.data 24118499 # number of overall miss cycles 715system.cpu.dcache.overall_miss_latency::total 24118499 # number of overall miss cycles 716system.cpu.dcache.ReadReq_accesses::cpu.data 2000 # number of ReadReq accesses(hits+misses) 717system.cpu.dcache.ReadReq_accesses::total 2000 # number of ReadReq accesses(hits+misses) 718system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses) 719system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses) 720system.cpu.dcache.demand_accesses::cpu.data 2925 # number of demand (read+write) accesses 721system.cpu.dcache.demand_accesses::total 2925 # number of demand (read+write) accesses 722system.cpu.dcache.overall_accesses::cpu.data 2925 # number of overall (read+write) accesses 723system.cpu.dcache.overall_accesses::total 2925 # number of overall (read+write) accesses 724system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.074000 # miss rate for ReadReq accesses 725system.cpu.dcache.ReadReq_miss_rate::total 0.074000 # miss rate for ReadReq accesses 726system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.381622 # miss rate for WriteReq accesses 727system.cpu.dcache.WriteReq_miss_rate::total 0.381622 # miss rate for WriteReq accesses 728system.cpu.dcache.demand_miss_rate::cpu.data 0.171282 # miss rate for demand accesses 729system.cpu.dcache.demand_miss_rate::total 0.171282 # miss rate for demand accesses 730system.cpu.dcache.overall_miss_rate::cpu.data 0.171282 # miss rate for overall accesses 731system.cpu.dcache.overall_miss_rate::total 0.171282 # miss rate for overall accesses 732system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 60942.567568 # average ReadReq miss latency 733system.cpu.dcache.ReadReq_avg_miss_latency::total 60942.567568 # average ReadReq miss latency 734system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42773.368272 # average WriteReq miss latency 735system.cpu.dcache.WriteReq_avg_miss_latency::total 42773.368272 # average WriteReq miss latency 736system.cpu.dcache.demand_avg_miss_latency::cpu.data 48140.716567 # average overall miss latency 737system.cpu.dcache.demand_avg_miss_latency::total 48140.716567 # average overall miss latency 738system.cpu.dcache.overall_avg_miss_latency::cpu.data 48140.716567 # average overall miss latency 739system.cpu.dcache.overall_avg_miss_latency::total 48140.716567 # average overall miss latency 740system.cpu.dcache.blocked_cycles::no_mshrs 488 # number of cycles access was blocked 741system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 742system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked 743system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 744system.cpu.dcache.avg_blocked_cycles::no_mshrs 44.363636 # average number of cycles each access was blocked 745system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 746system.cpu.dcache.fast_writes 0 # number of fast writes performed 747system.cpu.dcache.cache_copies 0 # number of cache copies performed 748system.cpu.dcache.ReadReq_mshr_hits::cpu.data 57 # number of ReadReq MSHR hits 749system.cpu.dcache.ReadReq_mshr_hits::total 57 # number of ReadReq MSHR hits 750system.cpu.dcache.WriteReq_mshr_hits::cpu.data 302 # number of WriteReq MSHR hits 751system.cpu.dcache.WriteReq_mshr_hits::total 302 # number of WriteReq MSHR hits 752system.cpu.dcache.demand_mshr_hits::cpu.data 359 # number of demand (read+write) MSHR hits 753system.cpu.dcache.demand_mshr_hits::total 359 # number of demand (read+write) MSHR hits 754system.cpu.dcache.overall_mshr_hits::cpu.data 359 # number of overall MSHR hits 755system.cpu.dcache.overall_mshr_hits::total 359 # number of overall MSHR hits 756system.cpu.dcache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses 757system.cpu.dcache.ReadReq_mshr_misses::total 91 # number of ReadReq MSHR misses 758system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses 759system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses 760system.cpu.dcache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses 761system.cpu.dcache.demand_mshr_misses::total 142 # number of demand (read+write) MSHR misses 762system.cpu.dcache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses 763system.cpu.dcache.overall_mshr_misses::total 142 # number of overall MSHR misses 764system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6013500 # number of ReadReq MSHR miss cycles 765system.cpu.dcache.ReadReq_mshr_miss_latency::total 6013500 # number of ReadReq MSHR miss cycles 766system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2708999 # number of WriteReq MSHR miss cycles 767system.cpu.dcache.WriteReq_mshr_miss_latency::total 2708999 # number of WriteReq MSHR miss cycles 768system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8722499 # number of demand (read+write) MSHR miss cycles 769system.cpu.dcache.demand_mshr_miss_latency::total 8722499 # number of demand (read+write) MSHR miss cycles 770system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8722499 # number of overall MSHR miss cycles 771system.cpu.dcache.overall_mshr_miss_latency::total 8722499 # number of overall MSHR miss cycles 772system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.045500 # mshr miss rate for ReadReq accesses 773system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.045500 # mshr miss rate for ReadReq accesses 774system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses 775system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses 776system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048547 # mshr miss rate for demand accesses 777system.cpu.dcache.demand_mshr_miss_rate::total 0.048547 # mshr miss rate for demand accesses 778system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048547 # mshr miss rate for overall accesses 779system.cpu.dcache.overall_mshr_miss_rate::total 0.048547 # mshr miss rate for overall accesses 780system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 66082.417582 # average ReadReq mshr miss latency 781system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 66082.417582 # average ReadReq mshr miss latency 782system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53117.627451 # average WriteReq mshr miss latency 783system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53117.627451 # average WriteReq mshr miss latency 784system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 61426.049296 # average overall mshr miss latency 785system.cpu.dcache.demand_avg_mshr_miss_latency::total 61426.049296 # average overall mshr miss latency 786system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 61426.049296 # average overall mshr miss latency 787system.cpu.dcache.overall_avg_mshr_miss_latency::total 61426.049296 # average overall mshr miss latency 788system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 789 790---------- End Simulation Statistics ---------- 791