stats.txt revision 9285:9901180cd573
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000013                       # Number of seconds simulated
4sim_ticks                                    12603500                       # Number of ticks simulated
5final_tick                                   12603500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  49943                       # Simulator instruction rate (inst/s)
8host_op_rate                                    49935                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              122043566                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 220512                       # Number of bytes of host memory used
11host_seconds                                     0.10                       # Real time elapsed on the host
12sim_insts                                        5156                       # Number of instructions simulated
13sim_ops                                          5156                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst             21696                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data              9024                       # Number of bytes read from this memory
16system.physmem.bytes_read::total                30720                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst        21696                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total           21696                       # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst                339                       # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data                141                       # Number of read requests responded to by this memory
21system.physmem.num_reads::total                   480                       # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst           1721426588                       # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data            715991590                       # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total              2437418177                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst      1721426588                       # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total         1721426588                       # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst          1721426588                       # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data           715991590                       # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total             2437418177                       # Total bandwidth to/from this memory (bytes/s)
30system.cpu.dtb.read_hits                            0                       # DTB read hits
31system.cpu.dtb.read_misses                          0                       # DTB read misses
32system.cpu.dtb.read_accesses                        0                       # DTB read accesses
33system.cpu.dtb.write_hits                           0                       # DTB write hits
34system.cpu.dtb.write_misses                         0                       # DTB write misses
35system.cpu.dtb.write_accesses                       0                       # DTB write accesses
36system.cpu.dtb.hits                                 0                       # DTB hits
37system.cpu.dtb.misses                               0                       # DTB misses
38system.cpu.dtb.accesses                             0                       # DTB accesses
39system.cpu.itb.read_hits                            0                       # DTB read hits
40system.cpu.itb.read_misses                          0                       # DTB read misses
41system.cpu.itb.read_accesses                        0                       # DTB read accesses
42system.cpu.itb.write_hits                           0                       # DTB write hits
43system.cpu.itb.write_misses                         0                       # DTB write misses
44system.cpu.itb.write_accesses                       0                       # DTB write accesses
45system.cpu.itb.hits                                 0                       # DTB hits
46system.cpu.itb.misses                               0                       # DTB misses
47system.cpu.itb.accesses                             0                       # DTB accesses
48system.cpu.workload.num_syscalls                    8                       # Number of system calls
49system.cpu.numCycles                            25208                       # number of cpu cycles simulated
50system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
51system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
52system.cpu.BPredUnit.lookups                     2076                       # Number of BP lookups
53system.cpu.BPredUnit.condPredicted               1377                       # Number of conditional branches predicted
54system.cpu.BPredUnit.condIncorrect                440                       # Number of conditional branches incorrect
55system.cpu.BPredUnit.BTBLookups                  1640                       # Number of BTB lookups
56system.cpu.BPredUnit.BTBHits                      471                       # Number of BTB hits
57system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
58system.cpu.BPredUnit.usedRAS                      262                       # Number of times the RAS was used to get a target.
59system.cpu.BPredUnit.RASInCorrect                  67                       # Number of incorrect RAS predictions.
60system.cpu.fetch.icacheStallCycles               8496                       # Number of cycles fetch is stalled on an Icache miss
61system.cpu.fetch.Insts                          12782                       # Number of instructions fetch has processed
62system.cpu.fetch.Branches                        2076                       # Number of branches that fetch encountered
63system.cpu.fetch.predictedBranches                733                       # Number of branches that fetch has predicted taken
64system.cpu.fetch.Cycles                          3147                       # Number of cycles fetch has run and was not squashing or blocked
65system.cpu.fetch.SquashCycles                    1298                       # Number of cycles fetch has spent squashing
66system.cpu.fetch.BlockedCycles                    705                       # Number of cycles fetch has spent blocked
67system.cpu.fetch.MiscStallCycles                    1                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
68system.cpu.fetch.PendingTrapStallCycles           143                       # Number of stall cycles due to pending traps
69system.cpu.fetch.CacheLines                      1923                       # Number of cache lines fetched
70system.cpu.fetch.IcacheSquashes                   260                       # Number of outstanding Icache misses that were squashed
71system.cpu.fetch.rateDist::samples              13341                       # Number of instructions fetched each cycle (Total)
72system.cpu.fetch.rateDist::mean              0.958099                       # Number of instructions fetched each cycle (Total)
73system.cpu.fetch.rateDist::stdev             2.266693                       # Number of instructions fetched each cycle (Total)
74system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
75system.cpu.fetch.rateDist::0                    10194     76.41%     76.41% # Number of instructions fetched each cycle (Total)
76system.cpu.fetch.rateDist::1                     1306      9.79%     86.20% # Number of instructions fetched each cycle (Total)
77system.cpu.fetch.rateDist::2                      106      0.79%     86.99% # Number of instructions fetched each cycle (Total)
78system.cpu.fetch.rateDist::3                      141      1.06%     88.05% # Number of instructions fetched each cycle (Total)
79system.cpu.fetch.rateDist::4                      294      2.20%     90.26% # Number of instructions fetched each cycle (Total)
80system.cpu.fetch.rateDist::5                      100      0.75%     91.01% # Number of instructions fetched each cycle (Total)
81system.cpu.fetch.rateDist::6                      154      1.15%     92.16% # Number of instructions fetched each cycle (Total)
82system.cpu.fetch.rateDist::7                      127      0.95%     93.11% # Number of instructions fetched each cycle (Total)
83system.cpu.fetch.rateDist::8                      919      6.89%    100.00% # Number of instructions fetched each cycle (Total)
84system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
85system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
86system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
87system.cpu.fetch.rateDist::total                13341                       # Number of instructions fetched each cycle (Total)
88system.cpu.fetch.branchRate                  0.082355                       # Number of branch fetches per cycle
89system.cpu.fetch.rate                        0.507061                       # Number of inst fetches per cycle
90system.cpu.decode.IdleCycles                     8622                       # Number of cycles decode is idle
91system.cpu.decode.BlockedCycles                   899                       # Number of cycles decode is blocked
92system.cpu.decode.RunCycles                      2969                       # Number of cycles decode is running
93system.cpu.decode.UnblockCycles                    47                       # Number of cycles decode is unblocking
94system.cpu.decode.SquashCycles                    804                       # Number of cycles decode is squashing
95system.cpu.decode.BranchResolved                  145                       # Number of times decode resolved a branch
96system.cpu.decode.BranchMispred                    46                       # Number of times decode detected a branch misprediction
97system.cpu.decode.DecodedInsts                  11860                       # Number of instructions handled by decode
98system.cpu.decode.SquashedInsts                   178                       # Number of squashed instructions handled by decode
99system.cpu.rename.SquashCycles                    804                       # Number of cycles rename is squashing
100system.cpu.rename.IdleCycles                     8807                       # Number of cycles rename is idle
101system.cpu.rename.BlockCycles                     246                       # Number of cycles rename is blocking
102system.cpu.rename.serializeStallCycles            544                       # count of cycles rename stalled for serializing inst
103system.cpu.rename.RunCycles                      2833                       # Number of cycles rename is running
104system.cpu.rename.UnblockCycles                   107                       # Number of cycles rename is unblocking
105system.cpu.rename.RenamedInsts                  11360                       # Number of instructions processed by rename
106system.cpu.rename.LSQFullEvents                    96                       # Number of times rename has blocked due to LSQ full
107system.cpu.rename.RenamedOperands                6940                       # Number of destination operands rename has renamed
108system.cpu.rename.RenameLookups                 13521                       # Number of register rename lookups that rename has made
109system.cpu.rename.int_rename_lookups            13517                       # Number of integer rename lookups
110system.cpu.rename.fp_rename_lookups                 4                       # Number of floating rename lookups
111system.cpu.rename.CommittedMaps                  3398                       # Number of HB maps that are committed
112system.cpu.rename.UndoneMaps                     3542                       # Number of HB maps that are undone due to squashing
113system.cpu.rename.serializingInsts                 17                       # count of serializing insts renamed
114system.cpu.rename.tempSerializingInsts             11                       # count of temporary serializing insts renamed
115system.cpu.rename.skidInsts                       277                       # count of insts added to the skid buffer
116system.cpu.memDep0.insertedLoads                 2388                       # Number of loads inserted to the mem dependence unit.
117system.cpu.memDep0.insertedStores                1175                       # Number of stores inserted to the mem dependence unit.
118system.cpu.memDep0.conflictingLoads                 1                       # Number of conflicting loads.
119system.cpu.memDep0.conflictingStores                1                       # Number of conflicting stores.
120system.cpu.iq.iqInstsAdded                       8869                       # Number of instructions added to the IQ (excludes non-spec)
121system.cpu.iq.iqNonSpecInstsAdded                  13                       # Number of non-speculative instructions added to the IQ
122system.cpu.iq.iqInstsIssued                      8060                       # Number of instructions issued
123system.cpu.iq.iqSquashedInstsIssued                44                       # Number of squashed instructions issued
124system.cpu.iq.iqSquashedInstsExamined            3246                       # Number of squashed instructions iterated over during squash; mainly for profiling
125system.cpu.iq.iqSquashedOperandsExamined         1840                       # Number of squashed operands that are examined and possibly removed from graph
126system.cpu.iq.iqSquashedNonSpecRemoved              3                       # Number of squashed non-spec instructions that were removed
127system.cpu.iq.issued_per_cycle::samples         13341                       # Number of insts issued each cycle
128system.cpu.iq.issued_per_cycle::mean         0.604153                       # Number of insts issued each cycle
129system.cpu.iq.issued_per_cycle::stdev        1.265993                       # Number of insts issued each cycle
130system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
131system.cpu.iq.issued_per_cycle::0                9853     73.86%     73.86% # Number of insts issued each cycle
132system.cpu.iq.issued_per_cycle::1                1401     10.50%     84.36% # Number of insts issued each cycle
133system.cpu.iq.issued_per_cycle::2                 847      6.35%     90.71% # Number of insts issued each cycle
134system.cpu.iq.issued_per_cycle::3                 533      4.00%     94.70% # Number of insts issued each cycle
135system.cpu.iq.issued_per_cycle::4                 353      2.65%     97.35% # Number of insts issued each cycle
136system.cpu.iq.issued_per_cycle::5                 227      1.70%     99.05% # Number of insts issued each cycle
137system.cpu.iq.issued_per_cycle::6                  84      0.63%     99.68% # Number of insts issued each cycle
138system.cpu.iq.issued_per_cycle::7                  29      0.22%     99.90% # Number of insts issued each cycle
139system.cpu.iq.issued_per_cycle::8                  14      0.10%    100.00% # Number of insts issued each cycle
140system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
141system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
142system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
143system.cpu.iq.issued_per_cycle::total           13341                       # Number of insts issued each cycle
144system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
145system.cpu.iq.fu_full::IntAlu                       3      1.97%      1.97% # attempts to use FU when none available
146system.cpu.iq.fu_full::IntMult                      0      0.00%      1.97% # attempts to use FU when none available
147system.cpu.iq.fu_full::IntDiv                       0      0.00%      1.97% # attempts to use FU when none available
148system.cpu.iq.fu_full::FloatAdd                     0      0.00%      1.97% # attempts to use FU when none available
149system.cpu.iq.fu_full::FloatCmp                     0      0.00%      1.97% # attempts to use FU when none available
150system.cpu.iq.fu_full::FloatCvt                     0      0.00%      1.97% # attempts to use FU when none available
151system.cpu.iq.fu_full::FloatMult                    0      0.00%      1.97% # attempts to use FU when none available
152system.cpu.iq.fu_full::FloatDiv                     0      0.00%      1.97% # attempts to use FU when none available
153system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      1.97% # attempts to use FU when none available
154system.cpu.iq.fu_full::SimdAdd                      0      0.00%      1.97% # attempts to use FU when none available
155system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      1.97% # attempts to use FU when none available
156system.cpu.iq.fu_full::SimdAlu                      0      0.00%      1.97% # attempts to use FU when none available
157system.cpu.iq.fu_full::SimdCmp                      0      0.00%      1.97% # attempts to use FU when none available
158system.cpu.iq.fu_full::SimdCvt                      0      0.00%      1.97% # attempts to use FU when none available
159system.cpu.iq.fu_full::SimdMisc                     0      0.00%      1.97% # attempts to use FU when none available
160system.cpu.iq.fu_full::SimdMult                     0      0.00%      1.97% # attempts to use FU when none available
161system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      1.97% # attempts to use FU when none available
162system.cpu.iq.fu_full::SimdShift                    0      0.00%      1.97% # attempts to use FU when none available
163system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      1.97% # attempts to use FU when none available
164system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      1.97% # attempts to use FU when none available
165system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      1.97% # attempts to use FU when none available
166system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      1.97% # attempts to use FU when none available
167system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      1.97% # attempts to use FU when none available
168system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      1.97% # attempts to use FU when none available
169system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      1.97% # attempts to use FU when none available
170system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      1.97% # attempts to use FU when none available
171system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      1.97% # attempts to use FU when none available
172system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      1.97% # attempts to use FU when none available
173system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      1.97% # attempts to use FU when none available
174system.cpu.iq.fu_full::MemRead                     97     63.82%     65.79% # attempts to use FU when none available
175system.cpu.iq.fu_full::MemWrite                    52     34.21%    100.00% # attempts to use FU when none available
176system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
177system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
178system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
179system.cpu.iq.FU_type_0::IntAlu                  4766     59.13%     59.13% # Type of FU issued
180system.cpu.iq.FU_type_0::IntMult                    5      0.06%     59.19% # Type of FU issued
181system.cpu.iq.FU_type_0::IntDiv                     2      0.02%     59.22% # Type of FU issued
182system.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     59.24% # Type of FU issued
183system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     59.24% # Type of FU issued
184system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     59.24% # Type of FU issued
185system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     59.24% # Type of FU issued
186system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     59.24% # Type of FU issued
187system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     59.24% # Type of FU issued
188system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     59.24% # Type of FU issued
189system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     59.24% # Type of FU issued
190system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     59.24% # Type of FU issued
191system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     59.24% # Type of FU issued
192system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     59.24% # Type of FU issued
193system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     59.24% # Type of FU issued
194system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     59.24% # Type of FU issued
195system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     59.24% # Type of FU issued
196system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     59.24% # Type of FU issued
197system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     59.24% # Type of FU issued
198system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     59.24% # Type of FU issued
199system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     59.24% # Type of FU issued
200system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     59.24% # Type of FU issued
201system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     59.24% # Type of FU issued
202system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     59.24% # Type of FU issued
203system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     59.24% # Type of FU issued
204system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     59.24% # Type of FU issued
205system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     59.24% # Type of FU issued
206system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     59.24% # Type of FU issued
207system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     59.24% # Type of FU issued
208system.cpu.iq.FU_type_0::MemRead                 2195     27.23%     86.48% # Type of FU issued
209system.cpu.iq.FU_type_0::MemWrite                1090     13.52%    100.00% # Type of FU issued
210system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
211system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
212system.cpu.iq.FU_type_0::total                   8060                       # Type of FU issued
213system.cpu.iq.rate                           0.319740                       # Inst issue rate
214system.cpu.iq.fu_busy_cnt                         152                       # FU busy when requested
215system.cpu.iq.fu_busy_rate                   0.018859                       # FU busy rate (busy events/executed inst)
216system.cpu.iq.int_inst_queue_reads              29653                       # Number of integer instruction queue reads
217system.cpu.iq.int_inst_queue_writes             12136                       # Number of integer instruction queue writes
218system.cpu.iq.int_inst_queue_wakeup_accesses         7261                       # Number of integer instruction queue wakeup accesses
219system.cpu.iq.fp_inst_queue_reads                   4                       # Number of floating instruction queue reads
220system.cpu.iq.fp_inst_queue_writes                  2                       # Number of floating instruction queue writes
221system.cpu.iq.fp_inst_queue_wakeup_accesses            2                       # Number of floating instruction queue wakeup accesses
222system.cpu.iq.int_alu_accesses                   8210                       # Number of integer alu accesses
223system.cpu.iq.fp_alu_accesses                       2                       # Number of floating point alu accesses
224system.cpu.iew.lsq.thread0.forwLoads               60                       # Number of loads that had data forwarded from stores
225system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
226system.cpu.iew.lsq.thread0.squashedLoads         1225                       # Number of loads squashed
227system.cpu.iew.lsq.thread0.ignoredResponses            5                       # Number of memory responses ignored because the instruction is squashed
228system.cpu.iew.lsq.thread0.memOrderViolation           10                       # Number of memory ordering violations
229system.cpu.iew.lsq.thread0.squashedStores          250                       # Number of stores squashed
230system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
231system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
232system.cpu.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
233system.cpu.iew.lsq.thread0.cacheBlocked             0                       # Number of times an access to memory failed due to the cache being blocked
234system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
235system.cpu.iew.iewSquashCycles                    804                       # Number of cycles IEW is squashing
236system.cpu.iew.iewBlockCycles                     170                       # Number of cycles IEW is blocking
237system.cpu.iew.iewUnblockCycles                    10                       # Number of cycles IEW is unblocking
238system.cpu.iew.iewDispatchedInsts               10299                       # Number of instructions dispatched to IQ
239system.cpu.iew.iewDispSquashedInsts               110                       # Number of squashed instructions skipped by dispatch
240system.cpu.iew.iewDispLoadInsts                  2388                       # Number of dispatched load instructions
241system.cpu.iew.iewDispStoreInsts                 1175                       # Number of dispatched store instructions
242system.cpu.iew.iewDispNonSpecInsts                 13                       # Number of dispatched non-speculative instructions
243system.cpu.iew.iewIQFullEvents                      2                       # Number of times the IQ has become full, causing a stall
244system.cpu.iew.iewLSQFullEvents                     1                       # Number of times the LSQ has become full, causing a stall
245system.cpu.iew.memOrderViolationEvents             10                       # Number of memory order violations
246system.cpu.iew.predictedTakenIncorrect            105                       # Number of branches that were predicted taken incorrectly
247system.cpu.iew.predictedNotTakenIncorrect          360                       # Number of branches that were predicted not taken incorrectly
248system.cpu.iew.branchMispredicts                  465                       # Number of branch mispredicts detected at execute
249system.cpu.iew.iewExecutedInsts                  7692                       # Number of executed instructions
250system.cpu.iew.iewExecLoadInsts                  2065                       # Number of load instructions executed
251system.cpu.iew.iewExecSquashedInsts               368                       # Number of squashed instructions skipped in execute
252system.cpu.iew.exec_swp                             0                       # number of swp insts executed
253system.cpu.iew.exec_nop                          1417                       # number of nop insts executed
254system.cpu.iew.exec_refs                         3127                       # number of memory reference insts executed
255system.cpu.iew.exec_branches                     1305                       # Number of branches executed
256system.cpu.iew.exec_stores                       1062                       # Number of stores executed
257system.cpu.iew.exec_rate                     0.305141                       # Inst execution rate
258system.cpu.iew.wb_sent                           7351                       # cumulative count of insts sent to commit
259system.cpu.iew.wb_count                          7263                       # cumulative count of insts written-back
260system.cpu.iew.wb_producers                      2827                       # num instructions producing a value
261system.cpu.iew.wb_consumers                      4035                       # num instructions consuming a value
262system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
263system.cpu.iew.wb_rate                       0.288123                       # insts written-back per cycle
264system.cpu.iew.wb_fanout                     0.700620                       # average fanout of values written-back
265system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
266system.cpu.commit.commitSquashedInsts            4478                       # The number of squashed insts skipped by commit
267system.cpu.commit.commitNonSpecStalls              10                       # The number of times commit has been forced to stall to communicate backwards
268system.cpu.commit.branchMispredicts               395                       # The number of times a branch was mispredicted
269system.cpu.commit.committed_per_cycle::samples        12537                       # Number of insts commited each cycle
270system.cpu.commit.committed_per_cycle::mean     0.463668                       # Number of insts commited each cycle
271system.cpu.commit.committed_per_cycle::stdev     1.253066                       # Number of insts commited each cycle
272system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
273system.cpu.commit.committed_per_cycle::0        10143     80.90%     80.90% # Number of insts commited each cycle
274system.cpu.commit.committed_per_cycle::1          988      7.88%     88.79% # Number of insts commited each cycle
275system.cpu.commit.committed_per_cycle::2          634      5.06%     93.84% # Number of insts commited each cycle
276system.cpu.commit.committed_per_cycle::3          313      2.50%     96.34% # Number of insts commited each cycle
277system.cpu.commit.committed_per_cycle::4          148      1.18%     97.52% # Number of insts commited each cycle
278system.cpu.commit.committed_per_cycle::5           91      0.73%     98.25% # Number of insts commited each cycle
279system.cpu.commit.committed_per_cycle::6           75      0.60%     98.84% # Number of insts commited each cycle
280system.cpu.commit.committed_per_cycle::7           39      0.31%     99.15% # Number of insts commited each cycle
281system.cpu.commit.committed_per_cycle::8          106      0.85%    100.00% # Number of insts commited each cycle
282system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
283system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
284system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
285system.cpu.commit.committed_per_cycle::total        12537                       # Number of insts commited each cycle
286system.cpu.commit.committedInsts                 5813                       # Number of instructions committed
287system.cpu.commit.committedOps                   5813                       # Number of ops (including micro ops) committed
288system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
289system.cpu.commit.refs                           2088                       # Number of memory references committed
290system.cpu.commit.loads                          1163                       # Number of loads committed
291system.cpu.commit.membars                           0                       # Number of memory barriers committed
292system.cpu.commit.branches                        915                       # Number of branches committed
293system.cpu.commit.fp_insts                          2                       # Number of committed floating point instructions.
294system.cpu.commit.int_insts                      5111                       # Number of committed integer instructions.
295system.cpu.commit.function_calls                   87                       # Number of function calls committed.
296system.cpu.commit.bw_lim_events                   106                       # number cycles where commit BW limit reached
297system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
298system.cpu.rob.rob_reads                        22709                       # The number of ROB reads
299system.cpu.rob.rob_writes                       21393                       # The number of ROB writes
300system.cpu.timesIdled                             269                       # Number of times that the entire CPU went into an idle state and unscheduled itself
301system.cpu.idleCycles                           11867                       # Total number of cycles that the CPU has spent unscheduled due to idling
302system.cpu.committedInsts                        5156                       # Number of Instructions Simulated
303system.cpu.committedOps                          5156                       # Number of Ops (including micro ops) Simulated
304system.cpu.committedInsts_total                  5156                       # Number of Instructions Simulated
305system.cpu.cpi                               4.889061                       # CPI: Cycles Per Instruction
306system.cpu.cpi_total                         4.889061                       # CPI: Total CPI of All Threads
307system.cpu.ipc                               0.204538                       # IPC: Instructions Per Cycle
308system.cpu.ipc_total                         0.204538                       # IPC: Total IPC of All Threads
309system.cpu.int_regfile_reads                    10482                       # number of integer regfile reads
310system.cpu.int_regfile_writes                    5097                       # number of integer regfile writes
311system.cpu.fp_regfile_reads                         3                       # number of floating regfile reads
312system.cpu.fp_regfile_writes                        1                       # number of floating regfile writes
313system.cpu.misc_regfile_reads                     151                       # number of misc regfile reads
314system.cpu.icache.replacements                     17                       # number of replacements
315system.cpu.icache.tagsinuse                161.691170                       # Cycle average of tags in use
316system.cpu.icache.total_refs                     1486                       # Total number of references to valid blocks.
317system.cpu.icache.sampled_refs                    342                       # Sample count of references to valid blocks.
318system.cpu.icache.avg_refs                   4.345029                       # Average number of references to valid blocks.
319system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
320system.cpu.icache.occ_blocks::cpu.inst     161.691170                       # Average occupied blocks per requestor
321system.cpu.icache.occ_percent::cpu.inst      0.078951                       # Average percentage of cache occupancy
322system.cpu.icache.occ_percent::total         0.078951                       # Average percentage of cache occupancy
323system.cpu.icache.ReadReq_hits::cpu.inst         1486                       # number of ReadReq hits
324system.cpu.icache.ReadReq_hits::total            1486                       # number of ReadReq hits
325system.cpu.icache.demand_hits::cpu.inst          1486                       # number of demand (read+write) hits
326system.cpu.icache.demand_hits::total             1486                       # number of demand (read+write) hits
327system.cpu.icache.overall_hits::cpu.inst         1486                       # number of overall hits
328system.cpu.icache.overall_hits::total            1486                       # number of overall hits
329system.cpu.icache.ReadReq_misses::cpu.inst          437                       # number of ReadReq misses
330system.cpu.icache.ReadReq_misses::total           437                       # number of ReadReq misses
331system.cpu.icache.demand_misses::cpu.inst          437                       # number of demand (read+write) misses
332system.cpu.icache.demand_misses::total            437                       # number of demand (read+write) misses
333system.cpu.icache.overall_misses::cpu.inst          437                       # number of overall misses
334system.cpu.icache.overall_misses::total           437                       # number of overall misses
335system.cpu.icache.ReadReq_miss_latency::cpu.inst     15633000                       # number of ReadReq miss cycles
336system.cpu.icache.ReadReq_miss_latency::total     15633000                       # number of ReadReq miss cycles
337system.cpu.icache.demand_miss_latency::cpu.inst     15633000                       # number of demand (read+write) miss cycles
338system.cpu.icache.demand_miss_latency::total     15633000                       # number of demand (read+write) miss cycles
339system.cpu.icache.overall_miss_latency::cpu.inst     15633000                       # number of overall miss cycles
340system.cpu.icache.overall_miss_latency::total     15633000                       # number of overall miss cycles
341system.cpu.icache.ReadReq_accesses::cpu.inst         1923                       # number of ReadReq accesses(hits+misses)
342system.cpu.icache.ReadReq_accesses::total         1923                       # number of ReadReq accesses(hits+misses)
343system.cpu.icache.demand_accesses::cpu.inst         1923                       # number of demand (read+write) accesses
344system.cpu.icache.demand_accesses::total         1923                       # number of demand (read+write) accesses
345system.cpu.icache.overall_accesses::cpu.inst         1923                       # number of overall (read+write) accesses
346system.cpu.icache.overall_accesses::total         1923                       # number of overall (read+write) accesses
347system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.227249                       # miss rate for ReadReq accesses
348system.cpu.icache.ReadReq_miss_rate::total     0.227249                       # miss rate for ReadReq accesses
349system.cpu.icache.demand_miss_rate::cpu.inst     0.227249                       # miss rate for demand accesses
350system.cpu.icache.demand_miss_rate::total     0.227249                       # miss rate for demand accesses
351system.cpu.icache.overall_miss_rate::cpu.inst     0.227249                       # miss rate for overall accesses
352system.cpu.icache.overall_miss_rate::total     0.227249                       # miss rate for overall accesses
353system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35773.455378                       # average ReadReq miss latency
354system.cpu.icache.ReadReq_avg_miss_latency::total 35773.455378                       # average ReadReq miss latency
355system.cpu.icache.demand_avg_miss_latency::cpu.inst 35773.455378                       # average overall miss latency
356system.cpu.icache.demand_avg_miss_latency::total 35773.455378                       # average overall miss latency
357system.cpu.icache.overall_avg_miss_latency::cpu.inst 35773.455378                       # average overall miss latency
358system.cpu.icache.overall_avg_miss_latency::total 35773.455378                       # average overall miss latency
359system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
360system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
361system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
362system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
363system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
364system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
365system.cpu.icache.fast_writes                       0                       # number of fast writes performed
366system.cpu.icache.cache_copies                      0                       # number of cache copies performed
367system.cpu.icache.ReadReq_mshr_hits::cpu.inst           95                       # number of ReadReq MSHR hits
368system.cpu.icache.ReadReq_mshr_hits::total           95                       # number of ReadReq MSHR hits
369system.cpu.icache.demand_mshr_hits::cpu.inst           95                       # number of demand (read+write) MSHR hits
370system.cpu.icache.demand_mshr_hits::total           95                       # number of demand (read+write) MSHR hits
371system.cpu.icache.overall_mshr_hits::cpu.inst           95                       # number of overall MSHR hits
372system.cpu.icache.overall_mshr_hits::total           95                       # number of overall MSHR hits
373system.cpu.icache.ReadReq_mshr_misses::cpu.inst          342                       # number of ReadReq MSHR misses
374system.cpu.icache.ReadReq_mshr_misses::total          342                       # number of ReadReq MSHR misses
375system.cpu.icache.demand_mshr_misses::cpu.inst          342                       # number of demand (read+write) MSHR misses
376system.cpu.icache.demand_mshr_misses::total          342                       # number of demand (read+write) MSHR misses
377system.cpu.icache.overall_mshr_misses::cpu.inst          342                       # number of overall MSHR misses
378system.cpu.icache.overall_mshr_misses::total          342                       # number of overall MSHR misses
379system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     12431000                       # number of ReadReq MSHR miss cycles
380system.cpu.icache.ReadReq_mshr_miss_latency::total     12431000                       # number of ReadReq MSHR miss cycles
381system.cpu.icache.demand_mshr_miss_latency::cpu.inst     12431000                       # number of demand (read+write) MSHR miss cycles
382system.cpu.icache.demand_mshr_miss_latency::total     12431000                       # number of demand (read+write) MSHR miss cycles
383system.cpu.icache.overall_mshr_miss_latency::cpu.inst     12431000                       # number of overall MSHR miss cycles
384system.cpu.icache.overall_mshr_miss_latency::total     12431000                       # number of overall MSHR miss cycles
385system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.177847                       # mshr miss rate for ReadReq accesses
386system.cpu.icache.ReadReq_mshr_miss_rate::total     0.177847                       # mshr miss rate for ReadReq accesses
387system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.177847                       # mshr miss rate for demand accesses
388system.cpu.icache.demand_mshr_miss_rate::total     0.177847                       # mshr miss rate for demand accesses
389system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.177847                       # mshr miss rate for overall accesses
390system.cpu.icache.overall_mshr_miss_rate::total     0.177847                       # mshr miss rate for overall accesses
391system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 36347.953216                       # average ReadReq mshr miss latency
392system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 36347.953216                       # average ReadReq mshr miss latency
393system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 36347.953216                       # average overall mshr miss latency
394system.cpu.icache.demand_avg_mshr_miss_latency::total 36347.953216                       # average overall mshr miss latency
395system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 36347.953216                       # average overall mshr miss latency
396system.cpu.icache.overall_avg_mshr_miss_latency::total 36347.953216                       # average overall mshr miss latency
397system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
398system.cpu.dcache.replacements                      0                       # number of replacements
399system.cpu.dcache.tagsinuse                 90.751581                       # Cycle average of tags in use
400system.cpu.dcache.total_refs                     2409                       # Total number of references to valid blocks.
401system.cpu.dcache.sampled_refs                    141                       # Sample count of references to valid blocks.
402system.cpu.dcache.avg_refs                  17.085106                       # Average number of references to valid blocks.
403system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
404system.cpu.dcache.occ_blocks::cpu.data      90.751581                       # Average occupied blocks per requestor
405system.cpu.dcache.occ_percent::cpu.data      0.022156                       # Average percentage of cache occupancy
406system.cpu.dcache.occ_percent::total         0.022156                       # Average percentage of cache occupancy
407system.cpu.dcache.ReadReq_hits::cpu.data         1833                       # number of ReadReq hits
408system.cpu.dcache.ReadReq_hits::total            1833                       # number of ReadReq hits
409system.cpu.dcache.WriteReq_hits::cpu.data          576                       # number of WriteReq hits
410system.cpu.dcache.WriteReq_hits::total            576                       # number of WriteReq hits
411system.cpu.dcache.demand_hits::cpu.data          2409                       # number of demand (read+write) hits
412system.cpu.dcache.demand_hits::total             2409                       # number of demand (read+write) hits
413system.cpu.dcache.overall_hits::cpu.data         2409                       # number of overall hits
414system.cpu.dcache.overall_hits::total            2409                       # number of overall hits
415system.cpu.dcache.ReadReq_misses::cpu.data          149                       # number of ReadReq misses
416system.cpu.dcache.ReadReq_misses::total           149                       # number of ReadReq misses
417system.cpu.dcache.WriteReq_misses::cpu.data          349                       # number of WriteReq misses
418system.cpu.dcache.WriteReq_misses::total          349                       # number of WriteReq misses
419system.cpu.dcache.demand_misses::cpu.data          498                       # number of demand (read+write) misses
420system.cpu.dcache.demand_misses::total            498                       # number of demand (read+write) misses
421system.cpu.dcache.overall_misses::cpu.data          498                       # number of overall misses
422system.cpu.dcache.overall_misses::total           498                       # number of overall misses
423system.cpu.dcache.ReadReq_miss_latency::cpu.data      5432500                       # number of ReadReq miss cycles
424system.cpu.dcache.ReadReq_miss_latency::total      5432500                       # number of ReadReq miss cycles
425system.cpu.dcache.WriteReq_miss_latency::cpu.data     11660000                       # number of WriteReq miss cycles
426system.cpu.dcache.WriteReq_miss_latency::total     11660000                       # number of WriteReq miss cycles
427system.cpu.dcache.demand_miss_latency::cpu.data     17092500                       # number of demand (read+write) miss cycles
428system.cpu.dcache.demand_miss_latency::total     17092500                       # number of demand (read+write) miss cycles
429system.cpu.dcache.overall_miss_latency::cpu.data     17092500                       # number of overall miss cycles
430system.cpu.dcache.overall_miss_latency::total     17092500                       # number of overall miss cycles
431system.cpu.dcache.ReadReq_accesses::cpu.data         1982                       # number of ReadReq accesses(hits+misses)
432system.cpu.dcache.ReadReq_accesses::total         1982                       # number of ReadReq accesses(hits+misses)
433system.cpu.dcache.WriteReq_accesses::cpu.data          925                       # number of WriteReq accesses(hits+misses)
434system.cpu.dcache.WriteReq_accesses::total          925                       # number of WriteReq accesses(hits+misses)
435system.cpu.dcache.demand_accesses::cpu.data         2907                       # number of demand (read+write) accesses
436system.cpu.dcache.demand_accesses::total         2907                       # number of demand (read+write) accesses
437system.cpu.dcache.overall_accesses::cpu.data         2907                       # number of overall (read+write) accesses
438system.cpu.dcache.overall_accesses::total         2907                       # number of overall (read+write) accesses
439system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.075177                       # miss rate for ReadReq accesses
440system.cpu.dcache.ReadReq_miss_rate::total     0.075177                       # miss rate for ReadReq accesses
441system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.377297                       # miss rate for WriteReq accesses
442system.cpu.dcache.WriteReq_miss_rate::total     0.377297                       # miss rate for WriteReq accesses
443system.cpu.dcache.demand_miss_rate::cpu.data     0.171311                       # miss rate for demand accesses
444system.cpu.dcache.demand_miss_rate::total     0.171311                       # miss rate for demand accesses
445system.cpu.dcache.overall_miss_rate::cpu.data     0.171311                       # miss rate for overall accesses
446system.cpu.dcache.overall_miss_rate::total     0.171311                       # miss rate for overall accesses
447system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 36459.731544                       # average ReadReq miss latency
448system.cpu.dcache.ReadReq_avg_miss_latency::total 36459.731544                       # average ReadReq miss latency
449system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33409.742120                       # average WriteReq miss latency
450system.cpu.dcache.WriteReq_avg_miss_latency::total 33409.742120                       # average WriteReq miss latency
451system.cpu.dcache.demand_avg_miss_latency::cpu.data 34322.289157                       # average overall miss latency
452system.cpu.dcache.demand_avg_miss_latency::total 34322.289157                       # average overall miss latency
453system.cpu.dcache.overall_avg_miss_latency::cpu.data 34322.289157                       # average overall miss latency
454system.cpu.dcache.overall_avg_miss_latency::total 34322.289157                       # average overall miss latency
455system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
456system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
457system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
458system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
459system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
460system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
461system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
462system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
463system.cpu.dcache.ReadReq_mshr_hits::cpu.data           59                       # number of ReadReq MSHR hits
464system.cpu.dcache.ReadReq_mshr_hits::total           59                       # number of ReadReq MSHR hits
465system.cpu.dcache.WriteReq_mshr_hits::cpu.data          298                       # number of WriteReq MSHR hits
466system.cpu.dcache.WriteReq_mshr_hits::total          298                       # number of WriteReq MSHR hits
467system.cpu.dcache.demand_mshr_hits::cpu.data          357                       # number of demand (read+write) MSHR hits
468system.cpu.dcache.demand_mshr_hits::total          357                       # number of demand (read+write) MSHR hits
469system.cpu.dcache.overall_mshr_hits::cpu.data          357                       # number of overall MSHR hits
470system.cpu.dcache.overall_mshr_hits::total          357                       # number of overall MSHR hits
471system.cpu.dcache.ReadReq_mshr_misses::cpu.data           90                       # number of ReadReq MSHR misses
472system.cpu.dcache.ReadReq_mshr_misses::total           90                       # number of ReadReq MSHR misses
473system.cpu.dcache.WriteReq_mshr_misses::cpu.data           51                       # number of WriteReq MSHR misses
474system.cpu.dcache.WriteReq_mshr_misses::total           51                       # number of WriteReq MSHR misses
475system.cpu.dcache.demand_mshr_misses::cpu.data          141                       # number of demand (read+write) MSHR misses
476system.cpu.dcache.demand_mshr_misses::total          141                       # number of demand (read+write) MSHR misses
477system.cpu.dcache.overall_mshr_misses::cpu.data          141                       # number of overall MSHR misses
478system.cpu.dcache.overall_mshr_misses::total          141                       # number of overall MSHR misses
479system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      3834500                       # number of ReadReq MSHR miss cycles
480system.cpu.dcache.ReadReq_mshr_miss_latency::total      3834500                       # number of ReadReq MSHR miss cycles
481system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      2072000                       # number of WriteReq MSHR miss cycles
482system.cpu.dcache.WriteReq_mshr_miss_latency::total      2072000                       # number of WriteReq MSHR miss cycles
483system.cpu.dcache.demand_mshr_miss_latency::cpu.data      5906500                       # number of demand (read+write) MSHR miss cycles
484system.cpu.dcache.demand_mshr_miss_latency::total      5906500                       # number of demand (read+write) MSHR miss cycles
485system.cpu.dcache.overall_mshr_miss_latency::cpu.data      5906500                       # number of overall MSHR miss cycles
486system.cpu.dcache.overall_mshr_miss_latency::total      5906500                       # number of overall MSHR miss cycles
487system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.045409                       # mshr miss rate for ReadReq accesses
488system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.045409                       # mshr miss rate for ReadReq accesses
489system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.055135                       # mshr miss rate for WriteReq accesses
490system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.055135                       # mshr miss rate for WriteReq accesses
491system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.048504                       # mshr miss rate for demand accesses
492system.cpu.dcache.demand_mshr_miss_rate::total     0.048504                       # mshr miss rate for demand accesses
493system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.048504                       # mshr miss rate for overall accesses
494system.cpu.dcache.overall_mshr_miss_rate::total     0.048504                       # mshr miss rate for overall accesses
495system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 42605.555556                       # average ReadReq mshr miss latency
496system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 42605.555556                       # average ReadReq mshr miss latency
497system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40627.450980                       # average WriteReq mshr miss latency
498system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40627.450980                       # average WriteReq mshr miss latency
499system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 41890.070922                       # average overall mshr miss latency
500system.cpu.dcache.demand_avg_mshr_miss_latency::total 41890.070922                       # average overall mshr miss latency
501system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 41890.070922                       # average overall mshr miss latency
502system.cpu.dcache.overall_avg_mshr_miss_latency::total 41890.070922                       # average overall mshr miss latency
503system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
504system.cpu.l2cache.replacements                     0                       # number of replacements
505system.cpu.l2cache.tagsinuse               220.970580                       # Cycle average of tags in use
506system.cpu.l2cache.total_refs                       3                       # Total number of references to valid blocks.
507system.cpu.l2cache.sampled_refs                   429                       # Sample count of references to valid blocks.
508system.cpu.l2cache.avg_refs                  0.006993                       # Average number of references to valid blocks.
509system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
510system.cpu.l2cache.occ_blocks::cpu.inst    163.825301                       # Average occupied blocks per requestor
511system.cpu.l2cache.occ_blocks::cpu.data     57.145280                       # Average occupied blocks per requestor
512system.cpu.l2cache.occ_percent::cpu.inst     0.005000                       # Average percentage of cache occupancy
513system.cpu.l2cache.occ_percent::cpu.data     0.001744                       # Average percentage of cache occupancy
514system.cpu.l2cache.occ_percent::total        0.006743                       # Average percentage of cache occupancy
515system.cpu.l2cache.ReadReq_hits::cpu.inst            3                       # number of ReadReq hits
516system.cpu.l2cache.ReadReq_hits::total              3                       # number of ReadReq hits
517system.cpu.l2cache.demand_hits::cpu.inst            3                       # number of demand (read+write) hits
518system.cpu.l2cache.demand_hits::total               3                       # number of demand (read+write) hits
519system.cpu.l2cache.overall_hits::cpu.inst            3                       # number of overall hits
520system.cpu.l2cache.overall_hits::total              3                       # number of overall hits
521system.cpu.l2cache.ReadReq_misses::cpu.inst          339                       # number of ReadReq misses
522system.cpu.l2cache.ReadReq_misses::cpu.data           90                       # number of ReadReq misses
523system.cpu.l2cache.ReadReq_misses::total          429                       # number of ReadReq misses
524system.cpu.l2cache.ReadExReq_misses::cpu.data           51                       # number of ReadExReq misses
525system.cpu.l2cache.ReadExReq_misses::total           51                       # number of ReadExReq misses
526system.cpu.l2cache.demand_misses::cpu.inst          339                       # number of demand (read+write) misses
527system.cpu.l2cache.demand_misses::cpu.data          141                       # number of demand (read+write) misses
528system.cpu.l2cache.demand_misses::total           480                       # number of demand (read+write) misses
529system.cpu.l2cache.overall_misses::cpu.inst          339                       # number of overall misses
530system.cpu.l2cache.overall_misses::cpu.data          141                       # number of overall misses
531system.cpu.l2cache.overall_misses::total          480                       # number of overall misses
532system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     12084000                       # number of ReadReq miss cycles
533system.cpu.l2cache.ReadReq_miss_latency::cpu.data      3740000                       # number of ReadReq miss cycles
534system.cpu.l2cache.ReadReq_miss_latency::total     15824000                       # number of ReadReq miss cycles
535system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      2020500                       # number of ReadExReq miss cycles
536system.cpu.l2cache.ReadExReq_miss_latency::total      2020500                       # number of ReadExReq miss cycles
537system.cpu.l2cache.demand_miss_latency::cpu.inst     12084000                       # number of demand (read+write) miss cycles
538system.cpu.l2cache.demand_miss_latency::cpu.data      5760500                       # number of demand (read+write) miss cycles
539system.cpu.l2cache.demand_miss_latency::total     17844500                       # number of demand (read+write) miss cycles
540system.cpu.l2cache.overall_miss_latency::cpu.inst     12084000                       # number of overall miss cycles
541system.cpu.l2cache.overall_miss_latency::cpu.data      5760500                       # number of overall miss cycles
542system.cpu.l2cache.overall_miss_latency::total     17844500                       # number of overall miss cycles
543system.cpu.l2cache.ReadReq_accesses::cpu.inst          342                       # number of ReadReq accesses(hits+misses)
544system.cpu.l2cache.ReadReq_accesses::cpu.data           90                       # number of ReadReq accesses(hits+misses)
545system.cpu.l2cache.ReadReq_accesses::total          432                       # number of ReadReq accesses(hits+misses)
546system.cpu.l2cache.ReadExReq_accesses::cpu.data           51                       # number of ReadExReq accesses(hits+misses)
547system.cpu.l2cache.ReadExReq_accesses::total           51                       # number of ReadExReq accesses(hits+misses)
548system.cpu.l2cache.demand_accesses::cpu.inst          342                       # number of demand (read+write) accesses
549system.cpu.l2cache.demand_accesses::cpu.data          141                       # number of demand (read+write) accesses
550system.cpu.l2cache.demand_accesses::total          483                       # number of demand (read+write) accesses
551system.cpu.l2cache.overall_accesses::cpu.inst          342                       # number of overall (read+write) accesses
552system.cpu.l2cache.overall_accesses::cpu.data          141                       # number of overall (read+write) accesses
553system.cpu.l2cache.overall_accesses::total          483                       # number of overall (read+write) accesses
554system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.991228                       # miss rate for ReadReq accesses
555system.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
556system.cpu.l2cache.ReadReq_miss_rate::total     0.993056                       # miss rate for ReadReq accesses
557system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
558system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
559system.cpu.l2cache.demand_miss_rate::cpu.inst     0.991228                       # miss rate for demand accesses
560system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
561system.cpu.l2cache.demand_miss_rate::total     0.993789                       # miss rate for demand accesses
562system.cpu.l2cache.overall_miss_rate::cpu.inst     0.991228                       # miss rate for overall accesses
563system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
564system.cpu.l2cache.overall_miss_rate::total     0.993789                       # miss rate for overall accesses
565system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35646.017699                       # average ReadReq miss latency
566system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 41555.555556                       # average ReadReq miss latency
567system.cpu.l2cache.ReadReq_avg_miss_latency::total 36885.780886                       # average ReadReq miss latency
568system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 39617.647059                       # average ReadExReq miss latency
569system.cpu.l2cache.ReadExReq_avg_miss_latency::total 39617.647059                       # average ReadExReq miss latency
570system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35646.017699                       # average overall miss latency
571system.cpu.l2cache.demand_avg_miss_latency::cpu.data 40854.609929                       # average overall miss latency
572system.cpu.l2cache.demand_avg_miss_latency::total 37176.041667                       # average overall miss latency
573system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35646.017699                       # average overall miss latency
574system.cpu.l2cache.overall_avg_miss_latency::cpu.data 40854.609929                       # average overall miss latency
575system.cpu.l2cache.overall_avg_miss_latency::total 37176.041667                       # average overall miss latency
576system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
577system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
578system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
579system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
580system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
581system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
582system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
583system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
584system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          339                       # number of ReadReq MSHR misses
585system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           90                       # number of ReadReq MSHR misses
586system.cpu.l2cache.ReadReq_mshr_misses::total          429                       # number of ReadReq MSHR misses
587system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           51                       # number of ReadExReq MSHR misses
588system.cpu.l2cache.ReadExReq_mshr_misses::total           51                       # number of ReadExReq MSHR misses
589system.cpu.l2cache.demand_mshr_misses::cpu.inst          339                       # number of demand (read+write) MSHR misses
590system.cpu.l2cache.demand_mshr_misses::cpu.data          141                       # number of demand (read+write) MSHR misses
591system.cpu.l2cache.demand_mshr_misses::total          480                       # number of demand (read+write) MSHR misses
592system.cpu.l2cache.overall_mshr_misses::cpu.inst          339                       # number of overall MSHR misses
593system.cpu.l2cache.overall_mshr_misses::cpu.data          141                       # number of overall MSHR misses
594system.cpu.l2cache.overall_mshr_misses::total          480                       # number of overall MSHR misses
595system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     11000500                       # number of ReadReq MSHR miss cycles
596system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      3465500                       # number of ReadReq MSHR miss cycles
597system.cpu.l2cache.ReadReq_mshr_miss_latency::total     14466000                       # number of ReadReq MSHR miss cycles
598system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      1861500                       # number of ReadExReq MSHR miss cycles
599system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      1861500                       # number of ReadExReq MSHR miss cycles
600system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     11000500                       # number of demand (read+write) MSHR miss cycles
601system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      5327000                       # number of demand (read+write) MSHR miss cycles
602system.cpu.l2cache.demand_mshr_miss_latency::total     16327500                       # number of demand (read+write) MSHR miss cycles
603system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     11000500                       # number of overall MSHR miss cycles
604system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      5327000                       # number of overall MSHR miss cycles
605system.cpu.l2cache.overall_mshr_miss_latency::total     16327500                       # number of overall MSHR miss cycles
606system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.991228                       # mshr miss rate for ReadReq accesses
607system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
608system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.993056                       # mshr miss rate for ReadReq accesses
609system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
610system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
611system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.991228                       # mshr miss rate for demand accesses
612system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
613system.cpu.l2cache.demand_mshr_miss_rate::total     0.993789                       # mshr miss rate for demand accesses
614system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.991228                       # mshr miss rate for overall accesses
615system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
616system.cpu.l2cache.overall_mshr_miss_rate::total     0.993789                       # mshr miss rate for overall accesses
617system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32449.852507                       # average ReadReq mshr miss latency
618system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 38505.555556                       # average ReadReq mshr miss latency
619system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33720.279720                       # average ReadReq mshr miss latency
620system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data        36500                       # average ReadExReq mshr miss latency
621system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total        36500                       # average ReadExReq mshr miss latency
622system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32449.852507                       # average overall mshr miss latency
623system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 37780.141844                       # average overall mshr miss latency
624system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34015.625000                       # average overall mshr miss latency
625system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32449.852507                       # average overall mshr miss latency
626system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 37780.141844                       # average overall mshr miss latency
627system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34015.625000                       # average overall mshr miss latency
628system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
629
630---------- End Simulation Statistics   ----------
631