stats.txt revision 8835
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000012                       # Number of seconds simulated
4sim_ticks                                    12272500                       # Number of ticks simulated
5final_tick                                   12272500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  97350                       # Simulator instruction rate (inst/s)
8host_op_rate                                    97317                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              230983195                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 211060                       # Number of bytes of host memory used
11host_seconds                                     0.05                       # Real time elapsed on the host
12sim_insts                                        5169                       # Number of instructions simulated
13sim_ops                                          5169                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read                       30400                       # Number of bytes read from this memory
15system.physmem.bytes_inst_read                  21312                       # Number of instructions bytes read from this memory
16system.physmem.bytes_written                        0                       # Number of bytes written to this memory
17system.physmem.num_reads                          475                       # Number of read requests responded to by this memory
18system.physmem.num_writes                           0                       # Number of write requests responded to by this memory
19system.physmem.num_other                            0                       # Number of other requests responded to by this memory
20system.physmem.bw_read                     2477082909                       # Total read bandwidth from this memory (bytes/s)
21system.physmem.bw_inst_read                1736565492                       # Instruction read bandwidth from this memory (bytes/s)
22system.physmem.bw_total                    2477082909                       # Total bandwidth to/from this memory (bytes/s)
23system.cpu.dtb.read_hits                            0                       # DTB read hits
24system.cpu.dtb.read_misses                          0                       # DTB read misses
25system.cpu.dtb.read_accesses                        0                       # DTB read accesses
26system.cpu.dtb.write_hits                           0                       # DTB write hits
27system.cpu.dtb.write_misses                         0                       # DTB write misses
28system.cpu.dtb.write_accesses                       0                       # DTB write accesses
29system.cpu.dtb.hits                                 0                       # DTB hits
30system.cpu.dtb.misses                               0                       # DTB misses
31system.cpu.dtb.accesses                             0                       # DTB accesses
32system.cpu.itb.read_hits                            0                       # DTB read hits
33system.cpu.itb.read_misses                          0                       # DTB read misses
34system.cpu.itb.read_accesses                        0                       # DTB read accesses
35system.cpu.itb.write_hits                           0                       # DTB write hits
36system.cpu.itb.write_misses                         0                       # DTB write misses
37system.cpu.itb.write_accesses                       0                       # DTB write accesses
38system.cpu.itb.hits                                 0                       # DTB hits
39system.cpu.itb.misses                               0                       # DTB misses
40system.cpu.itb.accesses                             0                       # DTB accesses
41system.cpu.workload.num_syscalls                    8                       # Number of system calls
42system.cpu.numCycles                            24546                       # number of cpu cycles simulated
43system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
44system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
45system.cpu.BPredUnit.lookups                     1975                       # Number of BP lookups
46system.cpu.BPredUnit.condPredicted               1343                       # Number of conditional branches predicted
47system.cpu.BPredUnit.condIncorrect                399                       # Number of conditional branches incorrect
48system.cpu.BPredUnit.BTBLookups                  1578                       # Number of BTB lookups
49system.cpu.BPredUnit.BTBHits                      493                       # Number of BTB hits
50system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
51system.cpu.BPredUnit.usedRAS                      251                       # Number of times the RAS was used to get a target.
52system.cpu.BPredUnit.RASInCorrect                  71                       # Number of incorrect RAS predictions.
53system.cpu.fetch.icacheStallCycles               7903                       # Number of cycles fetch is stalled on an Icache miss
54system.cpu.fetch.Insts                          12258                       # Number of instructions fetch has processed
55system.cpu.fetch.Branches                        1975                       # Number of branches that fetch encountered
56system.cpu.fetch.predictedBranches                744                       # Number of branches that fetch has predicted taken
57system.cpu.fetch.Cycles                          3024                       # Number of cycles fetch has run and was not squashing or blocked
58system.cpu.fetch.SquashCycles                    1186                       # Number of cycles fetch has spent squashing
59system.cpu.fetch.BlockedCycles                    756                       # Number of cycles fetch has spent blocked
60system.cpu.fetch.MiscStallCycles                    1                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
61system.cpu.fetch.PendingTrapStallCycles           145                       # Number of stall cycles due to pending traps
62system.cpu.fetch.CacheLines                      1781                       # Number of cache lines fetched
63system.cpu.fetch.IcacheSquashes                   229                       # Number of outstanding Icache misses that were squashed
64system.cpu.fetch.rateDist::samples              12608                       # Number of instructions fetched each cycle (Total)
65system.cpu.fetch.rateDist::mean              0.972240                       # Number of instructions fetched each cycle (Total)
66system.cpu.fetch.rateDist::stdev             2.277843                       # Number of instructions fetched each cycle (Total)
67system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
68system.cpu.fetch.rateDist::0                     9584     76.02%     76.02% # Number of instructions fetched each cycle (Total)
69system.cpu.fetch.rateDist::1                     1250      9.91%     85.93% # Number of instructions fetched each cycle (Total)
70system.cpu.fetch.rateDist::2                      108      0.86%     86.79% # Number of instructions fetched each cycle (Total)
71system.cpu.fetch.rateDist::3                      139      1.10%     87.89% # Number of instructions fetched each cycle (Total)
72system.cpu.fetch.rateDist::4                      289      2.29%     90.18% # Number of instructions fetched each cycle (Total)
73system.cpu.fetch.rateDist::5                       92      0.73%     90.91% # Number of instructions fetched each cycle (Total)
74system.cpu.fetch.rateDist::6                      132      1.05%     91.96% # Number of instructions fetched each cycle (Total)
75system.cpu.fetch.rateDist::7                      145      1.15%     93.11% # Number of instructions fetched each cycle (Total)
76system.cpu.fetch.rateDist::8                      869      6.89%    100.00% # Number of instructions fetched each cycle (Total)
77system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
78system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
79system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
80system.cpu.fetch.rateDist::total                12608                       # Number of instructions fetched each cycle (Total)
81system.cpu.fetch.branchRate                  0.080461                       # Number of branch fetches per cycle
82system.cpu.fetch.rate                        0.499389                       # Number of inst fetches per cycle
83system.cpu.decode.IdleCycles                     8092                       # Number of cycles decode is idle
84system.cpu.decode.BlockedCycles                   871                       # Number of cycles decode is blocked
85system.cpu.decode.RunCycles                      2857                       # Number of cycles decode is running
86system.cpu.decode.UnblockCycles                    51                       # Number of cycles decode is unblocking
87system.cpu.decode.SquashCycles                    737                       # Number of cycles decode is squashing
88system.cpu.decode.BranchResolved                  107                       # Number of times decode resolved a branch
89system.cpu.decode.BranchMispred                    43                       # Number of times decode detected a branch misprediction
90system.cpu.decode.DecodedInsts                  11425                       # Number of instructions handled by decode
91system.cpu.decode.SquashedInsts                   162                       # Number of squashed instructions handled by decode
92system.cpu.rename.SquashCycles                    737                       # Number of cycles rename is squashing
93system.cpu.rename.IdleCycles                     8263                       # Number of cycles rename is idle
94system.cpu.rename.BlockCycles                     258                       # Number of cycles rename is blocking
95system.cpu.rename.serializeStallCycles            499                       # count of cycles rename stalled for serializing inst
96system.cpu.rename.RunCycles                      2740                       # Number of cycles rename is running
97system.cpu.rename.UnblockCycles                   111                       # Number of cycles rename is unblocking
98system.cpu.rename.RenamedInsts                  11004                       # Number of instructions processed by rename
99system.cpu.rename.LSQFullEvents                   101                       # Number of times rename has blocked due to LSQ full
100system.cpu.rename.RenamedOperands                6697                       # Number of destination operands rename has renamed
101system.cpu.rename.RenameLookups                 13109                       # Number of register rename lookups that rename has made
102system.cpu.rename.int_rename_lookups            13105                       # Number of integer rename lookups
103system.cpu.rename.fp_rename_lookups                 4                       # Number of floating rename lookups
104system.cpu.rename.CommittedMaps                  3410                       # Number of HB maps that are committed
105system.cpu.rename.UndoneMaps                     3287                       # Number of HB maps that are undone due to squashing
106system.cpu.rename.serializingInsts                 18                       # count of serializing insts renamed
107system.cpu.rename.tempSerializingInsts             11                       # count of temporary serializing insts renamed
108system.cpu.rename.skidInsts                       281                       # count of insts added to the skid buffer
109system.cpu.memDep0.insertedLoads                 2346                       # Number of loads inserted to the mem dependence unit.
110system.cpu.memDep0.insertedStores                1174                       # Number of stores inserted to the mem dependence unit.
111system.cpu.memDep0.conflictingLoads                 1                       # Number of conflicting loads.
112system.cpu.memDep0.conflictingStores                1                       # Number of conflicting stores.
113system.cpu.iq.iqInstsAdded                       8640                       # Number of instructions added to the IQ (excludes non-spec)
114system.cpu.iq.iqNonSpecInstsAdded                  13                       # Number of non-speculative instructions added to the IQ
115system.cpu.iq.iqInstsIssued                      7815                       # Number of instructions issued
116system.cpu.iq.iqSquashedInstsIssued                50                       # Number of squashed instructions issued
117system.cpu.iq.iqSquashedInstsExamined            2984                       # Number of squashed instructions iterated over during squash; mainly for profiling
118system.cpu.iq.iqSquashedOperandsExamined         1806                       # Number of squashed operands that are examined and possibly removed from graph
119system.cpu.iq.iqSquashedNonSpecRemoved              3                       # Number of squashed non-spec instructions that were removed
120system.cpu.iq.issued_per_cycle::samples         12608                       # Number of insts issued each cycle
121system.cpu.iq.issued_per_cycle::mean         0.619845                       # Number of insts issued each cycle
122system.cpu.iq.issued_per_cycle::stdev        1.285923                       # Number of insts issued each cycle
123system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
124system.cpu.iq.issued_per_cycle::0                9257     73.42%     73.42% # Number of insts issued each cycle
125system.cpu.iq.issued_per_cycle::1                1317     10.45%     83.87% # Number of insts issued each cycle
126system.cpu.iq.issued_per_cycle::2                 832      6.60%     90.47% # Number of insts issued each cycle
127system.cpu.iq.issued_per_cycle::3                 510      4.05%     94.51% # Number of insts issued each cycle
128system.cpu.iq.issued_per_cycle::4                 356      2.82%     97.34% # Number of insts issued each cycle
129system.cpu.iq.issued_per_cycle::5                 201      1.59%     98.93% # Number of insts issued each cycle
130system.cpu.iq.issued_per_cycle::6                  85      0.67%     99.60% # Number of insts issued each cycle
131system.cpu.iq.issued_per_cycle::7                  35      0.28%     99.88% # Number of insts issued each cycle
132system.cpu.iq.issued_per_cycle::8                  15      0.12%    100.00% # Number of insts issued each cycle
133system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
134system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
135system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
136system.cpu.iq.issued_per_cycle::total           12608                       # Number of insts issued each cycle
137system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
138system.cpu.iq.fu_full::IntAlu                       3      2.05%      2.05% # attempts to use FU when none available
139system.cpu.iq.fu_full::IntMult                      0      0.00%      2.05% # attempts to use FU when none available
140system.cpu.iq.fu_full::IntDiv                       0      0.00%      2.05% # attempts to use FU when none available
141system.cpu.iq.fu_full::FloatAdd                     0      0.00%      2.05% # attempts to use FU when none available
142system.cpu.iq.fu_full::FloatCmp                     0      0.00%      2.05% # attempts to use FU when none available
143system.cpu.iq.fu_full::FloatCvt                     0      0.00%      2.05% # attempts to use FU when none available
144system.cpu.iq.fu_full::FloatMult                    0      0.00%      2.05% # attempts to use FU when none available
145system.cpu.iq.fu_full::FloatDiv                     0      0.00%      2.05% # attempts to use FU when none available
146system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      2.05% # attempts to use FU when none available
147system.cpu.iq.fu_full::SimdAdd                      0      0.00%      2.05% # attempts to use FU when none available
148system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      2.05% # attempts to use FU when none available
149system.cpu.iq.fu_full::SimdAlu                      0      0.00%      2.05% # attempts to use FU when none available
150system.cpu.iq.fu_full::SimdCmp                      0      0.00%      2.05% # attempts to use FU when none available
151system.cpu.iq.fu_full::SimdCvt                      0      0.00%      2.05% # attempts to use FU when none available
152system.cpu.iq.fu_full::SimdMisc                     0      0.00%      2.05% # attempts to use FU when none available
153system.cpu.iq.fu_full::SimdMult                     0      0.00%      2.05% # attempts to use FU when none available
154system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      2.05% # attempts to use FU when none available
155system.cpu.iq.fu_full::SimdShift                    0      0.00%      2.05% # attempts to use FU when none available
156system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      2.05% # attempts to use FU when none available
157system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      2.05% # attempts to use FU when none available
158system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      2.05% # attempts to use FU when none available
159system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      2.05% # attempts to use FU when none available
160system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      2.05% # attempts to use FU when none available
161system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      2.05% # attempts to use FU when none available
162system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      2.05% # attempts to use FU when none available
163system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      2.05% # attempts to use FU when none available
164system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      2.05% # attempts to use FU when none available
165system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      2.05% # attempts to use FU when none available
166system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      2.05% # attempts to use FU when none available
167system.cpu.iq.fu_full::MemRead                     91     62.33%     64.38% # attempts to use FU when none available
168system.cpu.iq.fu_full::MemWrite                    52     35.62%    100.00% # attempts to use FU when none available
169system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
170system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
171system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
172system.cpu.iq.FU_type_0::IntAlu                  4596     58.81%     58.81% # Type of FU issued
173system.cpu.iq.FU_type_0::IntMult                    4      0.05%     58.86% # Type of FU issued
174system.cpu.iq.FU_type_0::IntDiv                     2      0.03%     58.89% # Type of FU issued
175system.cpu.iq.FU_type_0::FloatAdd                   2      0.03%     58.91% # Type of FU issued
176system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     58.91% # Type of FU issued
177system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     58.91% # Type of FU issued
178system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     58.91% # Type of FU issued
179system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     58.91% # Type of FU issued
180system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     58.91% # Type of FU issued
181system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     58.91% # Type of FU issued
182system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     58.91% # Type of FU issued
183system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     58.91% # Type of FU issued
184system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     58.91% # Type of FU issued
185system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     58.91% # Type of FU issued
186system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     58.91% # Type of FU issued
187system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     58.91% # Type of FU issued
188system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     58.91% # Type of FU issued
189system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     58.91% # Type of FU issued
190system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     58.91% # Type of FU issued
191system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     58.91% # Type of FU issued
192system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     58.91% # Type of FU issued
193system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     58.91% # Type of FU issued
194system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     58.91% # Type of FU issued
195system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     58.91% # Type of FU issued
196system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     58.91% # Type of FU issued
197system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     58.91% # Type of FU issued
198system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     58.91% # Type of FU issued
199system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     58.91% # Type of FU issued
200system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     58.91% # Type of FU issued
201system.cpu.iq.FU_type_0::MemRead                 2128     27.23%     86.14% # Type of FU issued
202system.cpu.iq.FU_type_0::MemWrite                1083     13.86%    100.00% # Type of FU issued
203system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
204system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
205system.cpu.iq.FU_type_0::total                   7815                       # Type of FU issued
206system.cpu.iq.rate                           0.318382                       # Inst issue rate
207system.cpu.iq.fu_busy_cnt                         146                       # FU busy when requested
208system.cpu.iq.fu_busy_rate                   0.018682                       # FU busy rate (busy events/executed inst)
209system.cpu.iq.int_inst_queue_reads              28430                       # Number of integer instruction queue reads
210system.cpu.iq.int_inst_queue_writes             11643                       # Number of integer instruction queue writes
211system.cpu.iq.int_inst_queue_wakeup_accesses         7116                       # Number of integer instruction queue wakeup accesses
212system.cpu.iq.fp_inst_queue_reads                   4                       # Number of floating instruction queue reads
213system.cpu.iq.fp_inst_queue_writes                  2                       # Number of floating instruction queue writes
214system.cpu.iq.fp_inst_queue_wakeup_accesses            2                       # Number of floating instruction queue wakeup accesses
215system.cpu.iq.int_alu_accesses                   7959                       # Number of integer alu accesses
216system.cpu.iq.fp_alu_accesses                       2                       # Number of floating point alu accesses
217system.cpu.iew.lsq.thread0.forwLoads               65                       # Number of loads that had data forwarded from stores
218system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
219system.cpu.iew.lsq.thread0.squashedLoads         1182                       # Number of loads squashed
220system.cpu.iew.lsq.thread0.ignoredResponses            4                       # Number of memory responses ignored because the instruction is squashed
221system.cpu.iew.lsq.thread0.memOrderViolation            8                       # Number of memory ordering violations
222system.cpu.iew.lsq.thread0.squashedStores          249                       # Number of stores squashed
223system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
224system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
225system.cpu.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
226system.cpu.iew.lsq.thread0.cacheBlocked             0                       # Number of times an access to memory failed due to the cache being blocked
227system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
228system.cpu.iew.iewSquashCycles                    737                       # Number of cycles IEW is squashing
229system.cpu.iew.iewBlockCycles                     165                       # Number of cycles IEW is blocking
230system.cpu.iew.iewUnblockCycles                    13                       # Number of cycles IEW is unblocking
231system.cpu.iew.iewDispatchedInsts               10031                       # Number of instructions dispatched to IQ
232system.cpu.iew.iewDispSquashedInsts               128                       # Number of squashed instructions skipped by dispatch
233system.cpu.iew.iewDispLoadInsts                  2346                       # Number of dispatched load instructions
234system.cpu.iew.iewDispStoreInsts                 1174                       # Number of dispatched store instructions
235system.cpu.iew.iewDispNonSpecInsts                 13                       # Number of dispatched non-speculative instructions
236system.cpu.iew.iewIQFullEvents                      6                       # Number of times the IQ has become full, causing a stall
237system.cpu.iew.iewLSQFullEvents                     0                       # Number of times the LSQ has become full, causing a stall
238system.cpu.iew.memOrderViolationEvents              8                       # Number of memory order violations
239system.cpu.iew.predictedTakenIncorrect            107                       # Number of branches that were predicted taken incorrectly
240system.cpu.iew.predictedNotTakenIncorrect          309                       # Number of branches that were predicted not taken incorrectly
241system.cpu.iew.branchMispredicts                  416                       # Number of branch mispredicts detected at execute
242system.cpu.iew.iewExecutedInsts                  7531                       # Number of executed instructions
243system.cpu.iew.iewExecLoadInsts                  2028                       # Number of load instructions executed
244system.cpu.iew.iewExecSquashedInsts               284                       # Number of squashed instructions skipped in execute
245system.cpu.iew.exec_swp                             0                       # number of swp insts executed
246system.cpu.iew.exec_nop                          1378                       # number of nop insts executed
247system.cpu.iew.exec_refs                         3087                       # number of memory reference insts executed
248system.cpu.iew.exec_branches                     1271                       # Number of branches executed
249system.cpu.iew.exec_stores                       1059                       # Number of stores executed
250system.cpu.iew.exec_rate                     0.306812                       # Inst execution rate
251system.cpu.iew.wb_sent                           7210                       # cumulative count of insts sent to commit
252system.cpu.iew.wb_count                          7118                       # cumulative count of insts written-back
253system.cpu.iew.wb_producers                      2758                       # num instructions producing a value
254system.cpu.iew.wb_consumers                      3946                       # num instructions consuming a value
255system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
256system.cpu.iew.wb_rate                       0.289986                       # insts written-back per cycle
257system.cpu.iew.wb_fanout                     0.698936                       # average fanout of values written-back
258system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
259system.cpu.commit.commitCommittedInsts           5826                       # The number of committed instructions
260system.cpu.commit.commitCommittedOps             5826                       # The number of committed instructions
261system.cpu.commit.commitSquashedInsts            4197                       # The number of squashed insts skipped by commit
262system.cpu.commit.commitNonSpecStalls              10                       # The number of times commit has been forced to stall to communicate backwards
263system.cpu.commit.branchMispredicts               357                       # The number of times a branch was mispredicted
264system.cpu.commit.committed_per_cycle::samples        11871                       # Number of insts commited each cycle
265system.cpu.commit.committed_per_cycle::mean     0.490776                       # Number of insts commited each cycle
266system.cpu.commit.committed_per_cycle::stdev     1.277197                       # Number of insts commited each cycle
267system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
268system.cpu.commit.committed_per_cycle::0         9472     79.79%     79.79% # Number of insts commited each cycle
269system.cpu.commit.committed_per_cycle::1          966      8.14%     87.93% # Number of insts commited each cycle
270system.cpu.commit.committed_per_cycle::2          656      5.53%     93.45% # Number of insts commited each cycle
271system.cpu.commit.committed_per_cycle::3          321      2.70%     96.16% # Number of insts commited each cycle
272system.cpu.commit.committed_per_cycle::4          147      1.24%     97.40% # Number of insts commited each cycle
273system.cpu.commit.committed_per_cycle::5          102      0.86%     98.26% # Number of insts commited each cycle
274system.cpu.commit.committed_per_cycle::6           64      0.54%     98.80% # Number of insts commited each cycle
275system.cpu.commit.committed_per_cycle::7           41      0.35%     99.14% # Number of insts commited each cycle
276system.cpu.commit.committed_per_cycle::8          102      0.86%    100.00% # Number of insts commited each cycle
277system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
278system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
279system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
280system.cpu.commit.committed_per_cycle::total        11871                       # Number of insts commited each cycle
281system.cpu.commit.committedInsts                 5826                       # Number of instructions committed
282system.cpu.commit.committedOps                   5826                       # Number of ops (including micro ops) committed
283system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
284system.cpu.commit.refs                           2089                       # Number of memory references committed
285system.cpu.commit.loads                          1164                       # Number of loads committed
286system.cpu.commit.membars                           0                       # Number of memory barriers committed
287system.cpu.commit.branches                        916                       # Number of branches committed
288system.cpu.commit.fp_insts                          2                       # Number of committed floating point instructions.
289system.cpu.commit.int_insts                      5124                       # Number of committed integer instructions.
290system.cpu.commit.function_calls                   87                       # Number of function calls committed.
291system.cpu.commit.bw_lim_events                   102                       # number cycles where commit BW limit reached
292system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
293system.cpu.rob.rob_reads                        21779                       # The number of ROB reads
294system.cpu.rob.rob_writes                       20794                       # The number of ROB writes
295system.cpu.timesIdled                             251                       # Number of times that the entire CPU went into an idle state and unscheduled itself
296system.cpu.idleCycles                           11938                       # Total number of cycles that the CPU has spent unscheduled due to idling
297system.cpu.committedInsts                        5169                       # Number of Instructions Simulated
298system.cpu.committedOps                          5169                       # Number of Ops (including micro ops) Simulated
299system.cpu.committedInsts_total                  5169                       # Number of Instructions Simulated
300system.cpu.cpi                               4.748694                       # CPI: Cycles Per Instruction
301system.cpu.cpi_total                         4.748694                       # CPI: Total CPI of All Threads
302system.cpu.ipc                               0.210584                       # IPC: Instructions Per Cycle
303system.cpu.ipc_total                         0.210584                       # IPC: Total IPC of All Threads
304system.cpu.int_regfile_reads                    10280                       # number of integer regfile reads
305system.cpu.int_regfile_writes                    4987                       # number of integer regfile writes
306system.cpu.fp_regfile_reads                         3                       # number of floating regfile reads
307system.cpu.fp_regfile_writes                        1                       # number of floating regfile writes
308system.cpu.misc_regfile_reads                     153                       # number of misc regfile reads
309system.cpu.icache.replacements                     17                       # number of replacements
310system.cpu.icache.tagsinuse                161.224498                       # Cycle average of tags in use
311system.cpu.icache.total_refs                     1363                       # Total number of references to valid blocks.
312system.cpu.icache.sampled_refs                    336                       # Sample count of references to valid blocks.
313system.cpu.icache.avg_refs                   4.056548                       # Average number of references to valid blocks.
314system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
315system.cpu.icache.occ_blocks::cpu.inst     161.224498                       # Average occupied blocks per requestor
316system.cpu.icache.occ_percent::cpu.inst      0.078723                       # Average percentage of cache occupancy
317system.cpu.icache.occ_percent::total         0.078723                       # Average percentage of cache occupancy
318system.cpu.icache.ReadReq_hits::cpu.inst         1363                       # number of ReadReq hits
319system.cpu.icache.ReadReq_hits::total            1363                       # number of ReadReq hits
320system.cpu.icache.demand_hits::cpu.inst          1363                       # number of demand (read+write) hits
321system.cpu.icache.demand_hits::total             1363                       # number of demand (read+write) hits
322system.cpu.icache.overall_hits::cpu.inst         1363                       # number of overall hits
323system.cpu.icache.overall_hits::total            1363                       # number of overall hits
324system.cpu.icache.ReadReq_misses::cpu.inst          418                       # number of ReadReq misses
325system.cpu.icache.ReadReq_misses::total           418                       # number of ReadReq misses
326system.cpu.icache.demand_misses::cpu.inst          418                       # number of demand (read+write) misses
327system.cpu.icache.demand_misses::total            418                       # number of demand (read+write) misses
328system.cpu.icache.overall_misses::cpu.inst          418                       # number of overall misses
329system.cpu.icache.overall_misses::total           418                       # number of overall misses
330system.cpu.icache.ReadReq_miss_latency::cpu.inst     15148000                       # number of ReadReq miss cycles
331system.cpu.icache.ReadReq_miss_latency::total     15148000                       # number of ReadReq miss cycles
332system.cpu.icache.demand_miss_latency::cpu.inst     15148000                       # number of demand (read+write) miss cycles
333system.cpu.icache.demand_miss_latency::total     15148000                       # number of demand (read+write) miss cycles
334system.cpu.icache.overall_miss_latency::cpu.inst     15148000                       # number of overall miss cycles
335system.cpu.icache.overall_miss_latency::total     15148000                       # number of overall miss cycles
336system.cpu.icache.ReadReq_accesses::cpu.inst         1781                       # number of ReadReq accesses(hits+misses)
337system.cpu.icache.ReadReq_accesses::total         1781                       # number of ReadReq accesses(hits+misses)
338system.cpu.icache.demand_accesses::cpu.inst         1781                       # number of demand (read+write) accesses
339system.cpu.icache.demand_accesses::total         1781                       # number of demand (read+write) accesses
340system.cpu.icache.overall_accesses::cpu.inst         1781                       # number of overall (read+write) accesses
341system.cpu.icache.overall_accesses::total         1781                       # number of overall (read+write) accesses
342system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.234700                       # miss rate for ReadReq accesses
343system.cpu.icache.demand_miss_rate::cpu.inst     0.234700                       # miss rate for demand accesses
344system.cpu.icache.overall_miss_rate::cpu.inst     0.234700                       # miss rate for overall accesses
345system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36239.234450                       # average ReadReq miss latency
346system.cpu.icache.demand_avg_miss_latency::cpu.inst 36239.234450                       # average overall miss latency
347system.cpu.icache.overall_avg_miss_latency::cpu.inst 36239.234450                       # average overall miss latency
348system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
349system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
350system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
351system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
352system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
353system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
354system.cpu.icache.fast_writes                       0                       # number of fast writes performed
355system.cpu.icache.cache_copies                      0                       # number of cache copies performed
356system.cpu.icache.ReadReq_mshr_hits::cpu.inst           82                       # number of ReadReq MSHR hits
357system.cpu.icache.ReadReq_mshr_hits::total           82                       # number of ReadReq MSHR hits
358system.cpu.icache.demand_mshr_hits::cpu.inst           82                       # number of demand (read+write) MSHR hits
359system.cpu.icache.demand_mshr_hits::total           82                       # number of demand (read+write) MSHR hits
360system.cpu.icache.overall_mshr_hits::cpu.inst           82                       # number of overall MSHR hits
361system.cpu.icache.overall_mshr_hits::total           82                       # number of overall MSHR hits
362system.cpu.icache.ReadReq_mshr_misses::cpu.inst          336                       # number of ReadReq MSHR misses
363system.cpu.icache.ReadReq_mshr_misses::total          336                       # number of ReadReq MSHR misses
364system.cpu.icache.demand_mshr_misses::cpu.inst          336                       # number of demand (read+write) MSHR misses
365system.cpu.icache.demand_mshr_misses::total          336                       # number of demand (read+write) MSHR misses
366system.cpu.icache.overall_mshr_misses::cpu.inst          336                       # number of overall MSHR misses
367system.cpu.icache.overall_mshr_misses::total          336                       # number of overall MSHR misses
368system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     11784000                       # number of ReadReq MSHR miss cycles
369system.cpu.icache.ReadReq_mshr_miss_latency::total     11784000                       # number of ReadReq MSHR miss cycles
370system.cpu.icache.demand_mshr_miss_latency::cpu.inst     11784000                       # number of demand (read+write) MSHR miss cycles
371system.cpu.icache.demand_mshr_miss_latency::total     11784000                       # number of demand (read+write) MSHR miss cycles
372system.cpu.icache.overall_mshr_miss_latency::cpu.inst     11784000                       # number of overall MSHR miss cycles
373system.cpu.icache.overall_mshr_miss_latency::total     11784000                       # number of overall MSHR miss cycles
374system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.188658                       # mshr miss rate for ReadReq accesses
375system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.188658                       # mshr miss rate for demand accesses
376system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.188658                       # mshr miss rate for overall accesses
377system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35071.428571                       # average ReadReq mshr miss latency
378system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35071.428571                       # average overall mshr miss latency
379system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35071.428571                       # average overall mshr miss latency
380system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
381system.cpu.dcache.replacements                      0                       # number of replacements
382system.cpu.dcache.tagsinuse                 92.121984                       # Cycle average of tags in use
383system.cpu.dcache.total_refs                     2380                       # Total number of references to valid blocks.
384system.cpu.dcache.sampled_refs                    142                       # Sample count of references to valid blocks.
385system.cpu.dcache.avg_refs                  16.760563                       # Average number of references to valid blocks.
386system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
387system.cpu.dcache.occ_blocks::cpu.data      92.121984                       # Average occupied blocks per requestor
388system.cpu.dcache.occ_percent::cpu.data      0.022491                       # Average percentage of cache occupancy
389system.cpu.dcache.occ_percent::total         0.022491                       # Average percentage of cache occupancy
390system.cpu.dcache.ReadReq_hits::cpu.data         1802                       # number of ReadReq hits
391system.cpu.dcache.ReadReq_hits::total            1802                       # number of ReadReq hits
392system.cpu.dcache.WriteReq_hits::cpu.data          578                       # number of WriteReq hits
393system.cpu.dcache.WriteReq_hits::total            578                       # number of WriteReq hits
394system.cpu.dcache.demand_hits::cpu.data          2380                       # number of demand (read+write) hits
395system.cpu.dcache.demand_hits::total             2380                       # number of demand (read+write) hits
396system.cpu.dcache.overall_hits::cpu.data         2380                       # number of overall hits
397system.cpu.dcache.overall_hits::total            2380                       # number of overall hits
398system.cpu.dcache.ReadReq_misses::cpu.data          133                       # number of ReadReq misses
399system.cpu.dcache.ReadReq_misses::total           133                       # number of ReadReq misses
400system.cpu.dcache.WriteReq_misses::cpu.data          347                       # number of WriteReq misses
401system.cpu.dcache.WriteReq_misses::total          347                       # number of WriteReq misses
402system.cpu.dcache.demand_misses::cpu.data          480                       # number of demand (read+write) misses
403system.cpu.dcache.demand_misses::total            480                       # number of demand (read+write) misses
404system.cpu.dcache.overall_misses::cpu.data          480                       # number of overall misses
405system.cpu.dcache.overall_misses::total           480                       # number of overall misses
406system.cpu.dcache.ReadReq_miss_latency::cpu.data      4767500                       # number of ReadReq miss cycles
407system.cpu.dcache.ReadReq_miss_latency::total      4767500                       # number of ReadReq miss cycles
408system.cpu.dcache.WriteReq_miss_latency::cpu.data     11508000                       # number of WriteReq miss cycles
409system.cpu.dcache.WriteReq_miss_latency::total     11508000                       # number of WriteReq miss cycles
410system.cpu.dcache.demand_miss_latency::cpu.data     16275500                       # number of demand (read+write) miss cycles
411system.cpu.dcache.demand_miss_latency::total     16275500                       # number of demand (read+write) miss cycles
412system.cpu.dcache.overall_miss_latency::cpu.data     16275500                       # number of overall miss cycles
413system.cpu.dcache.overall_miss_latency::total     16275500                       # number of overall miss cycles
414system.cpu.dcache.ReadReq_accesses::cpu.data         1935                       # number of ReadReq accesses(hits+misses)
415system.cpu.dcache.ReadReq_accesses::total         1935                       # number of ReadReq accesses(hits+misses)
416system.cpu.dcache.WriteReq_accesses::cpu.data          925                       # number of WriteReq accesses(hits+misses)
417system.cpu.dcache.WriteReq_accesses::total          925                       # number of WriteReq accesses(hits+misses)
418system.cpu.dcache.demand_accesses::cpu.data         2860                       # number of demand (read+write) accesses
419system.cpu.dcache.demand_accesses::total         2860                       # number of demand (read+write) accesses
420system.cpu.dcache.overall_accesses::cpu.data         2860                       # number of overall (read+write) accesses
421system.cpu.dcache.overall_accesses::total         2860                       # number of overall (read+write) accesses
422system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.068734                       # miss rate for ReadReq accesses
423system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.375135                       # miss rate for WriteReq accesses
424system.cpu.dcache.demand_miss_rate::cpu.data     0.167832                       # miss rate for demand accesses
425system.cpu.dcache.overall_miss_rate::cpu.data     0.167832                       # miss rate for overall accesses
426system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 35845.864662                       # average ReadReq miss latency
427system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33164.265130                       # average WriteReq miss latency
428system.cpu.dcache.demand_avg_miss_latency::cpu.data 33907.291667                       # average overall miss latency
429system.cpu.dcache.overall_avg_miss_latency::cpu.data 33907.291667                       # average overall miss latency
430system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
431system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
432system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
433system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
434system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
435system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
436system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
437system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
438system.cpu.dcache.ReadReq_mshr_hits::cpu.data           42                       # number of ReadReq MSHR hits
439system.cpu.dcache.ReadReq_mshr_hits::total           42                       # number of ReadReq MSHR hits
440system.cpu.dcache.WriteReq_mshr_hits::cpu.data          296                       # number of WriteReq MSHR hits
441system.cpu.dcache.WriteReq_mshr_hits::total          296                       # number of WriteReq MSHR hits
442system.cpu.dcache.demand_mshr_hits::cpu.data          338                       # number of demand (read+write) MSHR hits
443system.cpu.dcache.demand_mshr_hits::total          338                       # number of demand (read+write) MSHR hits
444system.cpu.dcache.overall_mshr_hits::cpu.data          338                       # number of overall MSHR hits
445system.cpu.dcache.overall_mshr_hits::total          338                       # number of overall MSHR hits
446system.cpu.dcache.ReadReq_mshr_misses::cpu.data           91                       # number of ReadReq MSHR misses
447system.cpu.dcache.ReadReq_mshr_misses::total           91                       # number of ReadReq MSHR misses
448system.cpu.dcache.WriteReq_mshr_misses::cpu.data           51                       # number of WriteReq MSHR misses
449system.cpu.dcache.WriteReq_mshr_misses::total           51                       # number of WriteReq MSHR misses
450system.cpu.dcache.demand_mshr_misses::cpu.data          142                       # number of demand (read+write) MSHR misses
451system.cpu.dcache.demand_mshr_misses::total          142                       # number of demand (read+write) MSHR misses
452system.cpu.dcache.overall_mshr_misses::cpu.data          142                       # number of overall MSHR misses
453system.cpu.dcache.overall_mshr_misses::total          142                       # number of overall MSHR misses
454system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      3272000                       # number of ReadReq MSHR miss cycles
455system.cpu.dcache.ReadReq_mshr_miss_latency::total      3272000                       # number of ReadReq MSHR miss cycles
456system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      1836000                       # number of WriteReq MSHR miss cycles
457system.cpu.dcache.WriteReq_mshr_miss_latency::total      1836000                       # number of WriteReq MSHR miss cycles
458system.cpu.dcache.demand_mshr_miss_latency::cpu.data      5108000                       # number of demand (read+write) MSHR miss cycles
459system.cpu.dcache.demand_mshr_miss_latency::total      5108000                       # number of demand (read+write) MSHR miss cycles
460system.cpu.dcache.overall_mshr_miss_latency::cpu.data      5108000                       # number of overall MSHR miss cycles
461system.cpu.dcache.overall_mshr_miss_latency::total      5108000                       # number of overall MSHR miss cycles
462system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.047028                       # mshr miss rate for ReadReq accesses
463system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.055135                       # mshr miss rate for WriteReq accesses
464system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.049650                       # mshr miss rate for demand accesses
465system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.049650                       # mshr miss rate for overall accesses
466system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35956.043956                       # average ReadReq mshr miss latency
467system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data        36000                       # average WriteReq mshr miss latency
468system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35971.830986                       # average overall mshr miss latency
469system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35971.830986                       # average overall mshr miss latency
470system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
471system.cpu.l2cache.replacements                     0                       # number of replacements
472system.cpu.l2cache.tagsinuse               221.521956                       # Cycle average of tags in use
473system.cpu.l2cache.total_refs                       3                       # Total number of references to valid blocks.
474system.cpu.l2cache.sampled_refs                   424                       # Sample count of references to valid blocks.
475system.cpu.l2cache.avg_refs                  0.007075                       # Average number of references to valid blocks.
476system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
477system.cpu.l2cache.occ_blocks::cpu.inst    163.434563                       # Average occupied blocks per requestor
478system.cpu.l2cache.occ_blocks::cpu.data     58.087393                       # Average occupied blocks per requestor
479system.cpu.l2cache.occ_percent::cpu.inst     0.004988                       # Average percentage of cache occupancy
480system.cpu.l2cache.occ_percent::cpu.data     0.001773                       # Average percentage of cache occupancy
481system.cpu.l2cache.occ_percent::total        0.006760                       # Average percentage of cache occupancy
482system.cpu.l2cache.ReadReq_hits::cpu.inst            3                       # number of ReadReq hits
483system.cpu.l2cache.ReadReq_hits::total              3                       # number of ReadReq hits
484system.cpu.l2cache.demand_hits::cpu.inst            3                       # number of demand (read+write) hits
485system.cpu.l2cache.demand_hits::total               3                       # number of demand (read+write) hits
486system.cpu.l2cache.overall_hits::cpu.inst            3                       # number of overall hits
487system.cpu.l2cache.overall_hits::total              3                       # number of overall hits
488system.cpu.l2cache.ReadReq_misses::cpu.inst          333                       # number of ReadReq misses
489system.cpu.l2cache.ReadReq_misses::cpu.data           91                       # number of ReadReq misses
490system.cpu.l2cache.ReadReq_misses::total          424                       # number of ReadReq misses
491system.cpu.l2cache.ReadExReq_misses::cpu.data           51                       # number of ReadExReq misses
492system.cpu.l2cache.ReadExReq_misses::total           51                       # number of ReadExReq misses
493system.cpu.l2cache.demand_misses::cpu.inst          333                       # number of demand (read+write) misses
494system.cpu.l2cache.demand_misses::cpu.data          142                       # number of demand (read+write) misses
495system.cpu.l2cache.demand_misses::total           475                       # number of demand (read+write) misses
496system.cpu.l2cache.overall_misses::cpu.inst          333                       # number of overall misses
497system.cpu.l2cache.overall_misses::cpu.data          142                       # number of overall misses
498system.cpu.l2cache.overall_misses::total          475                       # number of overall misses
499system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     11418500                       # number of ReadReq miss cycles
500system.cpu.l2cache.ReadReq_miss_latency::cpu.data      3142500                       # number of ReadReq miss cycles
501system.cpu.l2cache.ReadReq_miss_latency::total     14561000                       # number of ReadReq miss cycles
502system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      1760500                       # number of ReadExReq miss cycles
503system.cpu.l2cache.ReadExReq_miss_latency::total      1760500                       # number of ReadExReq miss cycles
504system.cpu.l2cache.demand_miss_latency::cpu.inst     11418500                       # number of demand (read+write) miss cycles
505system.cpu.l2cache.demand_miss_latency::cpu.data      4903000                       # number of demand (read+write) miss cycles
506system.cpu.l2cache.demand_miss_latency::total     16321500                       # number of demand (read+write) miss cycles
507system.cpu.l2cache.overall_miss_latency::cpu.inst     11418500                       # number of overall miss cycles
508system.cpu.l2cache.overall_miss_latency::cpu.data      4903000                       # number of overall miss cycles
509system.cpu.l2cache.overall_miss_latency::total     16321500                       # number of overall miss cycles
510system.cpu.l2cache.ReadReq_accesses::cpu.inst          336                       # number of ReadReq accesses(hits+misses)
511system.cpu.l2cache.ReadReq_accesses::cpu.data           91                       # number of ReadReq accesses(hits+misses)
512system.cpu.l2cache.ReadReq_accesses::total          427                       # number of ReadReq accesses(hits+misses)
513system.cpu.l2cache.ReadExReq_accesses::cpu.data           51                       # number of ReadExReq accesses(hits+misses)
514system.cpu.l2cache.ReadExReq_accesses::total           51                       # number of ReadExReq accesses(hits+misses)
515system.cpu.l2cache.demand_accesses::cpu.inst          336                       # number of demand (read+write) accesses
516system.cpu.l2cache.demand_accesses::cpu.data          142                       # number of demand (read+write) accesses
517system.cpu.l2cache.demand_accesses::total          478                       # number of demand (read+write) accesses
518system.cpu.l2cache.overall_accesses::cpu.inst          336                       # number of overall (read+write) accesses
519system.cpu.l2cache.overall_accesses::cpu.data          142                       # number of overall (read+write) accesses
520system.cpu.l2cache.overall_accesses::total          478                       # number of overall (read+write) accesses
521system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.991071                       # miss rate for ReadReq accesses
522system.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
523system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
524system.cpu.l2cache.demand_miss_rate::cpu.inst     0.991071                       # miss rate for demand accesses
525system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
526system.cpu.l2cache.overall_miss_rate::cpu.inst     0.991071                       # miss rate for overall accesses
527system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
528system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34289.789790                       # average ReadReq miss latency
529system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34532.967033                       # average ReadReq miss latency
530system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34519.607843                       # average ReadExReq miss latency
531system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34289.789790                       # average overall miss latency
532system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34528.169014                       # average overall miss latency
533system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34289.789790                       # average overall miss latency
534system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34528.169014                       # average overall miss latency
535system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
536system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
537system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
538system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
539system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
540system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
541system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
542system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
543system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          333                       # number of ReadReq MSHR misses
544system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           91                       # number of ReadReq MSHR misses
545system.cpu.l2cache.ReadReq_mshr_misses::total          424                       # number of ReadReq MSHR misses
546system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           51                       # number of ReadExReq MSHR misses
547system.cpu.l2cache.ReadExReq_mshr_misses::total           51                       # number of ReadExReq MSHR misses
548system.cpu.l2cache.demand_mshr_misses::cpu.inst          333                       # number of demand (read+write) MSHR misses
549system.cpu.l2cache.demand_mshr_misses::cpu.data          142                       # number of demand (read+write) MSHR misses
550system.cpu.l2cache.demand_mshr_misses::total          475                       # number of demand (read+write) MSHR misses
551system.cpu.l2cache.overall_mshr_misses::cpu.inst          333                       # number of overall MSHR misses
552system.cpu.l2cache.overall_mshr_misses::cpu.data          142                       # number of overall MSHR misses
553system.cpu.l2cache.overall_mshr_misses::total          475                       # number of overall MSHR misses
554system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     10340500                       # number of ReadReq MSHR miss cycles
555system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      2857500                       # number of ReadReq MSHR miss cycles
556system.cpu.l2cache.ReadReq_mshr_miss_latency::total     13198000                       # number of ReadReq MSHR miss cycles
557system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      1598500                       # number of ReadExReq MSHR miss cycles
558system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      1598500                       # number of ReadExReq MSHR miss cycles
559system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     10340500                       # number of demand (read+write) MSHR miss cycles
560system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      4456000                       # number of demand (read+write) MSHR miss cycles
561system.cpu.l2cache.demand_mshr_miss_latency::total     14796500                       # number of demand (read+write) MSHR miss cycles
562system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     10340500                       # number of overall MSHR miss cycles
563system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      4456000                       # number of overall MSHR miss cycles
564system.cpu.l2cache.overall_mshr_miss_latency::total     14796500                       # number of overall MSHR miss cycles
565system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.991071                       # mshr miss rate for ReadReq accesses
566system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
567system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
568system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.991071                       # mshr miss rate for demand accesses
569system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
570system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.991071                       # mshr miss rate for overall accesses
571system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
572system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31052.552553                       # average ReadReq mshr miss latency
573system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31401.098901                       # average ReadReq mshr miss latency
574system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31343.137255                       # average ReadExReq mshr miss latency
575system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31052.552553                       # average overall mshr miss latency
576system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31380.281690                       # average overall mshr miss latency
577system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31052.552553                       # average overall mshr miss latency
578system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31380.281690                       # average overall mshr miss latency
579system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
580
581---------- End Simulation Statistics   ----------
582