stats.txt revision 10726
16039SN/A 26039SN/A---------- Begin Simulation Statistics ---------- 310726Sandreas.hansson@arm.comsim_seconds 0.000023 # Number of seconds simulated 410726Sandreas.hansson@arm.comsim_ticks 22762000 # Number of ticks simulated 510726Sandreas.hansson@arm.comfinal_tick 22762000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 68428SN/Asim_freq 1000000000000 # Frequency of simulated ticks 710726Sandreas.hansson@arm.comhost_inst_rate 85129 # Simulator instruction rate (inst/s) 810726Sandreas.hansson@arm.comhost_op_rate 85110 # Simulator op (including micro ops) rate (op/s) 910726Sandreas.hansson@arm.comhost_tick_rate 388456550 # Simulator tick rate (ticks/s) 1010726Sandreas.hansson@arm.comhost_mem_usage 291584 # Number of bytes of host memory used 1110628Sandreas.hansson@arm.comhost_seconds 0.06 # Real time elapsed on the host 1210488Snilay@cs.wisc.edusim_insts 4986 # Number of instructions simulated 1310488Snilay@cs.wisc.edusim_ops 4986 # Number of ops (including micro ops) simulated 1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage 1 # Voltage in Volts 1510036SAli.Saidi@ARM.comsystem.clk_domain.clock 1000 # Clock period in ticks 1610488Snilay@cs.wisc.edusystem.physmem.bytes_read::cpu.inst 21120 # Number of bytes read from this memory 1710488Snilay@cs.wisc.edusystem.physmem.bytes_read::cpu.data 9024 # Number of bytes read from this memory 1810488Snilay@cs.wisc.edusystem.physmem.bytes_read::total 30144 # Number of bytes read from this memory 1910488Snilay@cs.wisc.edusystem.physmem.bytes_inst_read::cpu.inst 21120 # Number of instructions bytes read from this memory 2010488Snilay@cs.wisc.edusystem.physmem.bytes_inst_read::total 21120 # Number of instructions bytes read from this memory 2110488Snilay@cs.wisc.edusystem.physmem.num_reads::cpu.inst 330 # Number of read requests responded to by this memory 2210488Snilay@cs.wisc.edusystem.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory 2310488Snilay@cs.wisc.edusystem.physmem.num_reads::total 471 # Number of read requests responded to by this memory 2410726Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst 927862227 # Total read bandwidth from this memory (bytes/s) 2510726Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data 396450224 # Total read bandwidth from this memory (bytes/s) 2610726Sandreas.hansson@arm.comsystem.physmem.bw_read::total 1324312451 # Total read bandwidth from this memory (bytes/s) 2710726Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst 927862227 # Instruction read bandwidth from this memory (bytes/s) 2810726Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total 927862227 # Instruction read bandwidth from this memory (bytes/s) 2910726Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst 927862227 # Total bandwidth to/from this memory (bytes/s) 3010726Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data 396450224 # Total bandwidth to/from this memory (bytes/s) 3110726Sandreas.hansson@arm.comsystem.physmem.bw_total::total 1324312451 # Total bandwidth to/from this memory (bytes/s) 3210488Snilay@cs.wisc.edusystem.physmem.readReqs 471 # Number of read requests accepted 339978Sandreas.hansson@arm.comsystem.physmem.writeReqs 0 # Number of write requests accepted 3410488Snilay@cs.wisc.edusystem.physmem.readBursts 471 # Number of DRAM read bursts, including those serviced by the write queue 359978Sandreas.hansson@arm.comsystem.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 3610488Snilay@cs.wisc.edusystem.physmem.bytesReadDRAM 30144 # Total number of bytes read from DRAM 379978Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 389978Sandreas.hansson@arm.comsystem.physmem.bytesWritten 0 # Total number of bytes written to DRAM 3910488Snilay@cs.wisc.edusystem.physmem.bytesReadSys 30144 # Total read bytes from the system interface side 409978Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 419978Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 429978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 439978Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 4410488Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::0 29 # Per bank write bursts 459978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1 0 # Per bank write bursts 469978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2 1 # Per bank write bursts 479978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3 0 # Per bank write bursts 489978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4 7 # Per bank write bursts 499978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5 3 # Per bank write bursts 509978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6 13 # Per bank write bursts 5110488Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::7 53 # Per bank write bursts 5210488Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::8 59 # Per bank write bursts 5310488Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::9 76 # Per bank write bursts 5410352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10 43 # Per bank write bursts 559978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11 20 # Per bank write bursts 569978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12 51 # Per bank write bursts 579978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13 29 # Per bank write bursts 5810352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14 80 # Per bank write bursts 5910242Ssteve.reinhardt@amd.comsystem.physmem.perBankRdBursts::15 7 # Per bank write bursts 609978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0 0 # Per bank write bursts 619978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1 0 # Per bank write bursts 629978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2 0 # Per bank write bursts 639978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3 0 # Per bank write bursts 649978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4 0 # Per bank write bursts 659978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5 0 # Per bank write bursts 669978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6 0 # Per bank write bursts 679978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7 0 # Per bank write bursts 689978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8 0 # Per bank write bursts 699978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9 0 # Per bank write bursts 709978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10 0 # Per bank write bursts 719978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11 0 # Per bank write bursts 729978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12 0 # Per bank write bursts 739978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13 0 # Per bank write bursts 749978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14 0 # Per bank write bursts 759978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15 0 # Per bank write bursts 769978Sandreas.hansson@arm.comsystem.physmem.numRdRetry 0 # Number of times read queue was full causing retry 779978Sandreas.hansson@arm.comsystem.physmem.numWrRetry 0 # Number of times write queue was full causing retry 7810726Sandreas.hansson@arm.comsystem.physmem.totGap 22674500 # Total gap between requests 799978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0 0 # Read request sizes (log2) 809978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1 0 # Read request sizes (log2) 819978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2 0 # Read request sizes (log2) 829978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3 0 # Read request sizes (log2) 839978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4 0 # Read request sizes (log2) 849978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5 0 # Read request sizes (log2) 8510488Snilay@cs.wisc.edusystem.physmem.readPktSize::6 471 # Read request sizes (log2) 869978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0 0 # Write request sizes (log2) 879978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1 0 # Write request sizes (log2) 889978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2 0 # Write request sizes (log2) 899978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3 0 # Write request sizes (log2) 909978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4 0 # Write request sizes (log2) 919978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5 0 # Write request sizes (log2) 929978Sandreas.hansson@arm.comsystem.physmem.writePktSize::6 0 # Write request sizes (log2) 9310488Snilay@cs.wisc.edusystem.physmem.rdQLenPdf::0 277 # What read queue length does an incoming req see 9410726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1 135 # What read queue length does an incoming req see 9510726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2 38 # What read queue length does an incoming req see 9610726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3 15 # What read queue length does an incoming req see 9710726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see 989322Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 999312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 1009312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 1019312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 1029312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 1039312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 1049312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 1059312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 1069312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 1079312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 1089312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 1099312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 1109312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 1119312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 1129312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 1259312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 1269312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 1279312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 1289312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 1299312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 1309312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 1319312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 1329312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 1339312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 1349312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 1359312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 1369312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 1379312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 1389312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 1399312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 1409312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 1419312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 1429312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 1439312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 1449312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 1459312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 1469312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 1479312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 1489312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 1499312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 1509312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 1519312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 1529312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 1539312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 1549312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 1559312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 1569312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 15710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 15810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 15910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 16010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 18910726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples 104 # Bytes accessed per row activation 19010726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean 262.153846 # Bytes accessed per row activation 19110726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean 181.184943 # Bytes accessed per row activation 19210726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev 253.583818 # Bytes accessed per row activation 19310726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127 28 26.92% 26.92% # Bytes accessed per row activation 19410726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255 35 33.65% 60.58% # Bytes accessed per row activation 19510726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383 18 17.31% 77.88% # Bytes accessed per row activation 19610726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511 10 9.62% 87.50% # Bytes accessed per row activation 19710726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639 3 2.88% 90.38% # Bytes accessed per row activation 19810726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767 2 1.92% 92.31% # Bytes accessed per row activation 19910726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895 1 0.96% 93.27% # Bytes accessed per row activation 20010726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023 1 0.96% 94.23% # Bytes accessed per row activation 20110726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151 6 5.77% 100.00% # Bytes accessed per row activation 20210726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total 104 # Bytes accessed per row activation 20310726Sandreas.hansson@arm.comsystem.physmem.totQLat 5218000 # Total ticks spent queuing 20410726Sandreas.hansson@arm.comsystem.physmem.totMemAccLat 14049250 # Total ticks spent from burst creation until serviced by the DRAM 20510488Snilay@cs.wisc.edusystem.physmem.totBusLat 2355000 # Total ticks spent in databus transfers 20610726Sandreas.hansson@arm.comsystem.physmem.avgQLat 11078.56 # Average queueing delay per DRAM burst 2079978Sandreas.hansson@arm.comsystem.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 20810726Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat 29828.56 # Average memory access latency per DRAM burst 20910726Sandreas.hansson@arm.comsystem.physmem.avgRdBW 1324.31 # Average DRAM read bandwidth in MiByte/s 2109978Sandreas.hansson@arm.comsystem.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 21110726Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys 1324.31 # Average system read bandwidth in MiByte/s 2129978Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 2139978Sandreas.hansson@arm.comsystem.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 21410726Sandreas.hansson@arm.comsystem.physmem.busUtil 10.35 # Data bus utilization in percentage 21510726Sandreas.hansson@arm.comsystem.physmem.busUtilRead 10.35 # Data bus utilization in percentage for reads 2169978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 21710726Sandreas.hansson@arm.comsystem.physmem.avgRdQLen 1.74 # Average read queue length when enqueuing 2189978Sandreas.hansson@arm.comsystem.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 21910488Snilay@cs.wisc.edusystem.physmem.readRowHits 356 # Number of row buffer hits during reads 2209312Sandreas.hansson@arm.comsystem.physmem.writeRowHits 0 # Number of row buffer hits during writes 22110488Snilay@cs.wisc.edusystem.physmem.readRowHitRate 75.58 # Row buffer hit rate for reads 2229312Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate nan # Row buffer hit rate for writes 22310726Sandreas.hansson@arm.comsystem.physmem.avgGap 48141.19 # Average gap between requests 22410488Snilay@cs.wisc.edusystem.physmem.pageHitRate 75.58 # Row buffer hit rate, read and write combined 22510726Sandreas.hansson@arm.comsystem.physmem_0.actEnergy 128520 # Energy for activate commands per rank (pJ) 22610726Sandreas.hansson@arm.comsystem.physmem_0.preEnergy 70125 # Energy for precharge commands per rank (pJ) 22710726Sandreas.hansson@arm.comsystem.physmem_0.readEnergy 491400 # Energy for read commands per rank (pJ) 22810628Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) 22910628Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ) 23010726Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy 9465705 # Energy for active background per rank (pJ) 23110726Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy 1196250 # Energy for precharge background per rank (pJ) 23210726Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy 12369120 # Total energy per rank (pJ) 23310726Sandreas.hansson@arm.comsystem.physmem_0.averagePower 781.248697 # Core power per rank (mW) 23410726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE 1950500 # Time in different power states 23510628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF 520000 # Time in different power states 23610628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states 23710726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT 13375750 # Time in different power states 23810628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states 23910726Sandreas.hansson@arm.comsystem.physmem_1.actEnergy 514080 # Energy for activate commands per rank (pJ) 24010726Sandreas.hansson@arm.comsystem.physmem_1.preEnergy 280500 # Energy for precharge commands per rank (pJ) 24110726Sandreas.hansson@arm.comsystem.physmem_1.readEnergy 2184000 # Energy for read commands per rank (pJ) 24210628Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) 24310628Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ) 24410726Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy 10729395 # Energy for active background per rank (pJ) 24510726Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy 87750 # Energy for precharge background per rank (pJ) 24610726Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy 14812845 # Total energy per rank (pJ) 24710726Sandreas.hansson@arm.comsystem.physmem_1.averagePower 935.597347 # Core power per rank (mW) 24810726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE 284750 # Time in different power states 24910628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF 520000 # Time in different power states 25010628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states 25110726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT 15222250 # Time in different power states 25210628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states 25310726Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups 2110 # Number of BP lookups 25410726Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted 1371 # Number of conditional branches predicted 25510726Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect 423 # Number of conditional branches incorrect 25610726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups 1629 # Number of BTB lookups 25710726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits 525 # Number of BTB hits 2589481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 25910726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct 32.228361 # BTB Hit Percentage 26010726Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS 280 # Number of times the RAS was used to get a target. 26110488Snilay@cs.wisc.edusystem.cpu.branchPred.RASInCorrect 68 # Number of incorrect RAS predictions. 26210628Sandreas.hansson@arm.comsystem.cpu_clk_domain.clock 500 # Clock period in ticks 2638428SN/Asystem.cpu.dtb.read_hits 0 # DTB read hits 2648428SN/Asystem.cpu.dtb.read_misses 0 # DTB read misses 2658428SN/Asystem.cpu.dtb.read_accesses 0 # DTB read accesses 2668428SN/Asystem.cpu.dtb.write_hits 0 # DTB write hits 2678428SN/Asystem.cpu.dtb.write_misses 0 # DTB write misses 2688428SN/Asystem.cpu.dtb.write_accesses 0 # DTB write accesses 2696039SN/Asystem.cpu.dtb.hits 0 # DTB hits 2706039SN/Asystem.cpu.dtb.misses 0 # DTB misses 2718428SN/Asystem.cpu.dtb.accesses 0 # DTB accesses 2728428SN/Asystem.cpu.itb.read_hits 0 # DTB read hits 2738428SN/Asystem.cpu.itb.read_misses 0 # DTB read misses 2748428SN/Asystem.cpu.itb.read_accesses 0 # DTB read accesses 2758428SN/Asystem.cpu.itb.write_hits 0 # DTB write hits 2768428SN/Asystem.cpu.itb.write_misses 0 # DTB write misses 2778428SN/Asystem.cpu.itb.write_accesses 0 # DTB write accesses 2788428SN/Asystem.cpu.itb.hits 0 # DTB hits 2798428SN/Asystem.cpu.itb.misses 0 # DTB misses 2808428SN/Asystem.cpu.itb.accesses 0 # DTB accesses 28110488Snilay@cs.wisc.edusystem.cpu.workload.num_syscalls 7 # Number of system calls 28210726Sandreas.hansson@arm.comsystem.cpu.numCycles 45525 # number of cpu cycles simulated 2838428SN/Asystem.cpu.numWorkItemsStarted 0 # number of work items this cpu started 2848428SN/Asystem.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 28510726Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles 8934 # Number of cycles fetch is stalled on an Icache miss 28610726Sandreas.hansson@arm.comsystem.cpu.fetch.Insts 12895 # Number of instructions fetch has processed 28710726Sandreas.hansson@arm.comsystem.cpu.fetch.Branches 2110 # Number of branches that fetch encountered 28810726Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches 805 # Number of branches that fetch has predicted taken 28910726Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles 4920 # Number of cycles fetch has run and was not squashing or blocked 29010726Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles 864 # Number of cycles fetch has spent squashing 29110726Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles 192 # Number of stall cycles due to pending traps 29210726Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines 2026 # Number of cache lines fetched 29310726Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes 263 # Number of outstanding Icache misses that were squashed 29410726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples 14478 # Number of instructions fetched each cycle (Total) 29510726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean 0.890662 # Number of instructions fetched each cycle (Total) 29610726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev 2.186824 # Number of instructions fetched each cycle (Total) 2976291SN/Asystem.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 29810726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0 11164 77.11% 77.11% # Number of instructions fetched each cycle (Total) 29910726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1 1470 10.15% 87.26% # Number of instructions fetched each cycle (Total) 30010726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2 124 0.86% 88.12% # Number of instructions fetched each cycle (Total) 30110726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3 160 1.11% 89.23% # Number of instructions fetched each cycle (Total) 30210726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4 283 1.95% 91.18% # Number of instructions fetched each cycle (Total) 30310726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5 94 0.65% 91.83% # Number of instructions fetched each cycle (Total) 30410726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6 128 0.88% 92.71% # Number of instructions fetched each cycle (Total) 30510726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7 113 0.78% 93.49% # Number of instructions fetched each cycle (Total) 30610726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8 942 6.51% 100.00% # Number of instructions fetched each cycle (Total) 3076291SN/Asystem.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 3086291SN/Asystem.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 3096291SN/Asystem.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 31010726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total 14478 # Number of instructions fetched each cycle (Total) 31110726Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate 0.046348 # Number of branch fetches per cycle 31210726Sandreas.hansson@arm.comsystem.cpu.fetch.rate 0.283251 # Number of inst fetches per cycle 31310726Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles 8487 # Number of cycles decode is idle 31410726Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles 2706 # Number of cycles decode is blocked 31510726Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles 2773 # Number of cycles decode is running 31610726Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles 121 # Number of cycles decode is unblocking 31710726Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles 391 # Number of cycles decode is squashing 31810488Snilay@cs.wisc.edusystem.cpu.decode.BranchResolved 174 # Number of times decode resolved a branch 31910488Snilay@cs.wisc.edusystem.cpu.decode.BranchMispred 43 # Number of times decode detected a branch misprediction 32010726Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts 11880 # Number of instructions handled by decode 32110488Snilay@cs.wisc.edusystem.cpu.decode.SquashedInsts 172 # Number of squashed instructions handled by decode 32210726Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles 391 # Number of cycles rename is squashing 32310726Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles 8645 # Number of cycles rename is idle 32410352Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles 502 # Number of cycles rename is blocking 32510726Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles 1002 # count of cycles rename stalled for serializing inst 32610726Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles 2724 # Number of cycles rename is running 32710726Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles 1214 # Number of cycles rename is unblocking 32810726Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts 11398 # Number of instructions processed by rename 32910352Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full 33010352Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents 2 # Number of times rename has blocked due to IQ full 33110726Sandreas.hansson@arm.comsystem.cpu.rename.LQFullEvents 231 # Number of times rename has blocked due to LQ full 33210726Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents 967 # Number of times rename has blocked due to SQ full 33310726Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands 6879 # Number of destination operands rename has renamed 33410726Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups 13412 # Number of register rename lookups that rename has made 33510726Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups 13162 # Number of integer rename lookups 3369924Ssteve.reinhardt@amd.comsystem.cpu.rename.fp_rename_lookups 3 # Number of floating rename lookups 33710488Snilay@cs.wisc.edusystem.cpu.rename.CommittedMaps 3282 # Number of HB maps that are committed 33810726Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps 3597 # Number of HB maps that are undone due to squashing 33910488Snilay@cs.wisc.edusystem.cpu.rename.serializingInsts 13 # count of serializing insts renamed 34010488Snilay@cs.wisc.edusystem.cpu.rename.tempSerializingInsts 9 # count of temporary serializing insts renamed 34110726Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts 290 # count of insts added to the skid buffer 34210726Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads 2474 # Number of loads inserted to the mem dependence unit. 34310726Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores 1168 # Number of stores inserted to the mem dependence unit. 3448428SN/Asystem.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads. 34510488Snilay@cs.wisc.edusystem.cpu.memDep0.conflictingStores 2 # Number of conflicting stores. 34610726Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded 8940 # Number of instructions added to the IQ (excludes non-spec) 34710488Snilay@cs.wisc.edusystem.cpu.iq.iqNonSpecInstsAdded 11 # Number of non-speculative instructions added to the IQ 34810726Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued 8204 # Number of instructions issued 34910726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued 35 # Number of squashed instructions issued 35010726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined 3309 # Number of squashed instructions iterated over during squash; mainly for profiling 35110726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined 1790 # Number of squashed operands that are examined and possibly removed from graph 3529729Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed 35310726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples 14478 # Number of insts issued each cycle 35410726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean 0.566653 # Number of insts issued each cycle 35510726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev 1.310295 # Number of insts issued each cycle 3568428SN/Asystem.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 35710726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0 11167 77.13% 77.13% # Number of insts issued each cycle 35810726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1 1314 9.08% 86.21% # Number of insts issued each cycle 35910726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2 734 5.07% 91.28% # Number of insts issued each cycle 36010726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3 423 2.92% 94.20% # Number of insts issued each cycle 36110726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4 344 2.38% 96.57% # Number of insts issued each cycle 36210726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5 310 2.14% 98.72% # Number of insts issued each cycle 36310726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6 102 0.70% 99.42% # Number of insts issued each cycle 36410726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7 57 0.39% 99.81% # Number of insts issued each cycle 36510726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8 27 0.19% 100.00% # Number of insts issued each cycle 3668428SN/Asystem.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 3678428SN/Asystem.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 3688428SN/Asystem.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 36910726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total 14478 # Number of insts issued each cycle 3708428SN/Asystem.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 37110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu 9 4.59% 4.59% # attempts to use FU when none available 37210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult 0 0.00% 4.59% # attempts to use FU when none available 37310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv 0 0.00% 4.59% # attempts to use FU when none available 37410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd 0 0.00% 4.59% # attempts to use FU when none available 37510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp 0 0.00% 4.59% # attempts to use FU when none available 37610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt 0 0.00% 4.59% # attempts to use FU when none available 37710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult 0 0.00% 4.59% # attempts to use FU when none available 37810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv 0 0.00% 4.59% # attempts to use FU when none available 37910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.59% # attempts to use FU when none available 38010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd 0 0.00% 4.59% # attempts to use FU when none available 38110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.59% # attempts to use FU when none available 38210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu 0 0.00% 4.59% # attempts to use FU when none available 38310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp 0 0.00% 4.59% # attempts to use FU when none available 38410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt 0 0.00% 4.59% # attempts to use FU when none available 38510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc 0 0.00% 4.59% # attempts to use FU when none available 38610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult 0 0.00% 4.59% # attempts to use FU when none available 38710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.59% # attempts to use FU when none available 38810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift 0 0.00% 4.59% # attempts to use FU when none available 38910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.59% # attempts to use FU when none available 39010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.59% # attempts to use FU when none available 39110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.59% # attempts to use FU when none available 39210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.59% # attempts to use FU when none available 39310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.59% # attempts to use FU when none available 39410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.59% # attempts to use FU when none available 39510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.59% # attempts to use FU when none available 39610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.59% # attempts to use FU when none available 39710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.59% # attempts to use FU when none available 39810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.59% # attempts to use FU when none available 39910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.59% # attempts to use FU when none available 40010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead 129 65.82% 70.41% # attempts to use FU when none available 40110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite 58 29.59% 100.00% # attempts to use FU when none available 4028428SN/Asystem.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 4038428SN/Asystem.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 4048241SN/Asystem.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 40510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu 4822 58.78% 58.78% # Type of FU issued 40610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult 4 0.05% 58.82% # Type of FU issued 40710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv 1 0.01% 58.84% # Type of FU issued 40810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd 2 0.02% 58.86% # Type of FU issued 40910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp 0 0.00% 58.86% # Type of FU issued 41010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt 0 0.00% 58.86% # Type of FU issued 41110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult 0 0.00% 58.86% # Type of FU issued 41210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv 0 0.00% 58.86% # Type of FU issued 41310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 58.86% # Type of FU issued 41410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd 0 0.00% 58.86% # Type of FU issued 41510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 58.86% # Type of FU issued 41610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu 0 0.00% 58.86% # Type of FU issued 41710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp 0 0.00% 58.86% # Type of FU issued 41810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt 0 0.00% 58.86% # Type of FU issued 41910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc 0 0.00% 58.86% # Type of FU issued 42010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult 0 0.00% 58.86% # Type of FU issued 42110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 58.86% # Type of FU issued 42210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift 0 0.00% 58.86% # Type of FU issued 42310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 58.86% # Type of FU issued 42410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 58.86% # Type of FU issued 42510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 58.86% # Type of FU issued 42610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 58.86% # Type of FU issued 42710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 58.86% # Type of FU issued 42810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 58.86% # Type of FU issued 42910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 58.86% # Type of FU issued 43010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 58.86% # Type of FU issued 43110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 58.86% # Type of FU issued 43210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 58.86% # Type of FU issued 43310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 58.86% # Type of FU issued 43410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead 2303 28.07% 86.93% # Type of FU issued 43510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite 1072 13.07% 100.00% # Type of FU issued 4368241SN/Asystem.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 4378241SN/Asystem.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 43810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total 8204 # Type of FU issued 43910726Sandreas.hansson@arm.comsystem.cpu.iq.rate 0.180209 # Inst issue rate 44010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt 196 # FU busy when requested 44110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate 0.023891 # FU busy rate (busy events/executed inst) 44210726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads 31113 # Number of integer instruction queue reads 44310726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes 12267 # Number of integer instruction queue writes 44410726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses 7408 # Number of integer instruction queue wakeup accesses 4458428SN/Asystem.cpu.iq.fp_inst_queue_reads 4 # Number of floating instruction queue reads 4468428SN/Asystem.cpu.iq.fp_inst_queue_writes 2 # Number of floating instruction queue writes 4478428SN/Asystem.cpu.iq.fp_inst_queue_wakeup_accesses 2 # Number of floating instruction queue wakeup accesses 44810726Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses 8398 # Number of integer alu accesses 4498428SN/Asystem.cpu.iq.fp_alu_accesses 2 # Number of floating point alu accesses 45010488Snilay@cs.wisc.edusystem.cpu.iew.lsq.thread0.forwLoads 82 # Number of loads that had data forwarded from stores 4518428SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 45210726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads 1342 # Number of loads squashed 45310488Snilay@cs.wisc.edusystem.cpu.iew.lsq.thread0.ignoredResponses 7 # Number of memory responses ignored because the instruction is squashed 45410242Ssteve.reinhardt@amd.comsystem.cpu.iew.lsq.thread0.memOrderViolation 10 # Number of memory ordering violations 45510726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores 267 # Number of stores squashed 4568428SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 4578428SN/Asystem.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 4588428SN/Asystem.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 45910726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked 23 # Number of times an access to memory failed due to the cache being blocked 4608428SN/Asystem.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 46110726Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles 391 # Number of cycles IEW is squashing 46210726Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles 464 # Number of cycles IEW is blocking 46310726Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles 10 # Number of cycles IEW is unblocking 46410726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts 10483 # Number of instructions dispatched to IQ 46510726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts 162 # Number of squashed instructions skipped by dispatch 46610726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts 2474 # Number of dispatched load instructions 46710726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts 1168 # Number of dispatched store instructions 46810488Snilay@cs.wisc.edusystem.cpu.iew.iewDispNonSpecInsts 11 # Number of dispatched non-speculative instructions 46910352Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall 47010726Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents 12 # Number of times the LSQ has become full, causing a stall 47110242Ssteve.reinhardt@amd.comsystem.cpu.iew.memOrderViolationEvents 10 # Number of memory order violations 47210726Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect 96 # Number of branches that were predicted taken incorrectly 47310726Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect 348 # Number of branches that were predicted not taken incorrectly 47410726Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts 444 # Number of branch mispredicts detected at execute 47510726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts 7875 # Number of executed instructions 47610726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts 2160 # Number of load instructions executed 47710726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts 329 # Number of squashed instructions skipped in execute 4788428SN/Asystem.cpu.iew.exec_swp 0 # number of swp insts executed 47910726Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop 1532 # number of nop insts executed 48010726Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs 3217 # number of memory reference insts executed 48110726Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches 1365 # Number of branches executed 48210726Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores 1057 # Number of stores executed 48310726Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate 0.172982 # Inst execution rate 48410726Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent 7509 # cumulative count of insts sent to commit 48510726Sandreas.hansson@arm.comsystem.cpu.iew.wb_count 7410 # cumulative count of insts written-back 48610726Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers 2869 # num instructions producing a value 48710726Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers 4254 # num instructions consuming a value 4888428SN/Asystem.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 48910726Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate 0.162768 # insts written-back per cycle 49010726Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout 0.674424 # average fanout of values written-back 4918428SN/Asystem.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 49210726Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts 4860 # The number of squashed insts skipped by commit 49310488Snilay@cs.wisc.edusystem.cpu.commit.commitNonSpecStalls 9 # The number of times commit has been forced to stall to communicate backwards 49410726Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts 382 # The number of times a branch was mispredicted 49510726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples 13623 # Number of insts commited each cycle 49610726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean 0.412758 # Number of insts commited each cycle 49710726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev 1.228786 # Number of insts commited each cycle 4988428SN/Asystem.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 49910726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0 11456 84.09% 84.09% # Number of insts commited each cycle 50010726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1 871 6.39% 90.49% # Number of insts commited each cycle 50110726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2 510 3.74% 94.23% # Number of insts commited each cycle 50210726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3 252 1.85% 96.08% # Number of insts commited each cycle 50310726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4 148 1.09% 97.17% # Number of insts commited each cycle 50410726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5 178 1.31% 98.47% # Number of insts commited each cycle 50510726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6 65 0.48% 98.95% # Number of insts commited each cycle 50610726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7 40 0.29% 99.24% # Number of insts commited each cycle 50710726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8 103 0.76% 100.00% # Number of insts commited each cycle 5088428SN/Asystem.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 5098428SN/Asystem.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 5108428SN/Asystem.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 51110726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total 13623 # Number of insts commited each cycle 51210488Snilay@cs.wisc.edusystem.cpu.commit.committedInsts 5623 # Number of instructions committed 51310488Snilay@cs.wisc.edusystem.cpu.commit.committedOps 5623 # Number of ops (including micro ops) committed 5148428SN/Asystem.cpu.commit.swp_count 0 # Number of s/w prefetches committed 51510488Snilay@cs.wisc.edusystem.cpu.commit.refs 2033 # Number of memory references committed 51610488Snilay@cs.wisc.edusystem.cpu.commit.loads 1132 # Number of loads committed 5178428SN/Asystem.cpu.commit.membars 0 # Number of memory barriers committed 51810488Snilay@cs.wisc.edusystem.cpu.commit.branches 883 # Number of branches committed 5198428SN/Asystem.cpu.commit.fp_insts 2 # Number of committed floating point instructions. 52010488Snilay@cs.wisc.edusystem.cpu.commit.int_insts 4942 # Number of committed integer instructions. 52110488Snilay@cs.wisc.edusystem.cpu.commit.function_calls 85 # Number of function calls committed. 52210488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::No_OpClass 637 11.33% 11.33% # Class of committed instruction 52310488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::IntAlu 2949 52.45% 63.77% # Class of committed instruction 52410488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::IntMult 2 0.04% 63.81% # Class of committed instruction 52510488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::IntDiv 0 0.00% 63.81% # Class of committed instruction 52610488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::FloatAdd 2 0.04% 63.84% # Class of committed instruction 52710488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::FloatCmp 0 0.00% 63.84% # Class of committed instruction 52810488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::FloatCvt 0 0.00% 63.84% # Class of committed instruction 52910488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::FloatMult 0 0.00% 63.84% # Class of committed instruction 53010488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::FloatDiv 0 0.00% 63.84% # Class of committed instruction 53110488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::FloatSqrt 0 0.00% 63.84% # Class of committed instruction 53210488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdAdd 0 0.00% 63.84% # Class of committed instruction 53310488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 63.84% # Class of committed instruction 53410488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdAlu 0 0.00% 63.84% # Class of committed instruction 53510488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdCmp 0 0.00% 63.84% # Class of committed instruction 53610488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdCvt 0 0.00% 63.84% # Class of committed instruction 53710488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdMisc 0 0.00% 63.84% # Class of committed instruction 53810488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdMult 0 0.00% 63.84% # Class of committed instruction 53910488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 63.84% # Class of committed instruction 54010488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdShift 0 0.00% 63.84% # Class of committed instruction 54110488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 63.84% # Class of committed instruction 54210488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdSqrt 0 0.00% 63.84% # Class of committed instruction 54310488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 63.84% # Class of committed instruction 54410488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 63.84% # Class of committed instruction 54510488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 63.84% # Class of committed instruction 54610488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 63.84% # Class of committed instruction 54710488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 63.84% # Class of committed instruction 54810488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 63.84% # Class of committed instruction 54910488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 63.84% # Class of committed instruction 55010488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 63.84% # Class of committed instruction 55110488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 63.84% # Class of committed instruction 55210488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::MemRead 1132 20.13% 83.98% # Class of committed instruction 55310488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::MemWrite 901 16.02% 100.00% # Class of committed instruction 55410220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 55510220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 55610488Snilay@cs.wisc.edusystem.cpu.commit.op_class_0::total 5623 # Class of committed instruction 55710726Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events 103 # number cycles where commit BW limit reached 5588428SN/Asystem.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 55910726Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads 23990 # The number of ROB reads 56010726Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes 21831 # The number of ROB writes 56110726Sandreas.hansson@arm.comsystem.cpu.timesIdled 267 # Number of times that the entire CPU went into an idle state and unscheduled itself 56210726Sandreas.hansson@arm.comsystem.cpu.idleCycles 31047 # Total number of cycles that the CPU has spent unscheduled due to idling 56310488Snilay@cs.wisc.edusystem.cpu.committedInsts 4986 # Number of Instructions Simulated 56410488Snilay@cs.wisc.edusystem.cpu.committedOps 4986 # Number of Ops (including micro ops) Simulated 56510726Sandreas.hansson@arm.comsystem.cpu.cpi 9.130566 # CPI: Cycles Per Instruction 56610726Sandreas.hansson@arm.comsystem.cpu.cpi_total 9.130566 # CPI: Total CPI of All Threads 56710726Sandreas.hansson@arm.comsystem.cpu.ipc 0.109522 # IPC: Instructions Per Cycle 56810726Sandreas.hansson@arm.comsystem.cpu.ipc_total 0.109522 # IPC: Total IPC of All Threads 56910726Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads 10639 # number of integer regfile reads 57010726Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes 5201 # number of integer regfile writes 5718428SN/Asystem.cpu.fp_regfile_reads 3 # number of floating regfile reads 5728428SN/Asystem.cpu.fp_regfile_writes 1 # number of floating regfile writes 57310726Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads 165 # number of misc regfile reads 57410628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements 0 # number of replacements 57510726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse 91.212769 # Cycle average of tags in use 57610726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs 2418 # Total number of references to valid blocks. 57710628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks. 57810726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs 17.148936 # Average number of references to valid blocks. 57910628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 58010726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data 91.212769 # Average occupied blocks per requestor 58110726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data 0.022269 # Average percentage of cache occupancy 58210726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total 0.022269 # Average percentage of cache occupancy 58310628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id 58410726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0 35 # Occupied blocks per task id 58510726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1 106 # Occupied blocks per task id 58610628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id 58710726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses 5997 # Number of tag accesses 58810726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses 5997 # Number of data accesses 58910726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data 1862 # number of ReadReq hits 59010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total 1862 # number of ReadReq hits 59110726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data 556 # number of WriteReq hits 59210726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total 556 # number of WriteReq hits 59310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data 2418 # number of demand (read+write) hits 59410726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total 2418 # number of demand (read+write) hits 59510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data 2418 # number of overall hits 59610726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total 2418 # number of overall hits 59710726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data 165 # number of ReadReq misses 59810726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total 165 # number of ReadReq misses 59910726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data 345 # number of WriteReq misses 60010726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total 345 # number of WriteReq misses 60110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data 510 # number of demand (read+write) misses 60210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total 510 # number of demand (read+write) misses 60310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data 510 # number of overall misses 60410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total 510 # number of overall misses 60510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data 12038750 # number of ReadReq miss cycles 60610726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total 12038750 # number of ReadReq miss cycles 60710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data 24387249 # number of WriteReq miss cycles 60810726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total 24387249 # number of WriteReq miss cycles 60910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data 36425999 # number of demand (read+write) miss cycles 61010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total 36425999 # number of demand (read+write) miss cycles 61110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data 36425999 # number of overall miss cycles 61210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total 36425999 # number of overall miss cycles 61310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data 2027 # number of ReadReq accesses(hits+misses) 61410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total 2027 # number of ReadReq accesses(hits+misses) 61510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data 901 # number of WriteReq accesses(hits+misses) 61610628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total 901 # number of WriteReq accesses(hits+misses) 61710726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data 2928 # number of demand (read+write) accesses 61810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total 2928 # number of demand (read+write) accesses 61910726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data 2928 # number of overall (read+write) accesses 62010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total 2928 # number of overall (read+write) accesses 62110726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data 0.081401 # miss rate for ReadReq accesses 62210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total 0.081401 # miss rate for ReadReq accesses 62310726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data 0.382908 # miss rate for WriteReq accesses 62410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total 0.382908 # miss rate for WriteReq accesses 62510726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data 0.174180 # miss rate for demand accesses 62610726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total 0.174180 # miss rate for demand accesses 62710726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data 0.174180 # miss rate for overall accesses 62810726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total 0.174180 # miss rate for overall accesses 62910726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 72962.121212 # average ReadReq miss latency 63010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 72962.121212 # average ReadReq miss latency 63110726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 70687.678261 # average WriteReq miss latency 63210726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 70687.678261 # average WriteReq miss latency 63310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 71423.527451 # average overall miss latency 63410726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 71423.527451 # average overall miss latency 63510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 71423.527451 # average overall miss latency 63610726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 71423.527451 # average overall miss latency 63710726Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs 611 # number of cycles access was blocked 63810628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 63910628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked 64010628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 64110726Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs 55.545455 # average number of cycles each access was blocked 64210628Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 64310628Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes 0 # number of fast writes performed 64410628Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies 0 # number of cache copies performed 64510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data 74 # number of ReadReq MSHR hits 64610726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total 74 # number of ReadReq MSHR hits 64710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data 295 # number of WriteReq MSHR hits 64810726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total 295 # number of WriteReq MSHR hits 64910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data 369 # number of demand (read+write) MSHR hits 65010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total 369 # number of demand (read+write) MSHR hits 65110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data 369 # number of overall MSHR hits 65210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total 369 # number of overall MSHR hits 65310628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses 65410628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total 91 # number of ReadReq MSHR misses 65510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data 50 # number of WriteReq MSHR misses 65610628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total 50 # number of WriteReq MSHR misses 65710628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses 65810628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total 141 # number of demand (read+write) MSHR misses 65910628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses 66010628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total 141 # number of overall MSHR misses 66110726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7833500 # number of ReadReq MSHR miss cycles 66210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total 7833500 # number of ReadReq MSHR miss cycles 66310726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4084749 # number of WriteReq MSHR miss cycles 66410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total 4084749 # number of WriteReq MSHR miss cycles 66510726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data 11918249 # number of demand (read+write) MSHR miss cycles 66610726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total 11918249 # number of demand (read+write) MSHR miss cycles 66710726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data 11918249 # number of overall MSHR miss cycles 66810726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total 11918249 # number of overall MSHR miss cycles 66910726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.044894 # mshr miss rate for ReadReq accesses 67010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total 0.044894 # mshr miss rate for ReadReq accesses 67110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055494 # mshr miss rate for WriteReq accesses 67210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055494 # mshr miss rate for WriteReq accesses 67310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048156 # mshr miss rate for demand accesses 67410726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total 0.048156 # mshr miss rate for demand accesses 67510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048156 # mshr miss rate for overall accesses 67610726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total 0.048156 # mshr miss rate for overall accesses 67710726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 86082.417582 # average ReadReq mshr miss latency 67810726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 86082.417582 # average ReadReq mshr miss latency 67910726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 81694.980000 # average WriteReq mshr miss latency 68010726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 81694.980000 # average WriteReq mshr miss latency 68110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 84526.588652 # average overall mshr miss latency 68210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 84526.588652 # average overall mshr miss latency 68310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 84526.588652 # average overall mshr miss latency 68410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 84526.588652 # average overall mshr miss latency 68510628Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 6869838Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements 17 # number of replacements 68710726Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse 158.205778 # Cycle average of tags in use 68810726Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs 1577 # Total number of references to valid blocks. 68910488Snilay@cs.wisc.edusystem.cpu.icache.tags.sampled_refs 333 # Sample count of references to valid blocks. 69010726Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs 4.735736 # Average number of references to valid blocks. 6919838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 69210726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst 158.205778 # Average occupied blocks per requestor 69310726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst 0.077249 # Average percentage of cache occupancy 69410726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total 0.077249 # Average percentage of cache occupancy 69510488Snilay@cs.wisc.edusystem.cpu.icache.tags.occ_task_id_blocks::1024 316 # Occupied blocks per task id 69610726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0 143 # Occupied blocks per task id 69710726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1 173 # Occupied blocks per task id 69810488Snilay@cs.wisc.edusystem.cpu.icache.tags.occ_task_id_percent::1024 0.154297 # Percentage of cache occupancy per task id 69910726Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses 4385 # Number of tag accesses 70010726Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses 4385 # Number of data accesses 70110726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst 1577 # number of ReadReq hits 70210726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total 1577 # number of ReadReq hits 70310726Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst 1577 # number of demand (read+write) hits 70410726Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total 1577 # number of demand (read+write) hits 70510726Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst 1577 # number of overall hits 70610726Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total 1577 # number of overall hits 70710726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst 449 # number of ReadReq misses 70810726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total 449 # number of ReadReq misses 70910726Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst 449 # number of demand (read+write) misses 71010726Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total 449 # number of demand (read+write) misses 71110726Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst 449 # number of overall misses 71210726Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total 449 # number of overall misses 71310726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst 34003000 # number of ReadReq miss cycles 71410726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total 34003000 # number of ReadReq miss cycles 71510726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst 34003000 # number of demand (read+write) miss cycles 71610726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total 34003000 # number of demand (read+write) miss cycles 71710726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst 34003000 # number of overall miss cycles 71810726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total 34003000 # number of overall miss cycles 71910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst 2026 # number of ReadReq accesses(hits+misses) 72010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total 2026 # number of ReadReq accesses(hits+misses) 72110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst 2026 # number of demand (read+write) accesses 72210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total 2026 # number of demand (read+write) accesses 72310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst 2026 # number of overall (read+write) accesses 72410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total 2026 # number of overall (read+write) accesses 72510726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst 0.221619 # miss rate for ReadReq accesses 72610726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total 0.221619 # miss rate for ReadReq accesses 72710726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst 0.221619 # miss rate for demand accesses 72810726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total 0.221619 # miss rate for demand accesses 72910726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst 0.221619 # miss rate for overall accesses 73010726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total 0.221619 # miss rate for overall accesses 73110726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 75730.512249 # average ReadReq miss latency 73210726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 75730.512249 # average ReadReq miss latency 73310726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 75730.512249 # average overall miss latency 73410726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 75730.512249 # average overall miss latency 73510726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 75730.512249 # average overall miss latency 73610726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 75730.512249 # average overall miss latency 73710488Snilay@cs.wisc.edusystem.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 7388428SN/Asystem.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 73910488Snilay@cs.wisc.edusystem.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 7408428SN/Asystem.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 74110488Snilay@cs.wisc.edusystem.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 7428983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 7438428SN/Asystem.cpu.icache.fast_writes 0 # number of fast writes performed 7448428SN/Asystem.cpu.icache.cache_copies 0 # number of cache copies performed 74510726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst 116 # number of ReadReq MSHR hits 74610726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total 116 # number of ReadReq MSHR hits 74710726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst 116 # number of demand (read+write) MSHR hits 74810726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total 116 # number of demand (read+write) MSHR hits 74910726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst 116 # number of overall MSHR hits 75010726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total 116 # number of overall MSHR hits 75110488Snilay@cs.wisc.edusystem.cpu.icache.ReadReq_mshr_misses::cpu.inst 333 # number of ReadReq MSHR misses 75210488Snilay@cs.wisc.edusystem.cpu.icache.ReadReq_mshr_misses::total 333 # number of ReadReq MSHR misses 75310488Snilay@cs.wisc.edusystem.cpu.icache.demand_mshr_misses::cpu.inst 333 # number of demand (read+write) MSHR misses 75410488Snilay@cs.wisc.edusystem.cpu.icache.demand_mshr_misses::total 333 # number of demand (read+write) MSHR misses 75510488Snilay@cs.wisc.edusystem.cpu.icache.overall_mshr_misses::cpu.inst 333 # number of overall MSHR misses 75610488Snilay@cs.wisc.edusystem.cpu.icache.overall_mshr_misses::total 333 # number of overall MSHR misses 75710726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 26389500 # number of ReadReq MSHR miss cycles 75810726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total 26389500 # number of ReadReq MSHR miss cycles 75910726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst 26389500 # number of demand (read+write) MSHR miss cycles 76010726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total 26389500 # number of demand (read+write) MSHR miss cycles 76110726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst 26389500 # number of overall MSHR miss cycles 76210726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total 26389500 # number of overall MSHR miss cycles 76310726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.164363 # mshr miss rate for ReadReq accesses 76410726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total 0.164363 # mshr miss rate for ReadReq accesses 76510726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.164363 # mshr miss rate for demand accesses 76610726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total 0.164363 # mshr miss rate for demand accesses 76710726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.164363 # mshr miss rate for overall accesses 76810726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total 0.164363 # mshr miss rate for overall accesses 76910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 79247.747748 # average ReadReq mshr miss latency 77010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 79247.747748 # average ReadReq mshr miss latency 77110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 79247.747748 # average overall mshr miss latency 77210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 79247.747748 # average overall mshr miss latency 77310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 79247.747748 # average overall mshr miss latency 77410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 79247.747748 # average overall mshr miss latency 7758428SN/Asystem.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 7769838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements 0 # number of replacements 77710726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse 218.150435 # Cycle average of tags in use 7789838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs 3 # Total number of references to valid blocks. 77910488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.sampled_refs 421 # Sample count of references to valid blocks. 78010488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.avg_refs 0.007126 # Average number of references to valid blocks. 7819838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 78210726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst 160.168468 # Average occupied blocks per requestor 78310726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data 57.981967 # Average occupied blocks per requestor 78410726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst 0.004888 # Average percentage of cache occupancy 78510488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_percent::cpu.data 0.001769 # Average percentage of cache occupancy 78610726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total 0.006657 # Average percentage of cache occupancy 78710488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_task_id_blocks::1024 421 # Occupied blocks per task id 78810726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0 181 # Occupied blocks per task id 78910726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1 240 # Occupied blocks per task id 79010488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.occ_task_id_percent::1024 0.012848 # Percentage of cache occupancy per task id 79110488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.tag_accesses 4263 # Number of tag accesses 79210488Snilay@cs.wisc.edusystem.cpu.l2cache.tags.data_accesses 4263 # Number of data accesses 7939348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits 7949348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_hits::total 3 # number of ReadReq hits 7959348SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits 7969348SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::total 3 # number of demand (read+write) hits 7979348SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits 7989348SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::total 3 # number of overall hits 79910488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_misses::cpu.inst 330 # number of ReadReq misses 80010352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data 91 # number of ReadReq misses 80110488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_misses::total 421 # number of ReadReq misses 80210488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_misses::cpu.data 50 # number of ReadExReq misses 80310488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_misses::total 50 # number of ReadExReq misses 80410488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_misses::cpu.inst 330 # number of demand (read+write) misses 80510488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_misses::cpu.data 141 # number of demand (read+write) misses 80610488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_misses::total 471 # number of demand (read+write) misses 80710488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_misses::cpu.inst 330 # number of overall misses 80810488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_misses::cpu.data 141 # number of overall misses 80910488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_misses::total 471 # number of overall misses 81010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26025000 # number of ReadReq miss cycles 81110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data 7738500 # number of ReadReq miss cycles 81210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total 33763500 # number of ReadReq miss cycles 81310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4034000 # number of ReadExReq miss cycles 81410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total 4034000 # number of ReadExReq miss cycles 81510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst 26025000 # number of demand (read+write) miss cycles 81610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data 11772500 # number of demand (read+write) miss cycles 81710726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total 37797500 # number of demand (read+write) miss cycles 81810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst 26025000 # number of overall miss cycles 81910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data 11772500 # number of overall miss cycles 82010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total 37797500 # number of overall miss cycles 82110488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_accesses::cpu.inst 333 # number of ReadReq accesses(hits+misses) 82210352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data 91 # number of ReadReq accesses(hits+misses) 82310488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_accesses::total 424 # number of ReadReq accesses(hits+misses) 82410488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_accesses::cpu.data 50 # number of ReadExReq accesses(hits+misses) 82510488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_accesses::total 50 # number of ReadExReq accesses(hits+misses) 82610488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_accesses::cpu.inst 333 # number of demand (read+write) accesses 82710488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_accesses::cpu.data 141 # number of demand (read+write) accesses 82810488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_accesses::total 474 # number of demand (read+write) accesses 82910488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_accesses::cpu.inst 333 # number of overall (read+write) accesses 83010488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_accesses::cpu.data 141 # number of overall (read+write) accesses 83110488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_accesses::total 474 # number of overall (read+write) accesses 83210488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.990991 # miss rate for ReadReq accesses 8339348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 83410488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_miss_rate::total 0.992925 # miss rate for ReadReq accesses 8359348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 8369348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 83710488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_miss_rate::cpu.inst 0.990991 # miss rate for demand accesses 8389348SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 83910488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_miss_rate::total 0.993671 # miss rate for demand accesses 84010488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_miss_rate::cpu.inst 0.990991 # miss rate for overall accesses 8419348SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 84210488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_miss_rate::total 0.993671 # miss rate for overall accesses 84310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78863.636364 # average ReadReq miss latency 84410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 85038.461538 # average ReadReq miss latency 84510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 80198.337292 # average ReadReq miss latency 84610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80680 # average ReadExReq miss latency 84710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 80680 # average ReadExReq miss latency 84810726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78863.636364 # average overall miss latency 84910726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 83492.907801 # average overall miss latency 85010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 80249.469214 # average overall miss latency 85110726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78863.636364 # average overall miss latency 85210726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 83492.907801 # average overall miss latency 85310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 80249.469214 # average overall miss latency 8549348SAli.Saidi@ARM.comsystem.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 8559348SAli.Saidi@ARM.comsystem.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 8569348SAli.Saidi@ARM.comsystem.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 8579348SAli.Saidi@ARM.comsystem.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 8589348SAli.Saidi@ARM.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 8599348SAli.Saidi@ARM.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 8609348SAli.Saidi@ARM.comsystem.cpu.l2cache.fast_writes 0 # number of fast writes performed 8619348SAli.Saidi@ARM.comsystem.cpu.l2cache.cache_copies 0 # number of cache copies performed 86210488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 330 # number of ReadReq MSHR misses 86310352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses 86410488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_misses::total 421 # number of ReadReq MSHR misses 86510488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 50 # number of ReadExReq MSHR misses 86610488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadExReq_mshr_misses::total 50 # number of ReadExReq MSHR misses 86710488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_misses::cpu.inst 330 # number of demand (read+write) MSHR misses 86810488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses 86910488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_misses::total 471 # number of demand (read+write) MSHR misses 87010488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_misses::cpu.inst 330 # number of overall MSHR misses 87110488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses 87210488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_misses::total 471 # number of overall MSHR misses 87310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 21894000 # number of ReadReq MSHR miss cycles 87410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 6598000 # number of ReadReq MSHR miss cycles 87510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total 28492000 # number of ReadReq MSHR miss cycles 87610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3411000 # number of ReadExReq MSHR miss cycles 87710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3411000 # number of ReadExReq MSHR miss cycles 87810726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 21894000 # number of demand (read+write) MSHR miss cycles 87910726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10009000 # number of demand (read+write) MSHR miss cycles 88010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total 31903000 # number of demand (read+write) MSHR miss cycles 88110726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 21894000 # number of overall MSHR miss cycles 88210726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10009000 # number of overall MSHR miss cycles 88310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total 31903000 # number of overall MSHR miss cycles 88410488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for ReadReq accesses 8859348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 88610488Snilay@cs.wisc.edusystem.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.992925 # mshr miss rate for ReadReq accesses 8879348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 8889348SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 88910488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for demand accesses 8909348SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 89110488Snilay@cs.wisc.edusystem.cpu.l2cache.demand_mshr_miss_rate::total 0.993671 # mshr miss rate for demand accesses 89210488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for overall accesses 8939348SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 89410488Snilay@cs.wisc.edusystem.cpu.l2cache.overall_mshr_miss_rate::total 0.993671 # mshr miss rate for overall accesses 89510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66345.454545 # average ReadReq mshr miss latency 89610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 72505.494505 # average ReadReq mshr miss latency 89710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67676.959620 # average ReadReq mshr miss latency 89810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68220 # average ReadExReq mshr miss latency 89910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68220 # average ReadExReq mshr miss latency 90010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66345.454545 # average overall mshr miss latency 90110726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70985.815603 # average overall mshr miss latency 90210726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 67734.607219 # average overall mshr miss latency 90310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66345.454545 # average overall mshr miss latency 90410726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70985.815603 # average overall mshr miss latency 90510726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 67734.607219 # average overall mshr miss latency 9069348SAli.Saidi@ARM.comsystem.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 90710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq 424 # Transaction distribution 90810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp 424 # Transaction distribution 90910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq 50 # Transaction distribution 91010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp 50 # Transaction distribution 91110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 666 # Packet count per connected master and slave (bytes) 91210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 282 # Packet count per connected master and slave (bytes) 91310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total 948 # Packet count per connected master and slave (bytes) 91410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 21312 # Cumulative packet size per connected master and slave (bytes) 91510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9024 # Cumulative packet size per connected master and slave (bytes) 91610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total 30336 # Cumulative packet size per connected master and slave (bytes) 91710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops 0 # Total snoops (count) 91810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples 474 # Request fanout histogram 91910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram 92010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 92110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 92210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 92310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1 474 100.00% 100.00% # Request fanout histogram 92410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 92510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 92610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram 92710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 92810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total 474 # Request fanout histogram 92910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy 237000 # Layer occupancy (ticks) 93010726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%) 93110726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy 569000 # Layer occupancy (ticks) 93210726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization 2.5 # Layer utilization (%) 93310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy 233500 # Layer occupancy (ticks) 93410726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization 1.0 # Layer utilization (%) 93510628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq 421 # Transaction distribution 93610628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp 421 # Transaction distribution 93710628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq 50 # Transaction distribution 93810628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp 50 # Transaction distribution 93910628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 942 # Packet count per connected master and slave (bytes) 94010628Sandreas.hansson@arm.comsystem.membus.pkt_count::total 942 # Packet count per connected master and slave (bytes) 94110628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30144 # Cumulative packet size per connected master and slave (bytes) 94210628Sandreas.hansson@arm.comsystem.membus.pkt_size::total 30144 # Cumulative packet size per connected master and slave (bytes) 94310628Sandreas.hansson@arm.comsystem.membus.snoops 0 # Total snoops (count) 94410628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples 471 # Request fanout histogram 94510628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean 0 # Request fanout histogram 94610628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev 0 # Request fanout histogram 94710628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 94810628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::0 471 100.00% 100.00% # Request fanout histogram 94910628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 95010628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 95110628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value 0 # Request fanout histogram 95210628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value 0 # Request fanout histogram 95310628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total 471 # Request fanout histogram 95410726Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy 598000 # Layer occupancy (ticks) 95510726Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization 2.6 # Layer utilization (%) 95610726Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy 2506000 # Layer occupancy (ticks) 95710726Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization 11.0 # Layer utilization (%) 9586039SN/A 9596039SN/A---------- End Simulation Statistics ---------- 960