stats.txt revision 9079:9a244ebdc3c9
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000010 # Number of seconds simulated 4sim_ticks 10305000 # Number of ticks simulated 5final_tick 10305000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 40668 # Simulator instruction rate (inst/s) 8host_op_rate 50741 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 91257316 # Simulator tick rate (ticks/s) 10host_mem_usage 232684 # Number of bytes of host memory used 11host_seconds 0.11 # Real time elapsed on the host 12sim_insts 4591 # Number of instructions simulated 13sim_ops 5729 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 17664 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 7872 # Number of bytes read from this memory 16system.physmem.bytes_read::total 25536 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 17664 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 17664 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 276 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 123 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 399 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1714119360 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 763901019 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 2478020378 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1714119360 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1714119360 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1714119360 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 763901019 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 2478020378 # Total bandwidth to/from this memory (bytes/s) 30system.cpu.checker.dtb.inst_hits 0 # ITB inst hits 31system.cpu.checker.dtb.inst_misses 0 # ITB inst misses 32system.cpu.checker.dtb.read_hits 0 # DTB read hits 33system.cpu.checker.dtb.read_misses 0 # DTB read misses 34system.cpu.checker.dtb.write_hits 0 # DTB write hits 35system.cpu.checker.dtb.write_misses 0 # DTB write misses 36system.cpu.checker.dtb.flush_tlb 0 # Number of times complete TLB was flushed 37system.cpu.checker.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 38system.cpu.checker.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 39system.cpu.checker.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 40system.cpu.checker.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 41system.cpu.checker.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 42system.cpu.checker.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 43system.cpu.checker.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 44system.cpu.checker.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 45system.cpu.checker.dtb.read_accesses 0 # DTB read accesses 46system.cpu.checker.dtb.write_accesses 0 # DTB write accesses 47system.cpu.checker.dtb.inst_accesses 0 # ITB inst accesses 48system.cpu.checker.dtb.hits 0 # DTB hits 49system.cpu.checker.dtb.misses 0 # DTB misses 50system.cpu.checker.dtb.accesses 0 # DTB accesses 51system.cpu.checker.itb.inst_hits 0 # ITB inst hits 52system.cpu.checker.itb.inst_misses 0 # ITB inst misses 53system.cpu.checker.itb.read_hits 0 # DTB read hits 54system.cpu.checker.itb.read_misses 0 # DTB read misses 55system.cpu.checker.itb.write_hits 0 # DTB write hits 56system.cpu.checker.itb.write_misses 0 # DTB write misses 57system.cpu.checker.itb.flush_tlb 0 # Number of times complete TLB was flushed 58system.cpu.checker.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 59system.cpu.checker.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 60system.cpu.checker.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 61system.cpu.checker.itb.flush_entries 0 # Number of entries that have been flushed from TLB 62system.cpu.checker.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 63system.cpu.checker.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 64system.cpu.checker.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 65system.cpu.checker.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 66system.cpu.checker.itb.read_accesses 0 # DTB read accesses 67system.cpu.checker.itb.write_accesses 0 # DTB write accesses 68system.cpu.checker.itb.inst_accesses 0 # ITB inst accesses 69system.cpu.checker.itb.hits 0 # DTB hits 70system.cpu.checker.itb.misses 0 # DTB misses 71system.cpu.checker.itb.accesses 0 # DTB accesses 72system.cpu.workload.num_syscalls 13 # Number of system calls 73system.cpu.checker.numCycles 5742 # number of cpu cycles simulated 74system.cpu.checker.numWorkItemsStarted 0 # number of work items this cpu started 75system.cpu.checker.numWorkItemsCompleted 0 # number of work items this cpu completed 76system.cpu.dtb.inst_hits 0 # ITB inst hits 77system.cpu.dtb.inst_misses 0 # ITB inst misses 78system.cpu.dtb.read_hits 0 # DTB read hits 79system.cpu.dtb.read_misses 0 # DTB read misses 80system.cpu.dtb.write_hits 0 # DTB write hits 81system.cpu.dtb.write_misses 0 # DTB write misses 82system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 83system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 84system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 85system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 86system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 87system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 88system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 89system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 90system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 91system.cpu.dtb.read_accesses 0 # DTB read accesses 92system.cpu.dtb.write_accesses 0 # DTB write accesses 93system.cpu.dtb.inst_accesses 0 # ITB inst accesses 94system.cpu.dtb.hits 0 # DTB hits 95system.cpu.dtb.misses 0 # DTB misses 96system.cpu.dtb.accesses 0 # DTB accesses 97system.cpu.itb.inst_hits 0 # ITB inst hits 98system.cpu.itb.inst_misses 0 # ITB inst misses 99system.cpu.itb.read_hits 0 # DTB read hits 100system.cpu.itb.read_misses 0 # DTB read misses 101system.cpu.itb.write_hits 0 # DTB write hits 102system.cpu.itb.write_misses 0 # DTB write misses 103system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 104system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 105system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 106system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 107system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 108system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 109system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 110system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 111system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 112system.cpu.itb.read_accesses 0 # DTB read accesses 113system.cpu.itb.write_accesses 0 # DTB write accesses 114system.cpu.itb.inst_accesses 0 # ITB inst accesses 115system.cpu.itb.hits 0 # DTB hits 116system.cpu.itb.misses 0 # DTB misses 117system.cpu.itb.accesses 0 # DTB accesses 118system.cpu.numCycles 20611 # number of cpu cycles simulated 119system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 120system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 121system.cpu.BPredUnit.lookups 2522 # Number of BP lookups 122system.cpu.BPredUnit.condPredicted 1857 # Number of conditional branches predicted 123system.cpu.BPredUnit.condIncorrect 445 # Number of conditional branches incorrect 124system.cpu.BPredUnit.BTBLookups 1967 # Number of BTB lookups 125system.cpu.BPredUnit.BTBHits 669 # Number of BTB hits 126system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 127system.cpu.BPredUnit.usedRAS 255 # Number of times the RAS was used to get a target. 128system.cpu.BPredUnit.RASInCorrect 57 # Number of incorrect RAS predictions. 129system.cpu.fetch.icacheStallCycles 6205 # Number of cycles fetch is stalled on an Icache miss 130system.cpu.fetch.Insts 12809 # Number of instructions fetch has processed 131system.cpu.fetch.Branches 2522 # Number of branches that fetch encountered 132system.cpu.fetch.predictedBranches 924 # Number of branches that fetch has predicted taken 133system.cpu.fetch.Cycles 2802 # Number of cycles fetch has run and was not squashing or blocked 134system.cpu.fetch.SquashCycles 1712 # Number of cycles fetch has spent squashing 135system.cpu.fetch.BlockedCycles 1810 # Number of cycles fetch has spent blocked 136system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 137system.cpu.fetch.CacheLines 1996 # Number of cache lines fetched 138system.cpu.fetch.IcacheSquashes 298 # Number of outstanding Icache misses that were squashed 139system.cpu.fetch.rateDist::samples 11993 # Number of instructions fetched each cycle (Total) 140system.cpu.fetch.rateDist::mean 1.366631 # Number of instructions fetched each cycle (Total) 141system.cpu.fetch.rateDist::stdev 2.761460 # Number of instructions fetched each cycle (Total) 142system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 143system.cpu.fetch.rateDist::0 9191 76.64% 76.64% # Number of instructions fetched each cycle (Total) 144system.cpu.fetch.rateDist::1 251 2.09% 78.73% # Number of instructions fetched each cycle (Total) 145system.cpu.fetch.rateDist::2 179 1.49% 80.22% # Number of instructions fetched each cycle (Total) 146system.cpu.fetch.rateDist::3 222 1.85% 82.07% # Number of instructions fetched each cycle (Total) 147system.cpu.fetch.rateDist::4 215 1.79% 83.87% # Number of instructions fetched each cycle (Total) 148system.cpu.fetch.rateDist::5 290 2.42% 86.28% # Number of instructions fetched each cycle (Total) 149system.cpu.fetch.rateDist::6 118 0.98% 87.27% # Number of instructions fetched each cycle (Total) 150system.cpu.fetch.rateDist::7 119 0.99% 88.26% # Number of instructions fetched each cycle (Total) 151system.cpu.fetch.rateDist::8 1408 11.74% 100.00% # Number of instructions fetched each cycle (Total) 152system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 153system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 154system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 155system.cpu.fetch.rateDist::total 11993 # Number of instructions fetched each cycle (Total) 156system.cpu.fetch.branchRate 0.122362 # Number of branch fetches per cycle 157system.cpu.fetch.rate 0.621464 # Number of inst fetches per cycle 158system.cpu.decode.IdleCycles 6357 # Number of cycles decode is idle 159system.cpu.decode.BlockedCycles 1977 # Number of cycles decode is blocked 160system.cpu.decode.RunCycles 2573 # Number of cycles decode is running 161system.cpu.decode.UnblockCycles 70 # Number of cycles decode is unblocking 162system.cpu.decode.SquashCycles 1016 # Number of cycles decode is squashing 163system.cpu.decode.BranchResolved 444 # Number of times decode resolved a branch 164system.cpu.decode.BranchMispred 163 # Number of times decode detected a branch misprediction 165system.cpu.decode.DecodedInsts 14344 # Number of instructions handled by decode 166system.cpu.decode.SquashedInsts 551 # Number of squashed instructions handled by decode 167system.cpu.rename.SquashCycles 1016 # Number of cycles rename is squashing 168system.cpu.rename.IdleCycles 6632 # Number of cycles rename is idle 169system.cpu.rename.BlockCycles 279 # Number of cycles rename is blocking 170system.cpu.rename.serializeStallCycles 1507 # count of cycles rename stalled for serializing inst 171system.cpu.rename.RunCycles 2368 # Number of cycles rename is running 172system.cpu.rename.UnblockCycles 191 # Number of cycles rename is unblocking 173system.cpu.rename.RenamedInsts 13444 # Number of instructions processed by rename 174system.cpu.rename.IQFullEvents 12 # Number of times rename has blocked due to IQ full 175system.cpu.rename.LSQFullEvents 160 # Number of times rename has blocked due to LSQ full 176system.cpu.rename.RenamedOperands 13077 # Number of destination operands rename has renamed 177system.cpu.rename.RenameLookups 61779 # Number of register rename lookups that rename has made 178system.cpu.rename.int_rename_lookups 60371 # Number of integer rename lookups 179system.cpu.rename.fp_rename_lookups 1408 # Number of floating rename lookups 180system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed 181system.cpu.rename.UndoneMaps 7404 # Number of HB maps that are undone due to squashing 182system.cpu.rename.serializingInsts 45 # count of serializing insts renamed 183system.cpu.rename.tempSerializingInsts 42 # count of temporary serializing insts renamed 184system.cpu.rename.skidInsts 627 # count of insts added to the skid buffer 185system.cpu.memDep0.insertedLoads 2891 # Number of loads inserted to the mem dependence unit. 186system.cpu.memDep0.insertedStores 1788 # Number of stores inserted to the mem dependence unit. 187system.cpu.memDep0.conflictingLoads 40 # Number of conflicting loads. 188system.cpu.memDep0.conflictingStores 23 # Number of conflicting stores. 189system.cpu.iq.iqInstsAdded 11732 # Number of instructions added to the IQ (excludes non-spec) 190system.cpu.iq.iqNonSpecInstsAdded 51 # Number of non-speculative instructions added to the IQ 191system.cpu.iq.iqInstsIssued 9186 # Number of instructions issued 192system.cpu.iq.iqSquashedInstsIssued 117 # Number of squashed instructions issued 193system.cpu.iq.iqSquashedInstsExamined 5655 # Number of squashed instructions iterated over during squash; mainly for profiling 194system.cpu.iq.iqSquashedOperandsExamined 16152 # Number of squashed operands that are examined and possibly removed from graph 195system.cpu.iq.iqSquashedNonSpecRemoved 14 # Number of squashed non-spec instructions that were removed 196system.cpu.iq.issued_per_cycle::samples 11993 # Number of insts issued each cycle 197system.cpu.iq.issued_per_cycle::mean 0.765947 # Number of insts issued each cycle 198system.cpu.iq.issued_per_cycle::stdev 1.466891 # Number of insts issued each cycle 199system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 200system.cpu.iq.issued_per_cycle::0 8390 69.96% 69.96% # Number of insts issued each cycle 201system.cpu.iq.issued_per_cycle::1 1302 10.86% 80.81% # Number of insts issued each cycle 202system.cpu.iq.issued_per_cycle::2 789 6.58% 87.39% # Number of insts issued each cycle 203system.cpu.iq.issued_per_cycle::3 542 4.52% 91.91% # Number of insts issued each cycle 204system.cpu.iq.issued_per_cycle::4 463 3.86% 95.77% # Number of insts issued each cycle 205system.cpu.iq.issued_per_cycle::5 295 2.46% 98.23% # Number of insts issued each cycle 206system.cpu.iq.issued_per_cycle::6 149 1.24% 99.47% # Number of insts issued each cycle 207system.cpu.iq.issued_per_cycle::7 45 0.38% 99.85% # Number of insts issued each cycle 208system.cpu.iq.issued_per_cycle::8 18 0.15% 100.00% # Number of insts issued each cycle 209system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 210system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 211system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 212system.cpu.iq.issued_per_cycle::total 11993 # Number of insts issued each cycle 213system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 214system.cpu.iq.fu_full::IntAlu 3 1.38% 1.38% # attempts to use FU when none available 215system.cpu.iq.fu_full::IntMult 0 0.00% 1.38% # attempts to use FU when none available 216system.cpu.iq.fu_full::IntDiv 0 0.00% 1.38% # attempts to use FU when none available 217system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.38% # attempts to use FU when none available 218system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.38% # attempts to use FU when none available 219system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.38% # attempts to use FU when none available 220system.cpu.iq.fu_full::FloatMult 0 0.00% 1.38% # attempts to use FU when none available 221system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.38% # attempts to use FU when none available 222system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.38% # attempts to use FU when none available 223system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.38% # attempts to use FU when none available 224system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.38% # attempts to use FU when none available 225system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.38% # attempts to use FU when none available 226system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.38% # attempts to use FU when none available 227system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.38% # attempts to use FU when none available 228system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.38% # attempts to use FU when none available 229system.cpu.iq.fu_full::SimdMult 0 0.00% 1.38% # attempts to use FU when none available 230system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.38% # attempts to use FU when none available 231system.cpu.iq.fu_full::SimdShift 0 0.00% 1.38% # attempts to use FU when none available 232system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.38% # attempts to use FU when none available 233system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.38% # attempts to use FU when none available 234system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.38% # attempts to use FU when none available 235system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.38% # attempts to use FU when none available 236system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.38% # attempts to use FU when none available 237system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.38% # attempts to use FU when none available 238system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.38% # attempts to use FU when none available 239system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.38% # attempts to use FU when none available 240system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.38% # attempts to use FU when none available 241system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.38% # attempts to use FU when none available 242system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.38% # attempts to use FU when none available 243system.cpu.iq.fu_full::MemRead 150 69.12% 70.51% # attempts to use FU when none available 244system.cpu.iq.fu_full::MemWrite 64 29.49% 100.00% # attempts to use FU when none available 245system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 246system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 247system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 248system.cpu.iq.FU_type_0::IntAlu 5505 59.93% 59.93% # Type of FU issued 249system.cpu.iq.FU_type_0::IntMult 7 0.08% 60.00% # Type of FU issued 250system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.00% # Type of FU issued 251system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.00% # Type of FU issued 252system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.00% # Type of FU issued 253system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.00% # Type of FU issued 254system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.00% # Type of FU issued 255system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.00% # Type of FU issued 256system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.00% # Type of FU issued 257system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.00% # Type of FU issued 258system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.00% # Type of FU issued 259system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.00% # Type of FU issued 260system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.00% # Type of FU issued 261system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.00% # Type of FU issued 262system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.00% # Type of FU issued 263system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.00% # Type of FU issued 264system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.00% # Type of FU issued 265system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.00% # Type of FU issued 266system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.00% # Type of FU issued 267system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.00% # Type of FU issued 268system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.00% # Type of FU issued 269system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.00% # Type of FU issued 270system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.00% # Type of FU issued 271system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.00% # Type of FU issued 272system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.00% # Type of FU issued 273system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.04% # Type of FU issued 274system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.04% # Type of FU issued 275system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.04% # Type of FU issued 276system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.04% # Type of FU issued 277system.cpu.iq.FU_type_0::MemRead 2406 26.19% 86.23% # Type of FU issued 278system.cpu.iq.FU_type_0::MemWrite 1265 13.77% 100.00% # Type of FU issued 279system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 280system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 281system.cpu.iq.FU_type_0::total 9186 # Type of FU issued 282system.cpu.iq.rate 0.445684 # Inst issue rate 283system.cpu.iq.fu_busy_cnt 217 # FU busy when requested 284system.cpu.iq.fu_busy_rate 0.023623 # FU busy rate (busy events/executed inst) 285system.cpu.iq.int_inst_queue_reads 30663 # Number of integer instruction queue reads 286system.cpu.iq.int_inst_queue_writes 17408 # Number of integer instruction queue writes 287system.cpu.iq.int_inst_queue_wakeup_accesses 8220 # Number of integer instruction queue wakeup accesses 288system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads 289system.cpu.iq.fp_inst_queue_writes 46 # Number of floating instruction queue writes 290system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses 291system.cpu.iq.int_alu_accesses 9383 # Number of integer alu accesses 292system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses 293system.cpu.iew.lsq.thread0.forwLoads 64 # Number of loads that had data forwarded from stores 294system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 295system.cpu.iew.lsq.thread0.squashedLoads 1691 # Number of loads squashed 296system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed 297system.cpu.iew.lsq.thread0.memOrderViolation 19 # Number of memory ordering violations 298system.cpu.iew.lsq.thread0.squashedStores 850 # Number of stores squashed 299system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 300system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 301system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 302system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 303system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 304system.cpu.iew.iewSquashCycles 1016 # Number of cycles IEW is squashing 305system.cpu.iew.iewBlockCycles 175 # Number of cycles IEW is blocking 306system.cpu.iew.iewUnblockCycles 21 # Number of cycles IEW is unblocking 307system.cpu.iew.iewDispatchedInsts 11783 # Number of instructions dispatched to IQ 308system.cpu.iew.iewDispSquashedInsts 140 # Number of squashed instructions skipped by dispatch 309system.cpu.iew.iewDispLoadInsts 2891 # Number of dispatched load instructions 310system.cpu.iew.iewDispStoreInsts 1788 # Number of dispatched store instructions 311system.cpu.iew.iewDispNonSpecInsts 39 # Number of dispatched non-speculative instructions 312system.cpu.iew.iewIQFullEvents 13 # Number of times the IQ has become full, causing a stall 313system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 314system.cpu.iew.memOrderViolationEvents 19 # Number of memory order violations 315system.cpu.iew.predictedTakenIncorrect 88 # Number of branches that were predicted taken incorrectly 316system.cpu.iew.predictedNotTakenIncorrect 319 # Number of branches that were predicted not taken incorrectly 317system.cpu.iew.branchMispredicts 407 # Number of branch mispredicts detected at execute 318system.cpu.iew.iewExecutedInsts 8719 # Number of executed instructions 319system.cpu.iew.iewExecLoadInsts 2169 # Number of load instructions executed 320system.cpu.iew.iewExecSquashedInsts 467 # Number of squashed instructions skipped in execute 321system.cpu.iew.exec_swp 0 # number of swp insts executed 322system.cpu.iew.exec_nop 0 # number of nop insts executed 323system.cpu.iew.exec_refs 3377 # number of memory reference insts executed 324system.cpu.iew.exec_branches 1400 # Number of branches executed 325system.cpu.iew.exec_stores 1208 # Number of stores executed 326system.cpu.iew.exec_rate 0.423027 # Inst execution rate 327system.cpu.iew.wb_sent 8403 # cumulative count of insts sent to commit 328system.cpu.iew.wb_count 8236 # cumulative count of insts written-back 329system.cpu.iew.wb_producers 3901 # num instructions producing a value 330system.cpu.iew.wb_consumers 7899 # num instructions consuming a value 331system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 332system.cpu.iew.wb_rate 0.399592 # insts written-back per cycle 333system.cpu.iew.wb_fanout 0.493860 # average fanout of values written-back 334system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 335system.cpu.commit.commitCommittedInsts 4591 # The number of committed instructions 336system.cpu.commit.commitCommittedOps 5729 # The number of committed instructions 337system.cpu.commit.commitSquashedInsts 6053 # The number of squashed insts skipped by commit 338system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards 339system.cpu.commit.branchMispredicts 355 # The number of times a branch was mispredicted 340system.cpu.commit.committed_per_cycle::samples 10978 # Number of insts commited each cycle 341system.cpu.commit.committed_per_cycle::mean 0.521862 # Number of insts commited each cycle 342system.cpu.commit.committed_per_cycle::stdev 1.331986 # Number of insts commited each cycle 343system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 344system.cpu.commit.committed_per_cycle::0 8629 78.60% 78.60% # Number of insts commited each cycle 345system.cpu.commit.committed_per_cycle::1 1108 10.09% 88.70% # Number of insts commited each cycle 346system.cpu.commit.committed_per_cycle::2 430 3.92% 92.61% # Number of insts commited each cycle 347system.cpu.commit.committed_per_cycle::3 264 2.40% 95.02% # Number of insts commited each cycle 348system.cpu.commit.committed_per_cycle::4 184 1.68% 96.69% # Number of insts commited each cycle 349system.cpu.commit.committed_per_cycle::5 173 1.58% 98.27% # Number of insts commited each cycle 350system.cpu.commit.committed_per_cycle::6 56 0.51% 98.78% # Number of insts commited each cycle 351system.cpu.commit.committed_per_cycle::7 40 0.36% 99.14% # Number of insts commited each cycle 352system.cpu.commit.committed_per_cycle::8 94 0.86% 100.00% # Number of insts commited each cycle 353system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 354system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 355system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 356system.cpu.commit.committed_per_cycle::total 10978 # Number of insts commited each cycle 357system.cpu.commit.committedInsts 4591 # Number of instructions committed 358system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed 359system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 360system.cpu.commit.refs 2138 # Number of memory references committed 361system.cpu.commit.loads 1200 # Number of loads committed 362system.cpu.commit.membars 12 # Number of memory barriers committed 363system.cpu.commit.branches 944 # Number of branches committed 364system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 365system.cpu.commit.int_insts 4976 # Number of committed integer instructions. 366system.cpu.commit.function_calls 82 # Number of function calls committed. 367system.cpu.commit.bw_lim_events 94 # number cycles where commit BW limit reached 368system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 369system.cpu.rob.rob_reads 22509 # The number of ROB reads 370system.cpu.rob.rob_writes 24591 # The number of ROB writes 371system.cpu.timesIdled 178 # Number of times that the entire CPU went into an idle state and unscheduled itself 372system.cpu.idleCycles 8618 # Total number of cycles that the CPU has spent unscheduled due to idling 373system.cpu.committedInsts 4591 # Number of Instructions Simulated 374system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated 375system.cpu.committedInsts_total 4591 # Number of Instructions Simulated 376system.cpu.cpi 4.489436 # CPI: Cycles Per Instruction 377system.cpu.cpi_total 4.489436 # CPI: Total CPI of All Threads 378system.cpu.ipc 0.222745 # IPC: Instructions Per Cycle 379system.cpu.ipc_total 0.222745 # IPC: Total IPC of All Threads 380system.cpu.int_regfile_reads 40006 # number of integer regfile reads 381system.cpu.int_regfile_writes 8113 # number of integer regfile writes 382system.cpu.fp_regfile_reads 16 # number of floating regfile reads 383system.cpu.misc_regfile_reads 15846 # number of misc regfile reads 384system.cpu.misc_regfile_writes 24 # number of misc regfile writes 385system.cpu.icache.replacements 5 # number of replacements 386system.cpu.icache.tagsinuse 150.103653 # Cycle average of tags in use 387system.cpu.icache.total_refs 1637 # Total number of references to valid blocks. 388system.cpu.icache.sampled_refs 296 # Sample count of references to valid blocks. 389system.cpu.icache.avg_refs 5.530405 # Average number of references to valid blocks. 390system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 391system.cpu.icache.occ_blocks::cpu.inst 150.103653 # Average occupied blocks per requestor 392system.cpu.icache.occ_percent::cpu.inst 0.073293 # Average percentage of cache occupancy 393system.cpu.icache.occ_percent::total 0.073293 # Average percentage of cache occupancy 394system.cpu.icache.ReadReq_hits::cpu.inst 1637 # number of ReadReq hits 395system.cpu.icache.ReadReq_hits::total 1637 # number of ReadReq hits 396system.cpu.icache.demand_hits::cpu.inst 1637 # number of demand (read+write) hits 397system.cpu.icache.demand_hits::total 1637 # number of demand (read+write) hits 398system.cpu.icache.overall_hits::cpu.inst 1637 # number of overall hits 399system.cpu.icache.overall_hits::total 1637 # number of overall hits 400system.cpu.icache.ReadReq_misses::cpu.inst 359 # number of ReadReq misses 401system.cpu.icache.ReadReq_misses::total 359 # number of ReadReq misses 402system.cpu.icache.demand_misses::cpu.inst 359 # number of demand (read+write) misses 403system.cpu.icache.demand_misses::total 359 # number of demand (read+write) misses 404system.cpu.icache.overall_misses::cpu.inst 359 # number of overall misses 405system.cpu.icache.overall_misses::total 359 # number of overall misses 406system.cpu.icache.ReadReq_miss_latency::cpu.inst 12452500 # number of ReadReq miss cycles 407system.cpu.icache.ReadReq_miss_latency::total 12452500 # number of ReadReq miss cycles 408system.cpu.icache.demand_miss_latency::cpu.inst 12452500 # number of demand (read+write) miss cycles 409system.cpu.icache.demand_miss_latency::total 12452500 # number of demand (read+write) miss cycles 410system.cpu.icache.overall_miss_latency::cpu.inst 12452500 # number of overall miss cycles 411system.cpu.icache.overall_miss_latency::total 12452500 # number of overall miss cycles 412system.cpu.icache.ReadReq_accesses::cpu.inst 1996 # number of ReadReq accesses(hits+misses) 413system.cpu.icache.ReadReq_accesses::total 1996 # number of ReadReq accesses(hits+misses) 414system.cpu.icache.demand_accesses::cpu.inst 1996 # number of demand (read+write) accesses 415system.cpu.icache.demand_accesses::total 1996 # number of demand (read+write) accesses 416system.cpu.icache.overall_accesses::cpu.inst 1996 # number of overall (read+write) accesses 417system.cpu.icache.overall_accesses::total 1996 # number of overall (read+write) accesses 418system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.179860 # miss rate for ReadReq accesses 419system.cpu.icache.ReadReq_miss_rate::total 0.179860 # miss rate for ReadReq accesses 420system.cpu.icache.demand_miss_rate::cpu.inst 0.179860 # miss rate for demand accesses 421system.cpu.icache.demand_miss_rate::total 0.179860 # miss rate for demand accesses 422system.cpu.icache.overall_miss_rate::cpu.inst 0.179860 # miss rate for overall accesses 423system.cpu.icache.overall_miss_rate::total 0.179860 # miss rate for overall accesses 424system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34686.629526 # average ReadReq miss latency 425system.cpu.icache.ReadReq_avg_miss_latency::total 34686.629526 # average ReadReq miss latency 426system.cpu.icache.demand_avg_miss_latency::cpu.inst 34686.629526 # average overall miss latency 427system.cpu.icache.demand_avg_miss_latency::total 34686.629526 # average overall miss latency 428system.cpu.icache.overall_avg_miss_latency::cpu.inst 34686.629526 # average overall miss latency 429system.cpu.icache.overall_avg_miss_latency::total 34686.629526 # average overall miss latency 430system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 431system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 432system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 433system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 434system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 435system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 436system.cpu.icache.fast_writes 0 # number of fast writes performed 437system.cpu.icache.cache_copies 0 # number of cache copies performed 438system.cpu.icache.ReadReq_mshr_hits::cpu.inst 63 # number of ReadReq MSHR hits 439system.cpu.icache.ReadReq_mshr_hits::total 63 # number of ReadReq MSHR hits 440system.cpu.icache.demand_mshr_hits::cpu.inst 63 # number of demand (read+write) MSHR hits 441system.cpu.icache.demand_mshr_hits::total 63 # number of demand (read+write) MSHR hits 442system.cpu.icache.overall_mshr_hits::cpu.inst 63 # number of overall MSHR hits 443system.cpu.icache.overall_mshr_hits::total 63 # number of overall MSHR hits 444system.cpu.icache.ReadReq_mshr_misses::cpu.inst 296 # number of ReadReq MSHR misses 445system.cpu.icache.ReadReq_mshr_misses::total 296 # number of ReadReq MSHR misses 446system.cpu.icache.demand_mshr_misses::cpu.inst 296 # number of demand (read+write) MSHR misses 447system.cpu.icache.demand_mshr_misses::total 296 # number of demand (read+write) MSHR misses 448system.cpu.icache.overall_mshr_misses::cpu.inst 296 # number of overall MSHR misses 449system.cpu.icache.overall_mshr_misses::total 296 # number of overall MSHR misses 450system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 9831500 # number of ReadReq MSHR miss cycles 451system.cpu.icache.ReadReq_mshr_miss_latency::total 9831500 # number of ReadReq MSHR miss cycles 452system.cpu.icache.demand_mshr_miss_latency::cpu.inst 9831500 # number of demand (read+write) MSHR miss cycles 453system.cpu.icache.demand_mshr_miss_latency::total 9831500 # number of demand (read+write) MSHR miss cycles 454system.cpu.icache.overall_mshr_miss_latency::cpu.inst 9831500 # number of overall MSHR miss cycles 455system.cpu.icache.overall_mshr_miss_latency::total 9831500 # number of overall MSHR miss cycles 456system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.148297 # mshr miss rate for ReadReq accesses 457system.cpu.icache.ReadReq_mshr_miss_rate::total 0.148297 # mshr miss rate for ReadReq accesses 458system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.148297 # mshr miss rate for demand accesses 459system.cpu.icache.demand_mshr_miss_rate::total 0.148297 # mshr miss rate for demand accesses 460system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.148297 # mshr miss rate for overall accesses 461system.cpu.icache.overall_mshr_miss_rate::total 0.148297 # mshr miss rate for overall accesses 462system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 33214.527027 # average ReadReq mshr miss latency 463system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 33214.527027 # average ReadReq mshr miss latency 464system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 33214.527027 # average overall mshr miss latency 465system.cpu.icache.demand_avg_mshr_miss_latency::total 33214.527027 # average overall mshr miss latency 466system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 33214.527027 # average overall mshr miss latency 467system.cpu.icache.overall_avg_mshr_miss_latency::total 33214.527027 # average overall mshr miss latency 468system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 469system.cpu.dcache.replacements 0 # number of replacements 470system.cpu.dcache.tagsinuse 87.680549 # Cycle average of tags in use 471system.cpu.dcache.total_refs 2445 # Total number of references to valid blocks. 472system.cpu.dcache.sampled_refs 149 # Sample count of references to valid blocks. 473system.cpu.dcache.avg_refs 16.409396 # Average number of references to valid blocks. 474system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 475system.cpu.dcache.occ_blocks::cpu.data 87.680549 # Average occupied blocks per requestor 476system.cpu.dcache.occ_percent::cpu.data 0.021406 # Average percentage of cache occupancy 477system.cpu.dcache.occ_percent::total 0.021406 # Average percentage of cache occupancy 478system.cpu.dcache.ReadReq_hits::cpu.data 1816 # number of ReadReq hits 479system.cpu.dcache.ReadReq_hits::total 1816 # number of ReadReq hits 480system.cpu.dcache.WriteReq_hits::cpu.data 609 # number of WriteReq hits 481system.cpu.dcache.WriteReq_hits::total 609 # number of WriteReq hits 482system.cpu.dcache.LoadLockedReq_hits::cpu.data 9 # number of LoadLockedReq hits 483system.cpu.dcache.LoadLockedReq_hits::total 9 # number of LoadLockedReq hits 484system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits 485system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits 486system.cpu.dcache.demand_hits::cpu.data 2425 # number of demand (read+write) hits 487system.cpu.dcache.demand_hits::total 2425 # number of demand (read+write) hits 488system.cpu.dcache.overall_hits::cpu.data 2425 # number of overall hits 489system.cpu.dcache.overall_hits::total 2425 # number of overall hits 490system.cpu.dcache.ReadReq_misses::cpu.data 173 # number of ReadReq misses 491system.cpu.dcache.ReadReq_misses::total 173 # number of ReadReq misses 492system.cpu.dcache.WriteReq_misses::cpu.data 304 # number of WriteReq misses 493system.cpu.dcache.WriteReq_misses::total 304 # number of WriteReq misses 494system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 495system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses 496system.cpu.dcache.demand_misses::cpu.data 477 # number of demand (read+write) misses 497system.cpu.dcache.demand_misses::total 477 # number of demand (read+write) misses 498system.cpu.dcache.overall_misses::cpu.data 477 # number of overall misses 499system.cpu.dcache.overall_misses::total 477 # number of overall misses 500system.cpu.dcache.ReadReq_miss_latency::cpu.data 5540500 # number of ReadReq miss cycles 501system.cpu.dcache.ReadReq_miss_latency::total 5540500 # number of ReadReq miss cycles 502system.cpu.dcache.WriteReq_miss_latency::cpu.data 10913500 # number of WriteReq miss cycles 503system.cpu.dcache.WriteReq_miss_latency::total 10913500 # number of WriteReq miss cycles 504system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 76500 # number of LoadLockedReq miss cycles 505system.cpu.dcache.LoadLockedReq_miss_latency::total 76500 # number of LoadLockedReq miss cycles 506system.cpu.dcache.demand_miss_latency::cpu.data 16454000 # number of demand (read+write) miss cycles 507system.cpu.dcache.demand_miss_latency::total 16454000 # number of demand (read+write) miss cycles 508system.cpu.dcache.overall_miss_latency::cpu.data 16454000 # number of overall miss cycles 509system.cpu.dcache.overall_miss_latency::total 16454000 # number of overall miss cycles 510system.cpu.dcache.ReadReq_accesses::cpu.data 1989 # number of ReadReq accesses(hits+misses) 511system.cpu.dcache.ReadReq_accesses::total 1989 # number of ReadReq accesses(hits+misses) 512system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses) 513system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 514system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11 # number of LoadLockedReq accesses(hits+misses) 515system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses) 516system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses) 517system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses) 518system.cpu.dcache.demand_accesses::cpu.data 2902 # number of demand (read+write) accesses 519system.cpu.dcache.demand_accesses::total 2902 # number of demand (read+write) accesses 520system.cpu.dcache.overall_accesses::cpu.data 2902 # number of overall (read+write) accesses 521system.cpu.dcache.overall_accesses::total 2902 # number of overall (read+write) accesses 522system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.086978 # miss rate for ReadReq accesses 523system.cpu.dcache.ReadReq_miss_rate::total 0.086978 # miss rate for ReadReq accesses 524system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.332968 # miss rate for WriteReq accesses 525system.cpu.dcache.WriteReq_miss_rate::total 0.332968 # miss rate for WriteReq accesses 526system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.181818 # miss rate for LoadLockedReq accesses 527system.cpu.dcache.LoadLockedReq_miss_rate::total 0.181818 # miss rate for LoadLockedReq accesses 528system.cpu.dcache.demand_miss_rate::cpu.data 0.164369 # miss rate for demand accesses 529system.cpu.dcache.demand_miss_rate::total 0.164369 # miss rate for demand accesses 530system.cpu.dcache.overall_miss_rate::cpu.data 0.164369 # miss rate for overall accesses 531system.cpu.dcache.overall_miss_rate::total 0.164369 # miss rate for overall accesses 532system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 32026.011561 # average ReadReq miss latency 533system.cpu.dcache.ReadReq_avg_miss_latency::total 32026.011561 # average ReadReq miss latency 534system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35899.671053 # average WriteReq miss latency 535system.cpu.dcache.WriteReq_avg_miss_latency::total 35899.671053 # average WriteReq miss latency 536system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 38250 # average LoadLockedReq miss latency 537system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 38250 # average LoadLockedReq miss latency 538system.cpu.dcache.demand_avg_miss_latency::cpu.data 34494.758910 # average overall miss latency 539system.cpu.dcache.demand_avg_miss_latency::total 34494.758910 # average overall miss latency 540system.cpu.dcache.overall_avg_miss_latency::cpu.data 34494.758910 # average overall miss latency 541system.cpu.dcache.overall_avg_miss_latency::total 34494.758910 # average overall miss latency 542system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 543system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 544system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 545system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 546system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 547system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 548system.cpu.dcache.fast_writes 0 # number of fast writes performed 549system.cpu.dcache.cache_copies 0 # number of cache copies performed 550system.cpu.dcache.ReadReq_mshr_hits::cpu.data 66 # number of ReadReq MSHR hits 551system.cpu.dcache.ReadReq_mshr_hits::total 66 # number of ReadReq MSHR hits 552system.cpu.dcache.WriteReq_mshr_hits::cpu.data 262 # number of WriteReq MSHR hits 553system.cpu.dcache.WriteReq_mshr_hits::total 262 # number of WriteReq MSHR hits 554system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 555system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits 556system.cpu.dcache.demand_mshr_hits::cpu.data 328 # number of demand (read+write) MSHR hits 557system.cpu.dcache.demand_mshr_hits::total 328 # number of demand (read+write) MSHR hits 558system.cpu.dcache.overall_mshr_hits::cpu.data 328 # number of overall MSHR hits 559system.cpu.dcache.overall_mshr_hits::total 328 # number of overall MSHR hits 560system.cpu.dcache.ReadReq_mshr_misses::cpu.data 107 # number of ReadReq MSHR misses 561system.cpu.dcache.ReadReq_mshr_misses::total 107 # number of ReadReq MSHR misses 562system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses 563system.cpu.dcache.WriteReq_mshr_misses::total 42 # number of WriteReq MSHR misses 564system.cpu.dcache.demand_mshr_misses::cpu.data 149 # number of demand (read+write) MSHR misses 565system.cpu.dcache.demand_mshr_misses::total 149 # number of demand (read+write) MSHR misses 566system.cpu.dcache.overall_mshr_misses::cpu.data 149 # number of overall MSHR misses 567system.cpu.dcache.overall_mshr_misses::total 149 # number of overall MSHR misses 568system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3133500 # number of ReadReq MSHR miss cycles 569system.cpu.dcache.ReadReq_mshr_miss_latency::total 3133500 # number of ReadReq MSHR miss cycles 570system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1505500 # number of WriteReq MSHR miss cycles 571system.cpu.dcache.WriteReq_mshr_miss_latency::total 1505500 # number of WriteReq MSHR miss cycles 572system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4639000 # number of demand (read+write) MSHR miss cycles 573system.cpu.dcache.demand_mshr_miss_latency::total 4639000 # number of demand (read+write) MSHR miss cycles 574system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4639000 # number of overall MSHR miss cycles 575system.cpu.dcache.overall_mshr_miss_latency::total 4639000 # number of overall MSHR miss cycles 576system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.053796 # mshr miss rate for ReadReq accesses 577system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.053796 # mshr miss rate for ReadReq accesses 578system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses 579system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses 580system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051344 # mshr miss rate for demand accesses 581system.cpu.dcache.demand_mshr_miss_rate::total 0.051344 # mshr miss rate for demand accesses 582system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051344 # mshr miss rate for overall accesses 583system.cpu.dcache.overall_mshr_miss_rate::total 0.051344 # mshr miss rate for overall accesses 584system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 29285.046729 # average ReadReq mshr miss latency 585system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 29285.046729 # average ReadReq mshr miss latency 586system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35845.238095 # average WriteReq mshr miss latency 587system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35845.238095 # average WriteReq mshr miss latency 588system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 31134.228188 # average overall mshr miss latency 589system.cpu.dcache.demand_avg_mshr_miss_latency::total 31134.228188 # average overall mshr miss latency 590system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 31134.228188 # average overall mshr miss latency 591system.cpu.dcache.overall_avg_mshr_miss_latency::total 31134.228188 # average overall mshr miss latency 592system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 593system.cpu.l2cache.replacements 0 # number of replacements 594system.cpu.l2cache.tagsinuse 188.762510 # Cycle average of tags in use 595system.cpu.l2cache.total_refs 42 # Total number of references to valid blocks. 596system.cpu.l2cache.sampled_refs 357 # Sample count of references to valid blocks. 597system.cpu.l2cache.avg_refs 0.117647 # Average number of references to valid blocks. 598system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 599system.cpu.l2cache.occ_blocks::cpu.inst 142.243584 # Average occupied blocks per requestor 600system.cpu.l2cache.occ_blocks::cpu.data 46.518926 # Average occupied blocks per requestor 601system.cpu.l2cache.occ_percent::cpu.inst 0.004341 # Average percentage of cache occupancy 602system.cpu.l2cache.occ_percent::cpu.data 0.001420 # Average percentage of cache occupancy 603system.cpu.l2cache.occ_percent::total 0.005761 # Average percentage of cache occupancy 604system.cpu.l2cache.ReadReq_hits::cpu.inst 20 # number of ReadReq hits 605system.cpu.l2cache.ReadReq_hits::cpu.data 22 # number of ReadReq hits 606system.cpu.l2cache.ReadReq_hits::total 42 # number of ReadReq hits 607system.cpu.l2cache.demand_hits::cpu.inst 20 # number of demand (read+write) hits 608system.cpu.l2cache.demand_hits::cpu.data 22 # number of demand (read+write) hits 609system.cpu.l2cache.demand_hits::total 42 # number of demand (read+write) hits 610system.cpu.l2cache.overall_hits::cpu.inst 20 # number of overall hits 611system.cpu.l2cache.overall_hits::cpu.data 22 # number of overall hits 612system.cpu.l2cache.overall_hits::total 42 # number of overall hits 613system.cpu.l2cache.ReadReq_misses::cpu.inst 276 # number of ReadReq misses 614system.cpu.l2cache.ReadReq_misses::cpu.data 85 # number of ReadReq misses 615system.cpu.l2cache.ReadReq_misses::total 361 # number of ReadReq misses 616system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses 617system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses 618system.cpu.l2cache.demand_misses::cpu.inst 276 # number of demand (read+write) misses 619system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses 620system.cpu.l2cache.demand_misses::total 403 # number of demand (read+write) misses 621system.cpu.l2cache.overall_misses::cpu.inst 276 # number of overall misses 622system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses 623system.cpu.l2cache.overall_misses::total 403 # number of overall misses 624system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 9473000 # number of ReadReq miss cycles 625system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2933000 # number of ReadReq miss cycles 626system.cpu.l2cache.ReadReq_miss_latency::total 12406000 # number of ReadReq miss cycles 627system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1449000 # number of ReadExReq miss cycles 628system.cpu.l2cache.ReadExReq_miss_latency::total 1449000 # number of ReadExReq miss cycles 629system.cpu.l2cache.demand_miss_latency::cpu.inst 9473000 # number of demand (read+write) miss cycles 630system.cpu.l2cache.demand_miss_latency::cpu.data 4382000 # number of demand (read+write) miss cycles 631system.cpu.l2cache.demand_miss_latency::total 13855000 # number of demand (read+write) miss cycles 632system.cpu.l2cache.overall_miss_latency::cpu.inst 9473000 # number of overall miss cycles 633system.cpu.l2cache.overall_miss_latency::cpu.data 4382000 # number of overall miss cycles 634system.cpu.l2cache.overall_miss_latency::total 13855000 # number of overall miss cycles 635system.cpu.l2cache.ReadReq_accesses::cpu.inst 296 # number of ReadReq accesses(hits+misses) 636system.cpu.l2cache.ReadReq_accesses::cpu.data 107 # number of ReadReq accesses(hits+misses) 637system.cpu.l2cache.ReadReq_accesses::total 403 # number of ReadReq accesses(hits+misses) 638system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses) 639system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses) 640system.cpu.l2cache.demand_accesses::cpu.inst 296 # number of demand (read+write) accesses 641system.cpu.l2cache.demand_accesses::cpu.data 149 # number of demand (read+write) accesses 642system.cpu.l2cache.demand_accesses::total 445 # number of demand (read+write) accesses 643system.cpu.l2cache.overall_accesses::cpu.inst 296 # number of overall (read+write) accesses 644system.cpu.l2cache.overall_accesses::cpu.data 149 # number of overall (read+write) accesses 645system.cpu.l2cache.overall_accesses::total 445 # number of overall (read+write) accesses 646system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.932432 # miss rate for ReadReq accesses 647system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.794393 # miss rate for ReadReq accesses 648system.cpu.l2cache.ReadReq_miss_rate::total 0.895782 # miss rate for ReadReq accesses 649system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 650system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 651system.cpu.l2cache.demand_miss_rate::cpu.inst 0.932432 # miss rate for demand accesses 652system.cpu.l2cache.demand_miss_rate::cpu.data 0.852349 # miss rate for demand accesses 653system.cpu.l2cache.demand_miss_rate::total 0.905618 # miss rate for demand accesses 654system.cpu.l2cache.overall_miss_rate::cpu.inst 0.932432 # miss rate for overall accesses 655system.cpu.l2cache.overall_miss_rate::cpu.data 0.852349 # miss rate for overall accesses 656system.cpu.l2cache.overall_miss_rate::total 0.905618 # miss rate for overall accesses 657system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34322.463768 # average ReadReq miss latency 658system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34505.882353 # average ReadReq miss latency 659system.cpu.l2cache.ReadReq_avg_miss_latency::total 34365.650970 # average ReadReq miss latency 660system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34500 # average ReadExReq miss latency 661system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34500 # average ReadExReq miss latency 662system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34322.463768 # average overall miss latency 663system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34503.937008 # average overall miss latency 664system.cpu.l2cache.demand_avg_miss_latency::total 34379.652605 # average overall miss latency 665system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34322.463768 # average overall miss latency 666system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34503.937008 # average overall miss latency 667system.cpu.l2cache.overall_avg_miss_latency::total 34379.652605 # average overall miss latency 668system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 669system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 670system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 671system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 672system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 673system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 674system.cpu.l2cache.fast_writes 0 # number of fast writes performed 675system.cpu.l2cache.cache_copies 0 # number of cache copies performed 676system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 4 # number of ReadReq MSHR hits 677system.cpu.l2cache.ReadReq_mshr_hits::total 4 # number of ReadReq MSHR hits 678system.cpu.l2cache.demand_mshr_hits::cpu.data 4 # number of demand (read+write) MSHR hits 679system.cpu.l2cache.demand_mshr_hits::total 4 # number of demand (read+write) MSHR hits 680system.cpu.l2cache.overall_mshr_hits::cpu.data 4 # number of overall MSHR hits 681system.cpu.l2cache.overall_mshr_hits::total 4 # number of overall MSHR hits 682system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 276 # number of ReadReq MSHR misses 683system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses 684system.cpu.l2cache.ReadReq_mshr_misses::total 357 # number of ReadReq MSHR misses 685system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses 686system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses 687system.cpu.l2cache.demand_mshr_misses::cpu.inst 276 # number of demand (read+write) MSHR misses 688system.cpu.l2cache.demand_mshr_misses::cpu.data 123 # number of demand (read+write) MSHR misses 689system.cpu.l2cache.demand_mshr_misses::total 399 # number of demand (read+write) MSHR misses 690system.cpu.l2cache.overall_mshr_misses::cpu.inst 276 # number of overall MSHR misses 691system.cpu.l2cache.overall_mshr_misses::cpu.data 123 # number of overall MSHR misses 692system.cpu.l2cache.overall_mshr_misses::total 399 # number of overall MSHR misses 693system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 8590000 # number of ReadReq MSHR miss cycles 694system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2552500 # number of ReadReq MSHR miss cycles 695system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11142500 # number of ReadReq MSHR miss cycles 696system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1317000 # number of ReadExReq MSHR miss cycles 697system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1317000 # number of ReadExReq MSHR miss cycles 698system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 8590000 # number of demand (read+write) MSHR miss cycles 699system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3869500 # number of demand (read+write) MSHR miss cycles 700system.cpu.l2cache.demand_mshr_miss_latency::total 12459500 # number of demand (read+write) MSHR miss cycles 701system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 8590000 # number of overall MSHR miss cycles 702system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3869500 # number of overall MSHR miss cycles 703system.cpu.l2cache.overall_mshr_miss_latency::total 12459500 # number of overall MSHR miss cycles 704system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.932432 # mshr miss rate for ReadReq accesses 705system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.757009 # mshr miss rate for ReadReq accesses 706system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.885856 # mshr miss rate for ReadReq accesses 707system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 708system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 709system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.932432 # mshr miss rate for demand accesses 710system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.825503 # mshr miss rate for demand accesses 711system.cpu.l2cache.demand_mshr_miss_rate::total 0.896629 # mshr miss rate for demand accesses 712system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.932432 # mshr miss rate for overall accesses 713system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.825503 # mshr miss rate for overall accesses 714system.cpu.l2cache.overall_mshr_miss_rate::total 0.896629 # mshr miss rate for overall accesses 715system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31123.188406 # average ReadReq mshr miss latency 716system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31512.345679 # average ReadReq mshr miss latency 717system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31211.484594 # average ReadReq mshr miss latency 718system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31357.142857 # average ReadExReq mshr miss latency 719system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31357.142857 # average ReadExReq mshr miss latency 720system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31123.188406 # average overall mshr miss latency 721system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31459.349593 # average overall mshr miss latency 722system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31226.817043 # average overall mshr miss latency 723system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31123.188406 # average overall mshr miss latency 724system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31459.349593 # average overall mshr miss latency 725system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31226.817043 # average overall mshr miss latency 726system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 727 728---------- End Simulation Statistics ---------- 729