stats.txt revision 10148:4574d5882066
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.000017                       # Number of seconds simulated
4sim_ticks                                    17056000                       # Number of ticks simulated
5final_tick                                   17056000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  29277                       # Simulator instruction rate (inst/s)
8host_op_rate                                    36530                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              108745688                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 308972                       # Number of bytes of host memory used
11host_seconds                                     0.16                       # Real time elapsed on the host
12sim_insts                                        4591                       # Number of instructions simulated
13sim_ops                                          5729                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             17280                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data              7808                       # Number of bytes read from this memory
18system.physmem.bytes_read::total                25088                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        17280                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           17280                       # Number of instructions bytes read from this memory
21system.physmem.num_reads::cpu.inst                270                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data                122                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total                   392                       # Number of read requests responded to by this memory
24system.physmem.bw_read::cpu.inst           1013133208                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_read::cpu.data            457786116                       # Total read bandwidth from this memory (bytes/s)
26system.physmem.bw_read::total              1470919325                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_inst_read::cpu.inst      1013133208                       # Instruction read bandwidth from this memory (bytes/s)
28system.physmem.bw_inst_read::total         1013133208                       # Instruction read bandwidth from this memory (bytes/s)
29system.physmem.bw_total::cpu.inst          1013133208                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.bw_total::cpu.data           457786116                       # Total bandwidth to/from this memory (bytes/s)
31system.physmem.bw_total::total             1470919325                       # Total bandwidth to/from this memory (bytes/s)
32system.physmem.readReqs                           392                       # Number of read requests accepted
33system.physmem.writeReqs                            0                       # Number of write requests accepted
34system.physmem.readBursts                         392                       # Number of DRAM read bursts, including those serviced by the write queue
35system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
36system.physmem.bytesReadDRAM                    25088                       # Total number of bytes read from DRAM
37system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
38system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
39system.physmem.bytesReadSys                     25088                       # Total read bytes from the system interface side
40system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
41system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
42system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
43system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
44system.physmem.perBankRdBursts::0                  86                       # Per bank write bursts
45system.physmem.perBankRdBursts::1                  46                       # Per bank write bursts
46system.physmem.perBankRdBursts::2                  20                       # Per bank write bursts
47system.physmem.perBankRdBursts::3                  42                       # Per bank write bursts
48system.physmem.perBankRdBursts::4                  17                       # Per bank write bursts
49system.physmem.perBankRdBursts::5                  34                       # Per bank write bursts
50system.physmem.perBankRdBursts::6                  35                       # Per bank write bursts
51system.physmem.perBankRdBursts::7                  10                       # Per bank write bursts
52system.physmem.perBankRdBursts::8                   4                       # Per bank write bursts
53system.physmem.perBankRdBursts::9                   7                       # Per bank write bursts
54system.physmem.perBankRdBursts::10                 28                       # Per bank write bursts
55system.physmem.perBankRdBursts::11                 42                       # Per bank write bursts
56system.physmem.perBankRdBursts::12                  9                       # Per bank write bursts
57system.physmem.perBankRdBursts::13                  6                       # Per bank write bursts
58system.physmem.perBankRdBursts::14                  0                       # Per bank write bursts
59system.physmem.perBankRdBursts::15                  6                       # Per bank write bursts
60system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
61system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
62system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
63system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
64system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
65system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
66system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
67system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
68system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
69system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
70system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
71system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
72system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
73system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
74system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
75system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
76system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
77system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
78system.physmem.totGap                        16998500                       # Total gap between requests
79system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
80system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
81system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
82system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
83system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
84system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
85system.physmem.readPktSize::6                     392                       # Read request sizes (log2)
86system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
87system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
88system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
89system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
90system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
91system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
92system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
93system.physmem.rdQLenPdf::0                       207                       # What read queue length does an incoming req see
94system.physmem.rdQLenPdf::1                       120                       # What read queue length does an incoming req see
95system.physmem.rdQLenPdf::2                        46                       # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::3                        14                       # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::4                         3                       # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
125system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
126system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
127system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
189system.physmem.bytesPerActivate::samples           32                       # Bytes accessed per row activation
190system.physmem.bytesPerActivate::mean             450                       # Bytes accessed per row activation
191system.physmem.bytesPerActivate::gmean     276.111928                       # Bytes accessed per row activation
192system.physmem.bytesPerActivate::stdev     399.674706                       # Bytes accessed per row activation
193system.physmem.bytesPerActivate::0-127              7     21.88%     21.88% # Bytes accessed per row activation
194system.physmem.bytesPerActivate::128-255            8     25.00%     46.88% # Bytes accessed per row activation
195system.physmem.bytesPerActivate::256-383            4     12.50%     59.38% # Bytes accessed per row activation
196system.physmem.bytesPerActivate::384-511            1      3.12%     62.50% # Bytes accessed per row activation
197system.physmem.bytesPerActivate::512-639            2      6.25%     68.75% # Bytes accessed per row activation
198system.physmem.bytesPerActivate::768-895            1      3.12%     71.88% # Bytes accessed per row activation
199system.physmem.bytesPerActivate::1024-1151            9     28.12%    100.00% # Bytes accessed per row activation
200system.physmem.bytesPerActivate::total             32                       # Bytes accessed per row activation
201system.physmem.totQLat                        4223500                       # Total ticks spent queuing
202system.physmem.totMemAccLat                  11614750                       # Total ticks spent from burst creation until serviced by the DRAM
203system.physmem.totBusLat                      1960000                       # Total ticks spent in databus transfers
204system.physmem.totBankLat                     5431250                       # Total ticks spent accessing banks
205system.physmem.avgQLat                       10774.23                       # Average queueing delay per DRAM burst
206system.physmem.avgBankLat                    13855.23                       # Average bank access latency per DRAM burst
207system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
208system.physmem.avgMemAccLat                  29629.46                       # Average memory access latency per DRAM burst
209system.physmem.avgRdBW                        1470.92                       # Average DRAM read bandwidth in MiByte/s
210system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
211system.physmem.avgRdBWSys                     1470.92                       # Average system read bandwidth in MiByte/s
212system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
213system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
214system.physmem.busUtil                          11.49                       # Data bus utilization in percentage
215system.physmem.busUtilRead                      11.49                       # Data bus utilization in percentage for reads
216system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
217system.physmem.avgRdQLen                         1.91                       # Average read queue length when enqueuing
218system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
219system.physmem.readRowHits                        326                       # Number of row buffer hits during reads
220system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
221system.physmem.readRowHitRate                   83.16                       # Row buffer hit rate for reads
222system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
223system.physmem.avgGap                        43363.52                       # Average gap between requests
224system.physmem.pageHitRate                      83.16                       # Row buffer hit rate, read and write combined
225system.physmem.prechargeAllPercent               0.06                       # Percentage of time for which DRAM has all the banks in precharge state
226system.membus.throughput                   1467166979                       # Throughput (bytes/s)
227system.membus.trans_dist::ReadReq                 351                       # Transaction distribution
228system.membus.trans_dist::ReadResp                350                       # Transaction distribution
229system.membus.trans_dist::ReadExReq                41                       # Transaction distribution
230system.membus.trans_dist::ReadExResp               41                       # Transaction distribution
231system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          783                       # Packet count per connected master and slave (bytes)
232system.membus.pkt_count::total                    783                       # Packet count per connected master and slave (bytes)
233system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        25024                       # Cumulative packet size per connected master and slave (bytes)
234system.membus.tot_pkt_size::total               25024                       # Cumulative packet size per connected master and slave (bytes)
235system.membus.data_through_bus                  25024                       # Total data (bytes)
236system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
237system.membus.reqLayer0.occupancy              484000                       # Layer occupancy (ticks)
238system.membus.reqLayer0.utilization               2.8                       # Layer utilization (%)
239system.membus.respLayer1.occupancy            3645250                       # Layer occupancy (ticks)
240system.membus.respLayer1.utilization             21.4                       # Layer utilization (%)
241system.cpu_clk_domain.clock                       500                       # Clock period in ticks
242system.cpu.branchPred.lookups                    2481                       # Number of BP lookups
243system.cpu.branchPred.condPredicted              1780                       # Number of conditional branches predicted
244system.cpu.branchPred.condIncorrect               482                       # Number of conditional branches incorrect
245system.cpu.branchPred.BTBLookups                 1967                       # Number of BTB lookups
246system.cpu.branchPred.BTBHits                     697                       # Number of BTB hits
247system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
248system.cpu.branchPred.BTBHitPct             35.434672                       # BTB Hit Percentage
249system.cpu.branchPred.usedRAS                     293                       # Number of times the RAS was used to get a target.
250system.cpu.branchPred.RASInCorrect                 71                       # Number of incorrect RAS predictions.
251system.cpu.checker.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
252system.cpu.checker.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
253system.cpu.checker.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
254system.cpu.checker.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
255system.cpu.checker.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
256system.cpu.checker.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
257system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
258system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
259system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
260system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
261system.cpu.checker.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
262system.cpu.checker.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
263system.cpu.checker.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
264system.cpu.checker.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
265system.cpu.checker.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
266system.cpu.checker.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
267system.cpu.checker.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
268system.cpu.checker.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
269system.cpu.checker.dstage2_mmu.stage2_tlb.hits            0                       # DTB hits
270system.cpu.checker.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
271system.cpu.checker.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
272system.cpu.checker.dtb.inst_hits                    0                       # ITB inst hits
273system.cpu.checker.dtb.inst_misses                  0                       # ITB inst misses
274system.cpu.checker.dtb.read_hits                    0                       # DTB read hits
275system.cpu.checker.dtb.read_misses                  0                       # DTB read misses
276system.cpu.checker.dtb.write_hits                   0                       # DTB write hits
277system.cpu.checker.dtb.write_misses                 0                       # DTB write misses
278system.cpu.checker.dtb.flush_tlb                    0                       # Number of times complete TLB was flushed
279system.cpu.checker.dtb.flush_tlb_mva                0                       # Number of times TLB was flushed by MVA
280system.cpu.checker.dtb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
281system.cpu.checker.dtb.flush_tlb_asid               0                       # Number of times TLB was flushed by ASID
282system.cpu.checker.dtb.flush_entries                0                       # Number of entries that have been flushed from TLB
283system.cpu.checker.dtb.align_faults                 0                       # Number of TLB faults due to alignment restrictions
284system.cpu.checker.dtb.prefetch_faults              0                       # Number of TLB faults due to prefetch
285system.cpu.checker.dtb.domain_faults                0                       # Number of TLB faults due to domain restrictions
286system.cpu.checker.dtb.perms_faults                 0                       # Number of TLB faults due to permissions restrictions
287system.cpu.checker.dtb.read_accesses                0                       # DTB read accesses
288system.cpu.checker.dtb.write_accesses               0                       # DTB write accesses
289system.cpu.checker.dtb.inst_accesses                0                       # ITB inst accesses
290system.cpu.checker.dtb.hits                         0                       # DTB hits
291system.cpu.checker.dtb.misses                       0                       # DTB misses
292system.cpu.checker.dtb.accesses                     0                       # DTB accesses
293system.cpu.checker.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
294system.cpu.checker.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
295system.cpu.checker.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
296system.cpu.checker.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
297system.cpu.checker.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
298system.cpu.checker.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
299system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
300system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
301system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
302system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
303system.cpu.checker.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
304system.cpu.checker.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
305system.cpu.checker.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
306system.cpu.checker.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
307system.cpu.checker.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
308system.cpu.checker.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
309system.cpu.checker.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
310system.cpu.checker.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
311system.cpu.checker.istage2_mmu.stage2_tlb.hits            0                       # DTB hits
312system.cpu.checker.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
313system.cpu.checker.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
314system.cpu.checker.itb.inst_hits                    0                       # ITB inst hits
315system.cpu.checker.itb.inst_misses                  0                       # ITB inst misses
316system.cpu.checker.itb.read_hits                    0                       # DTB read hits
317system.cpu.checker.itb.read_misses                  0                       # DTB read misses
318system.cpu.checker.itb.write_hits                   0                       # DTB write hits
319system.cpu.checker.itb.write_misses                 0                       # DTB write misses
320system.cpu.checker.itb.flush_tlb                    0                       # Number of times complete TLB was flushed
321system.cpu.checker.itb.flush_tlb_mva                0                       # Number of times TLB was flushed by MVA
322system.cpu.checker.itb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
323system.cpu.checker.itb.flush_tlb_asid               0                       # Number of times TLB was flushed by ASID
324system.cpu.checker.itb.flush_entries                0                       # Number of entries that have been flushed from TLB
325system.cpu.checker.itb.align_faults                 0                       # Number of TLB faults due to alignment restrictions
326system.cpu.checker.itb.prefetch_faults              0                       # Number of TLB faults due to prefetch
327system.cpu.checker.itb.domain_faults                0                       # Number of TLB faults due to domain restrictions
328system.cpu.checker.itb.perms_faults                 0                       # Number of TLB faults due to permissions restrictions
329system.cpu.checker.itb.read_accesses                0                       # DTB read accesses
330system.cpu.checker.itb.write_accesses               0                       # DTB write accesses
331system.cpu.checker.itb.inst_accesses                0                       # ITB inst accesses
332system.cpu.checker.itb.hits                         0                       # DTB hits
333system.cpu.checker.itb.misses                       0                       # DTB misses
334system.cpu.checker.itb.accesses                     0                       # DTB accesses
335system.cpu.workload.num_syscalls                   13                       # Number of system calls
336system.cpu.checker.numCycles                     5742                       # number of cpu cycles simulated
337system.cpu.checker.numWorkItemsStarted              0                       # number of work items this cpu started
338system.cpu.checker.numWorkItemsCompleted            0                       # number of work items this cpu completed
339system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
340system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
341system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
342system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
343system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
344system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
345system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
346system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
347system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
348system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
349system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
350system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
351system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
352system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
353system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
354system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
355system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
356system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
357system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
358system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
359system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
360system.cpu.dtb.inst_hits                            0                       # ITB inst hits
361system.cpu.dtb.inst_misses                          0                       # ITB inst misses
362system.cpu.dtb.read_hits                            0                       # DTB read hits
363system.cpu.dtb.read_misses                          0                       # DTB read misses
364system.cpu.dtb.write_hits                           0                       # DTB write hits
365system.cpu.dtb.write_misses                         0                       # DTB write misses
366system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
367system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
368system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
369system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
370system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
371system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
372system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
373system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
374system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
375system.cpu.dtb.read_accesses                        0                       # DTB read accesses
376system.cpu.dtb.write_accesses                       0                       # DTB write accesses
377system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
378system.cpu.dtb.hits                                 0                       # DTB hits
379system.cpu.dtb.misses                               0                       # DTB misses
380system.cpu.dtb.accesses                             0                       # DTB accesses
381system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
382system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
383system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
384system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
385system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
386system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
387system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
388system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
389system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
390system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
391system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
392system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
393system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
394system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
395system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
396system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
397system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
398system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
399system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
400system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
401system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
402system.cpu.itb.inst_hits                            0                       # ITB inst hits
403system.cpu.itb.inst_misses                          0                       # ITB inst misses
404system.cpu.itb.read_hits                            0                       # DTB read hits
405system.cpu.itb.read_misses                          0                       # DTB read misses
406system.cpu.itb.write_hits                           0                       # DTB write hits
407system.cpu.itb.write_misses                         0                       # DTB write misses
408system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
409system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
410system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
411system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
412system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
413system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
414system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
415system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
416system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
417system.cpu.itb.read_accesses                        0                       # DTB read accesses
418system.cpu.itb.write_accesses                       0                       # DTB write accesses
419system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
420system.cpu.itb.hits                                 0                       # DTB hits
421system.cpu.itb.misses                               0                       # DTB misses
422system.cpu.itb.accesses                             0                       # DTB accesses
423system.cpu.numCycles                            34113                       # number of cpu cycles simulated
424system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
425system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
426system.cpu.fetch.icacheStallCycles               6922                       # Number of cycles fetch is stalled on an Icache miss
427system.cpu.fetch.Insts                          11923                       # Number of instructions fetch has processed
428system.cpu.fetch.Branches                        2481                       # Number of branches that fetch encountered
429system.cpu.fetch.predictedBranches                990                       # Number of branches that fetch has predicted taken
430system.cpu.fetch.Cycles                          2627                       # Number of cycles fetch has run and was not squashing or blocked
431system.cpu.fetch.SquashCycles                    1612                       # Number of cycles fetch has spent squashing
432system.cpu.fetch.BlockedCycles                   2574                       # Number of cycles fetch has spent blocked
433system.cpu.fetch.CacheLines                      1947                       # Number of cache lines fetched
434system.cpu.fetch.IcacheSquashes                   283                       # Number of outstanding Icache misses that were squashed
435system.cpu.fetch.rateDist::samples              13229                       # Number of instructions fetched each cycle (Total)
436system.cpu.fetch.rateDist::mean              1.138559                       # Number of instructions fetched each cycle (Total)
437system.cpu.fetch.rateDist::stdev             2.553229                       # Number of instructions fetched each cycle (Total)
438system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
439system.cpu.fetch.rateDist::0                    10602     80.14%     80.14% # Number of instructions fetched each cycle (Total)
440system.cpu.fetch.rateDist::1                      226      1.71%     81.85% # Number of instructions fetched each cycle (Total)
441system.cpu.fetch.rateDist::2                      203      1.53%     83.38% # Number of instructions fetched each cycle (Total)
442system.cpu.fetch.rateDist::3                      226      1.71%     85.09% # Number of instructions fetched each cycle (Total)
443system.cpu.fetch.rateDist::4                      222      1.68%     86.77% # Number of instructions fetched each cycle (Total)
444system.cpu.fetch.rateDist::5                      269      2.03%     88.80% # Number of instructions fetched each cycle (Total)
445system.cpu.fetch.rateDist::6                       92      0.70%     89.50% # Number of instructions fetched each cycle (Total)
446system.cpu.fetch.rateDist::7                      145      1.10%     90.60% # Number of instructions fetched each cycle (Total)
447system.cpu.fetch.rateDist::8                     1244      9.40%    100.00% # Number of instructions fetched each cycle (Total)
448system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
449system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
450system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
451system.cpu.fetch.rateDist::total                13229                       # Number of instructions fetched each cycle (Total)
452system.cpu.fetch.branchRate                  0.072729                       # Number of branch fetches per cycle
453system.cpu.fetch.rate                        0.349515                       # Number of inst fetches per cycle
454system.cpu.decode.IdleCycles                     6934                       # Number of cycles decode is idle
455system.cpu.decode.BlockedCycles                  2849                       # Number of cycles decode is blocked
456system.cpu.decode.RunCycles                      2426                       # Number of cycles decode is running
457system.cpu.decode.UnblockCycles                    69                       # Number of cycles decode is unblocking
458system.cpu.decode.SquashCycles                    951                       # Number of cycles decode is squashing
459system.cpu.decode.BranchResolved                  384                       # Number of times decode resolved a branch
460system.cpu.decode.BranchMispred                   159                       # Number of times decode detected a branch misprediction
461system.cpu.decode.DecodedInsts                  13218                       # Number of instructions handled by decode
462system.cpu.decode.SquashedInsts                   538                       # Number of squashed instructions handled by decode
463system.cpu.rename.SquashCycles                    951                       # Number of cycles rename is squashing
464system.cpu.rename.IdleCycles                     7200                       # Number of cycles rename is idle
465system.cpu.rename.BlockCycles                     361                       # Number of cycles rename is blocking
466system.cpu.rename.serializeStallCycles           2278                       # count of cycles rename stalled for serializing inst
467system.cpu.rename.RunCycles                      2227                       # Number of cycles rename is running
468system.cpu.rename.UnblockCycles                   212                       # Number of cycles rename is unblocking
469system.cpu.rename.RenamedInsts                  12456                       # Number of instructions processed by rename
470system.cpu.rename.ROBFullEvents                     2                       # Number of times rename has blocked due to ROB full
471system.cpu.rename.IQFullEvents                      7                       # Number of times rename has blocked due to IQ full
472system.cpu.rename.LSQFullEvents                   171                       # Number of times rename has blocked due to LSQ full
473system.cpu.rename.RenamedOperands               12490                       # Number of destination operands rename has renamed
474system.cpu.rename.RenameLookups                 56756                       # Number of register rename lookups that rename has made
475system.cpu.rename.int_rename_lookups            51556                       # Number of integer rename lookups
476system.cpu.rename.fp_rename_lookups                32                       # Number of floating rename lookups
477system.cpu.rename.CommittedMaps                  5673                       # Number of HB maps that are committed
478system.cpu.rename.UndoneMaps                     6817                       # Number of HB maps that are undone due to squashing
479system.cpu.rename.serializingInsts                 41                       # count of serializing insts renamed
480system.cpu.rename.tempSerializingInsts             38                       # count of temporary serializing insts renamed
481system.cpu.rename.skidInsts                       666                       # count of insts added to the skid buffer
482system.cpu.memDep0.insertedLoads                 2790                       # Number of loads inserted to the mem dependence unit.
483system.cpu.memDep0.insertedStores                1564                       # Number of stores inserted to the mem dependence unit.
484system.cpu.memDep0.conflictingLoads                37                       # Number of conflicting loads.
485system.cpu.memDep0.conflictingStores               14                       # Number of conflicting stores.
486system.cpu.iq.iqInstsAdded                      11171                       # Number of instructions added to the IQ (excludes non-spec)
487system.cpu.iq.iqNonSpecInstsAdded                  49                       # Number of non-speculative instructions added to the IQ
488system.cpu.iq.iqInstsIssued                      8921                       # Number of instructions issued
489system.cpu.iq.iqSquashedInstsIssued               113                       # Number of squashed instructions issued
490system.cpu.iq.iqSquashedInstsExamined            5124                       # Number of squashed instructions iterated over during squash; mainly for profiling
491system.cpu.iq.iqSquashedOperandsExamined        14241                       # Number of squashed operands that are examined and possibly removed from graph
492system.cpu.iq.iqSquashedNonSpecRemoved             12                       # Number of squashed non-spec instructions that were removed
493system.cpu.iq.issued_per_cycle::samples         13229                       # Number of insts issued each cycle
494system.cpu.iq.issued_per_cycle::mean         0.674352                       # Number of insts issued each cycle
495system.cpu.iq.issued_per_cycle::stdev        1.378841                       # Number of insts issued each cycle
496system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
497system.cpu.iq.issued_per_cycle::0                9649     72.94%     72.94% # Number of insts issued each cycle
498system.cpu.iq.issued_per_cycle::1                1315      9.94%     82.88% # Number of insts issued each cycle
499system.cpu.iq.issued_per_cycle::2                 815      6.16%     89.04% # Number of insts issued each cycle
500system.cpu.iq.issued_per_cycle::3                 543      4.10%     93.14% # Number of insts issued each cycle
501system.cpu.iq.issued_per_cycle::4                 457      3.45%     96.60% # Number of insts issued each cycle
502system.cpu.iq.issued_per_cycle::5                 260      1.97%     98.56% # Number of insts issued each cycle
503system.cpu.iq.issued_per_cycle::6                 123      0.93%     99.49% # Number of insts issued each cycle
504system.cpu.iq.issued_per_cycle::7                  55      0.42%     99.91% # Number of insts issued each cycle
505system.cpu.iq.issued_per_cycle::8                  12      0.09%    100.00% # Number of insts issued each cycle
506system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
507system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
508system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
509system.cpu.iq.issued_per_cycle::total           13229                       # Number of insts issued each cycle
510system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
511system.cpu.iq.fu_full::IntAlu                       8      3.57%      3.57% # attempts to use FU when none available
512system.cpu.iq.fu_full::IntMult                      0      0.00%      3.57% # attempts to use FU when none available
513system.cpu.iq.fu_full::IntDiv                       0      0.00%      3.57% # attempts to use FU when none available
514system.cpu.iq.fu_full::FloatAdd                     0      0.00%      3.57% # attempts to use FU when none available
515system.cpu.iq.fu_full::FloatCmp                     0      0.00%      3.57% # attempts to use FU when none available
516system.cpu.iq.fu_full::FloatCvt                     0      0.00%      3.57% # attempts to use FU when none available
517system.cpu.iq.fu_full::FloatMult                    0      0.00%      3.57% # attempts to use FU when none available
518system.cpu.iq.fu_full::FloatDiv                     0      0.00%      3.57% # attempts to use FU when none available
519system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      3.57% # attempts to use FU when none available
520system.cpu.iq.fu_full::SimdAdd                      0      0.00%      3.57% # attempts to use FU when none available
521system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      3.57% # attempts to use FU when none available
522system.cpu.iq.fu_full::SimdAlu                      0      0.00%      3.57% # attempts to use FU when none available
523system.cpu.iq.fu_full::SimdCmp                      0      0.00%      3.57% # attempts to use FU when none available
524system.cpu.iq.fu_full::SimdCvt                      0      0.00%      3.57% # attempts to use FU when none available
525system.cpu.iq.fu_full::SimdMisc                     0      0.00%      3.57% # attempts to use FU when none available
526system.cpu.iq.fu_full::SimdMult                     0      0.00%      3.57% # attempts to use FU when none available
527system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      3.57% # attempts to use FU when none available
528system.cpu.iq.fu_full::SimdShift                    0      0.00%      3.57% # attempts to use FU when none available
529system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      3.57% # attempts to use FU when none available
530system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      3.57% # attempts to use FU when none available
531system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      3.57% # attempts to use FU when none available
532system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      3.57% # attempts to use FU when none available
533system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      3.57% # attempts to use FU when none available
534system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      3.57% # attempts to use FU when none available
535system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      3.57% # attempts to use FU when none available
536system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      3.57% # attempts to use FU when none available
537system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      3.57% # attempts to use FU when none available
538system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      3.57% # attempts to use FU when none available
539system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      3.57% # attempts to use FU when none available
540system.cpu.iq.fu_full::MemRead                    139     62.05%     65.62% # attempts to use FU when none available
541system.cpu.iq.fu_full::MemWrite                    77     34.38%    100.00% # attempts to use FU when none available
542system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
543system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
544system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
545system.cpu.iq.FU_type_0::IntAlu                  5361     60.09%     60.09% # Type of FU issued
546system.cpu.iq.FU_type_0::IntMult                    9      0.10%     60.20% # Type of FU issued
547system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     60.20% # Type of FU issued
548system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     60.20% # Type of FU issued
549system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     60.20% # Type of FU issued
550system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     60.20% # Type of FU issued
551system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     60.20% # Type of FU issued
552system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     60.20% # Type of FU issued
553system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     60.20% # Type of FU issued
554system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     60.20% # Type of FU issued
555system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     60.20% # Type of FU issued
556system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     60.20% # Type of FU issued
557system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     60.20% # Type of FU issued
558system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     60.20% # Type of FU issued
559system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     60.20% # Type of FU issued
560system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     60.20% # Type of FU issued
561system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     60.20% # Type of FU issued
562system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     60.20% # Type of FU issued
563system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     60.20% # Type of FU issued
564system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     60.20% # Type of FU issued
565system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     60.20% # Type of FU issued
566system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     60.20% # Type of FU issued
567system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     60.20% # Type of FU issued
568system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     60.20% # Type of FU issued
569system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     60.20% # Type of FU issued
570system.cpu.iq.FU_type_0::SimdFloatMisc              3      0.03%     60.23% # Type of FU issued
571system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     60.23% # Type of FU issued
572system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     60.23% # Type of FU issued
573system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     60.23% # Type of FU issued
574system.cpu.iq.FU_type_0::MemRead                 2338     26.21%     86.44% # Type of FU issued
575system.cpu.iq.FU_type_0::MemWrite                1210     13.56%    100.00% # Type of FU issued
576system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
577system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
578system.cpu.iq.FU_type_0::total                   8921                       # Type of FU issued
579system.cpu.iq.rate                           0.261513                       # Inst issue rate
580system.cpu.iq.fu_busy_cnt                         224                       # FU busy when requested
581system.cpu.iq.fu_busy_rate                   0.025109                       # FU busy rate (busy events/executed inst)
582system.cpu.iq.int_inst_queue_reads              31372                       # Number of integer instruction queue reads
583system.cpu.iq.int_inst_queue_writes             16313                       # Number of integer instruction queue writes
584system.cpu.iq.int_inst_queue_wakeup_accesses         8052                       # Number of integer instruction queue wakeup accesses
585system.cpu.iq.fp_inst_queue_reads                  36                       # Number of floating instruction queue reads
586system.cpu.iq.fp_inst_queue_writes                 48                       # Number of floating instruction queue writes
587system.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
588system.cpu.iq.int_alu_accesses                   9125                       # Number of integer alu accesses
589system.cpu.iq.fp_alu_accesses                      20                       # Number of floating point alu accesses
590system.cpu.iew.lsq.thread0.forwLoads               60                       # Number of loads that had data forwarded from stores
591system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
592system.cpu.iew.lsq.thread0.squashedLoads         1590                       # Number of loads squashed
593system.cpu.iew.lsq.thread0.ignoredResponses            0                       # Number of memory responses ignored because the instruction is squashed
594system.cpu.iew.lsq.thread0.memOrderViolation           21                       # Number of memory ordering violations
595system.cpu.iew.lsq.thread0.squashedStores          626                       # Number of stores squashed
596system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
597system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
598system.cpu.iew.lsq.thread0.rescheduledLoads            0                       # Number of loads that were rescheduled
599system.cpu.iew.lsq.thread0.cacheBlocked             3                       # Number of times an access to memory failed due to the cache being blocked
600system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
601system.cpu.iew.iewSquashCycles                    951                       # Number of cycles IEW is squashing
602system.cpu.iew.iewBlockCycles                     234                       # Number of cycles IEW is blocking
603system.cpu.iew.iewUnblockCycles                    17                       # Number of cycles IEW is unblocking
604system.cpu.iew.iewDispatchedInsts               11220                       # Number of instructions dispatched to IQ
605system.cpu.iew.iewDispSquashedInsts               123                       # Number of squashed instructions skipped by dispatch
606system.cpu.iew.iewDispLoadInsts                  2790                       # Number of dispatched load instructions
607system.cpu.iew.iewDispStoreInsts                 1564                       # Number of dispatched store instructions
608system.cpu.iew.iewDispNonSpecInsts                 37                       # Number of dispatched non-speculative instructions
609system.cpu.iew.iewIQFullEvents                      9                       # Number of times the IQ has become full, causing a stall
610system.cpu.iew.iewLSQFullEvents                     0                       # Number of times the LSQ has become full, causing a stall
611system.cpu.iew.memOrderViolationEvents             21                       # Number of memory order violations
612system.cpu.iew.predictedTakenIncorrect            108                       # Number of branches that were predicted taken incorrectly
613system.cpu.iew.predictedNotTakenIncorrect          270                       # Number of branches that were predicted not taken incorrectly
614system.cpu.iew.branchMispredicts                  378                       # Number of branch mispredicts detected at execute
615system.cpu.iew.iewExecutedInsts                  8523                       # Number of executed instructions
616system.cpu.iew.iewExecLoadInsts                  2139                       # Number of load instructions executed
617system.cpu.iew.iewExecSquashedInsts               398                       # Number of squashed instructions skipped in execute
618system.cpu.iew.exec_swp                             0                       # number of swp insts executed
619system.cpu.iew.exec_nop                             0                       # number of nop insts executed
620system.cpu.iew.exec_refs                         3299                       # number of memory reference insts executed
621system.cpu.iew.exec_branches                     1437                       # Number of branches executed
622system.cpu.iew.exec_stores                       1160                       # Number of stores executed
623system.cpu.iew.exec_rate                     0.249846                       # Inst execution rate
624system.cpu.iew.wb_sent                           8226                       # cumulative count of insts sent to commit
625system.cpu.iew.wb_count                          8068                       # cumulative count of insts written-back
626system.cpu.iew.wb_producers                      3883                       # num instructions producing a value
627system.cpu.iew.wb_consumers                      7788                       # num instructions consuming a value
628system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
629system.cpu.iew.wb_rate                       0.236508                       # insts written-back per cycle
630system.cpu.iew.wb_fanout                     0.498588                       # average fanout of values written-back
631system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
632system.cpu.commit.commitSquashedInsts            5496                       # The number of squashed insts skipped by commit
633system.cpu.commit.commitNonSpecStalls              37                       # The number of times commit has been forced to stall to communicate backwards
634system.cpu.commit.branchMispredicts               327                       # The number of times a branch was mispredicted
635system.cpu.commit.committed_per_cycle::samples        12278                       # Number of insts commited each cycle
636system.cpu.commit.committed_per_cycle::mean     0.466607                       # Number of insts commited each cycle
637system.cpu.commit.committed_per_cycle::stdev     1.298423                       # Number of insts commited each cycle
638system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
639system.cpu.commit.committed_per_cycle::0         9992     81.38%     81.38% # Number of insts commited each cycle
640system.cpu.commit.committed_per_cycle::1         1070      8.71%     90.10% # Number of insts commited each cycle
641system.cpu.commit.committed_per_cycle::2          401      3.27%     93.36% # Number of insts commited each cycle
642system.cpu.commit.committed_per_cycle::3          262      2.13%     95.50% # Number of insts commited each cycle
643system.cpu.commit.committed_per_cycle::4          176      1.43%     96.93% # Number of insts commited each cycle
644system.cpu.commit.committed_per_cycle::5          172      1.40%     98.33% # Number of insts commited each cycle
645system.cpu.commit.committed_per_cycle::6           49      0.40%     98.73% # Number of insts commited each cycle
646system.cpu.commit.committed_per_cycle::7           35      0.29%     99.01% # Number of insts commited each cycle
647system.cpu.commit.committed_per_cycle::8          121      0.99%    100.00% # Number of insts commited each cycle
648system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
649system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
650system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
651system.cpu.commit.committed_per_cycle::total        12278                       # Number of insts commited each cycle
652system.cpu.commit.committedInsts                 4591                       # Number of instructions committed
653system.cpu.commit.committedOps                   5729                       # Number of ops (including micro ops) committed
654system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
655system.cpu.commit.refs                           2138                       # Number of memory references committed
656system.cpu.commit.loads                          1200                       # Number of loads committed
657system.cpu.commit.membars                          12                       # Number of memory barriers committed
658system.cpu.commit.branches                       1007                       # Number of branches committed
659system.cpu.commit.fp_insts                         16                       # Number of committed floating point instructions.
660system.cpu.commit.int_insts                      4976                       # Number of committed integer instructions.
661system.cpu.commit.function_calls                   82                       # Number of function calls committed.
662system.cpu.commit.bw_lim_events                   121                       # number cycles where commit BW limit reached
663system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
664system.cpu.rob.rob_reads                        23225                       # The number of ROB reads
665system.cpu.rob.rob_writes                       23415                       # The number of ROB writes
666system.cpu.timesIdled                             220                       # Number of times that the entire CPU went into an idle state and unscheduled itself
667system.cpu.idleCycles                           20884                       # Total number of cycles that the CPU has spent unscheduled due to idling
668system.cpu.committedInsts                        4591                       # Number of Instructions Simulated
669system.cpu.committedOps                          5729                       # Number of Ops (including micro ops) Simulated
670system.cpu.committedInsts_total                  4591                       # Number of Instructions Simulated
671system.cpu.cpi                               7.430407                       # CPI: Cycles Per Instruction
672system.cpu.cpi_total                         7.430407                       # CPI: Total CPI of All Threads
673system.cpu.ipc                               0.134582                       # IPC: Instructions Per Cycle
674system.cpu.ipc_total                         0.134582                       # IPC: Total IPC of All Threads
675system.cpu.int_regfile_reads                    39210                       # number of integer regfile reads
676system.cpu.int_regfile_writes                    7985                       # number of integer regfile writes
677system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
678system.cpu.misc_regfile_reads                    3239                       # number of misc regfile reads
679system.cpu.misc_regfile_writes                     24                       # number of misc regfile writes
680system.cpu.toL2Bus.throughput              1636022514                       # Throughput (bytes/s)
681system.cpu.toL2Bus.trans_dist::ReadReq            396                       # Transaction distribution
682system.cpu.toL2Bus.trans_dist::ReadResp           395                       # Transaction distribution
683system.cpu.toL2Bus.trans_dist::ReadExReq           41                       # Transaction distribution
684system.cpu.toL2Bus.trans_dist::ReadExResp           41                       # Transaction distribution
685system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          580                       # Packet count per connected master and slave (bytes)
686system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          293                       # Packet count per connected master and slave (bytes)
687system.cpu.toL2Bus.pkt_count::total               873                       # Packet count per connected master and slave (bytes)
688system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        18560                       # Cumulative packet size per connected master and slave (bytes)
689system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         9344                       # Cumulative packet size per connected master and slave (bytes)
690system.cpu.toL2Bus.tot_pkt_size::total          27904                       # Cumulative packet size per connected master and slave (bytes)
691system.cpu.toL2Bus.data_through_bus             27904                       # Total data (bytes)
692system.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
693system.cpu.toL2Bus.reqLayer0.occupancy         218500                       # Layer occupancy (ticks)
694system.cpu.toL2Bus.reqLayer0.utilization          1.3                       # Layer utilization (%)
695system.cpu.toL2Bus.respLayer0.occupancy        478500                       # Layer occupancy (ticks)
696system.cpu.toL2Bus.respLayer0.utilization          2.8                       # Layer utilization (%)
697system.cpu.toL2Bus.respLayer1.occupancy        228745                       # Layer occupancy (ticks)
698system.cpu.toL2Bus.respLayer1.utilization          1.3                       # Layer utilization (%)
699system.cpu.icache.tags.replacements                 4                       # number of replacements
700system.cpu.icache.tags.tagsinuse           147.751269                       # Cycle average of tags in use
701system.cpu.icache.tags.total_refs                1584                       # Total number of references to valid blocks.
702system.cpu.icache.tags.sampled_refs               290                       # Sample count of references to valid blocks.
703system.cpu.icache.tags.avg_refs              5.462069                       # Average number of references to valid blocks.
704system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
705system.cpu.icache.tags.occ_blocks::cpu.inst   147.751269                       # Average occupied blocks per requestor
706system.cpu.icache.tags.occ_percent::cpu.inst     0.072144                       # Average percentage of cache occupancy
707system.cpu.icache.tags.occ_percent::total     0.072144                       # Average percentage of cache occupancy
708system.cpu.icache.tags.occ_task_id_blocks::1024          286                       # Occupied blocks per task id
709system.cpu.icache.tags.age_task_id_blocks_1024::0          168                       # Occupied blocks per task id
710system.cpu.icache.tags.age_task_id_blocks_1024::1          118                       # Occupied blocks per task id
711system.cpu.icache.tags.occ_task_id_percent::1024     0.139648                       # Percentage of cache occupancy per task id
712system.cpu.icache.tags.tag_accesses              4184                       # Number of tag accesses
713system.cpu.icache.tags.data_accesses             4184                       # Number of data accesses
714system.cpu.icache.ReadReq_hits::cpu.inst         1584                       # number of ReadReq hits
715system.cpu.icache.ReadReq_hits::total            1584                       # number of ReadReq hits
716system.cpu.icache.demand_hits::cpu.inst          1584                       # number of demand (read+write) hits
717system.cpu.icache.demand_hits::total             1584                       # number of demand (read+write) hits
718system.cpu.icache.overall_hits::cpu.inst         1584                       # number of overall hits
719system.cpu.icache.overall_hits::total            1584                       # number of overall hits
720system.cpu.icache.ReadReq_misses::cpu.inst          363                       # number of ReadReq misses
721system.cpu.icache.ReadReq_misses::total           363                       # number of ReadReq misses
722system.cpu.icache.demand_misses::cpu.inst          363                       # number of demand (read+write) misses
723system.cpu.icache.demand_misses::total            363                       # number of demand (read+write) misses
724system.cpu.icache.overall_misses::cpu.inst          363                       # number of overall misses
725system.cpu.icache.overall_misses::total           363                       # number of overall misses
726system.cpu.icache.ReadReq_miss_latency::cpu.inst     24948500                       # number of ReadReq miss cycles
727system.cpu.icache.ReadReq_miss_latency::total     24948500                       # number of ReadReq miss cycles
728system.cpu.icache.demand_miss_latency::cpu.inst     24948500                       # number of demand (read+write) miss cycles
729system.cpu.icache.demand_miss_latency::total     24948500                       # number of demand (read+write) miss cycles
730system.cpu.icache.overall_miss_latency::cpu.inst     24948500                       # number of overall miss cycles
731system.cpu.icache.overall_miss_latency::total     24948500                       # number of overall miss cycles
732system.cpu.icache.ReadReq_accesses::cpu.inst         1947                       # number of ReadReq accesses(hits+misses)
733system.cpu.icache.ReadReq_accesses::total         1947                       # number of ReadReq accesses(hits+misses)
734system.cpu.icache.demand_accesses::cpu.inst         1947                       # number of demand (read+write) accesses
735system.cpu.icache.demand_accesses::total         1947                       # number of demand (read+write) accesses
736system.cpu.icache.overall_accesses::cpu.inst         1947                       # number of overall (read+write) accesses
737system.cpu.icache.overall_accesses::total         1947                       # number of overall (read+write) accesses
738system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.186441                       # miss rate for ReadReq accesses
739system.cpu.icache.ReadReq_miss_rate::total     0.186441                       # miss rate for ReadReq accesses
740system.cpu.icache.demand_miss_rate::cpu.inst     0.186441                       # miss rate for demand accesses
741system.cpu.icache.demand_miss_rate::total     0.186441                       # miss rate for demand accesses
742system.cpu.icache.overall_miss_rate::cpu.inst     0.186441                       # miss rate for overall accesses
743system.cpu.icache.overall_miss_rate::total     0.186441                       # miss rate for overall accesses
744system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68728.650138                       # average ReadReq miss latency
745system.cpu.icache.ReadReq_avg_miss_latency::total 68728.650138                       # average ReadReq miss latency
746system.cpu.icache.demand_avg_miss_latency::cpu.inst 68728.650138                       # average overall miss latency
747system.cpu.icache.demand_avg_miss_latency::total 68728.650138                       # average overall miss latency
748system.cpu.icache.overall_avg_miss_latency::cpu.inst 68728.650138                       # average overall miss latency
749system.cpu.icache.overall_avg_miss_latency::total 68728.650138                       # average overall miss latency
750system.cpu.icache.blocked_cycles::no_mshrs          110                       # number of cycles access was blocked
751system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
752system.cpu.icache.blocked::no_mshrs                 2                       # number of cycles access was blocked
753system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
754system.cpu.icache.avg_blocked_cycles::no_mshrs           55                       # average number of cycles each access was blocked
755system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
756system.cpu.icache.fast_writes                       0                       # number of fast writes performed
757system.cpu.icache.cache_copies                      0                       # number of cache copies performed
758system.cpu.icache.ReadReq_mshr_hits::cpu.inst           73                       # number of ReadReq MSHR hits
759system.cpu.icache.ReadReq_mshr_hits::total           73                       # number of ReadReq MSHR hits
760system.cpu.icache.demand_mshr_hits::cpu.inst           73                       # number of demand (read+write) MSHR hits
761system.cpu.icache.demand_mshr_hits::total           73                       # number of demand (read+write) MSHR hits
762system.cpu.icache.overall_mshr_hits::cpu.inst           73                       # number of overall MSHR hits
763system.cpu.icache.overall_mshr_hits::total           73                       # number of overall MSHR hits
764system.cpu.icache.ReadReq_mshr_misses::cpu.inst          290                       # number of ReadReq MSHR misses
765system.cpu.icache.ReadReq_mshr_misses::total          290                       # number of ReadReq MSHR misses
766system.cpu.icache.demand_mshr_misses::cpu.inst          290                       # number of demand (read+write) MSHR misses
767system.cpu.icache.demand_mshr_misses::total          290                       # number of demand (read+write) MSHR misses
768system.cpu.icache.overall_mshr_misses::cpu.inst          290                       # number of overall MSHR misses
769system.cpu.icache.overall_mshr_misses::total          290                       # number of overall MSHR misses
770system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     20177000                       # number of ReadReq MSHR miss cycles
771system.cpu.icache.ReadReq_mshr_miss_latency::total     20177000                       # number of ReadReq MSHR miss cycles
772system.cpu.icache.demand_mshr_miss_latency::cpu.inst     20177000                       # number of demand (read+write) MSHR miss cycles
773system.cpu.icache.demand_mshr_miss_latency::total     20177000                       # number of demand (read+write) MSHR miss cycles
774system.cpu.icache.overall_mshr_miss_latency::cpu.inst     20177000                       # number of overall MSHR miss cycles
775system.cpu.icache.overall_mshr_miss_latency::total     20177000                       # number of overall MSHR miss cycles
776system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.148947                       # mshr miss rate for ReadReq accesses
777system.cpu.icache.ReadReq_mshr_miss_rate::total     0.148947                       # mshr miss rate for ReadReq accesses
778system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.148947                       # mshr miss rate for demand accesses
779system.cpu.icache.demand_mshr_miss_rate::total     0.148947                       # mshr miss rate for demand accesses
780system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.148947                       # mshr miss rate for overall accesses
781system.cpu.icache.overall_mshr_miss_rate::total     0.148947                       # mshr miss rate for overall accesses
782system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69575.862069                       # average ReadReq mshr miss latency
783system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69575.862069                       # average ReadReq mshr miss latency
784system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69575.862069                       # average overall mshr miss latency
785system.cpu.icache.demand_avg_mshr_miss_latency::total 69575.862069                       # average overall mshr miss latency
786system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69575.862069                       # average overall mshr miss latency
787system.cpu.icache.overall_avg_mshr_miss_latency::total 69575.862069                       # average overall mshr miss latency
788system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
789system.cpu.l2cache.tags.replacements                0                       # number of replacements
790system.cpu.l2cache.tags.tagsinuse          186.152493                       # Cycle average of tags in use
791system.cpu.l2cache.tags.total_refs                 40                       # Total number of references to valid blocks.
792system.cpu.l2cache.tags.sampled_refs              350                       # Sample count of references to valid blocks.
793system.cpu.l2cache.tags.avg_refs             0.114286                       # Average number of references to valid blocks.
794system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
795system.cpu.l2cache.tags.occ_blocks::cpu.inst   139.100090                       # Average occupied blocks per requestor
796system.cpu.l2cache.tags.occ_blocks::cpu.data    47.052403                       # Average occupied blocks per requestor
797system.cpu.l2cache.tags.occ_percent::cpu.inst     0.004245                       # Average percentage of cache occupancy
798system.cpu.l2cache.tags.occ_percent::cpu.data     0.001436                       # Average percentage of cache occupancy
799system.cpu.l2cache.tags.occ_percent::total     0.005681                       # Average percentage of cache occupancy
800system.cpu.l2cache.tags.occ_task_id_blocks::1024          350                       # Occupied blocks per task id
801system.cpu.l2cache.tags.age_task_id_blocks_1024::0          192                       # Occupied blocks per task id
802system.cpu.l2cache.tags.age_task_id_blocks_1024::1          158                       # Occupied blocks per task id
803system.cpu.l2cache.tags.occ_task_id_percent::1024     0.010681                       # Percentage of cache occupancy per task id
804system.cpu.l2cache.tags.tag_accesses             3887                       # Number of tag accesses
805system.cpu.l2cache.tags.data_accesses            3887                       # Number of data accesses
806system.cpu.l2cache.ReadReq_hits::cpu.inst           20                       # number of ReadReq hits
807system.cpu.l2cache.ReadReq_hits::cpu.data           20                       # number of ReadReq hits
808system.cpu.l2cache.ReadReq_hits::total             40                       # number of ReadReq hits
809system.cpu.l2cache.demand_hits::cpu.inst           20                       # number of demand (read+write) hits
810system.cpu.l2cache.demand_hits::cpu.data           20                       # number of demand (read+write) hits
811system.cpu.l2cache.demand_hits::total              40                       # number of demand (read+write) hits
812system.cpu.l2cache.overall_hits::cpu.inst           20                       # number of overall hits
813system.cpu.l2cache.overall_hits::cpu.data           20                       # number of overall hits
814system.cpu.l2cache.overall_hits::total             40                       # number of overall hits
815system.cpu.l2cache.ReadReq_misses::cpu.inst          270                       # number of ReadReq misses
816system.cpu.l2cache.ReadReq_misses::cpu.data           86                       # number of ReadReq misses
817system.cpu.l2cache.ReadReq_misses::total          356                       # number of ReadReq misses
818system.cpu.l2cache.ReadExReq_misses::cpu.data           41                       # number of ReadExReq misses
819system.cpu.l2cache.ReadExReq_misses::total           41                       # number of ReadExReq misses
820system.cpu.l2cache.demand_misses::cpu.inst          270                       # number of demand (read+write) misses
821system.cpu.l2cache.demand_misses::cpu.data          127                       # number of demand (read+write) misses
822system.cpu.l2cache.demand_misses::total           397                       # number of demand (read+write) misses
823system.cpu.l2cache.overall_misses::cpu.inst          270                       # number of overall misses
824system.cpu.l2cache.overall_misses::cpu.data          127                       # number of overall misses
825system.cpu.l2cache.overall_misses::total          397                       # number of overall misses
826system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     19680500                       # number of ReadReq miss cycles
827system.cpu.l2cache.ReadReq_miss_latency::cpu.data      6712250                       # number of ReadReq miss cycles
828system.cpu.l2cache.ReadReq_miss_latency::total     26392750                       # number of ReadReq miss cycles
829system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      3002000                       # number of ReadExReq miss cycles
830system.cpu.l2cache.ReadExReq_miss_latency::total      3002000                       # number of ReadExReq miss cycles
831system.cpu.l2cache.demand_miss_latency::cpu.inst     19680500                       # number of demand (read+write) miss cycles
832system.cpu.l2cache.demand_miss_latency::cpu.data      9714250                       # number of demand (read+write) miss cycles
833system.cpu.l2cache.demand_miss_latency::total     29394750                       # number of demand (read+write) miss cycles
834system.cpu.l2cache.overall_miss_latency::cpu.inst     19680500                       # number of overall miss cycles
835system.cpu.l2cache.overall_miss_latency::cpu.data      9714250                       # number of overall miss cycles
836system.cpu.l2cache.overall_miss_latency::total     29394750                       # number of overall miss cycles
837system.cpu.l2cache.ReadReq_accesses::cpu.inst          290                       # number of ReadReq accesses(hits+misses)
838system.cpu.l2cache.ReadReq_accesses::cpu.data          106                       # number of ReadReq accesses(hits+misses)
839system.cpu.l2cache.ReadReq_accesses::total          396                       # number of ReadReq accesses(hits+misses)
840system.cpu.l2cache.ReadExReq_accesses::cpu.data           41                       # number of ReadExReq accesses(hits+misses)
841system.cpu.l2cache.ReadExReq_accesses::total           41                       # number of ReadExReq accesses(hits+misses)
842system.cpu.l2cache.demand_accesses::cpu.inst          290                       # number of demand (read+write) accesses
843system.cpu.l2cache.demand_accesses::cpu.data          147                       # number of demand (read+write) accesses
844system.cpu.l2cache.demand_accesses::total          437                       # number of demand (read+write) accesses
845system.cpu.l2cache.overall_accesses::cpu.inst          290                       # number of overall (read+write) accesses
846system.cpu.l2cache.overall_accesses::cpu.data          147                       # number of overall (read+write) accesses
847system.cpu.l2cache.overall_accesses::total          437                       # number of overall (read+write) accesses
848system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.931034                       # miss rate for ReadReq accesses
849system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.811321                       # miss rate for ReadReq accesses
850system.cpu.l2cache.ReadReq_miss_rate::total     0.898990                       # miss rate for ReadReq accesses
851system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
852system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
853system.cpu.l2cache.demand_miss_rate::cpu.inst     0.931034                       # miss rate for demand accesses
854system.cpu.l2cache.demand_miss_rate::cpu.data     0.863946                       # miss rate for demand accesses
855system.cpu.l2cache.demand_miss_rate::total     0.908467                       # miss rate for demand accesses
856system.cpu.l2cache.overall_miss_rate::cpu.inst     0.931034                       # miss rate for overall accesses
857system.cpu.l2cache.overall_miss_rate::cpu.data     0.863946                       # miss rate for overall accesses
858system.cpu.l2cache.overall_miss_rate::total     0.908467                       # miss rate for overall accesses
859system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72890.740741                       # average ReadReq miss latency
860system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78049.418605                       # average ReadReq miss latency
861system.cpu.l2cache.ReadReq_avg_miss_latency::total 74136.938202                       # average ReadReq miss latency
862system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73219.512195                       # average ReadExReq miss latency
863system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73219.512195                       # average ReadExReq miss latency
864system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72890.740741                       # average overall miss latency
865system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76490.157480                       # average overall miss latency
866system.cpu.l2cache.demand_avg_miss_latency::total 74042.191436                       # average overall miss latency
867system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72890.740741                       # average overall miss latency
868system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76490.157480                       # average overall miss latency
869system.cpu.l2cache.overall_avg_miss_latency::total 74042.191436                       # average overall miss latency
870system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
871system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
872system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
873system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
874system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
875system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
876system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
877system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
878system.cpu.l2cache.ReadReq_mshr_hits::cpu.data            5                       # number of ReadReq MSHR hits
879system.cpu.l2cache.ReadReq_mshr_hits::total            5                       # number of ReadReq MSHR hits
880system.cpu.l2cache.demand_mshr_hits::cpu.data            5                       # number of demand (read+write) MSHR hits
881system.cpu.l2cache.demand_mshr_hits::total            5                       # number of demand (read+write) MSHR hits
882system.cpu.l2cache.overall_mshr_hits::cpu.data            5                       # number of overall MSHR hits
883system.cpu.l2cache.overall_mshr_hits::total            5                       # number of overall MSHR hits
884system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          270                       # number of ReadReq MSHR misses
885system.cpu.l2cache.ReadReq_mshr_misses::cpu.data           81                       # number of ReadReq MSHR misses
886system.cpu.l2cache.ReadReq_mshr_misses::total          351                       # number of ReadReq MSHR misses
887system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           41                       # number of ReadExReq MSHR misses
888system.cpu.l2cache.ReadExReq_mshr_misses::total           41                       # number of ReadExReq MSHR misses
889system.cpu.l2cache.demand_mshr_misses::cpu.inst          270                       # number of demand (read+write) MSHR misses
890system.cpu.l2cache.demand_mshr_misses::cpu.data          122                       # number of demand (read+write) MSHR misses
891system.cpu.l2cache.demand_mshr_misses::total          392                       # number of demand (read+write) MSHR misses
892system.cpu.l2cache.overall_mshr_misses::cpu.inst          270                       # number of overall MSHR misses
893system.cpu.l2cache.overall_mshr_misses::cpu.data          122                       # number of overall MSHR misses
894system.cpu.l2cache.overall_mshr_misses::total          392                       # number of overall MSHR misses
895system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     16292000                       # number of ReadReq MSHR miss cycles
896system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      5423750                       # number of ReadReq MSHR miss cycles
897system.cpu.l2cache.ReadReq_mshr_miss_latency::total     21715750                       # number of ReadReq MSHR miss cycles
898system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      2498500                       # number of ReadExReq MSHR miss cycles
899system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      2498500                       # number of ReadExReq MSHR miss cycles
900system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     16292000                       # number of demand (read+write) MSHR miss cycles
901system.cpu.l2cache.demand_mshr_miss_latency::cpu.data      7922250                       # number of demand (read+write) MSHR miss cycles
902system.cpu.l2cache.demand_mshr_miss_latency::total     24214250                       # number of demand (read+write) MSHR miss cycles
903system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     16292000                       # number of overall MSHR miss cycles
904system.cpu.l2cache.overall_mshr_miss_latency::cpu.data      7922250                       # number of overall MSHR miss cycles
905system.cpu.l2cache.overall_mshr_miss_latency::total     24214250                       # number of overall MSHR miss cycles
906system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.931034                       # mshr miss rate for ReadReq accesses
907system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.764151                       # mshr miss rate for ReadReq accesses
908system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.886364                       # mshr miss rate for ReadReq accesses
909system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
910system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
911system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.931034                       # mshr miss rate for demand accesses
912system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.829932                       # mshr miss rate for demand accesses
913system.cpu.l2cache.demand_mshr_miss_rate::total     0.897025                       # mshr miss rate for demand accesses
914system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.931034                       # mshr miss rate for overall accesses
915system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.829932                       # mshr miss rate for overall accesses
916system.cpu.l2cache.overall_mshr_miss_rate::total     0.897025                       # mshr miss rate for overall accesses
917system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60340.740741                       # average ReadReq mshr miss latency
918system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66959.876543                       # average ReadReq mshr miss latency
919system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61868.233618                       # average ReadReq mshr miss latency
920system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60939.024390                       # average ReadExReq mshr miss latency
921system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60939.024390                       # average ReadExReq mshr miss latency
922system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60340.740741                       # average overall mshr miss latency
923system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64936.475410                       # average overall mshr miss latency
924system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61771.045918                       # average overall mshr miss latency
925system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60340.740741                       # average overall mshr miss latency
926system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64936.475410                       # average overall mshr miss latency
927system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61771.045918                       # average overall mshr miss latency
928system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
929system.cpu.dcache.tags.replacements                 0                       # number of replacements
930system.cpu.dcache.tags.tagsinuse            87.338696                       # Cycle average of tags in use
931system.cpu.dcache.tags.total_refs                2394                       # Total number of references to valid blocks.
932system.cpu.dcache.tags.sampled_refs               146                       # Sample count of references to valid blocks.
933system.cpu.dcache.tags.avg_refs             16.397260                       # Average number of references to valid blocks.
934system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
935system.cpu.dcache.tags.occ_blocks::cpu.data    87.338696                       # Average occupied blocks per requestor
936system.cpu.dcache.tags.occ_percent::cpu.data     0.021323                       # Average percentage of cache occupancy
937system.cpu.dcache.tags.occ_percent::total     0.021323                       # Average percentage of cache occupancy
938system.cpu.dcache.tags.occ_task_id_blocks::1024          146                       # Occupied blocks per task id
939system.cpu.dcache.tags.age_task_id_blocks_1024::0           57                       # Occupied blocks per task id
940system.cpu.dcache.tags.age_task_id_blocks_1024::1           89                       # Occupied blocks per task id
941system.cpu.dcache.tags.occ_task_id_percent::1024     0.035645                       # Percentage of cache occupancy per task id
942system.cpu.dcache.tags.tag_accesses              5930                       # Number of tag accesses
943system.cpu.dcache.tags.data_accesses             5930                       # Number of data accesses
944system.cpu.dcache.ReadReq_hits::cpu.data         1767                       # number of ReadReq hits
945system.cpu.dcache.ReadReq_hits::total            1767                       # number of ReadReq hits
946system.cpu.dcache.WriteReq_hits::cpu.data          606                       # number of WriteReq hits
947system.cpu.dcache.WriteReq_hits::total            606                       # number of WriteReq hits
948system.cpu.dcache.LoadLockedReq_hits::cpu.data           10                       # number of LoadLockedReq hits
949system.cpu.dcache.LoadLockedReq_hits::total           10                       # number of LoadLockedReq hits
950system.cpu.dcache.StoreCondReq_hits::cpu.data           11                       # number of StoreCondReq hits
951system.cpu.dcache.StoreCondReq_hits::total           11                       # number of StoreCondReq hits
952system.cpu.dcache.demand_hits::cpu.data          2373                       # number of demand (read+write) hits
953system.cpu.dcache.demand_hits::total             2373                       # number of demand (read+write) hits
954system.cpu.dcache.overall_hits::cpu.data         2373                       # number of overall hits
955system.cpu.dcache.overall_hits::total            2373                       # number of overall hits
956system.cpu.dcache.ReadReq_misses::cpu.data          189                       # number of ReadReq misses
957system.cpu.dcache.ReadReq_misses::total           189                       # number of ReadReq misses
958system.cpu.dcache.WriteReq_misses::cpu.data          307                       # number of WriteReq misses
959system.cpu.dcache.WriteReq_misses::total          307                       # number of WriteReq misses
960system.cpu.dcache.LoadLockedReq_misses::cpu.data            2                       # number of LoadLockedReq misses
961system.cpu.dcache.LoadLockedReq_misses::total            2                       # number of LoadLockedReq misses
962system.cpu.dcache.demand_misses::cpu.data          496                       # number of demand (read+write) misses
963system.cpu.dcache.demand_misses::total            496                       # number of demand (read+write) misses
964system.cpu.dcache.overall_misses::cpu.data          496                       # number of overall misses
965system.cpu.dcache.overall_misses::total           496                       # number of overall misses
966system.cpu.dcache.ReadReq_miss_latency::cpu.data     11160743                       # number of ReadReq miss cycles
967system.cpu.dcache.ReadReq_miss_latency::total     11160743                       # number of ReadReq miss cycles
968system.cpu.dcache.WriteReq_miss_latency::cpu.data     20397000                       # number of WriteReq miss cycles
969system.cpu.dcache.WriteReq_miss_latency::total     20397000                       # number of WriteReq miss cycles
970system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       130000                       # number of LoadLockedReq miss cycles
971system.cpu.dcache.LoadLockedReq_miss_latency::total       130000                       # number of LoadLockedReq miss cycles
972system.cpu.dcache.demand_miss_latency::cpu.data     31557743                       # number of demand (read+write) miss cycles
973system.cpu.dcache.demand_miss_latency::total     31557743                       # number of demand (read+write) miss cycles
974system.cpu.dcache.overall_miss_latency::cpu.data     31557743                       # number of overall miss cycles
975system.cpu.dcache.overall_miss_latency::total     31557743                       # number of overall miss cycles
976system.cpu.dcache.ReadReq_accesses::cpu.data         1956                       # number of ReadReq accesses(hits+misses)
977system.cpu.dcache.ReadReq_accesses::total         1956                       # number of ReadReq accesses(hits+misses)
978system.cpu.dcache.WriteReq_accesses::cpu.data          913                       # number of WriteReq accesses(hits+misses)
979system.cpu.dcache.WriteReq_accesses::total          913                       # number of WriteReq accesses(hits+misses)
980system.cpu.dcache.LoadLockedReq_accesses::cpu.data           12                       # number of LoadLockedReq accesses(hits+misses)
981system.cpu.dcache.LoadLockedReq_accesses::total           12                       # number of LoadLockedReq accesses(hits+misses)
982system.cpu.dcache.StoreCondReq_accesses::cpu.data           11                       # number of StoreCondReq accesses(hits+misses)
983system.cpu.dcache.StoreCondReq_accesses::total           11                       # number of StoreCondReq accesses(hits+misses)
984system.cpu.dcache.demand_accesses::cpu.data         2869                       # number of demand (read+write) accesses
985system.cpu.dcache.demand_accesses::total         2869                       # number of demand (read+write) accesses
986system.cpu.dcache.overall_accesses::cpu.data         2869                       # number of overall (read+write) accesses
987system.cpu.dcache.overall_accesses::total         2869                       # number of overall (read+write) accesses
988system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.096626                       # miss rate for ReadReq accesses
989system.cpu.dcache.ReadReq_miss_rate::total     0.096626                       # miss rate for ReadReq accesses
990system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.336254                       # miss rate for WriteReq accesses
991system.cpu.dcache.WriteReq_miss_rate::total     0.336254                       # miss rate for WriteReq accesses
992system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.166667                       # miss rate for LoadLockedReq accesses
993system.cpu.dcache.LoadLockedReq_miss_rate::total     0.166667                       # miss rate for LoadLockedReq accesses
994system.cpu.dcache.demand_miss_rate::cpu.data     0.172883                       # miss rate for demand accesses
995system.cpu.dcache.demand_miss_rate::total     0.172883                       # miss rate for demand accesses
996system.cpu.dcache.overall_miss_rate::cpu.data     0.172883                       # miss rate for overall accesses
997system.cpu.dcache.overall_miss_rate::total     0.172883                       # miss rate for overall accesses
998system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 59051.550265                       # average ReadReq miss latency
999system.cpu.dcache.ReadReq_avg_miss_latency::total 59051.550265                       # average ReadReq miss latency
1000system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 66439.739414                       # average WriteReq miss latency
1001system.cpu.dcache.WriteReq_avg_miss_latency::total 66439.739414                       # average WriteReq miss latency
1002system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        65000                       # average LoadLockedReq miss latency
1003system.cpu.dcache.LoadLockedReq_avg_miss_latency::total        65000                       # average LoadLockedReq miss latency
1004system.cpu.dcache.demand_avg_miss_latency::cpu.data 63624.481855                       # average overall miss latency
1005system.cpu.dcache.demand_avg_miss_latency::total 63624.481855                       # average overall miss latency
1006system.cpu.dcache.overall_avg_miss_latency::cpu.data 63624.481855                       # average overall miss latency
1007system.cpu.dcache.overall_avg_miss_latency::total 63624.481855                       # average overall miss latency
1008system.cpu.dcache.blocked_cycles::no_mshrs           98                       # number of cycles access was blocked
1009system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1010system.cpu.dcache.blocked::no_mshrs                 3                       # number of cycles access was blocked
1011system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
1012system.cpu.dcache.avg_blocked_cycles::no_mshrs    32.666667                       # average number of cycles each access was blocked
1013system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1014system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
1015system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
1016system.cpu.dcache.ReadReq_mshr_hits::cpu.data           83                       # number of ReadReq MSHR hits
1017system.cpu.dcache.ReadReq_mshr_hits::total           83                       # number of ReadReq MSHR hits
1018system.cpu.dcache.WriteReq_mshr_hits::cpu.data          266                       # number of WriteReq MSHR hits
1019system.cpu.dcache.WriteReq_mshr_hits::total          266                       # number of WriteReq MSHR hits
1020system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            2                       # number of LoadLockedReq MSHR hits
1021system.cpu.dcache.LoadLockedReq_mshr_hits::total            2                       # number of LoadLockedReq MSHR hits
1022system.cpu.dcache.demand_mshr_hits::cpu.data          349                       # number of demand (read+write) MSHR hits
1023system.cpu.dcache.demand_mshr_hits::total          349                       # number of demand (read+write) MSHR hits
1024system.cpu.dcache.overall_mshr_hits::cpu.data          349                       # number of overall MSHR hits
1025system.cpu.dcache.overall_mshr_hits::total          349                       # number of overall MSHR hits
1026system.cpu.dcache.ReadReq_mshr_misses::cpu.data          106                       # number of ReadReq MSHR misses
1027system.cpu.dcache.ReadReq_mshr_misses::total          106                       # number of ReadReq MSHR misses
1028system.cpu.dcache.WriteReq_mshr_misses::cpu.data           41                       # number of WriteReq MSHR misses
1029system.cpu.dcache.WriteReq_mshr_misses::total           41                       # number of WriteReq MSHR misses
1030system.cpu.dcache.demand_mshr_misses::cpu.data          147                       # number of demand (read+write) MSHR misses
1031system.cpu.dcache.demand_mshr_misses::total          147                       # number of demand (read+write) MSHR misses
1032system.cpu.dcache.overall_mshr_misses::cpu.data          147                       # number of overall MSHR misses
1033system.cpu.dcache.overall_mshr_misses::total          147                       # number of overall MSHR misses
1034system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      7022255                       # number of ReadReq MSHR miss cycles
1035system.cpu.dcache.ReadReq_mshr_miss_latency::total      7022255                       # number of ReadReq MSHR miss cycles
1036system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      3044000                       # number of WriteReq MSHR miss cycles
1037system.cpu.dcache.WriteReq_mshr_miss_latency::total      3044000                       # number of WriteReq MSHR miss cycles
1038system.cpu.dcache.demand_mshr_miss_latency::cpu.data     10066255                       # number of demand (read+write) MSHR miss cycles
1039system.cpu.dcache.demand_mshr_miss_latency::total     10066255                       # number of demand (read+write) MSHR miss cycles
1040system.cpu.dcache.overall_mshr_miss_latency::cpu.data     10066255                       # number of overall MSHR miss cycles
1041system.cpu.dcache.overall_mshr_miss_latency::total     10066255                       # number of overall MSHR miss cycles
1042system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.054192                       # mshr miss rate for ReadReq accesses
1043system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.054192                       # mshr miss rate for ReadReq accesses
1044system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.044907                       # mshr miss rate for WriteReq accesses
1045system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.044907                       # mshr miss rate for WriteReq accesses
1046system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.051237                       # mshr miss rate for demand accesses
1047system.cpu.dcache.demand_mshr_miss_rate::total     0.051237                       # mshr miss rate for demand accesses
1048system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.051237                       # mshr miss rate for overall accesses
1049system.cpu.dcache.overall_mshr_miss_rate::total     0.051237                       # mshr miss rate for overall accesses
1050system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 66247.688679                       # average ReadReq mshr miss latency
1051system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 66247.688679                       # average ReadReq mshr miss latency
1052system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74243.902439                       # average WriteReq mshr miss latency
1053system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74243.902439                       # average WriteReq mshr miss latency
1054system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 68477.925170                       # average overall mshr miss latency
1055system.cpu.dcache.demand_avg_mshr_miss_latency::total 68477.925170                       # average overall mshr miss latency
1056system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 68477.925170                       # average overall mshr miss latency
1057system.cpu.dcache.overall_avg_mshr_miss_latency::total 68477.925170                       # average overall mshr miss latency
1058system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
1059
1060---------- End Simulation Statistics   ----------
1061