stats.txt revision 9055:38f1926fb599
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000012 # Number of seconds simulated 4sim_ticks 12450500 # Number of ticks simulated 5final_tick 12450500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 73568 # Simulator instruction rate (inst/s) 8host_op_rate 73552 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 143373020 # Simulator tick rate (ticks/s) 10host_mem_usage 215332 # Number of bytes of host memory used 11host_seconds 0.09 # Real time elapsed on the host 12sim_insts 6386 # Number of instructions simulated 13sim_ops 6386 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 20096 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 11264 # Number of bytes read from this memory 16system.physmem.bytes_read::total 31360 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 20096 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 20096 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 314 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 176 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 490 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1614071724 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 904702622 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 2518774346 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1614071724 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1614071724 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1614071724 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 904702622 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 2518774346 # Total bandwidth to/from this memory (bytes/s) 30system.cpu.dtb.fetch_hits 0 # ITB hits 31system.cpu.dtb.fetch_misses 0 # ITB misses 32system.cpu.dtb.fetch_acv 0 # ITB acv 33system.cpu.dtb.fetch_accesses 0 # ITB accesses 34system.cpu.dtb.read_hits 1943 # DTB read hits 35system.cpu.dtb.read_misses 53 # DTB read misses 36system.cpu.dtb.read_acv 0 # DTB read access violations 37system.cpu.dtb.read_accesses 1996 # DTB read accesses 38system.cpu.dtb.write_hits 1071 # DTB write hits 39system.cpu.dtb.write_misses 32 # DTB write misses 40system.cpu.dtb.write_acv 0 # DTB write access violations 41system.cpu.dtb.write_accesses 1103 # DTB write accesses 42system.cpu.dtb.data_hits 3014 # DTB hits 43system.cpu.dtb.data_misses 85 # DTB misses 44system.cpu.dtb.data_acv 0 # DTB access violations 45system.cpu.dtb.data_accesses 3099 # DTB accesses 46system.cpu.itb.fetch_hits 2367 # ITB hits 47system.cpu.itb.fetch_misses 26 # ITB misses 48system.cpu.itb.fetch_acv 0 # ITB acv 49system.cpu.itb.fetch_accesses 2393 # ITB accesses 50system.cpu.itb.read_hits 0 # DTB read hits 51system.cpu.itb.read_misses 0 # DTB read misses 52system.cpu.itb.read_acv 0 # DTB read access violations 53system.cpu.itb.read_accesses 0 # DTB read accesses 54system.cpu.itb.write_hits 0 # DTB write hits 55system.cpu.itb.write_misses 0 # DTB write misses 56system.cpu.itb.write_acv 0 # DTB write access violations 57system.cpu.itb.write_accesses 0 # DTB write accesses 58system.cpu.itb.data_hits 0 # DTB hits 59system.cpu.itb.data_misses 0 # DTB misses 60system.cpu.itb.data_acv 0 # DTB access violations 61system.cpu.itb.data_accesses 0 # DTB accesses 62system.cpu.workload.num_syscalls 17 # Number of system calls 63system.cpu.numCycles 24902 # number of cpu cycles simulated 64system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 65system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 66system.cpu.BPredUnit.lookups 2873 # Number of BP lookups 67system.cpu.BPredUnit.condPredicted 1642 # Number of conditional branches predicted 68system.cpu.BPredUnit.condIncorrect 561 # Number of conditional branches incorrect 69system.cpu.BPredUnit.BTBLookups 2186 # Number of BTB lookups 70system.cpu.BPredUnit.BTBHits 748 # Number of BTB hits 71system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 72system.cpu.BPredUnit.usedRAS 430 # Number of times the RAS was used to get a target. 73system.cpu.BPredUnit.RASInCorrect 100 # Number of incorrect RAS predictions. 74system.cpu.fetch.icacheStallCycles 7799 # Number of cycles fetch is stalled on an Icache miss 75system.cpu.fetch.Insts 16643 # Number of instructions fetch has processed 76system.cpu.fetch.Branches 2873 # Number of branches that fetch encountered 77system.cpu.fetch.predictedBranches 1178 # Number of branches that fetch has predicted taken 78system.cpu.fetch.Cycles 2979 # Number of cycles fetch has run and was not squashing or blocked 79system.cpu.fetch.SquashCycles 1864 # Number of cycles fetch has spent squashing 80system.cpu.fetch.BlockedCycles 854 # Number of cycles fetch has spent blocked 81system.cpu.fetch.MiscStallCycles 22 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 82system.cpu.fetch.PendingTrapStallCycles 590 # Number of stall cycles due to pending traps 83system.cpu.fetch.CacheLines 2367 # Number of cache lines fetched 84system.cpu.fetch.IcacheSquashes 368 # Number of outstanding Icache misses that were squashed 85system.cpu.fetch.rateDist::samples 13505 # Number of instructions fetched each cycle (Total) 86system.cpu.fetch.rateDist::mean 1.232358 # Number of instructions fetched each cycle (Total) 87system.cpu.fetch.rateDist::stdev 2.611762 # Number of instructions fetched each cycle (Total) 88system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 89system.cpu.fetch.rateDist::0 10526 77.94% 77.94% # Number of instructions fetched each cycle (Total) 90system.cpu.fetch.rateDist::1 289 2.14% 80.08% # Number of instructions fetched each cycle (Total) 91system.cpu.fetch.rateDist::2 251 1.86% 81.94% # Number of instructions fetched each cycle (Total) 92system.cpu.fetch.rateDist::3 257 1.90% 83.84% # Number of instructions fetched each cycle (Total) 93system.cpu.fetch.rateDist::4 272 2.01% 85.86% # Number of instructions fetched each cycle (Total) 94system.cpu.fetch.rateDist::5 206 1.53% 87.38% # Number of instructions fetched each cycle (Total) 95system.cpu.fetch.rateDist::6 248 1.84% 89.22% # Number of instructions fetched each cycle (Total) 96system.cpu.fetch.rateDist::7 173 1.28% 90.50% # Number of instructions fetched each cycle (Total) 97system.cpu.fetch.rateDist::8 1283 9.50% 100.00% # Number of instructions fetched each cycle (Total) 98system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 99system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 100system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 101system.cpu.fetch.rateDist::total 13505 # Number of instructions fetched each cycle (Total) 102system.cpu.fetch.branchRate 0.115372 # Number of branch fetches per cycle 103system.cpu.fetch.rate 0.668340 # Number of inst fetches per cycle 104system.cpu.decode.IdleCycles 8546 # Number of cycles decode is idle 105system.cpu.decode.BlockedCycles 938 # Number of cycles decode is blocked 106system.cpu.decode.RunCycles 2784 # Number of cycles decode is running 107system.cpu.decode.UnblockCycles 62 # Number of cycles decode is unblocking 108system.cpu.decode.SquashCycles 1175 # Number of cycles decode is squashing 109system.cpu.decode.BranchResolved 292 # Number of times decode resolved a branch 110system.cpu.decode.BranchMispred 96 # Number of times decode detected a branch misprediction 111system.cpu.decode.DecodedInsts 15310 # Number of instructions handled by decode 112system.cpu.decode.SquashedInsts 265 # Number of squashed instructions handled by decode 113system.cpu.rename.SquashCycles 1175 # Number of cycles rename is squashing 114system.cpu.rename.IdleCycles 8782 # Number of cycles rename is idle 115system.cpu.rename.BlockCycles 334 # Number of cycles rename is blocking 116system.cpu.rename.serializeStallCycles 357 # count of cycles rename stalled for serializing inst 117system.cpu.rename.RunCycles 2587 # Number of cycles rename is running 118system.cpu.rename.UnblockCycles 270 # Number of cycles rename is unblocking 119system.cpu.rename.RenamedInsts 14488 # Number of instructions processed by rename 120system.cpu.rename.IQFullEvents 7 # Number of times rename has blocked due to IQ full 121system.cpu.rename.LSQFullEvents 212 # Number of times rename has blocked due to LSQ full 122system.cpu.rename.RenamedOperands 10864 # Number of destination operands rename has renamed 123system.cpu.rename.RenameLookups 18125 # Number of register rename lookups that rename has made 124system.cpu.rename.int_rename_lookups 18108 # Number of integer rename lookups 125system.cpu.rename.fp_rename_lookups 17 # Number of floating rename lookups 126system.cpu.rename.CommittedMaps 4583 # Number of HB maps that are committed 127system.cpu.rename.UndoneMaps 6281 # Number of HB maps that are undone due to squashing 128system.cpu.rename.serializingInsts 28 # count of serializing insts renamed 129system.cpu.rename.tempSerializingInsts 22 # count of temporary serializing insts renamed 130system.cpu.rename.skidInsts 777 # count of insts added to the skid buffer 131system.cpu.memDep0.insertedLoads 2616 # Number of loads inserted to the mem dependence unit. 132system.cpu.memDep0.insertedStores 1352 # Number of stores inserted to the mem dependence unit. 133system.cpu.memDep0.conflictingLoads 7 # Number of conflicting loads. 134system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. 135system.cpu.iq.iqInstsAdded 12765 # Number of instructions added to the IQ (excludes non-spec) 136system.cpu.iq.iqNonSpecInstsAdded 26 # Number of non-speculative instructions added to the IQ 137system.cpu.iq.iqInstsIssued 10522 # Number of instructions issued 138system.cpu.iq.iqSquashedInstsIssued 44 # Number of squashed instructions issued 139system.cpu.iq.iqSquashedInstsExamined 6026 # Number of squashed instructions iterated over during squash; mainly for profiling 140system.cpu.iq.iqSquashedOperandsExamined 3602 # Number of squashed operands that are examined and possibly removed from graph 141system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed 142system.cpu.iq.issued_per_cycle::samples 13505 # Number of insts issued each cycle 143system.cpu.iq.issued_per_cycle::mean 0.779119 # Number of insts issued each cycle 144system.cpu.iq.issued_per_cycle::stdev 1.404443 # Number of insts issued each cycle 145system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 146system.cpu.iq.issued_per_cycle::0 9165 67.86% 67.86% # Number of insts issued each cycle 147system.cpu.iq.issued_per_cycle::1 1484 10.99% 78.85% # Number of insts issued each cycle 148system.cpu.iq.issued_per_cycle::2 1164 8.62% 87.47% # Number of insts issued each cycle 149system.cpu.iq.issued_per_cycle::3 762 5.64% 93.11% # Number of insts issued each cycle 150system.cpu.iq.issued_per_cycle::4 469 3.47% 96.59% # Number of insts issued each cycle 151system.cpu.iq.issued_per_cycle::5 274 2.03% 98.62% # Number of insts issued each cycle 152system.cpu.iq.issued_per_cycle::6 142 1.05% 99.67% # Number of insts issued each cycle 153system.cpu.iq.issued_per_cycle::7 34 0.25% 99.92% # Number of insts issued each cycle 154system.cpu.iq.issued_per_cycle::8 11 0.08% 100.00% # Number of insts issued each cycle 155system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 156system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 157system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 158system.cpu.iq.issued_per_cycle::total 13505 # Number of insts issued each cycle 159system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 160system.cpu.iq.fu_full::IntAlu 10 8.93% 8.93% # attempts to use FU when none available 161system.cpu.iq.fu_full::IntMult 0 0.00% 8.93% # attempts to use FU when none available 162system.cpu.iq.fu_full::IntDiv 0 0.00% 8.93% # attempts to use FU when none available 163system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.93% # attempts to use FU when none available 164system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.93% # attempts to use FU when none available 165system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.93% # attempts to use FU when none available 166system.cpu.iq.fu_full::FloatMult 0 0.00% 8.93% # attempts to use FU when none available 167system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.93% # attempts to use FU when none available 168system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.93% # attempts to use FU when none available 169system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.93% # attempts to use FU when none available 170system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.93% # attempts to use FU when none available 171system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.93% # attempts to use FU when none available 172system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.93% # attempts to use FU when none available 173system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.93% # attempts to use FU when none available 174system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.93% # attempts to use FU when none available 175system.cpu.iq.fu_full::SimdMult 0 0.00% 8.93% # attempts to use FU when none available 176system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.93% # attempts to use FU when none available 177system.cpu.iq.fu_full::SimdShift 0 0.00% 8.93% # attempts to use FU when none available 178system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.93% # attempts to use FU when none available 179system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.93% # attempts to use FU when none available 180system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.93% # attempts to use FU when none available 181system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.93% # attempts to use FU when none available 182system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.93% # attempts to use FU when none available 183system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.93% # attempts to use FU when none available 184system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.93% # attempts to use FU when none available 185system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.93% # attempts to use FU when none available 186system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.93% # attempts to use FU when none available 187system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.93% # attempts to use FU when none available 188system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.93% # attempts to use FU when none available 189system.cpu.iq.fu_full::MemRead 65 58.04% 66.96% # attempts to use FU when none available 190system.cpu.iq.fu_full::MemWrite 37 33.04% 100.00% # attempts to use FU when none available 191system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 192system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 193system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued 194system.cpu.iq.FU_type_0::IntAlu 7148 67.93% 67.95% # Type of FU issued 195system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.96% # Type of FU issued 196system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.96% # Type of FU issued 197system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.98% # Type of FU issued 198system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.98% # Type of FU issued 199system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.98% # Type of FU issued 200system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.98% # Type of FU issued 201system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.98% # Type of FU issued 202system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.98% # Type of FU issued 203system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.98% # Type of FU issued 204system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.98% # Type of FU issued 205system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.98% # Type of FU issued 206system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.98% # Type of FU issued 207system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.98% # Type of FU issued 208system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.98% # Type of FU issued 209system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.98% # Type of FU issued 210system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.98% # Type of FU issued 211system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.98% # Type of FU issued 212system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.98% # Type of FU issued 213system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.98% # Type of FU issued 214system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.98% # Type of FU issued 215system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.98% # Type of FU issued 216system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.98% # Type of FU issued 217system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.98% # Type of FU issued 218system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.98% # Type of FU issued 219system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.98% # Type of FU issued 220system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.98% # Type of FU issued 221system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.98% # Type of FU issued 222system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.98% # Type of FU issued 223system.cpu.iq.FU_type_0::MemRead 2225 21.15% 89.13% # Type of FU issued 224system.cpu.iq.FU_type_0::MemWrite 1144 10.87% 100.00% # Type of FU issued 225system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 226system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 227system.cpu.iq.FU_type_0::total 10522 # Type of FU issued 228system.cpu.iq.rate 0.422536 # Inst issue rate 229system.cpu.iq.fu_busy_cnt 112 # FU busy when requested 230system.cpu.iq.fu_busy_rate 0.010644 # FU busy rate (busy events/executed inst) 231system.cpu.iq.int_inst_queue_reads 34684 # Number of integer instruction queue reads 232system.cpu.iq.int_inst_queue_writes 18825 # Number of integer instruction queue writes 233system.cpu.iq.int_inst_queue_wakeup_accesses 9477 # Number of integer instruction queue wakeup accesses 234system.cpu.iq.fp_inst_queue_reads 21 # Number of floating instruction queue reads 235system.cpu.iq.fp_inst_queue_writes 10 # Number of floating instruction queue writes 236system.cpu.iq.fp_inst_queue_wakeup_accesses 10 # Number of floating instruction queue wakeup accesses 237system.cpu.iq.int_alu_accesses 10621 # Number of integer alu accesses 238system.cpu.iq.fp_alu_accesses 11 # Number of floating point alu accesses 239system.cpu.iew.lsq.thread0.forwLoads 63 # Number of loads that had data forwarded from stores 240system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 241system.cpu.iew.lsq.thread0.squashedLoads 1431 # Number of loads squashed 242system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed 243system.cpu.iew.lsq.thread0.memOrderViolation 19 # Number of memory ordering violations 244system.cpu.iew.lsq.thread0.squashedStores 487 # Number of stores squashed 245system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 246system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 247system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled 248system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 249system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 250system.cpu.iew.iewSquashCycles 1175 # Number of cycles IEW is squashing 251system.cpu.iew.iewBlockCycles 41 # Number of cycles IEW is blocking 252system.cpu.iew.iewUnblockCycles 1 # Number of cycles IEW is unblocking 253system.cpu.iew.iewDispatchedInsts 12870 # Number of instructions dispatched to IQ 254system.cpu.iew.iewDispSquashedInsts 183 # Number of squashed instructions skipped by dispatch 255system.cpu.iew.iewDispLoadInsts 2616 # Number of dispatched load instructions 256system.cpu.iew.iewDispStoreInsts 1352 # Number of dispatched store instructions 257system.cpu.iew.iewDispNonSpecInsts 26 # Number of dispatched non-speculative instructions 258system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall 259system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 260system.cpu.iew.memOrderViolationEvents 19 # Number of memory order violations 261system.cpu.iew.predictedTakenIncorrect 166 # Number of branches that were predicted taken incorrectly 262system.cpu.iew.predictedNotTakenIncorrect 401 # Number of branches that were predicted not taken incorrectly 263system.cpu.iew.branchMispredicts 567 # Number of branch mispredicts detected at execute 264system.cpu.iew.iewExecutedInsts 9878 # Number of executed instructions 265system.cpu.iew.iewExecLoadInsts 2009 # Number of load instructions executed 266system.cpu.iew.iewExecSquashedInsts 644 # Number of squashed instructions skipped in execute 267system.cpu.iew.exec_swp 0 # number of swp insts executed 268system.cpu.iew.exec_nop 79 # number of nop insts executed 269system.cpu.iew.exec_refs 3117 # number of memory reference insts executed 270system.cpu.iew.exec_branches 1605 # Number of branches executed 271system.cpu.iew.exec_stores 1108 # Number of stores executed 272system.cpu.iew.exec_rate 0.396675 # Inst execution rate 273system.cpu.iew.wb_sent 9634 # cumulative count of insts sent to commit 274system.cpu.iew.wb_count 9487 # cumulative count of insts written-back 275system.cpu.iew.wb_producers 4957 # num instructions producing a value 276system.cpu.iew.wb_consumers 6732 # num instructions consuming a value 277system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 278system.cpu.iew.wb_rate 0.380973 # insts written-back per cycle 279system.cpu.iew.wb_fanout 0.736334 # average fanout of values written-back 280system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 281system.cpu.commit.commitCommittedInsts 6403 # The number of committed instructions 282system.cpu.commit.commitCommittedOps 6403 # The number of committed instructions 283system.cpu.commit.commitSquashedInsts 6436 # The number of squashed insts skipped by commit 284system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards 285system.cpu.commit.branchMispredicts 475 # The number of times a branch was mispredicted 286system.cpu.commit.committed_per_cycle::samples 12330 # Number of insts commited each cycle 287system.cpu.commit.committed_per_cycle::mean 0.519303 # Number of insts commited each cycle 288system.cpu.commit.committed_per_cycle::stdev 1.354208 # Number of insts commited each cycle 289system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 290system.cpu.commit.committed_per_cycle::0 9591 77.79% 77.79% # Number of insts commited each cycle 291system.cpu.commit.committed_per_cycle::1 1448 11.74% 89.53% # Number of insts commited each cycle 292system.cpu.commit.committed_per_cycle::2 489 3.97% 93.50% # Number of insts commited each cycle 293system.cpu.commit.committed_per_cycle::3 259 2.10% 95.60% # Number of insts commited each cycle 294system.cpu.commit.committed_per_cycle::4 152 1.23% 96.83% # Number of insts commited each cycle 295system.cpu.commit.committed_per_cycle::5 96 0.78% 97.61% # Number of insts commited each cycle 296system.cpu.commit.committed_per_cycle::6 104 0.84% 98.45% # Number of insts commited each cycle 297system.cpu.commit.committed_per_cycle::7 40 0.32% 98.78% # Number of insts commited each cycle 298system.cpu.commit.committed_per_cycle::8 151 1.22% 100.00% # Number of insts commited each cycle 299system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 300system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 301system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 302system.cpu.commit.committed_per_cycle::total 12330 # Number of insts commited each cycle 303system.cpu.commit.committedInsts 6403 # Number of instructions committed 304system.cpu.commit.committedOps 6403 # Number of ops (including micro ops) committed 305system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 306system.cpu.commit.refs 2050 # Number of memory references committed 307system.cpu.commit.loads 1185 # Number of loads committed 308system.cpu.commit.membars 0 # Number of memory barriers committed 309system.cpu.commit.branches 1051 # Number of branches committed 310system.cpu.commit.fp_insts 10 # Number of committed floating point instructions. 311system.cpu.commit.int_insts 6321 # Number of committed integer instructions. 312system.cpu.commit.function_calls 127 # Number of function calls committed. 313system.cpu.commit.bw_lim_events 151 # number cycles where commit BW limit reached 314system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 315system.cpu.rob.rob_reads 24667 # The number of ROB reads 316system.cpu.rob.rob_writes 26868 # The number of ROB writes 317system.cpu.timesIdled 232 # Number of times that the entire CPU went into an idle state and unscheduled itself 318system.cpu.idleCycles 11397 # Total number of cycles that the CPU has spent unscheduled due to idling 319system.cpu.committedInsts 6386 # Number of Instructions Simulated 320system.cpu.committedOps 6386 # Number of Ops (including micro ops) Simulated 321system.cpu.committedInsts_total 6386 # Number of Instructions Simulated 322system.cpu.cpi 3.899468 # CPI: Cycles Per Instruction 323system.cpu.cpi_total 3.899468 # CPI: Total CPI of All Threads 324system.cpu.ipc 0.256445 # IPC: Instructions Per Cycle 325system.cpu.ipc_total 0.256445 # IPC: Total IPC of All Threads 326system.cpu.int_regfile_reads 12526 # number of integer regfile reads 327system.cpu.int_regfile_writes 7116 # number of integer regfile writes 328system.cpu.fp_regfile_reads 8 # number of floating regfile reads 329system.cpu.fp_regfile_writes 2 # number of floating regfile writes 330system.cpu.misc_regfile_reads 1 # number of misc regfile reads 331system.cpu.misc_regfile_writes 1 # number of misc regfile writes 332system.cpu.icache.replacements 0 # number of replacements 333system.cpu.icache.tagsinuse 162.256588 # Cycle average of tags in use 334system.cpu.icache.total_refs 1909 # Total number of references to valid blocks. 335system.cpu.icache.sampled_refs 315 # Sample count of references to valid blocks. 336system.cpu.icache.avg_refs 6.060317 # Average number of references to valid blocks. 337system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 338system.cpu.icache.occ_blocks::cpu.inst 162.256588 # Average occupied blocks per requestor 339system.cpu.icache.occ_percent::cpu.inst 0.079227 # Average percentage of cache occupancy 340system.cpu.icache.occ_percent::total 0.079227 # Average percentage of cache occupancy 341system.cpu.icache.ReadReq_hits::cpu.inst 1909 # number of ReadReq hits 342system.cpu.icache.ReadReq_hits::total 1909 # number of ReadReq hits 343system.cpu.icache.demand_hits::cpu.inst 1909 # number of demand (read+write) hits 344system.cpu.icache.demand_hits::total 1909 # number of demand (read+write) hits 345system.cpu.icache.overall_hits::cpu.inst 1909 # number of overall hits 346system.cpu.icache.overall_hits::total 1909 # number of overall hits 347system.cpu.icache.ReadReq_misses::cpu.inst 458 # number of ReadReq misses 348system.cpu.icache.ReadReq_misses::total 458 # number of ReadReq misses 349system.cpu.icache.demand_misses::cpu.inst 458 # number of demand (read+write) misses 350system.cpu.icache.demand_misses::total 458 # number of demand (read+write) misses 351system.cpu.icache.overall_misses::cpu.inst 458 # number of overall misses 352system.cpu.icache.overall_misses::total 458 # number of overall misses 353system.cpu.icache.ReadReq_miss_latency::cpu.inst 16026500 # number of ReadReq miss cycles 354system.cpu.icache.ReadReq_miss_latency::total 16026500 # number of ReadReq miss cycles 355system.cpu.icache.demand_miss_latency::cpu.inst 16026500 # number of demand (read+write) miss cycles 356system.cpu.icache.demand_miss_latency::total 16026500 # number of demand (read+write) miss cycles 357system.cpu.icache.overall_miss_latency::cpu.inst 16026500 # number of overall miss cycles 358system.cpu.icache.overall_miss_latency::total 16026500 # number of overall miss cycles 359system.cpu.icache.ReadReq_accesses::cpu.inst 2367 # number of ReadReq accesses(hits+misses) 360system.cpu.icache.ReadReq_accesses::total 2367 # number of ReadReq accesses(hits+misses) 361system.cpu.icache.demand_accesses::cpu.inst 2367 # number of demand (read+write) accesses 362system.cpu.icache.demand_accesses::total 2367 # number of demand (read+write) accesses 363system.cpu.icache.overall_accesses::cpu.inst 2367 # number of overall (read+write) accesses 364system.cpu.icache.overall_accesses::total 2367 # number of overall (read+write) accesses 365system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.193494 # miss rate for ReadReq accesses 366system.cpu.icache.ReadReq_miss_rate::total 0.193494 # miss rate for ReadReq accesses 367system.cpu.icache.demand_miss_rate::cpu.inst 0.193494 # miss rate for demand accesses 368system.cpu.icache.demand_miss_rate::total 0.193494 # miss rate for demand accesses 369system.cpu.icache.overall_miss_rate::cpu.inst 0.193494 # miss rate for overall accesses 370system.cpu.icache.overall_miss_rate::total 0.193494 # miss rate for overall accesses 371system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34992.358079 # average ReadReq miss latency 372system.cpu.icache.ReadReq_avg_miss_latency::total 34992.358079 # average ReadReq miss latency 373system.cpu.icache.demand_avg_miss_latency::cpu.inst 34992.358079 # average overall miss latency 374system.cpu.icache.demand_avg_miss_latency::total 34992.358079 # average overall miss latency 375system.cpu.icache.overall_avg_miss_latency::cpu.inst 34992.358079 # average overall miss latency 376system.cpu.icache.overall_avg_miss_latency::total 34992.358079 # average overall miss latency 377system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 378system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 379system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 380system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 381system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 382system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 383system.cpu.icache.fast_writes 0 # number of fast writes performed 384system.cpu.icache.cache_copies 0 # number of cache copies performed 385system.cpu.icache.ReadReq_mshr_hits::cpu.inst 143 # number of ReadReq MSHR hits 386system.cpu.icache.ReadReq_mshr_hits::total 143 # number of ReadReq MSHR hits 387system.cpu.icache.demand_mshr_hits::cpu.inst 143 # number of demand (read+write) MSHR hits 388system.cpu.icache.demand_mshr_hits::total 143 # number of demand (read+write) MSHR hits 389system.cpu.icache.overall_mshr_hits::cpu.inst 143 # number of overall MSHR hits 390system.cpu.icache.overall_mshr_hits::total 143 # number of overall MSHR hits 391system.cpu.icache.ReadReq_mshr_misses::cpu.inst 315 # number of ReadReq MSHR misses 392system.cpu.icache.ReadReq_mshr_misses::total 315 # number of ReadReq MSHR misses 393system.cpu.icache.demand_mshr_misses::cpu.inst 315 # number of demand (read+write) MSHR misses 394system.cpu.icache.demand_mshr_misses::total 315 # number of demand (read+write) MSHR misses 395system.cpu.icache.overall_mshr_misses::cpu.inst 315 # number of overall MSHR misses 396system.cpu.icache.overall_mshr_misses::total 315 # number of overall MSHR misses 397system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11133500 # number of ReadReq MSHR miss cycles 398system.cpu.icache.ReadReq_mshr_miss_latency::total 11133500 # number of ReadReq MSHR miss cycles 399system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11133500 # number of demand (read+write) MSHR miss cycles 400system.cpu.icache.demand_mshr_miss_latency::total 11133500 # number of demand (read+write) MSHR miss cycles 401system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11133500 # number of overall MSHR miss cycles 402system.cpu.icache.overall_mshr_miss_latency::total 11133500 # number of overall MSHR miss cycles 403system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.133080 # mshr miss rate for ReadReq accesses 404system.cpu.icache.ReadReq_mshr_miss_rate::total 0.133080 # mshr miss rate for ReadReq accesses 405system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.133080 # mshr miss rate for demand accesses 406system.cpu.icache.demand_mshr_miss_rate::total 0.133080 # mshr miss rate for demand accesses 407system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.133080 # mshr miss rate for overall accesses 408system.cpu.icache.overall_mshr_miss_rate::total 0.133080 # mshr miss rate for overall accesses 409system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35344.444444 # average ReadReq mshr miss latency 410system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35344.444444 # average ReadReq mshr miss latency 411system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35344.444444 # average overall mshr miss latency 412system.cpu.icache.demand_avg_mshr_miss_latency::total 35344.444444 # average overall mshr miss latency 413system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35344.444444 # average overall mshr miss latency 414system.cpu.icache.overall_avg_mshr_miss_latency::total 35344.444444 # average overall mshr miss latency 415system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 416system.cpu.dcache.replacements 0 # number of replacements 417system.cpu.dcache.tagsinuse 109.847039 # Cycle average of tags in use 418system.cpu.dcache.total_refs 2244 # Total number of references to valid blocks. 419system.cpu.dcache.sampled_refs 175 # Sample count of references to valid blocks. 420system.cpu.dcache.avg_refs 12.822857 # Average number of references to valid blocks. 421system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 422system.cpu.dcache.occ_blocks::cpu.data 109.847039 # Average occupied blocks per requestor 423system.cpu.dcache.occ_percent::cpu.data 0.026818 # Average percentage of cache occupancy 424system.cpu.dcache.occ_percent::total 0.026818 # Average percentage of cache occupancy 425system.cpu.dcache.ReadReq_hits::cpu.data 1735 # number of ReadReq hits 426system.cpu.dcache.ReadReq_hits::total 1735 # number of ReadReq hits 427system.cpu.dcache.WriteReq_hits::cpu.data 509 # number of WriteReq hits 428system.cpu.dcache.WriteReq_hits::total 509 # number of WriteReq hits 429system.cpu.dcache.demand_hits::cpu.data 2244 # number of demand (read+write) hits 430system.cpu.dcache.demand_hits::total 2244 # number of demand (read+write) hits 431system.cpu.dcache.overall_hits::cpu.data 2244 # number of overall hits 432system.cpu.dcache.overall_hits::total 2244 # number of overall hits 433system.cpu.dcache.ReadReq_misses::cpu.data 144 # number of ReadReq misses 434system.cpu.dcache.ReadReq_misses::total 144 # number of ReadReq misses 435system.cpu.dcache.WriteReq_misses::cpu.data 356 # number of WriteReq misses 436system.cpu.dcache.WriteReq_misses::total 356 # number of WriteReq misses 437system.cpu.dcache.demand_misses::cpu.data 500 # number of demand (read+write) misses 438system.cpu.dcache.demand_misses::total 500 # number of demand (read+write) misses 439system.cpu.dcache.overall_misses::cpu.data 500 # number of overall misses 440system.cpu.dcache.overall_misses::total 500 # number of overall misses 441system.cpu.dcache.ReadReq_miss_latency::cpu.data 5240000 # number of ReadReq miss cycles 442system.cpu.dcache.ReadReq_miss_latency::total 5240000 # number of ReadReq miss cycles 443system.cpu.dcache.WriteReq_miss_latency::cpu.data 12485500 # number of WriteReq miss cycles 444system.cpu.dcache.WriteReq_miss_latency::total 12485500 # number of WriteReq miss cycles 445system.cpu.dcache.demand_miss_latency::cpu.data 17725500 # number of demand (read+write) miss cycles 446system.cpu.dcache.demand_miss_latency::total 17725500 # number of demand (read+write) miss cycles 447system.cpu.dcache.overall_miss_latency::cpu.data 17725500 # number of overall miss cycles 448system.cpu.dcache.overall_miss_latency::total 17725500 # number of overall miss cycles 449system.cpu.dcache.ReadReq_accesses::cpu.data 1879 # number of ReadReq accesses(hits+misses) 450system.cpu.dcache.ReadReq_accesses::total 1879 # number of ReadReq accesses(hits+misses) 451system.cpu.dcache.WriteReq_accesses::cpu.data 865 # number of WriteReq accesses(hits+misses) 452system.cpu.dcache.WriteReq_accesses::total 865 # number of WriteReq accesses(hits+misses) 453system.cpu.dcache.demand_accesses::cpu.data 2744 # number of demand (read+write) accesses 454system.cpu.dcache.demand_accesses::total 2744 # number of demand (read+write) accesses 455system.cpu.dcache.overall_accesses::cpu.data 2744 # number of overall (read+write) accesses 456system.cpu.dcache.overall_accesses::total 2744 # number of overall (read+write) accesses 457system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.076637 # miss rate for ReadReq accesses 458system.cpu.dcache.ReadReq_miss_rate::total 0.076637 # miss rate for ReadReq accesses 459system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.411561 # miss rate for WriteReq accesses 460system.cpu.dcache.WriteReq_miss_rate::total 0.411561 # miss rate for WriteReq accesses 461system.cpu.dcache.demand_miss_rate::cpu.data 0.182216 # miss rate for demand accesses 462system.cpu.dcache.demand_miss_rate::total 0.182216 # miss rate for demand accesses 463system.cpu.dcache.overall_miss_rate::cpu.data 0.182216 # miss rate for overall accesses 464system.cpu.dcache.overall_miss_rate::total 0.182216 # miss rate for overall accesses 465system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 36388.888889 # average ReadReq miss latency 466system.cpu.dcache.ReadReq_avg_miss_latency::total 36388.888889 # average ReadReq miss latency 467system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35071.629213 # average WriteReq miss latency 468system.cpu.dcache.WriteReq_avg_miss_latency::total 35071.629213 # average WriteReq miss latency 469system.cpu.dcache.demand_avg_miss_latency::cpu.data 35451 # average overall miss latency 470system.cpu.dcache.demand_avg_miss_latency::total 35451 # average overall miss latency 471system.cpu.dcache.overall_avg_miss_latency::cpu.data 35451 # average overall miss latency 472system.cpu.dcache.overall_avg_miss_latency::total 35451 # average overall miss latency 473system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 474system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 475system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 476system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 477system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 478system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 479system.cpu.dcache.fast_writes 0 # number of fast writes performed 480system.cpu.dcache.cache_copies 0 # number of cache copies performed 481system.cpu.dcache.ReadReq_mshr_hits::cpu.data 40 # number of ReadReq MSHR hits 482system.cpu.dcache.ReadReq_mshr_hits::total 40 # number of ReadReq MSHR hits 483system.cpu.dcache.WriteReq_mshr_hits::cpu.data 284 # number of WriteReq MSHR hits 484system.cpu.dcache.WriteReq_mshr_hits::total 284 # number of WriteReq MSHR hits 485system.cpu.dcache.demand_mshr_hits::cpu.data 324 # number of demand (read+write) MSHR hits 486system.cpu.dcache.demand_mshr_hits::total 324 # number of demand (read+write) MSHR hits 487system.cpu.dcache.overall_mshr_hits::cpu.data 324 # number of overall MSHR hits 488system.cpu.dcache.overall_mshr_hits::total 324 # number of overall MSHR hits 489system.cpu.dcache.ReadReq_mshr_misses::cpu.data 104 # number of ReadReq MSHR misses 490system.cpu.dcache.ReadReq_mshr_misses::total 104 # number of ReadReq MSHR misses 491system.cpu.dcache.WriteReq_mshr_misses::cpu.data 72 # number of WriteReq MSHR misses 492system.cpu.dcache.WriteReq_mshr_misses::total 72 # number of WriteReq MSHR misses 493system.cpu.dcache.demand_mshr_misses::cpu.data 176 # number of demand (read+write) MSHR misses 494system.cpu.dcache.demand_mshr_misses::total 176 # number of demand (read+write) MSHR misses 495system.cpu.dcache.overall_mshr_misses::cpu.data 176 # number of overall MSHR misses 496system.cpu.dcache.overall_mshr_misses::total 176 # number of overall MSHR misses 497system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3722000 # number of ReadReq MSHR miss cycles 498system.cpu.dcache.ReadReq_mshr_miss_latency::total 3722000 # number of ReadReq MSHR miss cycles 499system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2575500 # number of WriteReq MSHR miss cycles 500system.cpu.dcache.WriteReq_mshr_miss_latency::total 2575500 # number of WriteReq MSHR miss cycles 501system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6297500 # number of demand (read+write) MSHR miss cycles 502system.cpu.dcache.demand_mshr_miss_latency::total 6297500 # number of demand (read+write) MSHR miss cycles 503system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6297500 # number of overall MSHR miss cycles 504system.cpu.dcache.overall_mshr_miss_latency::total 6297500 # number of overall MSHR miss cycles 505system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.055349 # mshr miss rate for ReadReq accesses 506system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.055349 # mshr miss rate for ReadReq accesses 507system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083237 # mshr miss rate for WriteReq accesses 508system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083237 # mshr miss rate for WriteReq accesses 509system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.064140 # mshr miss rate for demand accesses 510system.cpu.dcache.demand_mshr_miss_rate::total 0.064140 # mshr miss rate for demand accesses 511system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.064140 # mshr miss rate for overall accesses 512system.cpu.dcache.overall_mshr_miss_rate::total 0.064140 # mshr miss rate for overall accesses 513system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35788.461538 # average ReadReq mshr miss latency 514system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 35788.461538 # average ReadReq mshr miss latency 515system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35770.833333 # average WriteReq mshr miss latency 516system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35770.833333 # average WriteReq mshr miss latency 517system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35781.250000 # average overall mshr miss latency 518system.cpu.dcache.demand_avg_mshr_miss_latency::total 35781.250000 # average overall mshr miss latency 519system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35781.250000 # average overall mshr miss latency 520system.cpu.dcache.overall_avg_mshr_miss_latency::total 35781.250000 # average overall mshr miss latency 521system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 522system.cpu.l2cache.replacements 0 # number of replacements 523system.cpu.l2cache.tagsinuse 224.787735 # Cycle average of tags in use 524system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks. 525system.cpu.l2cache.sampled_refs 418 # Sample count of references to valid blocks. 526system.cpu.l2cache.avg_refs 0.002392 # Average number of references to valid blocks. 527system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 528system.cpu.l2cache.occ_blocks::cpu.inst 162.229240 # Average occupied blocks per requestor 529system.cpu.l2cache.occ_blocks::cpu.data 62.558495 # Average occupied blocks per requestor 530system.cpu.l2cache.occ_percent::cpu.inst 0.004951 # Average percentage of cache occupancy 531system.cpu.l2cache.occ_percent::cpu.data 0.001909 # Average percentage of cache occupancy 532system.cpu.l2cache.occ_percent::total 0.006860 # Average percentage of cache occupancy 533system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits 534system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits 535system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits 536system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits 537system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits 538system.cpu.l2cache.overall_hits::total 1 # number of overall hits 539system.cpu.l2cache.ReadReq_misses::cpu.inst 314 # number of ReadReq misses 540system.cpu.l2cache.ReadReq_misses::cpu.data 104 # number of ReadReq misses 541system.cpu.l2cache.ReadReq_misses::total 418 # number of ReadReq misses 542system.cpu.l2cache.ReadExReq_misses::cpu.data 72 # number of ReadExReq misses 543system.cpu.l2cache.ReadExReq_misses::total 72 # number of ReadExReq misses 544system.cpu.l2cache.demand_misses::cpu.inst 314 # number of demand (read+write) misses 545system.cpu.l2cache.demand_misses::cpu.data 176 # number of demand (read+write) misses 546system.cpu.l2cache.demand_misses::total 490 # number of demand (read+write) misses 547system.cpu.l2cache.overall_misses::cpu.inst 314 # number of overall misses 548system.cpu.l2cache.overall_misses::cpu.data 176 # number of overall misses 549system.cpu.l2cache.overall_misses::total 490 # number of overall misses 550system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 10779500 # number of ReadReq miss cycles 551system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3600000 # number of ReadReq miss cycles 552system.cpu.l2cache.ReadReq_miss_latency::total 14379500 # number of ReadReq miss cycles 553system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2488500 # number of ReadExReq miss cycles 554system.cpu.l2cache.ReadExReq_miss_latency::total 2488500 # number of ReadExReq miss cycles 555system.cpu.l2cache.demand_miss_latency::cpu.inst 10779500 # number of demand (read+write) miss cycles 556system.cpu.l2cache.demand_miss_latency::cpu.data 6088500 # number of demand (read+write) miss cycles 557system.cpu.l2cache.demand_miss_latency::total 16868000 # number of demand (read+write) miss cycles 558system.cpu.l2cache.overall_miss_latency::cpu.inst 10779500 # number of overall miss cycles 559system.cpu.l2cache.overall_miss_latency::cpu.data 6088500 # number of overall miss cycles 560system.cpu.l2cache.overall_miss_latency::total 16868000 # number of overall miss cycles 561system.cpu.l2cache.ReadReq_accesses::cpu.inst 315 # number of ReadReq accesses(hits+misses) 562system.cpu.l2cache.ReadReq_accesses::cpu.data 104 # number of ReadReq accesses(hits+misses) 563system.cpu.l2cache.ReadReq_accesses::total 419 # number of ReadReq accesses(hits+misses) 564system.cpu.l2cache.ReadExReq_accesses::cpu.data 72 # number of ReadExReq accesses(hits+misses) 565system.cpu.l2cache.ReadExReq_accesses::total 72 # number of ReadExReq accesses(hits+misses) 566system.cpu.l2cache.demand_accesses::cpu.inst 315 # number of demand (read+write) accesses 567system.cpu.l2cache.demand_accesses::cpu.data 176 # number of demand (read+write) accesses 568system.cpu.l2cache.demand_accesses::total 491 # number of demand (read+write) accesses 569system.cpu.l2cache.overall_accesses::cpu.inst 315 # number of overall (read+write) accesses 570system.cpu.l2cache.overall_accesses::cpu.data 176 # number of overall (read+write) accesses 571system.cpu.l2cache.overall_accesses::total 491 # number of overall (read+write) accesses 572system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996825 # miss rate for ReadReq accesses 573system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses 574system.cpu.l2cache.ReadReq_miss_rate::total 0.997613 # miss rate for ReadReq accesses 575system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 576system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 577system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996825 # miss rate for demand accesses 578system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 579system.cpu.l2cache.demand_miss_rate::total 0.997963 # miss rate for demand accesses 580system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996825 # miss rate for overall accesses 581system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 582system.cpu.l2cache.overall_miss_rate::total 0.997963 # miss rate for overall accesses 583system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34329.617834 # average ReadReq miss latency 584system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34615.384615 # average ReadReq miss latency 585system.cpu.l2cache.ReadReq_avg_miss_latency::total 34400.717703 # average ReadReq miss latency 586system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34562.500000 # average ReadExReq miss latency 587system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34562.500000 # average ReadExReq miss latency 588system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34329.617834 # average overall miss latency 589system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34593.750000 # average overall miss latency 590system.cpu.l2cache.demand_avg_miss_latency::total 34424.489796 # average overall miss latency 591system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34329.617834 # average overall miss latency 592system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34593.750000 # average overall miss latency 593system.cpu.l2cache.overall_avg_miss_latency::total 34424.489796 # average overall miss latency 594system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 595system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 596system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 597system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 598system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 599system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 600system.cpu.l2cache.fast_writes 0 # number of fast writes performed 601system.cpu.l2cache.cache_copies 0 # number of cache copies performed 602system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 314 # number of ReadReq MSHR misses 603system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 104 # number of ReadReq MSHR misses 604system.cpu.l2cache.ReadReq_mshr_misses::total 418 # number of ReadReq MSHR misses 605system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 72 # number of ReadExReq MSHR misses 606system.cpu.l2cache.ReadExReq_mshr_misses::total 72 # number of ReadExReq MSHR misses 607system.cpu.l2cache.demand_mshr_misses::cpu.inst 314 # number of demand (read+write) MSHR misses 608system.cpu.l2cache.demand_mshr_misses::cpu.data 176 # number of demand (read+write) MSHR misses 609system.cpu.l2cache.demand_mshr_misses::total 490 # number of demand (read+write) MSHR misses 610system.cpu.l2cache.overall_mshr_misses::cpu.inst 314 # number of overall MSHR misses 611system.cpu.l2cache.overall_mshr_misses::cpu.data 176 # number of overall MSHR misses 612system.cpu.l2cache.overall_mshr_misses::total 490 # number of overall MSHR misses 613system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 9770500 # number of ReadReq MSHR miss cycles 614system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3273500 # number of ReadReq MSHR miss cycles 615system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13044000 # number of ReadReq MSHR miss cycles 616system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2264000 # number of ReadExReq MSHR miss cycles 617system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2264000 # number of ReadExReq MSHR miss cycles 618system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9770500 # number of demand (read+write) MSHR miss cycles 619system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5537500 # number of demand (read+write) MSHR miss cycles 620system.cpu.l2cache.demand_mshr_miss_latency::total 15308000 # number of demand (read+write) MSHR miss cycles 621system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9770500 # number of overall MSHR miss cycles 622system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5537500 # number of overall MSHR miss cycles 623system.cpu.l2cache.overall_mshr_miss_latency::total 15308000 # number of overall MSHR miss cycles 624system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for ReadReq accesses 625system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses 626system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997613 # mshr miss rate for ReadReq accesses 627system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 628system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 629system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for demand accesses 630system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 631system.cpu.l2cache.demand_mshr_miss_rate::total 0.997963 # mshr miss rate for demand accesses 632system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for overall accesses 633system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 634system.cpu.l2cache.overall_mshr_miss_rate::total 0.997963 # mshr miss rate for overall accesses 635system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31116.242038 # average ReadReq mshr miss latency 636system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31475.961538 # average ReadReq mshr miss latency 637system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31205.741627 # average ReadReq mshr miss latency 638system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31444.444444 # average ReadExReq mshr miss latency 639system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31444.444444 # average ReadExReq mshr miss latency 640system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31116.242038 # average overall mshr miss latency 641system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31463.068182 # average overall mshr miss latency 642system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31240.816327 # average overall mshr miss latency 643system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31116.242038 # average overall mshr miss latency 644system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31463.068182 # average overall mshr miss latency 645system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31240.816327 # average overall mshr miss latency 646system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 647 648---------- End Simulation Statistics ---------- 649