stats.txt revision 8428
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000012 # Number of seconds simulated 4sim_ticks 12357500 # Number of ticks simulated 5sim_freq 1000000000000 # Frequency of simulated ticks 6host_inst_rate 108363 # Simulator instruction rate (inst/s) 7host_tick_rate 209619317 # Simulator tick rate (ticks/s) 8host_mem_usage 192840 # Number of bytes of host memory used 9host_seconds 0.06 # Real time elapsed on the host 10sim_insts 6386 # Number of instructions simulated 11system.cpu.dtb.fetch_hits 0 # ITB hits 12system.cpu.dtb.fetch_misses 0 # ITB misses 13system.cpu.dtb.fetch_acv 0 # ITB acv 14system.cpu.dtb.fetch_accesses 0 # ITB accesses 15system.cpu.dtb.read_hits 1750 # DTB read hits 16system.cpu.dtb.read_misses 36 # DTB read misses 17system.cpu.dtb.read_acv 0 # DTB read access violations 18system.cpu.dtb.read_accesses 1786 # DTB read accesses 19system.cpu.dtb.write_hits 1011 # DTB write hits 20system.cpu.dtb.write_misses 25 # DTB write misses 21system.cpu.dtb.write_acv 0 # DTB write access violations 22system.cpu.dtb.write_accesses 1036 # DTB write accesses 23system.cpu.dtb.data_hits 2761 # DTB hits 24system.cpu.dtb.data_misses 61 # DTB misses 25system.cpu.dtb.data_acv 0 # DTB access violations 26system.cpu.dtb.data_accesses 2822 # DTB accesses 27system.cpu.itb.fetch_hits 1711 # ITB hits 28system.cpu.itb.fetch_misses 33 # ITB misses 29system.cpu.itb.fetch_acv 0 # ITB acv 30system.cpu.itb.fetch_accesses 1744 # ITB accesses 31system.cpu.itb.read_hits 0 # DTB read hits 32system.cpu.itb.read_misses 0 # DTB read misses 33system.cpu.itb.read_acv 0 # DTB read access violations 34system.cpu.itb.read_accesses 0 # DTB read accesses 35system.cpu.itb.write_hits 0 # DTB write hits 36system.cpu.itb.write_misses 0 # DTB write misses 37system.cpu.itb.write_acv 0 # DTB write access violations 38system.cpu.itb.write_accesses 0 # DTB write accesses 39system.cpu.itb.data_hits 0 # DTB hits 40system.cpu.itb.data_misses 0 # DTB misses 41system.cpu.itb.data_acv 0 # DTB access violations 42system.cpu.itb.data_accesses 0 # DTB accesses 43system.cpu.workload.num_syscalls 17 # Number of system calls 44system.cpu.numCycles 24716 # number of cpu cycles simulated 45system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 46system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 47system.cpu.BPredUnit.lookups 2180 # Number of BP lookups 48system.cpu.BPredUnit.condPredicted 1297 # Number of conditional branches predicted 49system.cpu.BPredUnit.condIncorrect 443 # Number of conditional branches incorrect 50system.cpu.BPredUnit.BTBLookups 1765 # Number of BTB lookups 51system.cpu.BPredUnit.BTBHits 670 # Number of BTB hits 52system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 53system.cpu.BPredUnit.usedRAS 306 # Number of times the RAS was used to get a target. 54system.cpu.BPredUnit.RASInCorrect 65 # Number of incorrect RAS predictions. 55system.cpu.fetch.icacheStallCycles 1711 # Number of cycles fetch is stalled on an Icache miss 56system.cpu.fetch.Insts 12863 # Number of instructions fetch has processed 57system.cpu.fetch.Branches 2180 # Number of branches that fetch encountered 58system.cpu.fetch.predictedBranches 976 # Number of branches that fetch has predicted taken 59system.cpu.fetch.Cycles 2325 # Number of cycles fetch has run and was not squashing or blocked 60system.cpu.fetch.SquashCycles 482 # Number of cycles fetch has spent squashing 61system.cpu.fetch.MiscStallCycles 33 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 62system.cpu.fetch.CacheLines 1711 # Number of cache lines fetched 63system.cpu.fetch.IcacheSquashes 248 # Number of outstanding Icache misses that were squashed 64system.cpu.fetch.rateDist::samples 12915 # Number of instructions fetched each cycle (Total) 65system.cpu.fetch.rateDist::mean 0.995974 # Number of instructions fetched each cycle (Total) 66system.cpu.fetch.rateDist::stdev 2.389736 # Number of instructions fetched each cycle (Total) 67system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 68system.cpu.fetch.rateDist::0 10590 82.00% 82.00% # Number of instructions fetched each cycle (Total) 69system.cpu.fetch.rateDist::1 233 1.80% 83.80% # Number of instructions fetched each cycle (Total) 70system.cpu.fetch.rateDist::2 211 1.63% 85.44% # Number of instructions fetched each cycle (Total) 71system.cpu.fetch.rateDist::3 179 1.39% 86.82% # Number of instructions fetched each cycle (Total) 72system.cpu.fetch.rateDist::4 229 1.77% 88.59% # Number of instructions fetched each cycle (Total) 73system.cpu.fetch.rateDist::5 156 1.21% 89.80% # Number of instructions fetched each cycle (Total) 74system.cpu.fetch.rateDist::6 218 1.69% 91.49% # Number of instructions fetched each cycle (Total) 75system.cpu.fetch.rateDist::7 125 0.97% 92.46% # Number of instructions fetched each cycle (Total) 76system.cpu.fetch.rateDist::8 974 7.54% 100.00% # Number of instructions fetched each cycle (Total) 77system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 78system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 79system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 80system.cpu.fetch.rateDist::total 12915 # Number of instructions fetched each cycle (Total) 81system.cpu.fetch.branchRate 0.088202 # Number of branch fetches per cycle 82system.cpu.fetch.rate 0.520432 # Number of inst fetches per cycle 83system.cpu.decode.IdleCycles 8780 # Number of cycles decode is idle 84system.cpu.decode.BlockedCycles 1035 # Number of cycles decode is blocked 85system.cpu.decode.RunCycles 2228 # Number of cycles decode is running 86system.cpu.decode.UnblockCycles 47 # Number of cycles decode is unblocking 87system.cpu.decode.SquashCycles 825 # Number of cycles decode is squashing 88system.cpu.decode.BranchResolved 181 # Number of times decode resolved a branch 89system.cpu.decode.BranchMispred 75 # Number of times decode detected a branch misprediction 90system.cpu.decode.DecodedInsts 12021 # Number of instructions handled by decode 91system.cpu.decode.SquashedInsts 209 # Number of squashed instructions handled by decode 92system.cpu.rename.SquashCycles 825 # Number of cycles rename is squashing 93system.cpu.rename.IdleCycles 8928 # Number of cycles rename is idle 94system.cpu.rename.BlockCycles 337 # Number of cycles rename is blocking 95system.cpu.rename.serializeStallCycles 406 # count of cycles rename stalled for serializing inst 96system.cpu.rename.RunCycles 2118 # Number of cycles rename is running 97system.cpu.rename.UnblockCycles 301 # Number of cycles rename is unblocking 98system.cpu.rename.RenamedInsts 11616 # Number of instructions processed by rename 99system.cpu.rename.IQFullEvents 8 # Number of times rename has blocked due to IQ full 100system.cpu.rename.LSQFullEvents 260 # Number of times rename has blocked due to LSQ full 101system.cpu.rename.RenamedOperands 8669 # Number of destination operands rename has renamed 102system.cpu.rename.RenameLookups 14615 # Number of register rename lookups that rename has made 103system.cpu.rename.int_rename_lookups 14598 # Number of integer rename lookups 104system.cpu.rename.fp_rename_lookups 17 # Number of floating rename lookups 105system.cpu.rename.CommittedMaps 4583 # Number of HB maps that are committed 106system.cpu.rename.UndoneMaps 4086 # Number of HB maps that are undone due to squashing 107system.cpu.rename.serializingInsts 28 # count of serializing insts renamed 108system.cpu.rename.tempSerializingInsts 22 # count of temporary serializing insts renamed 109system.cpu.rename.skidInsts 754 # count of insts added to the skid buffer 110system.cpu.memDep0.insertedLoads 2144 # Number of loads inserted to the mem dependence unit. 111system.cpu.memDep0.insertedStores 1195 # Number of stores inserted to the mem dependence unit. 112system.cpu.memDep0.conflictingLoads 0 # Number of conflicting loads. 113system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. 114system.cpu.iq.iqInstsAdded 10562 # Number of instructions added to the IQ (excludes non-spec) 115system.cpu.iq.iqNonSpecInstsAdded 25 # Number of non-speculative instructions added to the IQ 116system.cpu.iq.iqInstsIssued 9108 # Number of instructions issued 117system.cpu.iq.iqSquashedInstsIssued 25 # Number of squashed instructions issued 118system.cpu.iq.iqSquashedInstsExamined 3797 # Number of squashed instructions iterated over during squash; mainly for profiling 119system.cpu.iq.iqSquashedOperandsExamined 2286 # Number of squashed operands that are examined and possibly removed from graph 120system.cpu.iq.iqSquashedNonSpecRemoved 8 # Number of squashed non-spec instructions that were removed 121system.cpu.iq.issued_per_cycle::samples 12915 # Number of insts issued each cycle 122system.cpu.iq.issued_per_cycle::mean 0.705226 # Number of insts issued each cycle 123system.cpu.iq.issued_per_cycle::stdev 1.305176 # Number of insts issued each cycle 124system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 125system.cpu.iq.issued_per_cycle::0 8840 68.45% 68.45% # Number of insts issued each cycle 126system.cpu.iq.issued_per_cycle::1 1652 12.79% 81.24% # Number of insts issued each cycle 127system.cpu.iq.issued_per_cycle::2 1039 8.04% 89.28% # Number of insts issued each cycle 128system.cpu.iq.issued_per_cycle::3 684 5.30% 94.58% # Number of insts issued each cycle 129system.cpu.iq.issued_per_cycle::4 367 2.84% 97.42% # Number of insts issued each cycle 130system.cpu.iq.issued_per_cycle::5 198 1.53% 98.95% # Number of insts issued each cycle 131system.cpu.iq.issued_per_cycle::6 88 0.68% 99.64% # Number of insts issued each cycle 132system.cpu.iq.issued_per_cycle::7 36 0.28% 99.91% # Number of insts issued each cycle 133system.cpu.iq.issued_per_cycle::8 11 0.09% 100.00% # Number of insts issued each cycle 134system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 135system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 136system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 137system.cpu.iq.issued_per_cycle::total 12915 # Number of insts issued each cycle 138system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 139system.cpu.iq.fu_full::IntAlu 1 1.14% 1.14% # attempts to use FU when none available 140system.cpu.iq.fu_full::IntMult 0 0.00% 1.14% # attempts to use FU when none available 141system.cpu.iq.fu_full::IntDiv 0 0.00% 1.14% # attempts to use FU when none available 142system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.14% # attempts to use FU when none available 143system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.14% # attempts to use FU when none available 144system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.14% # attempts to use FU when none available 145system.cpu.iq.fu_full::FloatMult 0 0.00% 1.14% # attempts to use FU when none available 146system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.14% # attempts to use FU when none available 147system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.14% # attempts to use FU when none available 148system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.14% # attempts to use FU when none available 149system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.14% # attempts to use FU when none available 150system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.14% # attempts to use FU when none available 151system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.14% # attempts to use FU when none available 152system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.14% # attempts to use FU when none available 153system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.14% # attempts to use FU when none available 154system.cpu.iq.fu_full::SimdMult 0 0.00% 1.14% # attempts to use FU when none available 155system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.14% # attempts to use FU when none available 156system.cpu.iq.fu_full::SimdShift 0 0.00% 1.14% # attempts to use FU when none available 157system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.14% # attempts to use FU when none available 158system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.14% # attempts to use FU when none available 159system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.14% # attempts to use FU when none available 160system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.14% # attempts to use FU when none available 161system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.14% # attempts to use FU when none available 162system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.14% # attempts to use FU when none available 163system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.14% # attempts to use FU when none available 164system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.14% # attempts to use FU when none available 165system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.14% # attempts to use FU when none available 166system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.14% # attempts to use FU when none available 167system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.14% # attempts to use FU when none available 168system.cpu.iq.fu_full::MemRead 52 59.09% 60.23% # attempts to use FU when none available 169system.cpu.iq.fu_full::MemWrite 35 39.77% 100.00% # attempts to use FU when none available 170system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 171system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 172system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued 173system.cpu.iq.FU_type_0::IntAlu 6174 67.79% 67.81% # Type of FU issued 174system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.82% # Type of FU issued 175system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.82% # Type of FU issued 176system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.84% # Type of FU issued 177system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.84% # Type of FU issued 178system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.84% # Type of FU issued 179system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.84% # Type of FU issued 180system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.84% # Type of FU issued 181system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.84% # Type of FU issued 182system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.84% # Type of FU issued 183system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.84% # Type of FU issued 184system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.84% # Type of FU issued 185system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.84% # Type of FU issued 186system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.84% # Type of FU issued 187system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.84% # Type of FU issued 188system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.84% # Type of FU issued 189system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.84% # Type of FU issued 190system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.84% # Type of FU issued 191system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.84% # Type of FU issued 192system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.84% # Type of FU issued 193system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.84% # Type of FU issued 194system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.84% # Type of FU issued 195system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.84% # Type of FU issued 196system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.84% # Type of FU issued 197system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.84% # Type of FU issued 198system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.84% # Type of FU issued 199system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.84% # Type of FU issued 200system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.84% # Type of FU issued 201system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.84% # Type of FU issued 202system.cpu.iq.FU_type_0::MemRead 1875 20.59% 88.43% # Type of FU issued 203system.cpu.iq.FU_type_0::MemWrite 1054 11.57% 100.00% # Type of FU issued 204system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 205system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 206system.cpu.iq.FU_type_0::total 9108 # Type of FU issued 207system.cpu.iq.rate 0.368506 # Inst issue rate 208system.cpu.iq.fu_busy_cnt 88 # FU busy when requested 209system.cpu.iq.fu_busy_rate 0.009662 # FU busy rate (busy events/executed inst) 210system.cpu.iq.int_inst_queue_reads 31223 # Number of integer instruction queue reads 211system.cpu.iq.int_inst_queue_writes 14386 # Number of integer instruction queue writes 212system.cpu.iq.int_inst_queue_wakeup_accesses 8549 # Number of integer instruction queue wakeup accesses 213system.cpu.iq.fp_inst_queue_reads 21 # Number of floating instruction queue reads 214system.cpu.iq.fp_inst_queue_writes 10 # Number of floating instruction queue writes 215system.cpu.iq.fp_inst_queue_wakeup_accesses 10 # Number of floating instruction queue wakeup accesses 216system.cpu.iq.int_alu_accesses 9183 # Number of integer alu accesses 217system.cpu.iq.fp_alu_accesses 11 # Number of floating point alu accesses 218system.cpu.iew.lsq.thread0.forwLoads 44 # Number of loads that had data forwarded from stores 219system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 220system.cpu.iew.lsq.thread0.squashedLoads 959 # Number of loads squashed 221system.cpu.iew.lsq.thread0.ignoredResponses 6 # Number of memory responses ignored because the instruction is squashed 222system.cpu.iew.lsq.thread0.memOrderViolation 16 # Number of memory ordering violations 223system.cpu.iew.lsq.thread0.squashedStores 330 # Number of stores squashed 224system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 225system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 226system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled 227system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 228system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 229system.cpu.iew.iewSquashCycles 825 # Number of cycles IEW is squashing 230system.cpu.iew.iewBlockCycles 67 # Number of cycles IEW is blocking 231system.cpu.iew.iewUnblockCycles 9 # Number of cycles IEW is unblocking 232system.cpu.iew.iewDispatchedInsts 10669 # Number of instructions dispatched to IQ 233system.cpu.iew.iewDispSquashedInsts 193 # Number of squashed instructions skipped by dispatch 234system.cpu.iew.iewDispLoadInsts 2144 # Number of dispatched load instructions 235system.cpu.iew.iewDispStoreInsts 1195 # Number of dispatched store instructions 236system.cpu.iew.iewDispNonSpecInsts 25 # Number of dispatched non-speculative instructions 237system.cpu.iew.iewIQFullEvents 7 # Number of times the IQ has become full, causing a stall 238system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 239system.cpu.iew.memOrderViolationEvents 16 # Number of memory order violations 240system.cpu.iew.predictedTakenIncorrect 125 # Number of branches that were predicted taken incorrectly 241system.cpu.iew.predictedNotTakenIncorrect 304 # Number of branches that were predicted not taken incorrectly 242system.cpu.iew.branchMispredicts 429 # Number of branch mispredicts detected at execute 243system.cpu.iew.iewExecutedInsts 8837 # Number of executed instructions 244system.cpu.iew.iewExecLoadInsts 1794 # Number of load instructions executed 245system.cpu.iew.iewExecSquashedInsts 271 # Number of squashed instructions skipped in execute 246system.cpu.iew.exec_swp 0 # number of swp insts executed 247system.cpu.iew.exec_nop 82 # number of nop insts executed 248system.cpu.iew.exec_refs 2832 # number of memory reference insts executed 249system.cpu.iew.exec_branches 1424 # Number of branches executed 250system.cpu.iew.exec_stores 1038 # Number of stores executed 251system.cpu.iew.exec_rate 0.357542 # Inst execution rate 252system.cpu.iew.wb_sent 8658 # cumulative count of insts sent to commit 253system.cpu.iew.wb_count 8559 # cumulative count of insts written-back 254system.cpu.iew.wb_producers 4429 # num instructions producing a value 255system.cpu.iew.wb_consumers 5952 # num instructions consuming a value 256system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 257system.cpu.iew.wb_rate 0.346294 # insts written-back per cycle 258system.cpu.iew.wb_fanout 0.744120 # average fanout of values written-back 259system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 260system.cpu.commit.commitCommittedInsts 6403 # The number of committed instructions 261system.cpu.commit.commitSquashedInsts 4249 # The number of squashed insts skipped by commit 262system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards 263system.cpu.commit.branchMispredicts 369 # The number of times a branch was mispredicted 264system.cpu.commit.committed_per_cycle::samples 12090 # Number of insts commited each cycle 265system.cpu.commit.committed_per_cycle::mean 0.529611 # Number of insts commited each cycle 266system.cpu.commit.committed_per_cycle::stdev 1.331978 # Number of insts commited each cycle 267system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 268system.cpu.commit.committed_per_cycle::0 9222 76.28% 76.28% # Number of insts commited each cycle 269system.cpu.commit.committed_per_cycle::1 1613 13.34% 89.62% # Number of insts commited each cycle 270system.cpu.commit.committed_per_cycle::2 453 3.75% 93.37% # Number of insts commited each cycle 271system.cpu.commit.committed_per_cycle::3 264 2.18% 95.55% # Number of insts commited each cycle 272system.cpu.commit.committed_per_cycle::4 157 1.30% 96.85% # Number of insts commited each cycle 273system.cpu.commit.committed_per_cycle::5 121 1.00% 97.85% # Number of insts commited each cycle 274system.cpu.commit.committed_per_cycle::6 88 0.73% 98.58% # Number of insts commited each cycle 275system.cpu.commit.committed_per_cycle::7 45 0.37% 98.95% # Number of insts commited each cycle 276system.cpu.commit.committed_per_cycle::8 127 1.05% 100.00% # Number of insts commited each cycle 277system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 278system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 279system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 280system.cpu.commit.committed_per_cycle::total 12090 # Number of insts commited each cycle 281system.cpu.commit.count 6403 # Number of instructions committed 282system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 283system.cpu.commit.refs 2050 # Number of memory references committed 284system.cpu.commit.loads 1185 # Number of loads committed 285system.cpu.commit.membars 0 # Number of memory barriers committed 286system.cpu.commit.branches 1051 # Number of branches committed 287system.cpu.commit.fp_insts 10 # Number of committed floating point instructions. 288system.cpu.commit.int_insts 6321 # Number of committed integer instructions. 289system.cpu.commit.function_calls 127 # Number of function calls committed. 290system.cpu.commit.bw_lim_events 127 # number cycles where commit BW limit reached 291system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 292system.cpu.rob.rob_reads 22264 # The number of ROB reads 293system.cpu.rob.rob_writes 22135 # The number of ROB writes 294system.cpu.timesIdled 240 # Number of times that the entire CPU went into an idle state and unscheduled itself 295system.cpu.idleCycles 11801 # Total number of cycles that the CPU has spent unscheduled due to idling 296system.cpu.committedInsts 6386 # Number of Instructions Simulated 297system.cpu.committedInsts_total 6386 # Number of Instructions Simulated 298system.cpu.cpi 3.870341 # CPI: Cycles Per Instruction 299system.cpu.cpi_total 3.870341 # CPI: Total CPI of All Threads 300system.cpu.ipc 0.258375 # IPC: Instructions Per Cycle 301system.cpu.ipc_total 0.258375 # IPC: Total IPC of All Threads 302system.cpu.int_regfile_reads 11291 # number of integer regfile reads 303system.cpu.int_regfile_writes 6385 # number of integer regfile writes 304system.cpu.fp_regfile_reads 8 # number of floating regfile reads 305system.cpu.fp_regfile_writes 2 # number of floating regfile writes 306system.cpu.misc_regfile_reads 1 # number of misc regfile reads 307system.cpu.misc_regfile_writes 1 # number of misc regfile writes 308system.cpu.icache.replacements 0 # number of replacements 309system.cpu.icache.tagsinuse 157.666490 # Cycle average of tags in use 310system.cpu.icache.total_refs 1301 # Total number of references to valid blocks. 311system.cpu.icache.sampled_refs 307 # Sample count of references to valid blocks. 312system.cpu.icache.avg_refs 4.237785 # Average number of references to valid blocks. 313system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 314system.cpu.icache.occ_blocks::0 157.666490 # Average occupied blocks per context 315system.cpu.icache.occ_percent::0 0.076986 # Average percentage of cache occupancy 316system.cpu.icache.ReadReq_hits 1301 # number of ReadReq hits 317system.cpu.icache.demand_hits 1301 # number of demand (read+write) hits 318system.cpu.icache.overall_hits 1301 # number of overall hits 319system.cpu.icache.ReadReq_misses 410 # number of ReadReq misses 320system.cpu.icache.demand_misses 410 # number of demand (read+write) misses 321system.cpu.icache.overall_misses 410 # number of overall misses 322system.cpu.icache.ReadReq_miss_latency 14727000 # number of ReadReq miss cycles 323system.cpu.icache.demand_miss_latency 14727000 # number of demand (read+write) miss cycles 324system.cpu.icache.overall_miss_latency 14727000 # number of overall miss cycles 325system.cpu.icache.ReadReq_accesses 1711 # number of ReadReq accesses(hits+misses) 326system.cpu.icache.demand_accesses 1711 # number of demand (read+write) accesses 327system.cpu.icache.overall_accesses 1711 # number of overall (read+write) accesses 328system.cpu.icache.ReadReq_miss_rate 0.239626 # miss rate for ReadReq accesses 329system.cpu.icache.demand_miss_rate 0.239626 # miss rate for demand accesses 330system.cpu.icache.overall_miss_rate 0.239626 # miss rate for overall accesses 331system.cpu.icache.ReadReq_avg_miss_latency 35919.512195 # average ReadReq miss latency 332system.cpu.icache.demand_avg_miss_latency 35919.512195 # average overall miss latency 333system.cpu.icache.overall_avg_miss_latency 35919.512195 # average overall miss latency 334system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 335system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 336system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 337system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 338system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked 339system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked 340system.cpu.icache.fast_writes 0 # number of fast writes performed 341system.cpu.icache.cache_copies 0 # number of cache copies performed 342system.cpu.icache.writebacks 0 # number of writebacks 343system.cpu.icache.ReadReq_mshr_hits 103 # number of ReadReq MSHR hits 344system.cpu.icache.demand_mshr_hits 103 # number of demand (read+write) MSHR hits 345system.cpu.icache.overall_mshr_hits 103 # number of overall MSHR hits 346system.cpu.icache.ReadReq_mshr_misses 307 # number of ReadReq MSHR misses 347system.cpu.icache.demand_mshr_misses 307 # number of demand (read+write) MSHR misses 348system.cpu.icache.overall_mshr_misses 307 # number of overall MSHR misses 349system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses 350system.cpu.icache.ReadReq_mshr_miss_latency 10832000 # number of ReadReq MSHR miss cycles 351system.cpu.icache.demand_mshr_miss_latency 10832000 # number of demand (read+write) MSHR miss cycles 352system.cpu.icache.overall_mshr_miss_latency 10832000 # number of overall MSHR miss cycles 353system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles 354system.cpu.icache.ReadReq_mshr_miss_rate 0.179427 # mshr miss rate for ReadReq accesses 355system.cpu.icache.demand_mshr_miss_rate 0.179427 # mshr miss rate for demand accesses 356system.cpu.icache.overall_mshr_miss_rate 0.179427 # mshr miss rate for overall accesses 357system.cpu.icache.ReadReq_avg_mshr_miss_latency 35283.387622 # average ReadReq mshr miss latency 358system.cpu.icache.demand_avg_mshr_miss_latency 35283.387622 # average overall mshr miss latency 359system.cpu.icache.overall_avg_mshr_miss_latency 35283.387622 # average overall mshr miss latency 360system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency 361system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated 362system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions 363system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 364system.cpu.dcache.replacements 0 # number of replacements 365system.cpu.dcache.tagsinuse 109.940770 # Cycle average of tags in use 366system.cpu.dcache.total_refs 2064 # Total number of references to valid blocks. 367system.cpu.dcache.sampled_refs 174 # Sample count of references to valid blocks. 368system.cpu.dcache.avg_refs 11.862069 # Average number of references to valid blocks. 369system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 370system.cpu.dcache.occ_blocks::0 109.940770 # Average occupied blocks per context 371system.cpu.dcache.occ_percent::0 0.026841 # Average percentage of cache occupancy 372system.cpu.dcache.ReadReq_hits 1555 # number of ReadReq hits 373system.cpu.dcache.WriteReq_hits 509 # number of WriteReq hits 374system.cpu.dcache.demand_hits 2064 # number of demand (read+write) hits 375system.cpu.dcache.overall_hits 2064 # number of overall hits 376system.cpu.dcache.ReadReq_misses 150 # number of ReadReq misses 377system.cpu.dcache.WriteReq_misses 356 # number of WriteReq misses 378system.cpu.dcache.demand_misses 506 # number of demand (read+write) misses 379system.cpu.dcache.overall_misses 506 # number of overall misses 380system.cpu.dcache.ReadReq_miss_latency 5422000 # number of ReadReq miss cycles 381system.cpu.dcache.WriteReq_miss_latency 12468000 # number of WriteReq miss cycles 382system.cpu.dcache.demand_miss_latency 17890000 # number of demand (read+write) miss cycles 383system.cpu.dcache.overall_miss_latency 17890000 # number of overall miss cycles 384system.cpu.dcache.ReadReq_accesses 1705 # number of ReadReq accesses(hits+misses) 385system.cpu.dcache.WriteReq_accesses 865 # number of WriteReq accesses(hits+misses) 386system.cpu.dcache.demand_accesses 2570 # number of demand (read+write) accesses 387system.cpu.dcache.overall_accesses 2570 # number of overall (read+write) accesses 388system.cpu.dcache.ReadReq_miss_rate 0.087977 # miss rate for ReadReq accesses 389system.cpu.dcache.WriteReq_miss_rate 0.411561 # miss rate for WriteReq accesses 390system.cpu.dcache.demand_miss_rate 0.196887 # miss rate for demand accesses 391system.cpu.dcache.overall_miss_rate 0.196887 # miss rate for overall accesses 392system.cpu.dcache.ReadReq_avg_miss_latency 36146.666667 # average ReadReq miss latency 393system.cpu.dcache.WriteReq_avg_miss_latency 35022.471910 # average WriteReq miss latency 394system.cpu.dcache.demand_avg_miss_latency 35355.731225 # average overall miss latency 395system.cpu.dcache.overall_avg_miss_latency 35355.731225 # average overall miss latency 396system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 397system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 398system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 399system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 400system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked 401system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked 402system.cpu.dcache.fast_writes 0 # number of fast writes performed 403system.cpu.dcache.cache_copies 0 # number of cache copies performed 404system.cpu.dcache.writebacks 0 # number of writebacks 405system.cpu.dcache.ReadReq_mshr_hits 49 # number of ReadReq MSHR hits 406system.cpu.dcache.WriteReq_mshr_hits 283 # number of WriteReq MSHR hits 407system.cpu.dcache.demand_mshr_hits 332 # number of demand (read+write) MSHR hits 408system.cpu.dcache.overall_mshr_hits 332 # number of overall MSHR hits 409system.cpu.dcache.ReadReq_mshr_misses 101 # number of ReadReq MSHR misses 410system.cpu.dcache.WriteReq_mshr_misses 73 # number of WriteReq MSHR misses 411system.cpu.dcache.demand_mshr_misses 174 # number of demand (read+write) MSHR misses 412system.cpu.dcache.overall_mshr_misses 174 # number of overall MSHR misses 413system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses 414system.cpu.dcache.ReadReq_mshr_miss_latency 3659000 # number of ReadReq MSHR miss cycles 415system.cpu.dcache.WriteReq_mshr_miss_latency 2619500 # number of WriteReq MSHR miss cycles 416system.cpu.dcache.demand_mshr_miss_latency 6278500 # number of demand (read+write) MSHR miss cycles 417system.cpu.dcache.overall_mshr_miss_latency 6278500 # number of overall MSHR miss cycles 418system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles 419system.cpu.dcache.ReadReq_mshr_miss_rate 0.059238 # mshr miss rate for ReadReq accesses 420system.cpu.dcache.WriteReq_mshr_miss_rate 0.084393 # mshr miss rate for WriteReq accesses 421system.cpu.dcache.demand_mshr_miss_rate 0.067704 # mshr miss rate for demand accesses 422system.cpu.dcache.overall_mshr_miss_rate 0.067704 # mshr miss rate for overall accesses 423system.cpu.dcache.ReadReq_avg_mshr_miss_latency 36227.722772 # average ReadReq mshr miss latency 424system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35883.561644 # average WriteReq mshr miss latency 425system.cpu.dcache.demand_avg_mshr_miss_latency 36083.333333 # average overall mshr miss latency 426system.cpu.dcache.overall_avg_mshr_miss_latency 36083.333333 # average overall mshr miss latency 427system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency 428system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated 429system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions 430system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 431system.cpu.l2cache.replacements 0 # number of replacements 432system.cpu.l2cache.tagsinuse 219.485914 # Cycle average of tags in use 433system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks. 434system.cpu.l2cache.sampled_refs 407 # Sample count of references to valid blocks. 435system.cpu.l2cache.avg_refs 0.002457 # Average number of references to valid blocks. 436system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 437system.cpu.l2cache.occ_blocks::0 219.485914 # Average occupied blocks per context 438system.cpu.l2cache.occ_percent::0 0.006698 # Average percentage of cache occupancy 439system.cpu.l2cache.ReadReq_hits 1 # number of ReadReq hits 440system.cpu.l2cache.demand_hits 1 # number of demand (read+write) hits 441system.cpu.l2cache.overall_hits 1 # number of overall hits 442system.cpu.l2cache.ReadReq_misses 407 # number of ReadReq misses 443system.cpu.l2cache.ReadExReq_misses 73 # number of ReadExReq misses 444system.cpu.l2cache.demand_misses 480 # number of demand (read+write) misses 445system.cpu.l2cache.overall_misses 480 # number of overall misses 446system.cpu.l2cache.ReadReq_miss_latency 14004500 # number of ReadReq miss cycles 447system.cpu.l2cache.ReadExReq_miss_latency 2518000 # number of ReadExReq miss cycles 448system.cpu.l2cache.demand_miss_latency 16522500 # number of demand (read+write) miss cycles 449system.cpu.l2cache.overall_miss_latency 16522500 # number of overall miss cycles 450system.cpu.l2cache.ReadReq_accesses 408 # number of ReadReq accesses(hits+misses) 451system.cpu.l2cache.ReadExReq_accesses 73 # number of ReadExReq accesses(hits+misses) 452system.cpu.l2cache.demand_accesses 481 # number of demand (read+write) accesses 453system.cpu.l2cache.overall_accesses 481 # number of overall (read+write) accesses 454system.cpu.l2cache.ReadReq_miss_rate 0.997549 # miss rate for ReadReq accesses 455system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses 456system.cpu.l2cache.demand_miss_rate 0.997921 # miss rate for demand accesses 457system.cpu.l2cache.overall_miss_rate 0.997921 # miss rate for overall accesses 458system.cpu.l2cache.ReadReq_avg_miss_latency 34409.090909 # average ReadReq miss latency 459system.cpu.l2cache.ReadExReq_avg_miss_latency 34493.150685 # average ReadExReq miss latency 460system.cpu.l2cache.demand_avg_miss_latency 34421.875000 # average overall miss latency 461system.cpu.l2cache.overall_avg_miss_latency 34421.875000 # average overall miss latency 462system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 463system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 464system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 465system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 466system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked 467system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked 468system.cpu.l2cache.fast_writes 0 # number of fast writes performed 469system.cpu.l2cache.cache_copies 0 # number of cache copies performed 470system.cpu.l2cache.writebacks 0 # number of writebacks 471system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits 472system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits 473system.cpu.l2cache.ReadReq_mshr_misses 407 # number of ReadReq MSHR misses 474system.cpu.l2cache.ReadExReq_mshr_misses 73 # number of ReadExReq MSHR misses 475system.cpu.l2cache.demand_mshr_misses 480 # number of demand (read+write) MSHR misses 476system.cpu.l2cache.overall_mshr_misses 480 # number of overall MSHR misses 477system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses 478system.cpu.l2cache.ReadReq_mshr_miss_latency 12710000 # number of ReadReq MSHR miss cycles 479system.cpu.l2cache.ReadExReq_mshr_miss_latency 2291000 # number of ReadExReq MSHR miss cycles 480system.cpu.l2cache.demand_mshr_miss_latency 15001000 # number of demand (read+write) MSHR miss cycles 481system.cpu.l2cache.overall_mshr_miss_latency 15001000 # number of overall MSHR miss cycles 482system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles 483system.cpu.l2cache.ReadReq_mshr_miss_rate 0.997549 # mshr miss rate for ReadReq accesses 484system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses 485system.cpu.l2cache.demand_mshr_miss_rate 0.997921 # mshr miss rate for demand accesses 486system.cpu.l2cache.overall_mshr_miss_rate 0.997921 # mshr miss rate for overall accesses 487system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31228.501229 # average ReadReq mshr miss latency 488system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31383.561644 # average ReadExReq mshr miss latency 489system.cpu.l2cache.demand_avg_mshr_miss_latency 31252.083333 # average overall mshr miss latency 490system.cpu.l2cache.overall_avg_mshr_miss_latency 31252.083333 # average overall mshr miss latency 491system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency 492system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated 493system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions 494system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 495 496---------- End Simulation Statistics ---------- 497