stats.txt revision 11530:6e143fd2cabf
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000022 # Number of seconds simulated 4sim_ticks 22019000 # Number of ticks simulated 5final_tick 22019000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 117755 # Simulator instruction rate (inst/s) 8host_op_rate 117735 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 405950936 # Simulator tick rate (ticks/s) 10host_mem_usage 294524 # Number of bytes of host memory used 11host_seconds 0.05 # Real time elapsed on the host 12sim_insts 6385 # Number of instructions simulated 13sim_ops 6385 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 17system.physmem.bytes_read::cpu.inst 19968 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu.data 11072 # Number of bytes read from this memory 19system.physmem.bytes_read::total 31040 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu.inst 19968 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::total 19968 # Number of instructions bytes read from this memory 22system.physmem.num_reads::cpu.inst 312 # Number of read requests responded to by this memory 23system.physmem.num_reads::cpu.data 173 # Number of read requests responded to by this memory 24system.physmem.num_reads::total 485 # Number of read requests responded to by this memory 25system.physmem.bw_read::cpu.inst 906853172 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::cpu.data 502838458 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_read::total 1409691630 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::cpu.inst 906853172 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_inst_read::total 906853172 # Instruction read bandwidth from this memory (bytes/s) 30system.physmem.bw_total::cpu.inst 906853172 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::cpu.data 502838458 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.bw_total::total 1409691630 # Total bandwidth to/from this memory (bytes/s) 33system.physmem.readReqs 485 # Number of read requests accepted 34system.physmem.writeReqs 0 # Number of write requests accepted 35system.physmem.readBursts 485 # Number of DRAM read bursts, including those serviced by the write queue 36system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 37system.physmem.bytesReadDRAM 31040 # Total number of bytes read from DRAM 38system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 39system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 40system.physmem.bytesReadSys 31040 # Total read bytes from the system interface side 41system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 42system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 43system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 44system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 45system.physmem.perBankRdBursts::0 69 # Per bank write bursts 46system.physmem.perBankRdBursts::1 32 # Per bank write bursts 47system.physmem.perBankRdBursts::2 33 # Per bank write bursts 48system.physmem.perBankRdBursts::3 47 # Per bank write bursts 49system.physmem.perBankRdBursts::4 42 # Per bank write bursts 50system.physmem.perBankRdBursts::5 20 # Per bank write bursts 51system.physmem.perBankRdBursts::6 1 # Per bank write bursts 52system.physmem.perBankRdBursts::7 3 # Per bank write bursts 53system.physmem.perBankRdBursts::8 0 # Per bank write bursts 54system.physmem.perBankRdBursts::9 1 # Per bank write bursts 55system.physmem.perBankRdBursts::10 22 # Per bank write bursts 56system.physmem.perBankRdBursts::11 25 # Per bank write bursts 57system.physmem.perBankRdBursts::12 14 # Per bank write bursts 58system.physmem.perBankRdBursts::13 118 # Per bank write bursts 59system.physmem.perBankRdBursts::14 45 # Per bank write bursts 60system.physmem.perBankRdBursts::15 13 # Per bank write bursts 61system.physmem.perBankWrBursts::0 0 # Per bank write bursts 62system.physmem.perBankWrBursts::1 0 # Per bank write bursts 63system.physmem.perBankWrBursts::2 0 # Per bank write bursts 64system.physmem.perBankWrBursts::3 0 # Per bank write bursts 65system.physmem.perBankWrBursts::4 0 # Per bank write bursts 66system.physmem.perBankWrBursts::5 0 # Per bank write bursts 67system.physmem.perBankWrBursts::6 0 # Per bank write bursts 68system.physmem.perBankWrBursts::7 0 # Per bank write bursts 69system.physmem.perBankWrBursts::8 0 # Per bank write bursts 70system.physmem.perBankWrBursts::9 0 # Per bank write bursts 71system.physmem.perBankWrBursts::10 0 # Per bank write bursts 72system.physmem.perBankWrBursts::11 0 # Per bank write bursts 73system.physmem.perBankWrBursts::12 0 # Per bank write bursts 74system.physmem.perBankWrBursts::13 0 # Per bank write bursts 75system.physmem.perBankWrBursts::14 0 # Per bank write bursts 76system.physmem.perBankWrBursts::15 0 # Per bank write bursts 77system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 78system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 79system.physmem.totGap 21881000 # Total gap between requests 80system.physmem.readPktSize::0 0 # Read request sizes (log2) 81system.physmem.readPktSize::1 0 # Read request sizes (log2) 82system.physmem.readPktSize::2 0 # Read request sizes (log2) 83system.physmem.readPktSize::3 0 # Read request sizes (log2) 84system.physmem.readPktSize::4 0 # Read request sizes (log2) 85system.physmem.readPktSize::5 0 # Read request sizes (log2) 86system.physmem.readPktSize::6 485 # Read request sizes (log2) 87system.physmem.writePktSize::0 0 # Write request sizes (log2) 88system.physmem.writePktSize::1 0 # Write request sizes (log2) 89system.physmem.writePktSize::2 0 # Write request sizes (log2) 90system.physmem.writePktSize::3 0 # Write request sizes (log2) 91system.physmem.writePktSize::4 0 # Write request sizes (log2) 92system.physmem.writePktSize::5 0 # Write request sizes (log2) 93system.physmem.writePktSize::6 0 # Write request sizes (log2) 94system.physmem.rdQLenPdf::0 272 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::1 133 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::2 57 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::3 15 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::4 8 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 126system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 190system.physmem.bytesPerActivate::samples 76 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::mean 353.684211 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::gmean 230.878571 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::stdev 321.867393 # Bytes accessed per row activation 194system.physmem.bytesPerActivate::0-127 18 23.68% 23.68% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::128-255 19 25.00% 48.68% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::256-383 10 13.16% 61.84% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::384-511 10 13.16% 75.00% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::512-639 5 6.58% 81.58% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::640-767 2 2.63% 84.21% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::768-895 2 2.63% 86.84% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1024-1151 10 13.16% 100.00% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::total 76 # Bytes accessed per row activation 203system.physmem.totQLat 4444750 # Total ticks spent queuing 204system.physmem.totMemAccLat 13538500 # Total ticks spent from burst creation until serviced by the DRAM 205system.physmem.totBusLat 2425000 # Total ticks spent in databus transfers 206system.physmem.avgQLat 9164.43 # Average queueing delay per DRAM burst 207system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 208system.physmem.avgMemAccLat 27914.43 # Average memory access latency per DRAM burst 209system.physmem.avgRdBW 1409.69 # Average DRAM read bandwidth in MiByte/s 210system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 211system.physmem.avgRdBWSys 1409.69 # Average system read bandwidth in MiByte/s 212system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 213system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 214system.physmem.busUtil 11.01 # Data bus utilization in percentage 215system.physmem.busUtilRead 11.01 # Data bus utilization in percentage for reads 216system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 217system.physmem.avgRdQLen 1.74 # Average read queue length when enqueuing 218system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 219system.physmem.readRowHits 394 # Number of row buffer hits during reads 220system.physmem.writeRowHits 0 # Number of row buffer hits during writes 221system.physmem.readRowHitRate 81.24 # Row buffer hit rate for reads 222system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 223system.physmem.avgGap 45115.46 # Average gap between requests 224system.physmem.pageHitRate 81.24 # Row buffer hit rate, read and write combined 225system.physmem_0.actEnergy 196560 # Energy for activate commands per rank (pJ) 226system.physmem_0.preEnergy 107250 # Energy for precharge commands per rank (pJ) 227system.physmem_0.readEnergy 1653600 # Energy for read commands per rank (pJ) 228system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ) 229system.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ) 230system.physmem_0.actBackEnergy 10785825 # Energy for active background per rank (pJ) 231system.physmem_0.preBackEnergy 38250 # Energy for precharge background per rank (pJ) 232system.physmem_0.totalEnergy 13798605 # Total energy per rank (pJ) 233system.physmem_0.averagePower 871.536712 # Core power per rank (mW) 234system.physmem_0.memoryStateTime::IDLE 297750 # Time in different power states 235system.physmem_0.memoryStateTime::REF 520000 # Time in different power states 236system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states 237system.physmem_0.memoryStateTime::ACT 15303750 # Time in different power states 238system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states 239system.physmem_1.actEnergy 294840 # Energy for activate commands per rank (pJ) 240system.physmem_1.preEnergy 160875 # Energy for precharge commands per rank (pJ) 241system.physmem_1.readEnergy 1271400 # Energy for read commands per rank (pJ) 242system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ) 243system.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ) 244system.physmem_1.actBackEnergy 10085580 # Energy for active background per rank (pJ) 245system.physmem_1.preBackEnergy 657000 # Energy for precharge background per rank (pJ) 246system.physmem_1.totalEnergy 13486815 # Total energy per rank (pJ) 247system.physmem_1.averagePower 851.440341 # Core power per rank (mW) 248system.physmem_1.memoryStateTime::IDLE 1024500 # Time in different power states 249system.physmem_1.memoryStateTime::REF 520000 # Time in different power states 250system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states 251system.physmem_1.memoryStateTime::ACT 14308250 # Time in different power states 252system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states 253system.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 254system.cpu.branchPred.lookups 2849 # Number of BP lookups 255system.cpu.branchPred.condPredicted 1676 # Number of conditional branches predicted 256system.cpu.branchPred.condIncorrect 481 # Number of conditional branches incorrect 257system.cpu.branchPred.BTBLookups 2197 # Number of BTB lookups 258system.cpu.branchPred.BTBHits 713 # Number of BTB hits 259system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 260system.cpu.branchPred.BTBHitPct 32.453345 # BTB Hit Percentage 261system.cpu.branchPred.usedRAS 442 # Number of times the RAS was used to get a target. 262system.cpu.branchPred.RASInCorrect 41 # Number of incorrect RAS predictions. 263system.cpu.branchPred.indirectLookups 461 # Number of indirect predictor lookups. 264system.cpu.branchPred.indirectHits 25 # Number of indirect target hits. 265system.cpu.branchPred.indirectMisses 436 # Number of indirect misses. 266system.cpu.branchPredindirectMispredicted 123 # Number of mispredicted indirect branches. 267system.cpu_clk_domain.clock 500 # Clock period in ticks 268system.cpu.dtb.fetch_hits 0 # ITB hits 269system.cpu.dtb.fetch_misses 0 # ITB misses 270system.cpu.dtb.fetch_acv 0 # ITB acv 271system.cpu.dtb.fetch_accesses 0 # ITB accesses 272system.cpu.dtb.read_hits 2261 # DTB read hits 273system.cpu.dtb.read_misses 48 # DTB read misses 274system.cpu.dtb.read_acv 0 # DTB read access violations 275system.cpu.dtb.read_accesses 2309 # DTB read accesses 276system.cpu.dtb.write_hits 1039 # DTB write hits 277system.cpu.dtb.write_misses 28 # DTB write misses 278system.cpu.dtb.write_acv 0 # DTB write access violations 279system.cpu.dtb.write_accesses 1067 # DTB write accesses 280system.cpu.dtb.data_hits 3300 # DTB hits 281system.cpu.dtb.data_misses 76 # DTB misses 282system.cpu.dtb.data_acv 0 # DTB access violations 283system.cpu.dtb.data_accesses 3376 # DTB accesses 284system.cpu.itb.fetch_hits 2293 # ITB hits 285system.cpu.itb.fetch_misses 27 # ITB misses 286system.cpu.itb.fetch_acv 0 # ITB acv 287system.cpu.itb.fetch_accesses 2320 # ITB accesses 288system.cpu.itb.read_hits 0 # DTB read hits 289system.cpu.itb.read_misses 0 # DTB read misses 290system.cpu.itb.read_acv 0 # DTB read access violations 291system.cpu.itb.read_accesses 0 # DTB read accesses 292system.cpu.itb.write_hits 0 # DTB write hits 293system.cpu.itb.write_misses 0 # DTB write misses 294system.cpu.itb.write_acv 0 # DTB write access violations 295system.cpu.itb.write_accesses 0 # DTB write accesses 296system.cpu.itb.data_hits 0 # DTB hits 297system.cpu.itb.data_misses 0 # DTB misses 298system.cpu.itb.data_acv 0 # DTB access violations 299system.cpu.itb.data_accesses 0 # DTB accesses 300system.cpu.workload.num_syscalls 17 # Number of system calls 301system.cpu.pwrStateResidencyTicks::ON 22019000 # Cumulative time (in ticks) in various power states 302system.cpu.numCycles 44039 # number of cpu cycles simulated 303system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 304system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 305system.cpu.fetch.icacheStallCycles 8533 # Number of cycles fetch is stalled on an Icache miss 306system.cpu.fetch.Insts 16533 # Number of instructions fetch has processed 307system.cpu.fetch.Branches 2849 # Number of branches that fetch encountered 308system.cpu.fetch.predictedBranches 1180 # Number of branches that fetch has predicted taken 309system.cpu.fetch.Cycles 5068 # Number of cycles fetch has run and was not squashing or blocked 310system.cpu.fetch.SquashCycles 1044 # Number of cycles fetch has spent squashing 311system.cpu.fetch.MiscStallCycles 22 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 312system.cpu.fetch.PendingTrapStallCycles 654 # Number of stall cycles due to pending traps 313system.cpu.fetch.CacheLines 2293 # Number of cache lines fetched 314system.cpu.fetch.IcacheSquashes 333 # Number of outstanding Icache misses that were squashed 315system.cpu.fetch.rateDist::samples 14799 # Number of instructions fetched each cycle (Total) 316system.cpu.fetch.rateDist::mean 1.117170 # Number of instructions fetched each cycle (Total) 317system.cpu.fetch.rateDist::stdev 2.500450 # Number of instructions fetched each cycle (Total) 318system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 319system.cpu.fetch.rateDist::0 11815 79.84% 79.84% # Number of instructions fetched each cycle (Total) 320system.cpu.fetch.rateDist::1 299 2.02% 81.86% # Number of instructions fetched each cycle (Total) 321system.cpu.fetch.rateDist::2 232 1.57% 83.42% # Number of instructions fetched each cycle (Total) 322system.cpu.fetch.rateDist::3 256 1.73% 85.15% # Number of instructions fetched each cycle (Total) 323system.cpu.fetch.rateDist::4 292 1.97% 87.13% # Number of instructions fetched each cycle (Total) 324system.cpu.fetch.rateDist::5 232 1.57% 88.70% # Number of instructions fetched each cycle (Total) 325system.cpu.fetch.rateDist::6 283 1.91% 90.61% # Number of instructions fetched each cycle (Total) 326system.cpu.fetch.rateDist::7 144 0.97% 91.58% # Number of instructions fetched each cycle (Total) 327system.cpu.fetch.rateDist::8 1246 8.42% 100.00% # Number of instructions fetched each cycle (Total) 328system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 329system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 330system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 331system.cpu.fetch.rateDist::total 14799 # Number of instructions fetched each cycle (Total) 332system.cpu.fetch.branchRate 0.064693 # Number of branch fetches per cycle 333system.cpu.fetch.rate 0.375417 # Number of inst fetches per cycle 334system.cpu.decode.IdleCycles 8370 # Number of cycles decode is idle 335system.cpu.decode.BlockedCycles 3320 # Number of cycles decode is blocked 336system.cpu.decode.RunCycles 2446 # Number of cycles decode is running 337system.cpu.decode.UnblockCycles 215 # Number of cycles decode is unblocking 338system.cpu.decode.SquashCycles 448 # Number of cycles decode is squashing 339system.cpu.decode.BranchResolved 226 # Number of times decode resolved a branch 340system.cpu.decode.BranchMispred 75 # Number of times decode detected a branch misprediction 341system.cpu.decode.DecodedInsts 14994 # Number of instructions handled by decode 342system.cpu.decode.SquashedInsts 221 # Number of squashed instructions handled by decode 343system.cpu.rename.SquashCycles 448 # Number of cycles rename is squashing 344system.cpu.rename.IdleCycles 8529 # Number of cycles rename is idle 345system.cpu.rename.BlockCycles 1727 # Number of cycles rename is blocking 346system.cpu.rename.serializeStallCycles 614 # count of cycles rename stalled for serializing inst 347system.cpu.rename.RunCycles 2478 # Number of cycles rename is running 348system.cpu.rename.UnblockCycles 1003 # Number of cycles rename is unblocking 349system.cpu.rename.RenamedInsts 14444 # Number of instructions processed by rename 350system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full 351system.cpu.rename.IQFullEvents 21 # Number of times rename has blocked due to IQ full 352system.cpu.rename.LQFullEvents 10 # Number of times rename has blocked due to LQ full 353system.cpu.rename.SQFullEvents 937 # Number of times rename has blocked due to SQ full 354system.cpu.rename.RenamedOperands 10925 # Number of destination operands rename has renamed 355system.cpu.rename.RenameLookups 17893 # Number of register rename lookups that rename has made 356system.cpu.rename.int_rename_lookups 17884 # Number of integer rename lookups 357system.cpu.rename.fp_rename_lookups 8 # Number of floating rename lookups 358system.cpu.rename.CommittedMaps 4577 # Number of HB maps that are committed 359system.cpu.rename.UndoneMaps 6348 # Number of HB maps that are undone due to squashing 360system.cpu.rename.serializingInsts 28 # count of serializing insts renamed 361system.cpu.rename.tempSerializingInsts 22 # count of temporary serializing insts renamed 362system.cpu.rename.skidInsts 585 # count of insts added to the skid buffer 363system.cpu.memDep0.insertedLoads 2839 # Number of loads inserted to the mem dependence unit. 364system.cpu.memDep0.insertedStores 1293 # Number of stores inserted to the mem dependence unit. 365system.cpu.memDep0.conflictingLoads 18 # Number of conflicting loads. 366system.cpu.memDep0.conflictingStores 6 # Number of conflicting stores. 367system.cpu.iq.iqInstsAdded 13053 # Number of instructions added to the IQ (excludes non-spec) 368system.cpu.iq.iqNonSpecInstsAdded 27 # Number of non-speculative instructions added to the IQ 369system.cpu.iq.iqInstsIssued 10776 # Number of instructions issued 370system.cpu.iq.iqSquashedInstsIssued 17 # Number of squashed instructions issued 371system.cpu.iq.iqSquashedInstsExamined 6694 # Number of squashed instructions iterated over during squash; mainly for profiling 372system.cpu.iq.iqSquashedOperandsExamined 3672 # Number of squashed operands that are examined and possibly removed from graph 373system.cpu.iq.iqSquashedNonSpecRemoved 10 # Number of squashed non-spec instructions that were removed 374system.cpu.iq.issued_per_cycle::samples 14799 # Number of insts issued each cycle 375system.cpu.iq.issued_per_cycle::mean 0.728157 # Number of insts issued each cycle 376system.cpu.iq.issued_per_cycle::stdev 1.465404 # Number of insts issued each cycle 377system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 378system.cpu.iq.issued_per_cycle::0 10757 72.69% 72.69% # Number of insts issued each cycle 379system.cpu.iq.issued_per_cycle::1 1297 8.76% 81.45% # Number of insts issued each cycle 380system.cpu.iq.issued_per_cycle::2 917 6.20% 87.65% # Number of insts issued each cycle 381system.cpu.iq.issued_per_cycle::3 680 4.59% 92.24% # Number of insts issued each cycle 382system.cpu.iq.issued_per_cycle::4 523 3.53% 95.78% # Number of insts issued each cycle 383system.cpu.iq.issued_per_cycle::5 348 2.35% 98.13% # Number of insts issued each cycle 384system.cpu.iq.issued_per_cycle::6 194 1.31% 99.44% # Number of insts issued each cycle 385system.cpu.iq.issued_per_cycle::7 55 0.37% 99.81% # Number of insts issued each cycle 386system.cpu.iq.issued_per_cycle::8 28 0.19% 100.00% # Number of insts issued each cycle 387system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 388system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 389system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 390system.cpu.iq.issued_per_cycle::total 14799 # Number of insts issued each cycle 391system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 392system.cpu.iq.fu_full::IntAlu 19 13.77% 13.77% # attempts to use FU when none available 393system.cpu.iq.fu_full::IntMult 0 0.00% 13.77% # attempts to use FU when none available 394system.cpu.iq.fu_full::IntDiv 0 0.00% 13.77% # attempts to use FU when none available 395system.cpu.iq.fu_full::FloatAdd 0 0.00% 13.77% # attempts to use FU when none available 396system.cpu.iq.fu_full::FloatCmp 0 0.00% 13.77% # attempts to use FU when none available 397system.cpu.iq.fu_full::FloatCvt 0 0.00% 13.77% # attempts to use FU when none available 398system.cpu.iq.fu_full::FloatMult 0 0.00% 13.77% # attempts to use FU when none available 399system.cpu.iq.fu_full::FloatDiv 0 0.00% 13.77% # attempts to use FU when none available 400system.cpu.iq.fu_full::FloatSqrt 0 0.00% 13.77% # attempts to use FU when none available 401system.cpu.iq.fu_full::SimdAdd 0 0.00% 13.77% # attempts to use FU when none available 402system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 13.77% # attempts to use FU when none available 403system.cpu.iq.fu_full::SimdAlu 0 0.00% 13.77% # attempts to use FU when none available 404system.cpu.iq.fu_full::SimdCmp 0 0.00% 13.77% # attempts to use FU when none available 405system.cpu.iq.fu_full::SimdCvt 0 0.00% 13.77% # attempts to use FU when none available 406system.cpu.iq.fu_full::SimdMisc 0 0.00% 13.77% # attempts to use FU when none available 407system.cpu.iq.fu_full::SimdMult 0 0.00% 13.77% # attempts to use FU when none available 408system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 13.77% # attempts to use FU when none available 409system.cpu.iq.fu_full::SimdShift 0 0.00% 13.77% # attempts to use FU when none available 410system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 13.77% # attempts to use FU when none available 411system.cpu.iq.fu_full::SimdSqrt 0 0.00% 13.77% # attempts to use FU when none available 412system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 13.77% # attempts to use FU when none available 413system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 13.77% # attempts to use FU when none available 414system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 13.77% # attempts to use FU when none available 415system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 13.77% # attempts to use FU when none available 416system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 13.77% # attempts to use FU when none available 417system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 13.77% # attempts to use FU when none available 418system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 13.77% # attempts to use FU when none available 419system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 13.77% # attempts to use FU when none available 420system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 13.77% # attempts to use FU when none available 421system.cpu.iq.fu_full::MemRead 82 59.42% 73.19% # attempts to use FU when none available 422system.cpu.iq.fu_full::MemWrite 37 26.81% 100.00% # attempts to use FU when none available 423system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 424system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 425system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued 426system.cpu.iq.FU_type_0::IntAlu 7177 66.60% 66.62% # Type of FU issued 427system.cpu.iq.FU_type_0::IntMult 1 0.01% 66.63% # Type of FU issued 428system.cpu.iq.FU_type_0::IntDiv 0 0.00% 66.63% # Type of FU issued 429system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 66.65% # Type of FU issued 430system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.65% # Type of FU issued 431system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.65% # Type of FU issued 432system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.65% # Type of FU issued 433system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.65% # Type of FU issued 434system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.65% # Type of FU issued 435system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.65% # Type of FU issued 436system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.65% # Type of FU issued 437system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.65% # Type of FU issued 438system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.65% # Type of FU issued 439system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.65% # Type of FU issued 440system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.65% # Type of FU issued 441system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.65% # Type of FU issued 442system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.65% # Type of FU issued 443system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.65% # Type of FU issued 444system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.65% # Type of FU issued 445system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.65% # Type of FU issued 446system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.65% # Type of FU issued 447system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.65% # Type of FU issued 448system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.65% # Type of FU issued 449system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.65% # Type of FU issued 450system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.65% # Type of FU issued 451system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.65% # Type of FU issued 452system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.65% # Type of FU issued 453system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.65% # Type of FU issued 454system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.65% # Type of FU issued 455system.cpu.iq.FU_type_0::MemRead 2482 23.03% 89.68% # Type of FU issued 456system.cpu.iq.FU_type_0::MemWrite 1112 10.32% 100.00% # Type of FU issued 457system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 458system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 459system.cpu.iq.FU_type_0::total 10776 # Type of FU issued 460system.cpu.iq.rate 0.244692 # Inst issue rate 461system.cpu.iq.fu_busy_cnt 138 # FU busy when requested 462system.cpu.iq.fu_busy_rate 0.012806 # FU busy rate (busy events/executed inst) 463system.cpu.iq.int_inst_queue_reads 36485 # Number of integer instruction queue reads 464system.cpu.iq.int_inst_queue_writes 19785 # Number of integer instruction queue writes 465system.cpu.iq.int_inst_queue_wakeup_accesses 9739 # Number of integer instruction queue wakeup accesses 466system.cpu.iq.fp_inst_queue_reads 21 # Number of floating instruction queue reads 467system.cpu.iq.fp_inst_queue_writes 10 # Number of floating instruction queue writes 468system.cpu.iq.fp_inst_queue_wakeup_accesses 10 # Number of floating instruction queue wakeup accesses 469system.cpu.iq.int_alu_accesses 10901 # Number of integer alu accesses 470system.cpu.iq.fp_alu_accesses 11 # Number of floating point alu accesses 471system.cpu.iew.lsq.thread0.forwLoads 119 # Number of loads that had data forwarded from stores 472system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 473system.cpu.iew.lsq.thread0.squashedLoads 1654 # Number of loads squashed 474system.cpu.iew.lsq.thread0.ignoredResponses 8 # Number of memory responses ignored because the instruction is squashed 475system.cpu.iew.lsq.thread0.memOrderViolation 23 # Number of memory ordering violations 476system.cpu.iew.lsq.thread0.squashedStores 428 # Number of stores squashed 477system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 478system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 479system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled 480system.cpu.iew.lsq.thread0.cacheBlocked 89 # Number of times an access to memory failed due to the cache being blocked 481system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 482system.cpu.iew.iewSquashCycles 448 # Number of cycles IEW is squashing 483system.cpu.iew.iewBlockCycles 1371 # Number of cycles IEW is blocking 484system.cpu.iew.iewUnblockCycles 296 # Number of cycles IEW is unblocking 485system.cpu.iew.iewDispatchedInsts 13164 # Number of instructions dispatched to IQ 486system.cpu.iew.iewDispSquashedInsts 125 # Number of squashed instructions skipped by dispatch 487system.cpu.iew.iewDispLoadInsts 2839 # Number of dispatched load instructions 488system.cpu.iew.iewDispStoreInsts 1293 # Number of dispatched store instructions 489system.cpu.iew.iewDispNonSpecInsts 27 # Number of dispatched non-speculative instructions 490system.cpu.iew.iewIQFullEvents 7 # Number of times the IQ has become full, causing a stall 491system.cpu.iew.iewLSQFullEvents 289 # Number of times the LSQ has become full, causing a stall 492system.cpu.iew.memOrderViolationEvents 23 # Number of memory order violations 493system.cpu.iew.predictedTakenIncorrect 107 # Number of branches that were predicted taken incorrectly 494system.cpu.iew.predictedNotTakenIncorrect 390 # Number of branches that were predicted not taken incorrectly 495system.cpu.iew.branchMispredicts 497 # Number of branch mispredicts detected at execute 496system.cpu.iew.iewExecutedInsts 10291 # Number of executed instructions 497system.cpu.iew.iewExecLoadInsts 2309 # Number of load instructions executed 498system.cpu.iew.iewExecSquashedInsts 485 # Number of squashed instructions skipped in execute 499system.cpu.iew.exec_swp 0 # number of swp insts executed 500system.cpu.iew.exec_nop 84 # number of nop insts executed 501system.cpu.iew.exec_refs 3386 # number of memory reference insts executed 502system.cpu.iew.exec_branches 1641 # Number of branches executed 503system.cpu.iew.exec_stores 1077 # Number of stores executed 504system.cpu.iew.exec_rate 0.233679 # Inst execution rate 505system.cpu.iew.wb_sent 9945 # cumulative count of insts sent to commit 506system.cpu.iew.wb_count 9749 # cumulative count of insts written-back 507system.cpu.iew.wb_producers 5139 # num instructions producing a value 508system.cpu.iew.wb_consumers 7002 # num instructions consuming a value 509system.cpu.iew.wb_rate 0.221372 # insts written-back per cycle 510system.cpu.iew.wb_fanout 0.733933 # average fanout of values written-back 511system.cpu.commit.commitSquashedInsts 6711 # The number of squashed insts skipped by commit 512system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards 513system.cpu.commit.branchMispredicts 407 # The number of times a branch was mispredicted 514system.cpu.commit.committed_per_cycle::samples 13565 # Number of insts commited each cycle 515system.cpu.commit.committed_per_cycle::mean 0.471950 # Number of insts commited each cycle 516system.cpu.commit.committed_per_cycle::stdev 1.389989 # Number of insts commited each cycle 517system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 518system.cpu.commit.committed_per_cycle::0 11138 82.11% 82.11% # Number of insts commited each cycle 519system.cpu.commit.committed_per_cycle::1 1158 8.54% 90.65% # Number of insts commited each cycle 520system.cpu.commit.committed_per_cycle::2 469 3.46% 94.10% # Number of insts commited each cycle 521system.cpu.commit.committed_per_cycle::3 205 1.51% 95.61% # Number of insts commited each cycle 522system.cpu.commit.committed_per_cycle::4 134 0.99% 96.60% # Number of insts commited each cycle 523system.cpu.commit.committed_per_cycle::5 84 0.62% 97.22% # Number of insts commited each cycle 524system.cpu.commit.committed_per_cycle::6 96 0.71% 97.93% # Number of insts commited each cycle 525system.cpu.commit.committed_per_cycle::7 89 0.66% 98.58% # Number of insts commited each cycle 526system.cpu.commit.committed_per_cycle::8 192 1.42% 100.00% # Number of insts commited each cycle 527system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 528system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 529system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 530system.cpu.commit.committed_per_cycle::total 13565 # Number of insts commited each cycle 531system.cpu.commit.committedInsts 6402 # Number of instructions committed 532system.cpu.commit.committedOps 6402 # Number of ops (including micro ops) committed 533system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 534system.cpu.commit.refs 2050 # Number of memory references committed 535system.cpu.commit.loads 1185 # Number of loads committed 536system.cpu.commit.membars 0 # Number of memory barriers committed 537system.cpu.commit.branches 1056 # Number of branches committed 538system.cpu.commit.fp_insts 10 # Number of committed floating point instructions. 539system.cpu.commit.int_insts 6319 # Number of committed integer instructions. 540system.cpu.commit.function_calls 127 # Number of function calls committed. 541system.cpu.commit.op_class_0::No_OpClass 19 0.30% 0.30% # Class of committed instruction 542system.cpu.commit.op_class_0::IntAlu 4330 67.64% 67.93% # Class of committed instruction 543system.cpu.commit.op_class_0::IntMult 1 0.02% 67.95% # Class of committed instruction 544system.cpu.commit.op_class_0::IntDiv 0 0.00% 67.95% # Class of committed instruction 545system.cpu.commit.op_class_0::FloatAdd 2 0.03% 67.98% # Class of committed instruction 546system.cpu.commit.op_class_0::FloatCmp 0 0.00% 67.98% # Class of committed instruction 547system.cpu.commit.op_class_0::FloatCvt 0 0.00% 67.98% # Class of committed instruction 548system.cpu.commit.op_class_0::FloatMult 0 0.00% 67.98% # Class of committed instruction 549system.cpu.commit.op_class_0::FloatDiv 0 0.00% 67.98% # Class of committed instruction 550system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 67.98% # Class of committed instruction 551system.cpu.commit.op_class_0::SimdAdd 0 0.00% 67.98% # Class of committed instruction 552system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 67.98% # Class of committed instruction 553system.cpu.commit.op_class_0::SimdAlu 0 0.00% 67.98% # Class of committed instruction 554system.cpu.commit.op_class_0::SimdCmp 0 0.00% 67.98% # Class of committed instruction 555system.cpu.commit.op_class_0::SimdCvt 0 0.00% 67.98% # Class of committed instruction 556system.cpu.commit.op_class_0::SimdMisc 0 0.00% 67.98% # Class of committed instruction 557system.cpu.commit.op_class_0::SimdMult 0 0.00% 67.98% # Class of committed instruction 558system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 67.98% # Class of committed instruction 559system.cpu.commit.op_class_0::SimdShift 0 0.00% 67.98% # Class of committed instruction 560system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 67.98% # Class of committed instruction 561system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 67.98% # Class of committed instruction 562system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 67.98% # Class of committed instruction 563system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 67.98% # Class of committed instruction 564system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 67.98% # Class of committed instruction 565system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 67.98% # Class of committed instruction 566system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 67.98% # Class of committed instruction 567system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 67.98% # Class of committed instruction 568system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 67.98% # Class of committed instruction 569system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.98% # Class of committed instruction 570system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.98% # Class of committed instruction 571system.cpu.commit.op_class_0::MemRead 1185 18.51% 86.49% # Class of committed instruction 572system.cpu.commit.op_class_0::MemWrite 865 13.51% 100.00% # Class of committed instruction 573system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 574system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 575system.cpu.commit.op_class_0::total 6402 # Class of committed instruction 576system.cpu.commit.bw_lim_events 192 # number cycles where commit BW limit reached 577system.cpu.rob.rob_reads 26135 # The number of ROB reads 578system.cpu.rob.rob_writes 27477 # The number of ROB writes 579system.cpu.timesIdled 253 # Number of times that the entire CPU went into an idle state and unscheduled itself 580system.cpu.idleCycles 29240 # Total number of cycles that the CPU has spent unscheduled due to idling 581system.cpu.committedInsts 6385 # Number of Instructions Simulated 582system.cpu.committedOps 6385 # Number of Ops (including micro ops) Simulated 583system.cpu.cpi 6.897259 # CPI: Cycles Per Instruction 584system.cpu.cpi_total 6.897259 # CPI: Total CPI of All Threads 585system.cpu.ipc 0.144985 # IPC: Instructions Per Cycle 586system.cpu.ipc_total 0.144985 # IPC: Total IPC of All Threads 587system.cpu.int_regfile_reads 12924 # number of integer regfile reads 588system.cpu.int_regfile_writes 7434 # number of integer regfile writes 589system.cpu.fp_regfile_reads 8 # number of floating regfile reads 590system.cpu.fp_regfile_writes 2 # number of floating regfile writes 591system.cpu.misc_regfile_reads 1 # number of misc regfile reads 592system.cpu.misc_regfile_writes 1 # number of misc regfile writes 593system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 594system.cpu.dcache.tags.replacements 0 # number of replacements 595system.cpu.dcache.tags.tagsinuse 109.409218 # Cycle average of tags in use 596system.cpu.dcache.tags.total_refs 2405 # Total number of references to valid blocks. 597system.cpu.dcache.tags.sampled_refs 173 # Sample count of references to valid blocks. 598system.cpu.dcache.tags.avg_refs 13.901734 # Average number of references to valid blocks. 599system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 600system.cpu.dcache.tags.occ_blocks::cpu.data 109.409218 # Average occupied blocks per requestor 601system.cpu.dcache.tags.occ_percent::cpu.data 0.026711 # Average percentage of cache occupancy 602system.cpu.dcache.tags.occ_percent::total 0.026711 # Average percentage of cache occupancy 603system.cpu.dcache.tags.occ_task_id_blocks::1024 173 # Occupied blocks per task id 604system.cpu.dcache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id 605system.cpu.dcache.tags.age_task_id_blocks_1024::1 129 # Occupied blocks per task id 606system.cpu.dcache.tags.occ_task_id_percent::1024 0.042236 # Percentage of cache occupancy per task id 607system.cpu.dcache.tags.tag_accesses 6061 # Number of tag accesses 608system.cpu.dcache.tags.data_accesses 6061 # Number of data accesses 609system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 610system.cpu.dcache.ReadReq_hits::cpu.data 1899 # number of ReadReq hits 611system.cpu.dcache.ReadReq_hits::total 1899 # number of ReadReq hits 612system.cpu.dcache.WriteReq_hits::cpu.data 506 # number of WriteReq hits 613system.cpu.dcache.WriteReq_hits::total 506 # number of WriteReq hits 614system.cpu.dcache.demand_hits::cpu.data 2405 # number of demand (read+write) hits 615system.cpu.dcache.demand_hits::total 2405 # number of demand (read+write) hits 616system.cpu.dcache.overall_hits::cpu.data 2405 # number of overall hits 617system.cpu.dcache.overall_hits::total 2405 # number of overall hits 618system.cpu.dcache.ReadReq_misses::cpu.data 180 # number of ReadReq misses 619system.cpu.dcache.ReadReq_misses::total 180 # number of ReadReq misses 620system.cpu.dcache.WriteReq_misses::cpu.data 359 # number of WriteReq misses 621system.cpu.dcache.WriteReq_misses::total 359 # number of WriteReq misses 622system.cpu.dcache.demand_misses::cpu.data 539 # number of demand (read+write) misses 623system.cpu.dcache.demand_misses::total 539 # number of demand (read+write) misses 624system.cpu.dcache.overall_misses::cpu.data 539 # number of overall misses 625system.cpu.dcache.overall_misses::total 539 # number of overall misses 626system.cpu.dcache.ReadReq_miss_latency::cpu.data 12774500 # number of ReadReq miss cycles 627system.cpu.dcache.ReadReq_miss_latency::total 12774500 # number of ReadReq miss cycles 628system.cpu.dcache.WriteReq_miss_latency::cpu.data 23738475 # number of WriteReq miss cycles 629system.cpu.dcache.WriteReq_miss_latency::total 23738475 # number of WriteReq miss cycles 630system.cpu.dcache.demand_miss_latency::cpu.data 36512975 # number of demand (read+write) miss cycles 631system.cpu.dcache.demand_miss_latency::total 36512975 # number of demand (read+write) miss cycles 632system.cpu.dcache.overall_miss_latency::cpu.data 36512975 # number of overall miss cycles 633system.cpu.dcache.overall_miss_latency::total 36512975 # number of overall miss cycles 634system.cpu.dcache.ReadReq_accesses::cpu.data 2079 # number of ReadReq accesses(hits+misses) 635system.cpu.dcache.ReadReq_accesses::total 2079 # number of ReadReq accesses(hits+misses) 636system.cpu.dcache.WriteReq_accesses::cpu.data 865 # number of WriteReq accesses(hits+misses) 637system.cpu.dcache.WriteReq_accesses::total 865 # number of WriteReq accesses(hits+misses) 638system.cpu.dcache.demand_accesses::cpu.data 2944 # number of demand (read+write) accesses 639system.cpu.dcache.demand_accesses::total 2944 # number of demand (read+write) accesses 640system.cpu.dcache.overall_accesses::cpu.data 2944 # number of overall (read+write) accesses 641system.cpu.dcache.overall_accesses::total 2944 # number of overall (read+write) accesses 642system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.086580 # miss rate for ReadReq accesses 643system.cpu.dcache.ReadReq_miss_rate::total 0.086580 # miss rate for ReadReq accesses 644system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.415029 # miss rate for WriteReq accesses 645system.cpu.dcache.WriteReq_miss_rate::total 0.415029 # miss rate for WriteReq accesses 646system.cpu.dcache.demand_miss_rate::cpu.data 0.183084 # miss rate for demand accesses 647system.cpu.dcache.demand_miss_rate::total 0.183084 # miss rate for demand accesses 648system.cpu.dcache.overall_miss_rate::cpu.data 0.183084 # miss rate for overall accesses 649system.cpu.dcache.overall_miss_rate::total 0.183084 # miss rate for overall accesses 650system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 70969.444444 # average ReadReq miss latency 651system.cpu.dcache.ReadReq_avg_miss_latency::total 70969.444444 # average ReadReq miss latency 652system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 66123.885794 # average WriteReq miss latency 653system.cpu.dcache.WriteReq_avg_miss_latency::total 66123.885794 # average WriteReq miss latency 654system.cpu.dcache.demand_avg_miss_latency::cpu.data 67742.068646 # average overall miss latency 655system.cpu.dcache.demand_avg_miss_latency::total 67742.068646 # average overall miss latency 656system.cpu.dcache.overall_avg_miss_latency::cpu.data 67742.068646 # average overall miss latency 657system.cpu.dcache.overall_avg_miss_latency::total 67742.068646 # average overall miss latency 658system.cpu.dcache.blocked_cycles::no_mshrs 2423 # number of cycles access was blocked 659system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 660system.cpu.dcache.blocked::no_mshrs 43 # number of cycles access was blocked 661system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 662system.cpu.dcache.avg_blocked_cycles::no_mshrs 56.348837 # average number of cycles each access was blocked 663system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 664system.cpu.dcache.ReadReq_mshr_hits::cpu.data 79 # number of ReadReq MSHR hits 665system.cpu.dcache.ReadReq_mshr_hits::total 79 # number of ReadReq MSHR hits 666system.cpu.dcache.WriteReq_mshr_hits::cpu.data 287 # number of WriteReq MSHR hits 667system.cpu.dcache.WriteReq_mshr_hits::total 287 # number of WriteReq MSHR hits 668system.cpu.dcache.demand_mshr_hits::cpu.data 366 # number of demand (read+write) MSHR hits 669system.cpu.dcache.demand_mshr_hits::total 366 # number of demand (read+write) MSHR hits 670system.cpu.dcache.overall_mshr_hits::cpu.data 366 # number of overall MSHR hits 671system.cpu.dcache.overall_mshr_hits::total 366 # number of overall MSHR hits 672system.cpu.dcache.ReadReq_mshr_misses::cpu.data 101 # number of ReadReq MSHR misses 673system.cpu.dcache.ReadReq_mshr_misses::total 101 # number of ReadReq MSHR misses 674system.cpu.dcache.WriteReq_mshr_misses::cpu.data 72 # number of WriteReq MSHR misses 675system.cpu.dcache.WriteReq_mshr_misses::total 72 # number of WriteReq MSHR misses 676system.cpu.dcache.demand_mshr_misses::cpu.data 173 # number of demand (read+write) MSHR misses 677system.cpu.dcache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses 678system.cpu.dcache.overall_mshr_misses::cpu.data 173 # number of overall MSHR misses 679system.cpu.dcache.overall_mshr_misses::total 173 # number of overall MSHR misses 680system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 8466000 # number of ReadReq MSHR miss cycles 681system.cpu.dcache.ReadReq_mshr_miss_latency::total 8466000 # number of ReadReq MSHR miss cycles 682system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5695500 # number of WriteReq MSHR miss cycles 683system.cpu.dcache.WriteReq_mshr_miss_latency::total 5695500 # number of WriteReq MSHR miss cycles 684system.cpu.dcache.demand_mshr_miss_latency::cpu.data 14161500 # number of demand (read+write) MSHR miss cycles 685system.cpu.dcache.demand_mshr_miss_latency::total 14161500 # number of demand (read+write) MSHR miss cycles 686system.cpu.dcache.overall_mshr_miss_latency::cpu.data 14161500 # number of overall MSHR miss cycles 687system.cpu.dcache.overall_mshr_miss_latency::total 14161500 # number of overall MSHR miss cycles 688system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.048581 # mshr miss rate for ReadReq accesses 689system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.048581 # mshr miss rate for ReadReq accesses 690system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083237 # mshr miss rate for WriteReq accesses 691system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083237 # mshr miss rate for WriteReq accesses 692system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.058764 # mshr miss rate for demand accesses 693system.cpu.dcache.demand_mshr_miss_rate::total 0.058764 # mshr miss rate for demand accesses 694system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.058764 # mshr miss rate for overall accesses 695system.cpu.dcache.overall_mshr_miss_rate::total 0.058764 # mshr miss rate for overall accesses 696system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 83821.782178 # average ReadReq mshr miss latency 697system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 83821.782178 # average ReadReq mshr miss latency 698system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79104.166667 # average WriteReq mshr miss latency 699system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79104.166667 # average WriteReq mshr miss latency 700system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 81858.381503 # average overall mshr miss latency 701system.cpu.dcache.demand_avg_mshr_miss_latency::total 81858.381503 # average overall mshr miss latency 702system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 81858.381503 # average overall mshr miss latency 703system.cpu.dcache.overall_avg_mshr_miss_latency::total 81858.381503 # average overall mshr miss latency 704system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 705system.cpu.icache.tags.replacements 0 # number of replacements 706system.cpu.icache.tags.tagsinuse 158.432951 # Cycle average of tags in use 707system.cpu.icache.tags.total_refs 1836 # Total number of references to valid blocks. 708system.cpu.icache.tags.sampled_refs 313 # Sample count of references to valid blocks. 709system.cpu.icache.tags.avg_refs 5.865815 # Average number of references to valid blocks. 710system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 711system.cpu.icache.tags.occ_blocks::cpu.inst 158.432951 # Average occupied blocks per requestor 712system.cpu.icache.tags.occ_percent::cpu.inst 0.077360 # Average percentage of cache occupancy 713system.cpu.icache.tags.occ_percent::total 0.077360 # Average percentage of cache occupancy 714system.cpu.icache.tags.occ_task_id_blocks::1024 313 # Occupied blocks per task id 715system.cpu.icache.tags.age_task_id_blocks_1024::0 139 # Occupied blocks per task id 716system.cpu.icache.tags.age_task_id_blocks_1024::1 174 # Occupied blocks per task id 717system.cpu.icache.tags.occ_task_id_percent::1024 0.152832 # Percentage of cache occupancy per task id 718system.cpu.icache.tags.tag_accesses 4899 # Number of tag accesses 719system.cpu.icache.tags.data_accesses 4899 # Number of data accesses 720system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 721system.cpu.icache.ReadReq_hits::cpu.inst 1836 # number of ReadReq hits 722system.cpu.icache.ReadReq_hits::total 1836 # number of ReadReq hits 723system.cpu.icache.demand_hits::cpu.inst 1836 # number of demand (read+write) hits 724system.cpu.icache.demand_hits::total 1836 # number of demand (read+write) hits 725system.cpu.icache.overall_hits::cpu.inst 1836 # number of overall hits 726system.cpu.icache.overall_hits::total 1836 # number of overall hits 727system.cpu.icache.ReadReq_misses::cpu.inst 457 # number of ReadReq misses 728system.cpu.icache.ReadReq_misses::total 457 # number of ReadReq misses 729system.cpu.icache.demand_misses::cpu.inst 457 # number of demand (read+write) misses 730system.cpu.icache.demand_misses::total 457 # number of demand (read+write) misses 731system.cpu.icache.overall_misses::cpu.inst 457 # number of overall misses 732system.cpu.icache.overall_misses::total 457 # number of overall misses 733system.cpu.icache.ReadReq_miss_latency::cpu.inst 32838500 # number of ReadReq miss cycles 734system.cpu.icache.ReadReq_miss_latency::total 32838500 # number of ReadReq miss cycles 735system.cpu.icache.demand_miss_latency::cpu.inst 32838500 # number of demand (read+write) miss cycles 736system.cpu.icache.demand_miss_latency::total 32838500 # number of demand (read+write) miss cycles 737system.cpu.icache.overall_miss_latency::cpu.inst 32838500 # number of overall miss cycles 738system.cpu.icache.overall_miss_latency::total 32838500 # number of overall miss cycles 739system.cpu.icache.ReadReq_accesses::cpu.inst 2293 # number of ReadReq accesses(hits+misses) 740system.cpu.icache.ReadReq_accesses::total 2293 # number of ReadReq accesses(hits+misses) 741system.cpu.icache.demand_accesses::cpu.inst 2293 # number of demand (read+write) accesses 742system.cpu.icache.demand_accesses::total 2293 # number of demand (read+write) accesses 743system.cpu.icache.overall_accesses::cpu.inst 2293 # number of overall (read+write) accesses 744system.cpu.icache.overall_accesses::total 2293 # number of overall (read+write) accesses 745system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.199302 # miss rate for ReadReq accesses 746system.cpu.icache.ReadReq_miss_rate::total 0.199302 # miss rate for ReadReq accesses 747system.cpu.icache.demand_miss_rate::cpu.inst 0.199302 # miss rate for demand accesses 748system.cpu.icache.demand_miss_rate::total 0.199302 # miss rate for demand accesses 749system.cpu.icache.overall_miss_rate::cpu.inst 0.199302 # miss rate for overall accesses 750system.cpu.icache.overall_miss_rate::total 0.199302 # miss rate for overall accesses 751system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 71856.673961 # average ReadReq miss latency 752system.cpu.icache.ReadReq_avg_miss_latency::total 71856.673961 # average ReadReq miss latency 753system.cpu.icache.demand_avg_miss_latency::cpu.inst 71856.673961 # average overall miss latency 754system.cpu.icache.demand_avg_miss_latency::total 71856.673961 # average overall miss latency 755system.cpu.icache.overall_avg_miss_latency::cpu.inst 71856.673961 # average overall miss latency 756system.cpu.icache.overall_avg_miss_latency::total 71856.673961 # average overall miss latency 757system.cpu.icache.blocked_cycles::no_mshrs 54 # number of cycles access was blocked 758system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 759system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked 760system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 761system.cpu.icache.avg_blocked_cycles::no_mshrs 54 # average number of cycles each access was blocked 762system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 763system.cpu.icache.ReadReq_mshr_hits::cpu.inst 144 # number of ReadReq MSHR hits 764system.cpu.icache.ReadReq_mshr_hits::total 144 # number of ReadReq MSHR hits 765system.cpu.icache.demand_mshr_hits::cpu.inst 144 # number of demand (read+write) MSHR hits 766system.cpu.icache.demand_mshr_hits::total 144 # number of demand (read+write) MSHR hits 767system.cpu.icache.overall_mshr_hits::cpu.inst 144 # number of overall MSHR hits 768system.cpu.icache.overall_mshr_hits::total 144 # number of overall MSHR hits 769system.cpu.icache.ReadReq_mshr_misses::cpu.inst 313 # number of ReadReq MSHR misses 770system.cpu.icache.ReadReq_mshr_misses::total 313 # number of ReadReq MSHR misses 771system.cpu.icache.demand_mshr_misses::cpu.inst 313 # number of demand (read+write) MSHR misses 772system.cpu.icache.demand_mshr_misses::total 313 # number of demand (read+write) MSHR misses 773system.cpu.icache.overall_mshr_misses::cpu.inst 313 # number of overall MSHR misses 774system.cpu.icache.overall_mshr_misses::total 313 # number of overall MSHR misses 775system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 24470500 # number of ReadReq MSHR miss cycles 776system.cpu.icache.ReadReq_mshr_miss_latency::total 24470500 # number of ReadReq MSHR miss cycles 777system.cpu.icache.demand_mshr_miss_latency::cpu.inst 24470500 # number of demand (read+write) MSHR miss cycles 778system.cpu.icache.demand_mshr_miss_latency::total 24470500 # number of demand (read+write) MSHR miss cycles 779system.cpu.icache.overall_mshr_miss_latency::cpu.inst 24470500 # number of overall MSHR miss cycles 780system.cpu.icache.overall_mshr_miss_latency::total 24470500 # number of overall MSHR miss cycles 781system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.136502 # mshr miss rate for ReadReq accesses 782system.cpu.icache.ReadReq_mshr_miss_rate::total 0.136502 # mshr miss rate for ReadReq accesses 783system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.136502 # mshr miss rate for demand accesses 784system.cpu.icache.demand_mshr_miss_rate::total 0.136502 # mshr miss rate for demand accesses 785system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.136502 # mshr miss rate for overall accesses 786system.cpu.icache.overall_mshr_miss_rate::total 0.136502 # mshr miss rate for overall accesses 787system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 78180.511182 # average ReadReq mshr miss latency 788system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 78180.511182 # average ReadReq mshr miss latency 789system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 78180.511182 # average overall mshr miss latency 790system.cpu.icache.demand_avg_mshr_miss_latency::total 78180.511182 # average overall mshr miss latency 791system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 78180.511182 # average overall mshr miss latency 792system.cpu.icache.overall_avg_mshr_miss_latency::total 78180.511182 # average overall mshr miss latency 793system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 794system.cpu.l2cache.tags.replacements 0 # number of replacements 795system.cpu.l2cache.tags.tagsinuse 220.994877 # Cycle average of tags in use 796system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks. 797system.cpu.l2cache.tags.sampled_refs 413 # Sample count of references to valid blocks. 798system.cpu.l2cache.tags.avg_refs 0.002421 # Average number of references to valid blocks. 799system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 800system.cpu.l2cache.tags.occ_blocks::cpu.inst 158.475596 # Average occupied blocks per requestor 801system.cpu.l2cache.tags.occ_blocks::cpu.data 62.519281 # Average occupied blocks per requestor 802system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004836 # Average percentage of cache occupancy 803system.cpu.l2cache.tags.occ_percent::cpu.data 0.001908 # Average percentage of cache occupancy 804system.cpu.l2cache.tags.occ_percent::total 0.006744 # Average percentage of cache occupancy 805system.cpu.l2cache.tags.occ_task_id_blocks::1024 413 # Occupied blocks per task id 806system.cpu.l2cache.tags.age_task_id_blocks_1024::0 172 # Occupied blocks per task id 807system.cpu.l2cache.tags.age_task_id_blocks_1024::1 241 # Occupied blocks per task id 808system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012604 # Percentage of cache occupancy per task id 809system.cpu.l2cache.tags.tag_accesses 4373 # Number of tag accesses 810system.cpu.l2cache.tags.data_accesses 4373 # Number of data accesses 811system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 812system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1 # number of ReadCleanReq hits 813system.cpu.l2cache.ReadCleanReq_hits::total 1 # number of ReadCleanReq hits 814system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits 815system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits 816system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits 817system.cpu.l2cache.overall_hits::total 1 # number of overall hits 818system.cpu.l2cache.ReadExReq_misses::cpu.data 72 # number of ReadExReq misses 819system.cpu.l2cache.ReadExReq_misses::total 72 # number of ReadExReq misses 820system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 312 # number of ReadCleanReq misses 821system.cpu.l2cache.ReadCleanReq_misses::total 312 # number of ReadCleanReq misses 822system.cpu.l2cache.ReadSharedReq_misses::cpu.data 101 # number of ReadSharedReq misses 823system.cpu.l2cache.ReadSharedReq_misses::total 101 # number of ReadSharedReq misses 824system.cpu.l2cache.demand_misses::cpu.inst 312 # number of demand (read+write) misses 825system.cpu.l2cache.demand_misses::cpu.data 173 # number of demand (read+write) misses 826system.cpu.l2cache.demand_misses::total 485 # number of demand (read+write) misses 827system.cpu.l2cache.overall_misses::cpu.inst 312 # number of overall misses 828system.cpu.l2cache.overall_misses::cpu.data 173 # number of overall misses 829system.cpu.l2cache.overall_misses::total 485 # number of overall misses 830system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5584500 # number of ReadExReq miss cycles 831system.cpu.l2cache.ReadExReq_miss_latency::total 5584500 # number of ReadExReq miss cycles 832system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 23987500 # number of ReadCleanReq miss cycles 833system.cpu.l2cache.ReadCleanReq_miss_latency::total 23987500 # number of ReadCleanReq miss cycles 834system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 8306000 # number of ReadSharedReq miss cycles 835system.cpu.l2cache.ReadSharedReq_miss_latency::total 8306000 # number of ReadSharedReq miss cycles 836system.cpu.l2cache.demand_miss_latency::cpu.inst 23987500 # number of demand (read+write) miss cycles 837system.cpu.l2cache.demand_miss_latency::cpu.data 13890500 # number of demand (read+write) miss cycles 838system.cpu.l2cache.demand_miss_latency::total 37878000 # number of demand (read+write) miss cycles 839system.cpu.l2cache.overall_miss_latency::cpu.inst 23987500 # number of overall miss cycles 840system.cpu.l2cache.overall_miss_latency::cpu.data 13890500 # number of overall miss cycles 841system.cpu.l2cache.overall_miss_latency::total 37878000 # number of overall miss cycles 842system.cpu.l2cache.ReadExReq_accesses::cpu.data 72 # number of ReadExReq accesses(hits+misses) 843system.cpu.l2cache.ReadExReq_accesses::total 72 # number of ReadExReq accesses(hits+misses) 844system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 313 # number of ReadCleanReq accesses(hits+misses) 845system.cpu.l2cache.ReadCleanReq_accesses::total 313 # number of ReadCleanReq accesses(hits+misses) 846system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 101 # number of ReadSharedReq accesses(hits+misses) 847system.cpu.l2cache.ReadSharedReq_accesses::total 101 # number of ReadSharedReq accesses(hits+misses) 848system.cpu.l2cache.demand_accesses::cpu.inst 313 # number of demand (read+write) accesses 849system.cpu.l2cache.demand_accesses::cpu.data 173 # number of demand (read+write) accesses 850system.cpu.l2cache.demand_accesses::total 486 # number of demand (read+write) accesses 851system.cpu.l2cache.overall_accesses::cpu.inst 313 # number of overall (read+write) accesses 852system.cpu.l2cache.overall_accesses::cpu.data 173 # number of overall (read+write) accesses 853system.cpu.l2cache.overall_accesses::total 486 # number of overall (read+write) accesses 854system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 855system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 856system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.996805 # miss rate for ReadCleanReq accesses 857system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.996805 # miss rate for ReadCleanReq accesses 858system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses 859system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses 860system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996805 # miss rate for demand accesses 861system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses 862system.cpu.l2cache.demand_miss_rate::total 0.997942 # miss rate for demand accesses 863system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996805 # miss rate for overall accesses 864system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses 865system.cpu.l2cache.overall_miss_rate::total 0.997942 # miss rate for overall accesses 866system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77562.500000 # average ReadExReq miss latency 867system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77562.500000 # average ReadExReq miss latency 868system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76883.012821 # average ReadCleanReq miss latency 869system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76883.012821 # average ReadCleanReq miss latency 870system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 82237.623762 # average ReadSharedReq miss latency 871system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 82237.623762 # average ReadSharedReq miss latency 872system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76883.012821 # average overall miss latency 873system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80291.907514 # average overall miss latency 874system.cpu.l2cache.demand_avg_miss_latency::total 78098.969072 # average overall miss latency 875system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76883.012821 # average overall miss latency 876system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80291.907514 # average overall miss latency 877system.cpu.l2cache.overall_avg_miss_latency::total 78098.969072 # average overall miss latency 878system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 879system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 880system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 881system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 882system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 883system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 884system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 72 # number of ReadExReq MSHR misses 885system.cpu.l2cache.ReadExReq_mshr_misses::total 72 # number of ReadExReq MSHR misses 886system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 312 # number of ReadCleanReq MSHR misses 887system.cpu.l2cache.ReadCleanReq_mshr_misses::total 312 # number of ReadCleanReq MSHR misses 888system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 101 # number of ReadSharedReq MSHR misses 889system.cpu.l2cache.ReadSharedReq_mshr_misses::total 101 # number of ReadSharedReq MSHR misses 890system.cpu.l2cache.demand_mshr_misses::cpu.inst 312 # number of demand (read+write) MSHR misses 891system.cpu.l2cache.demand_mshr_misses::cpu.data 173 # number of demand (read+write) MSHR misses 892system.cpu.l2cache.demand_mshr_misses::total 485 # number of demand (read+write) MSHR misses 893system.cpu.l2cache.overall_mshr_misses::cpu.inst 312 # number of overall MSHR misses 894system.cpu.l2cache.overall_mshr_misses::cpu.data 173 # number of overall MSHR misses 895system.cpu.l2cache.overall_mshr_misses::total 485 # number of overall MSHR misses 896system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4864500 # number of ReadExReq MSHR miss cycles 897system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4864500 # number of ReadExReq MSHR miss cycles 898system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 20867500 # number of ReadCleanReq MSHR miss cycles 899system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 20867500 # number of ReadCleanReq MSHR miss cycles 900system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 7296000 # number of ReadSharedReq MSHR miss cycles 901system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 7296000 # number of ReadSharedReq MSHR miss cycles 902system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 20867500 # number of demand (read+write) MSHR miss cycles 903system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 12160500 # number of demand (read+write) MSHR miss cycles 904system.cpu.l2cache.demand_mshr_miss_latency::total 33028000 # number of demand (read+write) MSHR miss cycles 905system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 20867500 # number of overall MSHR miss cycles 906system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 12160500 # number of overall MSHR miss cycles 907system.cpu.l2cache.overall_mshr_miss_latency::total 33028000 # number of overall MSHR miss cycles 908system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 909system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 910system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.996805 # mshr miss rate for ReadCleanReq accesses 911system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.996805 # mshr miss rate for ReadCleanReq accesses 912system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses 913system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1 # mshr miss rate for ReadSharedReq accesses 914system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996805 # mshr miss rate for demand accesses 915system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses 916system.cpu.l2cache.demand_mshr_miss_rate::total 0.997942 # mshr miss rate for demand accesses 917system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996805 # mshr miss rate for overall accesses 918system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses 919system.cpu.l2cache.overall_mshr_miss_rate::total 0.997942 # mshr miss rate for overall accesses 920system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67562.500000 # average ReadExReq mshr miss latency 921system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67562.500000 # average ReadExReq mshr miss latency 922system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66883.012821 # average ReadCleanReq mshr miss latency 923system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66883.012821 # average ReadCleanReq mshr miss latency 924system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 72237.623762 # average ReadSharedReq mshr miss latency 925system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 72237.623762 # average ReadSharedReq mshr miss latency 926system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66883.012821 # average overall mshr miss latency 927system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70291.907514 # average overall mshr miss latency 928system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68098.969072 # average overall mshr miss latency 929system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66883.012821 # average overall mshr miss latency 930system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70291.907514 # average overall mshr miss latency 931system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68098.969072 # average overall mshr miss latency 932system.cpu.toL2Bus.snoop_filter.tot_requests 486 # Total number of requests made to the snoop filter. 933system.cpu.toL2Bus.snoop_filter.hit_single_requests 1 # Number of requests hitting in the snoop filter with a single holder of the requested data. 934system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 935system.cpu.toL2Bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 936system.cpu.toL2Bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 937system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 938system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 939system.cpu.toL2Bus.trans_dist::ReadResp 414 # Transaction distribution 940system.cpu.toL2Bus.trans_dist::ReadExReq 72 # Transaction distribution 941system.cpu.toL2Bus.trans_dist::ReadExResp 72 # Transaction distribution 942system.cpu.toL2Bus.trans_dist::ReadCleanReq 313 # Transaction distribution 943system.cpu.toL2Bus.trans_dist::ReadSharedReq 101 # Transaction distribution 944system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 626 # Packet count per connected master and slave (bytes) 945system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 346 # Packet count per connected master and slave (bytes) 946system.cpu.toL2Bus.pkt_count::total 972 # Packet count per connected master and slave (bytes) 947system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20032 # Cumulative packet size per connected master and slave (bytes) 948system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 11072 # Cumulative packet size per connected master and slave (bytes) 949system.cpu.toL2Bus.pkt_size::total 31104 # Cumulative packet size per connected master and slave (bytes) 950system.cpu.toL2Bus.snoops 0 # Total snoops (count) 951system.cpu.toL2Bus.snoop_fanout::samples 486 # Request fanout histogram 952system.cpu.toL2Bus.snoop_fanout::mean 0.002058 # Request fanout histogram 953system.cpu.toL2Bus.snoop_fanout::stdev 0.045361 # Request fanout histogram 954system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 955system.cpu.toL2Bus.snoop_fanout::0 485 99.79% 99.79% # Request fanout histogram 956system.cpu.toL2Bus.snoop_fanout::1 1 0.21% 100.00% # Request fanout histogram 957system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 958system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 959system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram 960system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 961system.cpu.toL2Bus.snoop_fanout::total 486 # Request fanout histogram 962system.cpu.toL2Bus.reqLayer0.occupancy 243000 # Layer occupancy (ticks) 963system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%) 964system.cpu.toL2Bus.respLayer0.occupancy 469500 # Layer occupancy (ticks) 965system.cpu.toL2Bus.respLayer0.utilization 2.1 # Layer utilization (%) 966system.cpu.toL2Bus.respLayer1.occupancy 259500 # Layer occupancy (ticks) 967system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%) 968system.membus.pwrStateResidencyTicks::UNDEFINED 22019000 # Cumulative time (in ticks) in various power states 969system.membus.trans_dist::ReadResp 413 # Transaction distribution 970system.membus.trans_dist::ReadExReq 72 # Transaction distribution 971system.membus.trans_dist::ReadExResp 72 # Transaction distribution 972system.membus.trans_dist::ReadSharedReq 413 # Transaction distribution 973system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 970 # Packet count per connected master and slave (bytes) 974system.membus.pkt_count::total 970 # Packet count per connected master and slave (bytes) 975system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 31040 # Cumulative packet size per connected master and slave (bytes) 976system.membus.pkt_size::total 31040 # Cumulative packet size per connected master and slave (bytes) 977system.membus.snoops 0 # Total snoops (count) 978system.membus.snoop_fanout::samples 485 # Request fanout histogram 979system.membus.snoop_fanout::mean 0 # Request fanout histogram 980system.membus.snoop_fanout::stdev 0 # Request fanout histogram 981system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 982system.membus.snoop_fanout::0 485 100.00% 100.00% # Request fanout histogram 983system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 984system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 985system.membus.snoop_fanout::min_value 0 # Request fanout histogram 986system.membus.snoop_fanout::max_value 0 # Request fanout histogram 987system.membus.snoop_fanout::total 485 # Request fanout histogram 988system.membus.reqLayer0.occupancy 590500 # Layer occupancy (ticks) 989system.membus.reqLayer0.utilization 2.7 # Layer utilization (%) 990system.membus.respLayer1.occupancy 2579250 # Layer occupancy (ticks) 991system.membus.respLayer1.utilization 11.7 # Layer utilization (%) 992 993---------- End Simulation Statistics ---------- 994