stats.txt revision 10726
13096SN/A
23096SN/A---------- Begin Simulation Statistics ----------
310726Sandreas.hansson@arm.comsim_seconds                                  0.000022                       # Number of seconds simulated
410726Sandreas.hansson@arm.comsim_ticks                                    22074000                       # Number of ticks simulated
510726Sandreas.hansson@arm.comfinal_tick                                   22074000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
68428SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
710726Sandreas.hansson@arm.comhost_inst_rate                                  94896                       # Simulator instruction rate (inst/s)
810726Sandreas.hansson@arm.comhost_op_rate                                    94876                       # Simulator op (including micro ops) rate (op/s)
910726Sandreas.hansson@arm.comhost_tick_rate                              328609283                       # Simulator tick rate (ticks/s)
1010726Sandreas.hansson@arm.comhost_mem_usage                                 293652                       # Number of bytes of host memory used
1110628Sandreas.hansson@arm.comhost_seconds                                     0.07                       # Real time elapsed on the host
129150SAli.Saidi@ARM.comsim_insts                                        6372                       # Number of instructions simulated
139150SAli.Saidi@ARM.comsim_ops                                          6372                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
169729Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst             20032                       # Number of bytes read from this memory
1710726Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data             11072                       # Number of bytes read from this memory
1810726Sandreas.hansson@arm.comsystem.physmem.bytes_read::total                31104                       # Number of bytes read from this memory
199729Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst        20032                       # Number of instructions bytes read from this memory
209729Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total           20032                       # Number of instructions bytes read from this memory
219729Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst                313                       # Number of read requests responded to by this memory
2210726Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data                173                       # Number of read requests responded to by this memory
2310726Sandreas.hansson@arm.comsystem.physmem.num_reads::total                   486                       # Number of read requests responded to by this memory
2410726Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst            907492978                       # Total read bandwidth from this memory (bytes/s)
2510726Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data            501585576                       # Total read bandwidth from this memory (bytes/s)
2610726Sandreas.hansson@arm.comsystem.physmem.bw_read::total              1409078554                       # Total read bandwidth from this memory (bytes/s)
2710726Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst       907492978                       # Instruction read bandwidth from this memory (bytes/s)
2810726Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total          907492978                       # Instruction read bandwidth from this memory (bytes/s)
2910726Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst           907492978                       # Total bandwidth to/from this memory (bytes/s)
3010726Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data           501585576                       # Total bandwidth to/from this memory (bytes/s)
3110726Sandreas.hansson@arm.comsystem.physmem.bw_total::total             1409078554                       # Total bandwidth to/from this memory (bytes/s)
3210726Sandreas.hansson@arm.comsystem.physmem.readReqs                           486                       # Number of read requests accepted
339978Sandreas.hansson@arm.comsystem.physmem.writeReqs                            0                       # Number of write requests accepted
3410726Sandreas.hansson@arm.comsystem.physmem.readBursts                         486                       # Number of DRAM read bursts, including those serviced by the write queue
359978Sandreas.hansson@arm.comsystem.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
3610726Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                    31104                       # Total number of bytes read from DRAM
379978Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
389978Sandreas.hansson@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
3910726Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                     31104                       # Total read bytes from the system interface side
409978Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
419978Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
429978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
439978Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
449978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0                  69                       # Per bank write bursts
4510352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1                  33                       # Per bank write bursts
469978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2                  32                       # Per bank write bursts
479978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                  47                       # Per bank write bursts
4810352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4                  42                       # Per bank write bursts
4910352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                  20                       # Per bank write bursts
509978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                   1                       # Per bank write bursts
519978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                   3                       # Per bank write bursts
529978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                   0                       # Per bank write bursts
539978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                   1                       # Per bank write bursts
5410726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10                 22                       # Per bank write bursts
5510352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11                 25                       # Per bank write bursts
569978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12                 14                       # Per bank write bursts
5710352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13                120                       # Per bank write bursts
589978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14                 45                       # Per bank write bursts
599978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15                 12                       # Per bank write bursts
609978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
619978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
629978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
639978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
649978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
659978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
669978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
679978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
689978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
699978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
709978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
719978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
729978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
739978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
749978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
759978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
769978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
779978Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
7810726Sandreas.hansson@arm.comsystem.physmem.totGap                        21941500                       # Total gap between requests
799978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
809978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
819978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
829978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
839978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
849978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
8510726Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                     486                       # Read request sizes (log2)
869978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
879978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
889978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
899978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
909978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                      0                       # Write request sizes (log2)
9310352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                       272                       # What read queue length does an incoming req see
9410726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                       139                       # What read queue length does an incoming req see
9510726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                        55                       # What read queue length does an incoming req see
9610726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                        13                       # What read queue length does an incoming req see
9710352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                         7                       # What read queue length does an incoming req see
989322Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
999312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
1009312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
1019312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
1029312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
1039312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
1049312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
1059312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
1069312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
1079312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
1089312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
1099312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1109312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1119312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1129312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
1259312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
1269312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
1369312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
1379312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
1389312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
1399312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
1409312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
1419312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
1429312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
1439312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
1449312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
1459312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
1469312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
1479312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
1489312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
1499312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
1509312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
1519312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
1529312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
1539312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
1549312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
1559312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
1569312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
15710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
15810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
15910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
16010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
18910726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples           81                       # Bytes accessed per row activation
19010726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      332.641975                       # Bytes accessed per row activation
19110726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     207.818416                       # Bytes accessed per row activation
19210726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     321.662840                       # Bytes accessed per row activation
19310726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127             25     30.86%     30.86% # Bytes accessed per row activation
19410726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255           18     22.22%     53.09% # Bytes accessed per row activation
19510726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383            9     11.11%     64.20% # Bytes accessed per row activation
19610726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511            9     11.11%     75.31% # Bytes accessed per row activation
19710726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639            6      7.41%     82.72% # Bytes accessed per row activation
19810726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767            1      1.23%     83.95% # Bytes accessed per row activation
19910726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895            3      3.70%     87.65% # Bytes accessed per row activation
20010726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151           10     12.35%    100.00% # Bytes accessed per row activation
20110726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total             81                       # Bytes accessed per row activation
20210726Sandreas.hansson@arm.comsystem.physmem.totQLat                        4363750                       # Total ticks spent queuing
20310726Sandreas.hansson@arm.comsystem.physmem.totMemAccLat                  13476250                       # Total ticks spent from burst creation until serviced by the DRAM
20410726Sandreas.hansson@arm.comsystem.physmem.totBusLat                      2430000                       # Total ticks spent in databus transfers
20510726Sandreas.hansson@arm.comsystem.physmem.avgQLat                        8978.91                       # Average queueing delay per DRAM burst
2069978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
20710726Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  27728.91                       # Average memory access latency per DRAM burst
20810726Sandreas.hansson@arm.comsystem.physmem.avgRdBW                        1409.08                       # Average DRAM read bandwidth in MiByte/s
2099978Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
21010726Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                     1409.08                       # Average system read bandwidth in MiByte/s
2119978Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
2129978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
21310726Sandreas.hansson@arm.comsystem.physmem.busUtil                          11.01                       # Data bus utilization in percentage
21410726Sandreas.hansson@arm.comsystem.physmem.busUtilRead                      11.01                       # Data bus utilization in percentage for reads
2159978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
21610726Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         1.72                       # Average read queue length when enqueuing
2179978Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
21810352Sandreas.hansson@arm.comsystem.physmem.readRowHits                        390                       # Number of row buffer hits during reads
2199312Sandreas.hansson@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
22010726Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   80.25                       # Row buffer hit rate for reads
2219312Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
22210726Sandreas.hansson@arm.comsystem.physmem.avgGap                        45147.12                       # Average gap between requests
22310726Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      80.25                       # Row buffer hit rate, read and write combined
22410726Sandreas.hansson@arm.comsystem.physmem_0.actEnergy                     219240                       # Energy for activate commands per rank (pJ)
22510726Sandreas.hansson@arm.comsystem.physmem_0.preEnergy                     119625                       # Energy for precharge commands per rank (pJ)
22610726Sandreas.hansson@arm.comsystem.physmem_0.readEnergy                   1653600                       # Energy for read commands per rank (pJ)
22710628Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
22810628Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy                1017120                       # Energy for refresh commands per rank (pJ)
22910726Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy               10785825                       # Energy for active background per rank (pJ)
23010628Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy                  38250                       # Energy for precharge background per rank (pJ)
23110726Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy                 13833660                       # Total energy per rank (pJ)
23210726Sandreas.hansson@arm.comsystem.physmem_0.averagePower              873.750829                       # Core power per rank (mW)
23310726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE         118250                       # Time in different power states
23410628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF          520000                       # Time in different power states
23510628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
23610726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT        15303750                       # Time in different power states
23710628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
23810726Sandreas.hansson@arm.comsystem.physmem_1.actEnergy                     325080                       # Energy for activate commands per rank (pJ)
23910726Sandreas.hansson@arm.comsystem.physmem_1.preEnergy                     177375                       # Energy for precharge commands per rank (pJ)
24010726Sandreas.hansson@arm.comsystem.physmem_1.readEnergy                   1255800                       # Energy for read commands per rank (pJ)
24110628Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
24210628Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy                1017120                       # Energy for refresh commands per rank (pJ)
24310726Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy               10123200                       # Energy for active background per rank (pJ)
24410726Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy                 619500                       # Energy for precharge background per rank (pJ)
24510726Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy                 13518075                       # Total energy per rank (pJ)
24610726Sandreas.hansson@arm.comsystem.physmem_1.averagePower              853.818096                       # Core power per rank (mW)
24710726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE         963500                       # Time in different power states
24810628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF          520000                       # Time in different power states
24910628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
25010726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT        14362750                       # Time in different power states
25110628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
25210726Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                    2808                       # Number of BP lookups
25310726Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted              1660                       # Number of conditional branches predicted
25410352Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect               479                       # Number of conditional branches incorrect
25510352Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups                 2112                       # Number of BTB lookups
25610726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                     676                       # Number of BTB hits
2579481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
25810726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             32.007576                       # BTB Hit Percentage
25910726Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                     398                       # Number of times the RAS was used to get a target.
26010352Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect                 30                       # Number of incorrect RAS predictions.
26110628Sandreas.hansson@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
2628428SN/Asystem.cpu.dtb.fetch_hits                           0                       # ITB hits
2638428SN/Asystem.cpu.dtb.fetch_misses                         0                       # ITB misses
2648428SN/Asystem.cpu.dtb.fetch_acv                            0                       # ITB acv
2658428SN/Asystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
26610726Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                         2105                       # DTB read hits
26710726Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                         56                       # DTB read misses
2688428SN/Asystem.cpu.dtb.read_acv                             0                       # DTB read access violations
26910726Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                     2161                       # DTB read accesses
27010726Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                        1074                       # DTB write hits
27110352Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                        30                       # DTB write misses
2728428SN/Asystem.cpu.dtb.write_acv                            0                       # DTB write access violations
27310726Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses                    1104                       # DTB write accesses
27410726Sandreas.hansson@arm.comsystem.cpu.dtb.data_hits                         3179                       # DTB hits
27510726Sandreas.hansson@arm.comsystem.cpu.dtb.data_misses                         86                       # DTB misses
2768428SN/Asystem.cpu.dtb.data_acv                             0                       # DTB access violations
27710726Sandreas.hansson@arm.comsystem.cpu.dtb.data_accesses                     3265                       # DTB accesses
27810726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_hits                        2195                       # ITB hits
27910726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_misses                        34                       # ITB misses
2808428SN/Asystem.cpu.itb.fetch_acv                            0                       # ITB acv
28110726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_accesses                    2229                       # ITB accesses
2828428SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
2838428SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
2848428SN/Asystem.cpu.itb.read_acv                             0                       # DTB read access violations
2858428SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
2868428SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
2878428SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
2888428SN/Asystem.cpu.itb.write_acv                            0                       # DTB write access violations
2898428SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
2908428SN/Asystem.cpu.itb.data_hits                            0                       # DTB hits
2918428SN/Asystem.cpu.itb.data_misses                          0                       # DTB misses
2928428SN/Asystem.cpu.itb.data_acv                             0                       # DTB access violations
2938428SN/Asystem.cpu.itb.data_accesses                        0                       # DTB accesses
2948428SN/Asystem.cpu.workload.num_syscalls                   17                       # Number of system calls
29510726Sandreas.hansson@arm.comsystem.cpu.numCycles                            44149                       # number of cpu cycles simulated
2968428SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
2978428SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
29810726Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles               8603                       # Number of cycles fetch is stalled on an Icache miss
29910726Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                          16272                       # Number of instructions fetch has processed
30010726Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                        2808                       # Number of branches that fetch encountered
30110726Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches               1074                       # Number of branches that fetch has predicted taken
30210726Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                          4302                       # Number of cycles fetch has run and was not squashing or blocked
30310352Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                    1040                       # Number of cycles fetch has spent squashing
3049729Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                   25                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
30510726Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles           735                       # Number of stall cycles due to pending traps
30610726Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                      2195                       # Number of cache lines fetched
30710726Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes                   341                       # Number of outstanding Icache misses that were squashed
30810726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples              14185                       # Number of instructions fetched each cycle (Total)
30910726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              1.147127                       # Number of instructions fetched each cycle (Total)
31010726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             2.556854                       # Number of instructions fetched each cycle (Total)
3116291SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
31210726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                    11330     79.87%     79.87% # Number of instructions fetched each cycle (Total)
31310726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                      287      2.02%     81.90% # Number of instructions fetched each cycle (Total)
31410726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                      214      1.51%     83.41% # Number of instructions fetched each cycle (Total)
31510726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                      204      1.44%     84.84% # Number of instructions fetched each cycle (Total)
31610726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4                      242      1.71%     86.55% # Number of instructions fetched each cycle (Total)
31710726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5                      209      1.47%     88.02% # Number of instructions fetched each cycle (Total)
31810726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6                      241      1.70%     89.72% # Number of instructions fetched each cycle (Total)
31910726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7                      178      1.25%     90.98% # Number of instructions fetched each cycle (Total)
32010726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8                     1280      9.02%    100.00% # Number of instructions fetched each cycle (Total)
3216291SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3226291SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
3236291SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
32410726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total                14185                       # Number of instructions fetched each cycle (Total)
32510726Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.063603                       # Number of branch fetches per cycle
32610726Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.368570                       # Number of inst fetches per cycle
32710726Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                     8626                       # Number of cycles decode is idle
32810726Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles                  2504                       # Number of cycles decode is blocked
32910726Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                      2413                       # Number of cycles decode is running
33010726Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles                   199                       # Number of cycles decode is unblocking
33110352Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                    443                       # Number of cycles decode is squashing
33210726Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved                  227                       # Number of times decode resolved a branch
33310726Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred                    83                       # Number of times decode detected a branch misprediction
33410726Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts                  14877                       # Number of instructions handled by decode
33510352Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts                   224                       # Number of squashed instructions handled by decode
33610352Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                    443                       # Number of cycles rename is squashing
33710726Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                     8799                       # Number of cycles rename is idle
33810726Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                    1077                       # Number of cycles rename is blocking
33910726Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles            424                       # count of cycles rename stalled for serializing inst
34010352Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                      2422                       # Number of cycles rename is running
34110726Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles                  1020                       # Number of cycles rename is unblocking
34210726Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts                  14259                       # Number of instructions processed by rename
34310726Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                     1                       # Number of times rename has blocked due to ROB full
34410726Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                     15                       # Number of times rename has blocked due to IQ full
34510726Sandreas.hansson@arm.comsystem.cpu.rename.LQFullEvents                     32                       # Number of times rename has blocked due to LQ full
34610726Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents                    922                       # Number of times rename has blocked due to SQ full
34710726Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands               10782                       # Number of destination operands rename has renamed
34810726Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups                 17904                       # Number of register rename lookups that rename has made
34910726Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups            17895                       # Number of integer rename lookups
3509924Ssteve.reinhardt@amd.comsystem.cpu.rename.fp_rename_lookups                 8                       # Number of floating rename lookups
3519150SAli.Saidi@ARM.comsystem.cpu.rename.CommittedMaps                  4570                       # Number of HB maps that are committed
35210726Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                     6212                       # Number of HB maps that are undone due to squashing
35310352Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts                 32                       # count of serializing insts renamed
35410352Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts             24                       # count of temporary serializing insts renamed
35510726Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                       534                       # count of insts added to the skid buffer
35610726Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads                 2680                       # Number of loads inserted to the mem dependence unit.
35710726Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores                1315                       # Number of stores inserted to the mem dependence unit.
35810726Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads                 7                       # Number of conflicting loads.
3598428SN/Asystem.cpu.memDep0.conflictingStores                0                       # Number of conflicting stores.
36010726Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                      12936                       # Number of instructions added to the IQ (excludes non-spec)
36110352Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded                  28                       # Number of non-speculative instructions added to the IQ
36210726Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                     10742                       # Number of instructions issued
36310726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued                20                       # Number of squashed instructions issued
36410726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined            6197                       # Number of squashed instructions iterated over during squash; mainly for profiling
36510726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined         3553                       # Number of squashed operands that are examined and possibly removed from graph
36610352Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved             11                       # Number of squashed non-spec instructions that were removed
36710726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples         14185                       # Number of insts issued each cycle
36810726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.757279                       # Number of insts issued each cycle
36910726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.490412                       # Number of insts issued each cycle
3708428SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
37110726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0               10181     71.77%     71.77% # Number of insts issued each cycle
37210726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1                1265      8.92%     80.69% # Number of insts issued each cycle
37310726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2                 910      6.42%     87.11% # Number of insts issued each cycle
37410726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3                 677      4.77%     91.88% # Number of insts issued each cycle
37510726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4                 530      3.74%     95.62% # Number of insts issued each cycle
37610726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5                 330      2.33%     97.94% # Number of insts issued each cycle
37710726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6                 213      1.50%     99.44% # Number of insts issued each cycle
37810726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7                  54      0.38%     99.82% # Number of insts issued each cycle
37910726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8                  25      0.18%    100.00% # Number of insts issued each cycle
3808428SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
3818428SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
3828428SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
38310726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total           14185                       # Number of insts issued each cycle
3848428SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
38510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                      29     19.86%     19.86% # attempts to use FU when none available
38610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     19.86% # attempts to use FU when none available
38710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     19.86% # attempts to use FU when none available
38810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     19.86% # attempts to use FU when none available
38910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     19.86% # attempts to use FU when none available
39010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     19.86% # attempts to use FU when none available
39110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     19.86% # attempts to use FU when none available
39210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     19.86% # attempts to use FU when none available
39310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     19.86% # attempts to use FU when none available
39410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     19.86% # attempts to use FU when none available
39510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     19.86% # attempts to use FU when none available
39610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     19.86% # attempts to use FU when none available
39710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     19.86% # attempts to use FU when none available
39810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     19.86% # attempts to use FU when none available
39910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     19.86% # attempts to use FU when none available
40010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     19.86% # attempts to use FU when none available
40110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     19.86% # attempts to use FU when none available
40210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     19.86% # attempts to use FU when none available
40310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     19.86% # attempts to use FU when none available
40410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     19.86% # attempts to use FU when none available
40510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     19.86% # attempts to use FU when none available
40610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     19.86% # attempts to use FU when none available
40710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     19.86% # attempts to use FU when none available
40810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     19.86% # attempts to use FU when none available
40910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     19.86% # attempts to use FU when none available
41010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     19.86% # attempts to use FU when none available
41110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     19.86% # attempts to use FU when none available
41210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     19.86% # attempts to use FU when none available
41310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     19.86% # attempts to use FU when none available
41410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead                     74     50.68%     70.55% # attempts to use FU when none available
41510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite                    43     29.45%    100.00% # attempts to use FU when none available
4168428SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4178428SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4188241SN/Asystem.cpu.iq.FU_type_0::No_OpClass                 2      0.02%      0.02% # Type of FU issued
41910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu                  7248     67.47%     67.49% # Type of FU issued
42010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult                    1      0.01%     67.50% # Type of FU issued
42110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.50% # Type of FU issued
42210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     67.52% # Type of FU issued
42310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.52% # Type of FU issued
42410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.52% # Type of FU issued
42510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.52% # Type of FU issued
42610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.52% # Type of FU issued
42710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.52% # Type of FU issued
42810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.52% # Type of FU issued
42910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.52% # Type of FU issued
43010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.52% # Type of FU issued
43110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.52% # Type of FU issued
43210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.52% # Type of FU issued
43310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.52% # Type of FU issued
43410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.52% # Type of FU issued
43510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.52% # Type of FU issued
43610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.52% # Type of FU issued
43710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.52% # Type of FU issued
43810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.52% # Type of FU issued
43910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.52% # Type of FU issued
44010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.52% # Type of FU issued
44110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.52% # Type of FU issued
44210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.52% # Type of FU issued
44310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.52% # Type of FU issued
44410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     67.52% # Type of FU issued
44510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.52% # Type of FU issued
44610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.52% # Type of FU issued
44710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.52% # Type of FU issued
44810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead                 2358     21.95%     89.47% # Type of FU issued
44910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite                1131     10.53%    100.00% # Type of FU issued
4508241SN/Asystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
4518241SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
45210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total                  10742                       # Type of FU issued
45310726Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.243312                       # Inst issue rate
45410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                         146                       # FU busy when requested
45510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.013592                       # FU busy rate (busy events/executed inst)
45610726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads              35814                       # Number of integer instruction queue reads
45710726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes             19169                       # Number of integer instruction queue writes
45810726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses         9787                       # Number of integer instruction queue wakeup accesses
4598428SN/Asystem.cpu.iq.fp_inst_queue_reads                  21                       # Number of floating instruction queue reads
4608428SN/Asystem.cpu.iq.fp_inst_queue_writes                 10                       # Number of floating instruction queue writes
4618428SN/Asystem.cpu.iq.fp_inst_queue_wakeup_accesses           10                       # Number of floating instruction queue wakeup accesses
46210726Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses                  10875                       # Number of integer alu accesses
4638428SN/Asystem.cpu.iq.fp_alu_accesses                      11                       # Number of floating point alu accesses
46410726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads               70                       # Number of loads that had data forwarded from stores
4658428SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
46610726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads         1497                       # Number of loads squashed
46710352Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses            0                       # Number of memory responses ignored because the instruction is squashed
46810352Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation           20                       # Number of memory ordering violations
46910726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores          450                       # Number of stores squashed
4708428SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
4718428SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
4728428SN/Asystem.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
47310726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked            65                       # Number of times an access to memory failed due to the cache being blocked
4748428SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
47510352Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles                    443                       # Number of cycles IEW is squashing
47610726Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                    1035                       # Number of cycles IEW is blocking
47710726Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles                    24                       # Number of cycles IEW is unblocking
47810726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts               13050                       # Number of instructions dispatched to IQ
47910726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts               109                       # Number of squashed instructions skipped by dispatch
48010726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts                  2680                       # Number of dispatched load instructions
48110726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts                 1315                       # Number of dispatched store instructions
48210352Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts                 28                       # Number of dispatched non-speculative instructions
48310726Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents                      0                       # Number of times the IQ has become full, causing a stall
48410726Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents                    22                       # Number of times the LSQ has become full, causing a stall
48510352Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents             20                       # Number of memory order violations
48610726Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect             81                       # Number of branches that were predicted taken incorrectly
48710352Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect          391                       # Number of branches that were predicted not taken incorrectly
48810726Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts                  472                       # Number of branch mispredicts detected at execute
48910726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts                 10248                       # Number of executed instructions
49010726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts                  2164                       # Number of load instructions executed
49110352Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts               494                       # Number of squashed instructions skipped in execute
4928428SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
49310726Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                            86                       # number of nop insts executed
49410726Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                         3270                       # number of memory reference insts executed
49510726Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                     1599                       # Number of branches executed
49610726Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                       1106                       # Number of stores executed
49710726Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     0.232123                       # Inst execution rate
49810726Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                           9960                       # cumulative count of insts sent to commit
49910726Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                          9797                       # cumulative count of insts written-back
50010726Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                      5308                       # num instructions producing a value
50110726Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                      7306                       # num instructions consuming a value
5028428SN/Asystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
50310726Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       0.221908                       # insts written-back per cycle
50410726Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.726526                       # average fanout of values written-back
5058428SN/Asystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
50610726Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts            6660                       # The number of squashed insts skipped by commit
5078428SN/Asystem.cpu.commit.commitNonSpecStalls              17                       # The number of times commit has been forced to stall to communicate backwards
50810352Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts               402                       # The number of times a branch was mispredicted
50910726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples        12983                       # Number of insts commited each cycle
51010726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.492105                       # Number of insts commited each cycle
51110726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.404730                       # Number of insts commited each cycle
5128428SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
51310726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0        10525     81.07%     81.07% # Number of insts commited each cycle
51410726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1         1166      8.98%     90.05% # Number of insts commited each cycle
51510726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2          505      3.89%     93.94% # Number of insts commited each cycle
51610726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3          209      1.61%     95.55% # Number of insts commited each cycle
51710726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4          137      1.06%     96.60% # Number of insts commited each cycle
51810726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5           75      0.58%     97.18% # Number of insts commited each cycle
51910726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6           89      0.69%     97.87% # Number of insts commited each cycle
52010726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7           87      0.67%     98.54% # Number of insts commited each cycle
52110726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8          190      1.46%    100.00% # Number of insts commited each cycle
5228428SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5238428SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5248428SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
52510726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total        12983                       # Number of insts commited each cycle
5269150SAli.Saidi@ARM.comsystem.cpu.commit.committedInsts                 6389                       # Number of instructions committed
5279150SAli.Saidi@ARM.comsystem.cpu.commit.committedOps                   6389                       # Number of ops (including micro ops) committed
5288428SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
5299150SAli.Saidi@ARM.comsystem.cpu.commit.refs                           2048                       # Number of memory references committed
5309150SAli.Saidi@ARM.comsystem.cpu.commit.loads                          1183                       # Number of loads committed
5318428SN/Asystem.cpu.commit.membars                           0                       # Number of memory barriers committed
5329150SAli.Saidi@ARM.comsystem.cpu.commit.branches                       1050                       # Number of branches committed
5338428SN/Asystem.cpu.commit.fp_insts                         10                       # Number of committed floating point instructions.
5349150SAli.Saidi@ARM.comsystem.cpu.commit.int_insts                      6307                       # Number of committed integer instructions.
5358428SN/Asystem.cpu.commit.function_calls                  127                       # Number of function calls committed.
53610220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass           19      0.30%      0.30% # Class of committed instruction
53710220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntAlu             4319     67.60%     67.90% # Class of committed instruction
53810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntMult               1      0.02%     67.91% # Class of committed instruction
53910220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntDiv                0      0.00%     67.91% # Class of committed instruction
54010220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatAdd              2      0.03%     67.94% # Class of committed instruction
54110220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     67.94% # Class of committed instruction
54210220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     67.94% # Class of committed instruction
54310220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     67.94% # Class of committed instruction
54410220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatDiv              0      0.00%     67.94% # Class of committed instruction
54510220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     67.94% # Class of committed instruction
54610220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     67.94% # Class of committed instruction
54710220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     67.94% # Class of committed instruction
54810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     67.94% # Class of committed instruction
54910220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     67.94% # Class of committed instruction
55010220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     67.94% # Class of committed instruction
55110220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     67.94% # Class of committed instruction
55210220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     67.94% # Class of committed instruction
55310220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     67.94% # Class of committed instruction
55410220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     67.94% # Class of committed instruction
55510220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     67.94% # Class of committed instruction
55610220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     67.94% # Class of committed instruction
55710220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     67.94% # Class of committed instruction
55810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     67.94% # Class of committed instruction
55910220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     67.94% # Class of committed instruction
56010220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     67.94% # Class of committed instruction
56110220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     67.94% # Class of committed instruction
56210220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     67.94% # Class of committed instruction
56310220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     67.94% # Class of committed instruction
56410220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     67.94% # Class of committed instruction
56510220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     67.94% # Class of committed instruction
56610220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemRead            1183     18.52%     86.46% # Class of committed instruction
56710220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemWrite            865     13.54%    100.00% # Class of committed instruction
56810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
56910220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
57010220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::total              6389                       # Class of committed instruction
57110726Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events                   190                       # number cycles where commit BW limit reached
5728428SN/Asystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
57310726Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                        25491                       # The number of ROB reads
57410726Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                       27316                       # The number of ROB writes
57510726Sandreas.hansson@arm.comsystem.cpu.timesIdled                             260                       # Number of times that the entire CPU went into an idle state and unscheduled itself
57610726Sandreas.hansson@arm.comsystem.cpu.idleCycles                           29964                       # Total number of cycles that the CPU has spent unscheduled due to idling
5779150SAli.Saidi@ARM.comsystem.cpu.committedInsts                        6372                       # Number of Instructions Simulated
5789150SAli.Saidi@ARM.comsystem.cpu.committedOps                          6372                       # Number of Ops (including micro ops) Simulated
57910726Sandreas.hansson@arm.comsystem.cpu.cpi                               6.928594                       # CPI: Cycles Per Instruction
58010726Sandreas.hansson@arm.comsystem.cpu.cpi_total                         6.928594                       # CPI: Total CPI of All Threads
58110726Sandreas.hansson@arm.comsystem.cpu.ipc                               0.144329                       # IPC: Instructions Per Cycle
58210726Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.144329                       # IPC: Total IPC of All Threads
58310726Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads                    13019                       # number of integer regfile reads
58410726Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes                    7461                       # number of integer regfile writes
5858428SN/Asystem.cpu.fp_regfile_reads                         8                       # number of floating regfile reads
5868428SN/Asystem.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
5878428SN/Asystem.cpu.misc_regfile_reads                       1                       # number of misc regfile reads
5888428SN/Asystem.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
58910628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements                 0                       # number of replacements
59010726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse           107.596270                       # Cycle average of tags in use
59110726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs                2347                       # Total number of references to valid blocks.
59210726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs               173                       # Sample count of references to valid blocks.
59310726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs             13.566474                       # Average number of references to valid blocks.
59410628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
59510726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   107.596270                       # Average occupied blocks per requestor
59610726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.026269                       # Average percentage of cache occupancy
59710726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.026269                       # Average percentage of cache occupancy
59810726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          173                       # Occupied blocks per task id
59910726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           47                       # Occupied blocks per task id
60010726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          126                       # Occupied blocks per task id
60110726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024     0.042236                       # Percentage of cache occupancy per task id
60210726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses              5893                       # Number of tag accesses
60310726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses             5893                       # Number of data accesses
60410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data         1838                       # number of ReadReq hits
60510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total            1838                       # number of ReadReq hits
60610726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data          509                       # number of WriteReq hits
60710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total            509                       # number of WriteReq hits
60810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data          2347                       # number of demand (read+write) hits
60910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total             2347                       # number of demand (read+write) hits
61010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data         2347                       # number of overall hits
61110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total            2347                       # number of overall hits
61210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data          157                       # number of ReadReq misses
61310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total           157                       # number of ReadReq misses
61410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data          356                       # number of WriteReq misses
61510726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total          356                       # number of WriteReq misses
61610726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data          513                       # number of demand (read+write) misses
61710726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total            513                       # number of demand (read+write) misses
61810726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data          513                       # number of overall misses
61910726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total           513                       # number of overall misses
62010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data     12056250                       # number of ReadReq miss cycles
62110726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total     12056250                       # number of ReadReq miss cycles
62210726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data     24043225                       # number of WriteReq miss cycles
62310726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total     24043225                       # number of WriteReq miss cycles
62410726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data     36099475                       # number of demand (read+write) miss cycles
62510726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total     36099475                       # number of demand (read+write) miss cycles
62610726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data     36099475                       # number of overall miss cycles
62710726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total     36099475                       # number of overall miss cycles
62810726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data         1995                       # number of ReadReq accesses(hits+misses)
62910726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total         1995                       # number of ReadReq accesses(hits+misses)
63010628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data          865                       # number of WriteReq accesses(hits+misses)
63110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total          865                       # number of WriteReq accesses(hits+misses)
63210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data         2860                       # number of demand (read+write) accesses
63310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total         2860                       # number of demand (read+write) accesses
63410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data         2860                       # number of overall (read+write) accesses
63510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total         2860                       # number of overall (read+write) accesses
63610726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.078697                       # miss rate for ReadReq accesses
63710726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.078697                       # miss rate for ReadReq accesses
63810726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.411561                       # miss rate for WriteReq accesses
63910726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.411561                       # miss rate for WriteReq accesses
64010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.179371                       # miss rate for demand accesses
64110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.179371                       # miss rate for demand accesses
64210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.179371                       # miss rate for overall accesses
64310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.179371                       # miss rate for overall accesses
64410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 76791.401274                       # average ReadReq miss latency
64510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 76791.401274                       # average ReadReq miss latency
64610726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 67537.148876                       # average WriteReq miss latency
64710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 67537.148876                       # average WriteReq miss latency
64810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 70369.346979                       # average overall miss latency
64910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 70369.346979                       # average overall miss latency
65010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 70369.346979                       # average overall miss latency
65110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 70369.346979                       # average overall miss latency
65210726Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs         2245                       # number of cycles access was blocked
65310628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
65410726Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs                38                       # number of cycles access was blocked
65510628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
65610726Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    59.078947                       # average number of cycles each access was blocked
65710628Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
65810628Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
65910628Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
66010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data           56                       # number of ReadReq MSHR hits
66110726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total           56                       # number of ReadReq MSHR hits
66210726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data          284                       # number of WriteReq MSHR hits
66310726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total          284                       # number of WriteReq MSHR hits
66410726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data          340                       # number of demand (read+write) MSHR hits
66510726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total          340                       # number of demand (read+write) MSHR hits
66610726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data          340                       # number of overall MSHR hits
66710726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total          340                       # number of overall MSHR hits
66810726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data          101                       # number of ReadReq MSHR misses
66910726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total          101                       # number of ReadReq MSHR misses
67010628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data           72                       # number of WriteReq MSHR misses
67110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total           72                       # number of WriteReq MSHR misses
67210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data          173                       # number of demand (read+write) MSHR misses
67310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total          173                       # number of demand (read+write) MSHR misses
67410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data          173                       # number of overall MSHR misses
67510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total          173                       # number of overall MSHR misses
67610726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      8557250                       # number of ReadReq MSHR miss cycles
67710726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total      8557250                       # number of ReadReq MSHR miss cycles
67810726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      5645250                       # number of WriteReq MSHR miss cycles
67910726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total      5645250                       # number of WriteReq MSHR miss cycles
68010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data     14202500                       # number of demand (read+write) MSHR miss cycles
68110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total     14202500                       # number of demand (read+write) MSHR miss cycles
68210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data     14202500                       # number of overall MSHR miss cycles
68310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total     14202500                       # number of overall MSHR miss cycles
68410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.050627                       # mshr miss rate for ReadReq accesses
68510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.050627                       # mshr miss rate for ReadReq accesses
68610628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.083237                       # mshr miss rate for WriteReq accesses
68710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.083237                       # mshr miss rate for WriteReq accesses
68810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.060490                       # mshr miss rate for demand accesses
68910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.060490                       # mshr miss rate for demand accesses
69010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.060490                       # mshr miss rate for overall accesses
69110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.060490                       # mshr miss rate for overall accesses
69210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 84725.247525                       # average ReadReq mshr miss latency
69310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 84725.247525                       # average ReadReq mshr miss latency
69410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 78406.250000                       # average WriteReq mshr miss latency
69510726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 78406.250000                       # average WriteReq mshr miss latency
69610726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 82095.375723                       # average overall mshr miss latency
69710726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 82095.375723                       # average overall mshr miss latency
69810726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 82095.375723                       # average overall mshr miss latency
69910726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 82095.375723                       # average overall mshr miss latency
70010628Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
7019838Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements                 0                       # number of replacements
70210726Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           158.400693                       # Cycle average of tags in use
70310726Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs                1716                       # Total number of references to valid blocks.
7049838Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs               314                       # Sample count of references to valid blocks.
70510726Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs              5.464968                       # Average number of references to valid blocks.
7069838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
70710726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   158.400693                       # Average occupied blocks per requestor
70810726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.077344                       # Average percentage of cache occupancy
70910726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.077344                       # Average percentage of cache occupancy
71010036SAli.Saidi@ARM.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          314                       # Occupied blocks per task id
71110726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0          139                       # Occupied blocks per task id
71210726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          175                       # Occupied blocks per task id
71310036SAli.Saidi@ARM.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.153320                       # Percentage of cache occupancy per task id
71410726Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses              4704                       # Number of tag accesses
71510726Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses             4704                       # Number of data accesses
71610726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst         1716                       # number of ReadReq hits
71710726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total            1716                       # number of ReadReq hits
71810726Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst          1716                       # number of demand (read+write) hits
71910726Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total             1716                       # number of demand (read+write) hits
72010726Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst         1716                       # number of overall hits
72110726Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total            1716                       # number of overall hits
72210726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst          479                       # number of ReadReq misses
72310726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total           479                       # number of ReadReq misses
72410726Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst          479                       # number of demand (read+write) misses
72510726Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total            479                       # number of demand (read+write) misses
72610726Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst          479                       # number of overall misses
72710726Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total           479                       # number of overall misses
72810726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst     34067500                       # number of ReadReq miss cycles
72910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total     34067500                       # number of ReadReq miss cycles
73010726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst     34067500                       # number of demand (read+write) miss cycles
73110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total     34067500                       # number of demand (read+write) miss cycles
73210726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst     34067500                       # number of overall miss cycles
73310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total     34067500                       # number of overall miss cycles
73410726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         2195                       # number of ReadReq accesses(hits+misses)
73510726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total         2195                       # number of ReadReq accesses(hits+misses)
73610726Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst         2195                       # number of demand (read+write) accesses
73710726Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total         2195                       # number of demand (read+write) accesses
73810726Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst         2195                       # number of overall (read+write) accesses
73910726Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total         2195                       # number of overall (read+write) accesses
74010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.218223                       # miss rate for ReadReq accesses
74110726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.218223                       # miss rate for ReadReq accesses
74210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.218223                       # miss rate for demand accesses
74310726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.218223                       # miss rate for demand accesses
74410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.218223                       # miss rate for overall accesses
74510726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.218223                       # miss rate for overall accesses
74610726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 71122.129436                       # average ReadReq miss latency
74710726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 71122.129436                       # average ReadReq miss latency
74810726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 71122.129436                       # average overall miss latency
74910726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 71122.129436                       # average overall miss latency
75010726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 71122.129436                       # average overall miss latency
75110726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 71122.129436                       # average overall miss latency
7528428SN/Asystem.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
7538428SN/Asystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
7548428SN/Asystem.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
7558428SN/Asystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
7568983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
7578983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
7588428SN/Asystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
7598428SN/Asystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
76010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst          165                       # number of ReadReq MSHR hits
76110726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total          165                       # number of ReadReq MSHR hits
76210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst          165                       # number of demand (read+write) MSHR hits
76310726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total          165                       # number of demand (read+write) MSHR hits
76410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst          165                       # number of overall MSHR hits
76510726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total          165                       # number of overall MSHR hits
76610352Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          314                       # number of ReadReq MSHR misses
76710352Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total          314                       # number of ReadReq MSHR misses
76810352Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          314                       # number of demand (read+write) MSHR misses
76910352Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total          314                       # number of demand (read+write) MSHR misses
77010352Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          314                       # number of overall MSHR misses
77110352Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total          314                       # number of overall MSHR misses
77210726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     24276250                       # number of ReadReq MSHR miss cycles
77310726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total     24276250                       # number of ReadReq MSHR miss cycles
77410726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst     24276250                       # number of demand (read+write) MSHR miss cycles
77510726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total     24276250                       # number of demand (read+write) MSHR miss cycles
77610726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst     24276250                       # number of overall MSHR miss cycles
77710726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total     24276250                       # number of overall MSHR miss cycles
77810726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.143052                       # mshr miss rate for ReadReq accesses
77910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.143052                       # mshr miss rate for ReadReq accesses
78010726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.143052                       # mshr miss rate for demand accesses
78110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.143052                       # mshr miss rate for demand accesses
78210726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.143052                       # mshr miss rate for overall accesses
78310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.143052                       # mshr miss rate for overall accesses
78410726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 77312.898089                       # average ReadReq mshr miss latency
78510726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 77312.898089                       # average ReadReq mshr miss latency
78610726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 77312.898089                       # average overall mshr miss latency
78710726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 77312.898089                       # average overall mshr miss latency
78810726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 77312.898089                       # average overall mshr miss latency
78910726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 77312.898089                       # average overall mshr miss latency
7908428SN/Asystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
7919838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements                0                       # number of replacements
79210726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse          219.195035                       # Cycle average of tags in use
7939838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs                  1                       # Total number of references to valid blocks.
79410726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs              414                       # Sample count of references to valid blocks.
79510726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs             0.002415                       # Average number of references to valid blocks.
7969838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
79710726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst   158.471795                       # Average occupied blocks per requestor
79810726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data    60.723240                       # Average occupied blocks per requestor
79910352Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.004836                       # Average percentage of cache occupancy
80010726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.001853                       # Average percentage of cache occupancy
80110726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.006689                       # Average percentage of cache occupancy
80210726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024          414                       # Occupied blocks per task id
80310726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0          175                       # Occupied blocks per task id
80410726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1          239                       # Occupied blocks per task id
80510726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.012634                       # Percentage of cache occupancy per task id
80610726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses             4382                       # Number of tag accesses
80710726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses            4382                       # Number of data accesses
8088835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst            1                       # number of ReadReq hits
8098835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_hits::total              1                       # number of ReadReq hits
8108835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
8118835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
8128835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
8138835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::total              1                       # number of overall hits
81410352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst          313                       # number of ReadReq misses
81510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data          101                       # number of ReadReq misses
81610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total          414                       # number of ReadReq misses
81710242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data           72                       # number of ReadExReq misses
81810242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_misses::total           72                       # number of ReadExReq misses
81910352Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst          313                       # number of demand (read+write) misses
82010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data          173                       # number of demand (read+write) misses
82110726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total           486                       # number of demand (read+write) misses
82210352Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst          313                       # number of overall misses
82310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data          173                       # number of overall misses
82410726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total          486                       # number of overall misses
82510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst     23950750                       # number of ReadReq miss cycles
82610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data      8448250                       # number of ReadReq miss cycles
82710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total     32399000                       # number of ReadReq miss cycles
82810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data      5570250                       # number of ReadExReq miss cycles
82910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total      5570250                       # number of ReadExReq miss cycles
83010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst     23950750                       # number of demand (read+write) miss cycles
83110726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data     14018500                       # number of demand (read+write) miss cycles
83210726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total     37969250                       # number of demand (read+write) miss cycles
83310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst     23950750                       # number of overall miss cycles
83410726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data     14018500                       # number of overall miss cycles
83510726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total     37969250                       # number of overall miss cycles
83610352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst          314                       # number of ReadReq accesses(hits+misses)
83710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data          101                       # number of ReadReq accesses(hits+misses)
83810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total          415                       # number of ReadReq accesses(hits+misses)
83910242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data           72                       # number of ReadExReq accesses(hits+misses)
84010242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_accesses::total           72                       # number of ReadExReq accesses(hits+misses)
84110352Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst          314                       # number of demand (read+write) accesses
84210726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data          173                       # number of demand (read+write) accesses
84310726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total          487                       # number of demand (read+write) accesses
84410352Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst          314                       # number of overall (read+write) accesses
84510726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data          173                       # number of overall (read+write) accesses
84610726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total          487                       # number of overall (read+write) accesses
84710352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.996815                       # miss rate for ReadReq accesses
8488835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
84910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.997590                       # miss rate for ReadReq accesses
8508835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
8519055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
85210352Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.996815                       # miss rate for demand accesses
8538835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
85410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.997947                       # miss rate for demand accesses
85510352Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.996815                       # miss rate for overall accesses
8568835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
85710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.997947                       # miss rate for overall accesses
85810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76519.968051                       # average ReadReq miss latency
85910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 83646.039604                       # average ReadReq miss latency
86010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 78258.454106                       # average ReadReq miss latency
86110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77364.583333                       # average ReadExReq miss latency
86210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 77364.583333                       # average ReadExReq miss latency
86310726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76519.968051                       # average overall miss latency
86410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 81031.791908                       # average overall miss latency
86510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 78126.028807                       # average overall miss latency
86610726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76519.968051                       # average overall miss latency
86710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 81031.791908                       # average overall miss latency
86810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 78126.028807                       # average overall miss latency
8698428SN/Asystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
8708428SN/Asystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
8718428SN/Asystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
8728428SN/Asystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
8738983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
8748983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
8758428SN/Asystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
8768428SN/Asystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
87710352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          313                       # number of ReadReq MSHR misses
87810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data          101                       # number of ReadReq MSHR misses
87910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total          414                       # number of ReadReq MSHR misses
88010242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           72                       # number of ReadExReq MSHR misses
88110242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total           72                       # number of ReadExReq MSHR misses
88210352Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst          313                       # number of demand (read+write) MSHR misses
88310726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data          173                       # number of demand (read+write) MSHR misses
88410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total          486                       # number of demand (read+write) MSHR misses
88510352Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst          313                       # number of overall MSHR misses
88610726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data          173                       # number of overall MSHR misses
88710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total          486                       # number of overall MSHR misses
88810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     20032750                       # number of ReadReq MSHR miss cycles
88910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      7188250                       # number of ReadReq MSHR miss cycles
89010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total     27221000                       # number of ReadReq MSHR miss cycles
89110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      4674250                       # number of ReadExReq MSHR miss cycles
89210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total      4674250                       # number of ReadExReq MSHR miss cycles
89310726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     20032750                       # number of demand (read+write) MSHR miss cycles
89410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data     11862500                       # number of demand (read+write) MSHR miss cycles
89510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total     31895250                       # number of demand (read+write) MSHR miss cycles
89610726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     20032750                       # number of overall MSHR miss cycles
89710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data     11862500                       # number of overall MSHR miss cycles
89810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total     31895250                       # number of overall MSHR miss cycles
89910352Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.996815                       # mshr miss rate for ReadReq accesses
9008835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
90110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.997590                       # mshr miss rate for ReadReq accesses
9028835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
9039055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
90410352Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996815                       # mshr miss rate for demand accesses
9058835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
90610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.997947                       # mshr miss rate for demand accesses
90710352Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996815                       # mshr miss rate for overall accesses
9088835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
90910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.997947                       # mshr miss rate for overall accesses
91010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64002.396166                       # average ReadReq mshr miss latency
91110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71170.792079                       # average ReadReq mshr miss latency
91210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 65751.207729                       # average ReadReq mshr miss latency
91310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64920.138889                       # average ReadExReq mshr miss latency
91410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64920.138889                       # average ReadExReq mshr miss latency
91510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64002.396166                       # average overall mshr miss latency
91610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68569.364162                       # average overall mshr miss latency
91710726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 65628.086420                       # average overall mshr miss latency
91810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64002.396166                       # average overall mshr miss latency
91910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68569.364162                       # average overall mshr miss latency
92010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 65628.086420                       # average overall mshr miss latency
9218428SN/Asystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
92210726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq            415                       # Transaction distribution
92310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp           415                       # Transaction distribution
92410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq           72                       # Transaction distribution
92510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp           72                       # Transaction distribution
92610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          628                       # Packet count per connected master and slave (bytes)
92710726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          346                       # Packet count per connected master and slave (bytes)
92810726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total               974                       # Packet count per connected master and slave (bytes)
92910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        20096                       # Cumulative packet size per connected master and slave (bytes)
93010726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        11072                       # Cumulative packet size per connected master and slave (bytes)
93110726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total              31168                       # Cumulative packet size per connected master and slave (bytes)
93210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
93310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples          487                       # Request fanout histogram
93410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean               1                       # Request fanout histogram
93510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev              0                       # Request fanout histogram
93610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
93710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
93810726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1                487    100.00%    100.00% # Request fanout histogram
93910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
94010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
94110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            1                       # Request fanout histogram
94210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
94310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total            487                       # Request fanout histogram
94410726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy         243500                       # Layer occupancy (ticks)
94510726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          1.1                       # Layer utilization (%)
94610726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy        535750                       # Layer occupancy (ticks)
94710726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          2.4                       # Layer utilization (%)
94810726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy        285500                       # Layer occupancy (ticks)
94910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          1.3                       # Layer utilization (%)
95010726Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq                 414                       # Transaction distribution
95110726Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp                414                       # Transaction distribution
95210628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq                72                       # Transaction distribution
95310628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp               72                       # Transaction distribution
95410726Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          972                       # Packet count per connected master and slave (bytes)
95510726Sandreas.hansson@arm.comsystem.membus.pkt_count::total                    972                       # Packet count per connected master and slave (bytes)
95610726Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        31104                       # Cumulative packet size per connected master and slave (bytes)
95710726Sandreas.hansson@arm.comsystem.membus.pkt_size::total                   31104                       # Cumulative packet size per connected master and slave (bytes)
95810628Sandreas.hansson@arm.comsystem.membus.snoops                                0                       # Total snoops (count)
95910726Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples               486                       # Request fanout histogram
96010628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean                    0                       # Request fanout histogram
96110628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
96210628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
96310726Sandreas.hansson@arm.comsystem.membus.snoop_fanout::0                     486    100.00%    100.00% # Request fanout histogram
96410628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
96510628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
96610628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value               0                       # Request fanout histogram
96710628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value               0                       # Request fanout histogram
96810726Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total                 486                       # Request fanout histogram
96910726Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy              605500                       # Layer occupancy (ticks)
97010726Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               2.7                       # Layer utilization (%)
97110726Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy            2581250                       # Layer occupancy (ticks)
97210726Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization             11.7                       # Layer utilization (%)
9733096SN/A
9743096SN/A---------- End Simulation Statistics   ----------
975