stats.txt revision 10433:821cbe4a183b
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.148694 # Number of seconds simulated 4sim_ticks 148694012000 # Number of ticks simulated 5final_tick 148694012000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 81223 # Simulator instruction rate (inst/s) 8host_op_rate 136137 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 91445548 # Simulator tick rate (ticks/s) 10host_mem_usage 288088 # Number of bytes of host memory used 11host_seconds 1626.04 # Real time elapsed on the host 12sim_insts 132071192 # Number of instructions simulated 13sim_ops 221363384 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 223936 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 125888 # Number of bytes read from this memory 18system.physmem.bytes_read::total 349824 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 223936 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 223936 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 3499 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 1967 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 5466 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 1506019 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 846625 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 2352643 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 1506019 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 1506019 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 1506019 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 846625 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 2352643 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 5466 # Number of read requests accepted 33system.physmem.writeReqs 0 # Number of write requests accepted 34system.physmem.readBursts 5466 # Number of DRAM read bursts, including those serviced by the write queue 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 36system.physmem.bytesReadDRAM 349824 # Total number of bytes read from DRAM 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 39system.physmem.bytesReadSys 349824 # Total read bytes from the system interface side 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 43system.physmem.neitherReadNorWriteReqs 296 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 294 # Per bank write bursts 45system.physmem.perBankRdBursts::1 361 # Per bank write bursts 46system.physmem.perBankRdBursts::2 463 # Per bank write bursts 47system.physmem.perBankRdBursts::3 372 # Per bank write bursts 48system.physmem.perBankRdBursts::4 337 # Per bank write bursts 49system.physmem.perBankRdBursts::5 332 # Per bank write bursts 50system.physmem.perBankRdBursts::6 400 # Per bank write bursts 51system.physmem.perBankRdBursts::7 384 # Per bank write bursts 52system.physmem.perBankRdBursts::8 341 # Per bank write bursts 53system.physmem.perBankRdBursts::9 282 # Per bank write bursts 54system.physmem.perBankRdBursts::10 235 # Per bank write bursts 55system.physmem.perBankRdBursts::11 262 # Per bank write bursts 56system.physmem.perBankRdBursts::12 222 # Per bank write bursts 57system.physmem.perBankRdBursts::13 508 # Per bank write bursts 58system.physmem.perBankRdBursts::14 392 # Per bank write bursts 59system.physmem.perBankRdBursts::15 281 # Per bank write bursts 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 78system.physmem.totGap 148693969000 # Total gap between requests 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) 85system.physmem.readPktSize::6 5466 # Read request sizes (log2) 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) 93system.physmem.rdQLenPdf::0 4370 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 896 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 174 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 125system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 189system.physmem.bytesPerActivate::samples 1125 # Bytes accessed per row activation 190system.physmem.bytesPerActivate::mean 309.532444 # Bytes accessed per row activation 191system.physmem.bytesPerActivate::gmean 178.678629 # Bytes accessed per row activation 192system.physmem.bytesPerActivate::stdev 328.994757 # Bytes accessed per row activation 193system.physmem.bytesPerActivate::0-127 454 40.36% 40.36% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::128-255 235 20.89% 61.24% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::256-383 101 8.98% 70.22% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::384-511 52 4.62% 74.84% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::512-639 60 5.33% 80.18% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::640-767 59 5.24% 85.42% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::768-895 19 1.69% 87.11% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::896-1023 20 1.78% 88.89% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1024-1151 125 11.11% 100.00% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::total 1125 # Bytes accessed per row activation 203system.physmem.totQLat 38946250 # Total ticks spent queuing 204system.physmem.totMemAccLat 141433750 # Total ticks spent from burst creation until serviced by the DRAM 205system.physmem.totBusLat 27330000 # Total ticks spent in databus transfers 206system.physmem.avgQLat 7125.18 # Average queueing delay per DRAM burst 207system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 208system.physmem.avgMemAccLat 25875.18 # Average memory access latency per DRAM burst 209system.physmem.avgRdBW 2.35 # Average DRAM read bandwidth in MiByte/s 210system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 211system.physmem.avgRdBWSys 2.35 # Average system read bandwidth in MiByte/s 212system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 213system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 214system.physmem.busUtil 0.02 # Data bus utilization in percentage 215system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads 216system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 217system.physmem.avgRdQLen 1.09 # Average read queue length when enqueuing 218system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 219system.physmem.readRowHits 4331 # Number of row buffer hits during reads 220system.physmem.writeRowHits 0 # Number of row buffer hits during writes 221system.physmem.readRowHitRate 79.24 # Row buffer hit rate for reads 222system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 223system.physmem.avgGap 27203433.77 # Average gap between requests 224system.physmem.pageHitRate 79.24 # Row buffer hit rate, read and write combined 225system.physmem.memoryStateTime::IDLE 142073657250 # Time in different power states 226system.physmem.memoryStateTime::REF 4964960000 # Time in different power states 227system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 228system.physmem.memoryStateTime::ACT 1647900000 # Time in different power states 229system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 230system.physmem.actEnergy::0 4982040 # Energy for activate commands per rank (pJ) 231system.physmem.actEnergy::1 3500280 # Energy for activate commands per rank (pJ) 232system.physmem.preEnergy::0 2718375 # Energy for precharge commands per rank (pJ) 233system.physmem.preEnergy::1 1909875 # Energy for precharge commands per rank (pJ) 234system.physmem.readEnergy::0 22776000 # Energy for read commands per rank (pJ) 235system.physmem.readEnergy::1 19507800 # Energy for read commands per rank (pJ) 236system.physmem.writeEnergy::0 0 # Energy for write commands per rank (pJ) 237system.physmem.writeEnergy::1 0 # Energy for write commands per rank (pJ) 238system.physmem.refreshEnergy::0 9711461760 # Energy for refresh commands per rank (pJ) 239system.physmem.refreshEnergy::1 9711461760 # Energy for refresh commands per rank (pJ) 240system.physmem.actBackEnergy::0 4022315865 # Energy for active background per rank (pJ) 241system.physmem.actBackEnergy::1 3825718020 # Energy for active background per rank (pJ) 242system.physmem.preBackEnergy::0 85683555000 # Energy for precharge background per rank (pJ) 243system.physmem.preBackEnergy::1 85856009250 # Energy for precharge background per rank (pJ) 244system.physmem.totalEnergy::0 99447809040 # Total energy per rank (pJ) 245system.physmem.totalEnergy::1 99418106985 # Total energy per rank (pJ) 246system.physmem.averagePower::0 668.842205 # Core power per rank (mW) 247system.physmem.averagePower::1 668.642442 # Core power per rank (mW) 248system.membus.trans_dist::ReadReq 3933 # Transaction distribution 249system.membus.trans_dist::ReadResp 3932 # Transaction distribution 250system.membus.trans_dist::UpgradeReq 296 # Transaction distribution 251system.membus.trans_dist::UpgradeResp 296 # Transaction distribution 252system.membus.trans_dist::ReadExReq 1533 # Transaction distribution 253system.membus.trans_dist::ReadExResp 1533 # Transaction distribution 254system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11523 # Packet count per connected master and slave (bytes) 255system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11523 # Packet count per connected master and slave (bytes) 256system.membus.pkt_count::total 11523 # Packet count per connected master and slave (bytes) 257system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 349760 # Cumulative packet size per connected master and slave (bytes) 258system.membus.pkt_size_system.cpu.l2cache.mem_side::total 349760 # Cumulative packet size per connected master and slave (bytes) 259system.membus.pkt_size::total 349760 # Cumulative packet size per connected master and slave (bytes) 260system.membus.snoops 0 # Total snoops (count) 261system.membus.snoop_fanout::samples 5762 # Request fanout histogram 262system.membus.snoop_fanout::mean 0 # Request fanout histogram 263system.membus.snoop_fanout::stdev 0 # Request fanout histogram 264system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 265system.membus.snoop_fanout::0 5762 100.00% 100.00% # Request fanout histogram 266system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 267system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 268system.membus.snoop_fanout::min_value 0 # Request fanout histogram 269system.membus.snoop_fanout::max_value 0 # Request fanout histogram 270system.membus.snoop_fanout::total 5762 # Request fanout histogram 271system.membus.reqLayer0.occupancy 7167000 # Layer occupancy (ticks) 272system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) 273system.membus.respLayer1.occupancy 51861454 # Layer occupancy (ticks) 274system.membus.respLayer1.utilization 0.0 # Layer utilization (%) 275system.cpu_clk_domain.clock 500 # Clock period in ticks 276system.cpu.branchPred.lookups 22382097 # Number of BP lookups 277system.cpu.branchPred.condPredicted 22382097 # Number of conditional branches predicted 278system.cpu.branchPred.condIncorrect 1553409 # Number of conditional branches incorrect 279system.cpu.branchPred.BTBLookups 14143770 # Number of BTB lookups 280system.cpu.branchPred.BTBHits 13239374 # Number of BTB hits 281system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 282system.cpu.branchPred.BTBHitPct 93.605694 # BTB Hit Percentage 283system.cpu.branchPred.usedRAS 1523861 # Number of times the RAS was used to get a target. 284system.cpu.branchPred.RASInCorrect 22060 # Number of incorrect RAS predictions. 285system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks 286system.cpu.workload.num_syscalls 400 # Number of system calls 287system.cpu.numCycles 297388032 # number of cpu cycles simulated 288system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 289system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 290system.cpu.fetch.icacheStallCycles 27880008 # Number of cycles fetch is stalled on an Icache miss 291system.cpu.fetch.Insts 249058784 # Number of instructions fetch has processed 292system.cpu.fetch.Branches 22382097 # Number of branches that fetch encountered 293system.cpu.fetch.predictedBranches 14763235 # Number of branches that fetch has predicted taken 294system.cpu.fetch.Cycles 267434691 # Number of cycles fetch has run and was not squashing or blocked 295system.cpu.fetch.SquashCycles 3695048 # Number of cycles fetch has spent squashing 296system.cpu.fetch.TlbCycles 15 # Number of cycles fetch has spent waiting for tlb 297system.cpu.fetch.MiscStallCycles 4561 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 298system.cpu.fetch.PendingTrapStallCycles 42381 # Number of stall cycles due to pending traps 299system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions 300system.cpu.fetch.IcacheWaitRetryStallCycles 113 # Number of stall cycles due to full MSHR 301system.cpu.fetch.CacheLines 26649696 # Number of cache lines fetched 302system.cpu.fetch.IcacheSquashes 257275 # Number of outstanding Icache misses that were squashed 303system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed 304system.cpu.fetch.rateDist::samples 297209306 # Number of instructions fetched each cycle (Total) 305system.cpu.fetch.rateDist::mean 1.380725 # Number of instructions fetched each cycle (Total) 306system.cpu.fetch.rateDist::stdev 2.789359 # Number of instructions fetched each cycle (Total) 307system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 308system.cpu.fetch.rateDist::0 229177022 77.11% 77.11% # Number of instructions fetched each cycle (Total) 309system.cpu.fetch.rateDist::1 5084587 1.71% 78.82% # Number of instructions fetched each cycle (Total) 310system.cpu.fetch.rateDist::2 4138437 1.39% 80.21% # Number of instructions fetched each cycle (Total) 311system.cpu.fetch.rateDist::3 4791887 1.61% 81.83% # Number of instructions fetched each cycle (Total) 312system.cpu.fetch.rateDist::4 4876855 1.64% 83.47% # Number of instructions fetched each cycle (Total) 313system.cpu.fetch.rateDist::5 5109175 1.72% 85.19% # Number of instructions fetched each cycle (Total) 314system.cpu.fetch.rateDist::6 5334492 1.79% 86.98% # Number of instructions fetched each cycle (Total) 315system.cpu.fetch.rateDist::7 4008000 1.35% 88.33% # Number of instructions fetched each cycle (Total) 316system.cpu.fetch.rateDist::8 34688851 11.67% 100.00% # Number of instructions fetched each cycle (Total) 317system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 318system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 319system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 320system.cpu.fetch.rateDist::total 297209306 # Number of instructions fetched each cycle (Total) 321system.cpu.fetch.branchRate 0.075262 # Number of branch fetches per cycle 322system.cpu.fetch.rate 0.837488 # Number of inst fetches per cycle 323system.cpu.decode.IdleCycles 16317003 # Number of cycles decode is idle 324system.cpu.decode.BlockedCycles 231094890 # Number of cycles decode is blocked 325system.cpu.decode.RunCycles 26094955 # Number of cycles decode is running 326system.cpu.decode.UnblockCycles 21854934 # Number of cycles decode is unblocking 327system.cpu.decode.SquashCycles 1847524 # Number of cycles decode is squashing 328system.cpu.decode.DecodedInsts 359064274 # Number of instructions handled by decode 329system.cpu.rename.SquashCycles 1847524 # Number of cycles rename is squashing 330system.cpu.rename.IdleCycles 24114798 # Number of cycles rename is idle 331system.cpu.rename.BlockCycles 162761005 # Number of cycles rename is blocking 332system.cpu.rename.serializeStallCycles 33475 # count of cycles rename stalled for serializing inst 333system.cpu.rename.RunCycles 38241804 # Number of cycles rename is running 334system.cpu.rename.UnblockCycles 70210700 # Number of cycles rename is unblocking 335system.cpu.rename.RenamedInsts 350324590 # Number of instructions processed by rename 336system.cpu.rename.ROBFullEvents 42142 # Number of times rename has blocked due to ROB full 337system.cpu.rename.IQFullEvents 61992199 # Number of times rename has blocked due to IQ full 338system.cpu.rename.LQFullEvents 7946895 # Number of times rename has blocked due to LQ full 339system.cpu.rename.SQFullEvents 152925 # Number of times rename has blocked due to SQ full 340system.cpu.rename.RenamedOperands 405428411 # Number of destination operands rename has renamed 341system.cpu.rename.RenameLookups 972465740 # Number of register rename lookups that rename has made 342system.cpu.rename.int_rename_lookups 641794462 # Number of integer rename lookups 343system.cpu.rename.fp_rename_lookups 4665474 # Number of floating rename lookups 344system.cpu.rename.CommittedMaps 259429450 # Number of HB maps that are committed 345system.cpu.rename.UndoneMaps 145998961 # Number of HB maps that are undone due to squashing 346system.cpu.rename.serializingInsts 2154 # count of serializing insts renamed 347system.cpu.rename.tempSerializingInsts 2076 # count of temporary serializing insts renamed 348system.cpu.rename.skidInsts 128653734 # count of insts added to the skid buffer 349system.cpu.memDep0.insertedLoads 89733483 # Number of loads inserted to the mem dependence unit. 350system.cpu.memDep0.insertedStores 32018253 # Number of stores inserted to the mem dependence unit. 351system.cpu.memDep0.conflictingLoads 63985001 # Number of conflicting loads. 352system.cpu.memDep0.conflictingStores 21567740 # Number of conflicting stores. 353system.cpu.iq.iqInstsAdded 341091248 # Number of instructions added to the IQ (excludes non-spec) 354system.cpu.iq.iqNonSpecInstsAdded 4877 # Number of non-speculative instructions added to the IQ 355system.cpu.iq.iqInstsIssued 266696686 # Number of instructions issued 356system.cpu.iq.iqSquashedInstsIssued 73290 # Number of squashed instructions issued 357system.cpu.iq.iqSquashedInstsExamined 119329162 # Number of squashed instructions iterated over during squash; mainly for profiling 358system.cpu.iq.iqSquashedOperandsExamined 250439001 # Number of squashed operands that are examined and possibly removed from graph 359system.cpu.iq.iqSquashedNonSpecRemoved 3632 # Number of squashed non-spec instructions that were removed 360system.cpu.iq.issued_per_cycle::samples 297209306 # Number of insts issued each cycle 361system.cpu.iq.issued_per_cycle::mean 0.897336 # Number of insts issued each cycle 362system.cpu.iq.issued_per_cycle::stdev 1.363195 # Number of insts issued each cycle 363system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 364system.cpu.iq.issued_per_cycle::0 171484109 57.70% 57.70% # Number of insts issued each cycle 365system.cpu.iq.issued_per_cycle::1 54269493 18.26% 75.96% # Number of insts issued each cycle 366system.cpu.iq.issued_per_cycle::2 33638460 11.32% 87.28% # Number of insts issued each cycle 367system.cpu.iq.issued_per_cycle::3 19147986 6.44% 93.72% # Number of insts issued each cycle 368system.cpu.iq.issued_per_cycle::4 10817239 3.64% 97.36% # Number of insts issued each cycle 369system.cpu.iq.issued_per_cycle::5 4351297 1.46% 98.82% # Number of insts issued each cycle 370system.cpu.iq.issued_per_cycle::6 2217356 0.75% 99.57% # Number of insts issued each cycle 371system.cpu.iq.issued_per_cycle::7 890190 0.30% 99.87% # Number of insts issued each cycle 372system.cpu.iq.issued_per_cycle::8 393176 0.13% 100.00% # Number of insts issued each cycle 373system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 374system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 375system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 376system.cpu.iq.issued_per_cycle::total 297209306 # Number of insts issued each cycle 377system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 378system.cpu.iq.fu_full::IntAlu 237582 7.35% 7.35% # attempts to use FU when none available 379system.cpu.iq.fu_full::IntMult 0 0.00% 7.35% # attempts to use FU when none available 380system.cpu.iq.fu_full::IntDiv 0 0.00% 7.35% # attempts to use FU when none available 381system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.35% # attempts to use FU when none available 382system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.35% # attempts to use FU when none available 383system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.35% # attempts to use FU when none available 384system.cpu.iq.fu_full::FloatMult 0 0.00% 7.35% # attempts to use FU when none available 385system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.35% # attempts to use FU when none available 386system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.35% # attempts to use FU when none available 387system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.35% # attempts to use FU when none available 388system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.35% # attempts to use FU when none available 389system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.35% # attempts to use FU when none available 390system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.35% # attempts to use FU when none available 391system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.35% # attempts to use FU when none available 392system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.35% # attempts to use FU when none available 393system.cpu.iq.fu_full::SimdMult 0 0.00% 7.35% # attempts to use FU when none available 394system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.35% # attempts to use FU when none available 395system.cpu.iq.fu_full::SimdShift 0 0.00% 7.35% # attempts to use FU when none available 396system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.35% # attempts to use FU when none available 397system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.35% # attempts to use FU when none available 398system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.35% # attempts to use FU when none available 399system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.35% # attempts to use FU when none available 400system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.35% # attempts to use FU when none available 401system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.35% # attempts to use FU when none available 402system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.35% # attempts to use FU when none available 403system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.35% # attempts to use FU when none available 404system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.35% # attempts to use FU when none available 405system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.35% # attempts to use FU when none available 406system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.35% # attempts to use FU when none available 407system.cpu.iq.fu_full::MemRead 2582537 79.93% 87.28% # attempts to use FU when none available 408system.cpu.iq.fu_full::MemWrite 410926 12.72% 100.00% # attempts to use FU when none available 409system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 410system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 411system.cpu.iq.FU_type_0::No_OpClass 1211351 0.45% 0.45% # Type of FU issued 412system.cpu.iq.FU_type_0::IntAlu 167148119 62.67% 63.13% # Type of FU issued 413system.cpu.iq.FU_type_0::IntMult 789126 0.30% 63.42% # Type of FU issued 414system.cpu.iq.FU_type_0::IntDiv 7035938 2.64% 66.06% # Type of FU issued 415system.cpu.iq.FU_type_0::FloatAdd 1214032 0.46% 66.52% # Type of FU issued 416system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.52% # Type of FU issued 417system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.52% # Type of FU issued 418system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.52% # Type of FU issued 419system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.52% # Type of FU issued 420system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.52% # Type of FU issued 421system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.52% # Type of FU issued 422system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.52% # Type of FU issued 423system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.52% # Type of FU issued 424system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.52% # Type of FU issued 425system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.52% # Type of FU issued 426system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.52% # Type of FU issued 427system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.52% # Type of FU issued 428system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.52% # Type of FU issued 429system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.52% # Type of FU issued 430system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.52% # Type of FU issued 431system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.52% # Type of FU issued 432system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.52% # Type of FU issued 433system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.52% # Type of FU issued 434system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.52% # Type of FU issued 435system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.52% # Type of FU issued 436system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.52% # Type of FU issued 437system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.52% # Type of FU issued 438system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.52% # Type of FU issued 439system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.52% # Type of FU issued 440system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.52% # Type of FU issued 441system.cpu.iq.FU_type_0::MemRead 66518900 24.94% 91.46% # Type of FU issued 442system.cpu.iq.FU_type_0::MemWrite 22779220 8.54% 100.00% # Type of FU issued 443system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 444system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 445system.cpu.iq.FU_type_0::total 266696686 # Type of FU issued 446system.cpu.iq.rate 0.896797 # Inst issue rate 447system.cpu.iq.fu_busy_cnt 3231045 # FU busy when requested 448system.cpu.iq.fu_busy_rate 0.012115 # FU busy rate (busy events/executed inst) 449system.cpu.iq.int_inst_queue_reads 828907957 # Number of integer instruction queue reads 450system.cpu.iq.int_inst_queue_writes 456425026 # Number of integer instruction queue writes 451system.cpu.iq.int_inst_queue_wakeup_accesses 260744620 # Number of integer instruction queue wakeup accesses 452system.cpu.iq.fp_inst_queue_reads 4999056 # Number of floating instruction queue reads 453system.cpu.iq.fp_inst_queue_writes 4321531 # Number of floating instruction queue writes 454system.cpu.iq.fp_inst_queue_wakeup_accesses 2398079 # Number of floating instruction queue wakeup accesses 455system.cpu.iq.int_alu_accesses 266200144 # Number of integer alu accesses 456system.cpu.iq.fp_alu_accesses 2516236 # Number of floating point alu accesses 457system.cpu.iew.lsq.thread0.forwLoads 18853700 # Number of loads that had data forwarded from stores 458system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 459system.cpu.iew.lsq.thread0.squashedLoads 33083896 # Number of loads squashed 460system.cpu.iew.lsq.thread0.ignoredResponses 14048 # Number of memory responses ignored because the instruction is squashed 461system.cpu.iew.lsq.thread0.memOrderViolation 327034 # Number of memory ordering violations 462system.cpu.iew.lsq.thread0.squashedStores 11502536 # Number of stores squashed 463system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 464system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 465system.cpu.iew.lsq.thread0.rescheduledLoads 52807 # Number of loads that were rescheduled 466system.cpu.iew.lsq.thread0.cacheBlocked 19 # Number of times an access to memory failed due to the cache being blocked 467system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 468system.cpu.iew.iewSquashCycles 1847524 # Number of cycles IEW is squashing 469system.cpu.iew.iewBlockCycles 126225383 # Number of cycles IEW is blocking 470system.cpu.iew.iewUnblockCycles 5553775 # Number of cycles IEW is unblocking 471system.cpu.iew.iewDispatchedInsts 341096125 # Number of instructions dispatched to IQ 472system.cpu.iew.iewDispSquashedInsts 111900 # Number of squashed instructions skipped by dispatch 473system.cpu.iew.iewDispLoadInsts 89733483 # Number of dispatched load instructions 474system.cpu.iew.iewDispStoreInsts 32018253 # Number of dispatched store instructions 475system.cpu.iew.iewDispNonSpecInsts 2073 # Number of dispatched non-speculative instructions 476system.cpu.iew.iewIQFullEvents 2221761 # Number of times the IQ has become full, causing a stall 477system.cpu.iew.iewLSQFullEvents 397558 # Number of times the LSQ has become full, causing a stall 478system.cpu.iew.memOrderViolationEvents 327034 # Number of memory order violations 479system.cpu.iew.predictedTakenIncorrect 687554 # Number of branches that were predicted taken incorrectly 480system.cpu.iew.predictedNotTakenIncorrect 924641 # Number of branches that were predicted not taken incorrectly 481system.cpu.iew.branchMispredicts 1612195 # Number of branch mispredicts detected at execute 482system.cpu.iew.iewExecutedInsts 264577830 # Number of executed instructions 483system.cpu.iew.iewExecLoadInsts 65651803 # Number of load instructions executed 484system.cpu.iew.iewExecSquashedInsts 2118856 # Number of squashed instructions skipped in execute 485system.cpu.iew.exec_swp 0 # number of swp insts executed 486system.cpu.iew.exec_nop 0 # number of nop insts executed 487system.cpu.iew.exec_refs 88227876 # number of memory reference insts executed 488system.cpu.iew.exec_branches 14574542 # Number of branches executed 489system.cpu.iew.exec_stores 22576073 # Number of stores executed 490system.cpu.iew.exec_rate 0.889672 # Inst execution rate 491system.cpu.iew.wb_sent 263857804 # cumulative count of insts sent to commit 492system.cpu.iew.wb_count 263142699 # cumulative count of insts written-back 493system.cpu.iew.wb_producers 208771445 # num instructions producing a value 494system.cpu.iew.wb_consumers 376756650 # num instructions consuming a value 495system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 496system.cpu.iew.wb_rate 0.884846 # insts written-back per cycle 497system.cpu.iew.wb_fanout 0.554128 # average fanout of values written-back 498system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 499system.cpu.commit.commitSquashedInsts 119784082 # The number of squashed insts skipped by commit 500system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards 501system.cpu.commit.branchMispredicts 1557714 # The number of times a branch was mispredicted 502system.cpu.commit.committed_per_cycle::samples 280934179 # Number of insts commited each cycle 503system.cpu.commit.committed_per_cycle::mean 0.787955 # Number of insts commited each cycle 504system.cpu.commit.committed_per_cycle::stdev 1.593006 # Number of insts commited each cycle 505system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 506system.cpu.commit.committed_per_cycle::0 181002456 64.43% 64.43% # Number of insts commited each cycle 507system.cpu.commit.committed_per_cycle::1 57799506 20.57% 85.00% # Number of insts commited each cycle 508system.cpu.commit.committed_per_cycle::2 14236358 5.07% 90.07% # Number of insts commited each cycle 509system.cpu.commit.committed_per_cycle::3 11930779 4.25% 94.32% # Number of insts commited each cycle 510system.cpu.commit.committed_per_cycle::4 4218902 1.50% 95.82% # Number of insts commited each cycle 511system.cpu.commit.committed_per_cycle::5 2886432 1.03% 96.85% # Number of insts commited each cycle 512system.cpu.commit.committed_per_cycle::6 918195 0.33% 97.17% # Number of insts commited each cycle 513system.cpu.commit.committed_per_cycle::7 1050521 0.37% 97.55% # Number of insts commited each cycle 514system.cpu.commit.committed_per_cycle::8 6891030 2.45% 100.00% # Number of insts commited each cycle 515system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 516system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 517system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 518system.cpu.commit.committed_per_cycle::total 280934179 # Number of insts commited each cycle 519system.cpu.commit.committedInsts 132071192 # Number of instructions committed 520system.cpu.commit.committedOps 221363384 # Number of ops (including micro ops) committed 521system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 522system.cpu.commit.refs 77165304 # Number of memory references committed 523system.cpu.commit.loads 56649587 # Number of loads committed 524system.cpu.commit.membars 0 # Number of memory barriers committed 525system.cpu.commit.branches 12326938 # Number of branches committed 526system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions. 527system.cpu.commit.int_insts 219019985 # Number of committed integer instructions. 528system.cpu.commit.function_calls 797818 # Number of function calls committed. 529system.cpu.commit.op_class_0::No_OpClass 1176721 0.53% 0.53% # Class of committed instruction 530system.cpu.commit.op_class_0::IntAlu 134111832 60.58% 61.12% # Class of committed instruction 531system.cpu.commit.op_class_0::IntMult 772953 0.35% 61.47% # Class of committed instruction 532system.cpu.commit.op_class_0::IntDiv 7031501 3.18% 64.64% # Class of committed instruction 533system.cpu.commit.op_class_0::FloatAdd 1105073 0.50% 65.14% # Class of committed instruction 534system.cpu.commit.op_class_0::FloatCmp 0 0.00% 65.14% # Class of committed instruction 535system.cpu.commit.op_class_0::FloatCvt 0 0.00% 65.14% # Class of committed instruction 536system.cpu.commit.op_class_0::FloatMult 0 0.00% 65.14% # Class of committed instruction 537system.cpu.commit.op_class_0::FloatDiv 0 0.00% 65.14% # Class of committed instruction 538system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 65.14% # Class of committed instruction 539system.cpu.commit.op_class_0::SimdAdd 0 0.00% 65.14% # Class of committed instruction 540system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 65.14% # Class of committed instruction 541system.cpu.commit.op_class_0::SimdAlu 0 0.00% 65.14% # Class of committed instruction 542system.cpu.commit.op_class_0::SimdCmp 0 0.00% 65.14% # Class of committed instruction 543system.cpu.commit.op_class_0::SimdCvt 0 0.00% 65.14% # Class of committed instruction 544system.cpu.commit.op_class_0::SimdMisc 0 0.00% 65.14% # Class of committed instruction 545system.cpu.commit.op_class_0::SimdMult 0 0.00% 65.14% # Class of committed instruction 546system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 65.14% # Class of committed instruction 547system.cpu.commit.op_class_0::SimdShift 0 0.00% 65.14% # Class of committed instruction 548system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 65.14% # Class of committed instruction 549system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 65.14% # Class of committed instruction 550system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 65.14% # Class of committed instruction 551system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 65.14% # Class of committed instruction 552system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 65.14% # Class of committed instruction 553system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 65.14% # Class of committed instruction 554system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 65.14% # Class of committed instruction 555system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 65.14% # Class of committed instruction 556system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.14% # Class of committed instruction 557system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.14% # Class of committed instruction 558system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.14% # Class of committed instruction 559system.cpu.commit.op_class_0::MemRead 56649587 25.59% 90.73% # Class of committed instruction 560system.cpu.commit.op_class_0::MemWrite 20515717 9.27% 100.00% # Class of committed instruction 561system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 562system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 563system.cpu.commit.op_class_0::total 221363384 # Class of committed instruction 564system.cpu.commit.bw_lim_events 6891030 # number cycles where commit BW limit reached 565system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 566system.cpu.rob.rob_reads 615190615 # The number of ROB reads 567system.cpu.rob.rob_writes 698614568 # The number of ROB writes 568system.cpu.timesIdled 3122 # Number of times that the entire CPU went into an idle state and unscheduled itself 569system.cpu.idleCycles 178726 # Total number of cycles that the CPU has spent unscheduled due to idling 570system.cpu.committedInsts 132071192 # Number of Instructions Simulated 571system.cpu.committedOps 221363384 # Number of Ops (including micro ops) Simulated 572system.cpu.cpi 2.251725 # CPI: Cycles Per Instruction 573system.cpu.cpi_total 2.251725 # CPI: Total CPI of All Threads 574system.cpu.ipc 0.444104 # IPC: Instructions Per Cycle 575system.cpu.ipc_total 0.444104 # IPC: Total IPC of All Threads 576system.cpu.int_regfile_reads 456361988 # number of integer regfile reads 577system.cpu.int_regfile_writes 239113538 # number of integer regfile writes 578system.cpu.fp_regfile_reads 3275482 # number of floating regfile reads 579system.cpu.fp_regfile_writes 2058196 # number of floating regfile writes 580system.cpu.cc_regfile_reads 102983282 # number of cc regfile reads 581system.cpu.cc_regfile_writes 60177632 # number of cc regfile writes 582system.cpu.misc_regfile_reads 136798826 # number of misc regfile reads 583system.cpu.misc_regfile_writes 1689 # number of misc regfile writes 584system.cpu.toL2Bus.trans_dist::ReadReq 8736 # Transaction distribution 585system.cpu.toL2Bus.trans_dist::ReadResp 8734 # Transaction distribution 586system.cpu.toL2Bus.trans_dist::Writeback 10 # Transaction distribution 587system.cpu.toL2Bus.trans_dist::UpgradeReq 299 # Transaction distribution 588system.cpu.toL2Bus.trans_dist::UpgradeResp 299 # Transaction distribution 589system.cpu.toL2Bus.trans_dist::ReadExReq 1538 # Transaction distribution 590system.cpu.toL2Bus.trans_dist::ReadExResp 1538 # Transaction distribution 591system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16221 # Packet count per connected master and slave (bytes) 592system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4632 # Packet count per connected master and slave (bytes) 593system.cpu.toL2Bus.pkt_count::total 20853 # Packet count per connected master and slave (bytes) 594system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 509376 # Cumulative packet size per connected master and slave (bytes) 595system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 129408 # Cumulative packet size per connected master and slave (bytes) 596system.cpu.toL2Bus.pkt_size::total 638784 # Cumulative packet size per connected master and slave (bytes) 597system.cpu.toL2Bus.snoops 301 # Total snoops (count) 598system.cpu.toL2Bus.snoop_fanout::samples 10583 # Request fanout histogram 599system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram 600system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 601system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 602system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 603system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram 604system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram 605system.cpu.toL2Bus.snoop_fanout::3 10583 100.00% 100.00% # Request fanout histogram 606system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram 607system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 608system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram 609system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram 610system.cpu.toL2Bus.snoop_fanout::total 10583 # Request fanout histogram 611system.cpu.toL2Bus.reqLayer0.occupancy 5301999 # Layer occupancy (ticks) 612system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) 613system.cpu.toL2Bus.respLayer0.occupancy 12991249 # Layer occupancy (ticks) 614system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 615system.cpu.toL2Bus.respLayer1.occupancy 3546296 # Layer occupancy (ticks) 616system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) 617system.cpu.icache.tags.replacements 5983 # number of replacements 618system.cpu.icache.tags.tagsinuse 1649.665059 # Cycle average of tags in use 619system.cpu.icache.tags.total_refs 26639065 # Total number of references to valid blocks. 620system.cpu.icache.tags.sampled_refs 7962 # Sample count of references to valid blocks. 621system.cpu.icache.tags.avg_refs 3345.775559 # Average number of references to valid blocks. 622system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 623system.cpu.icache.tags.occ_blocks::cpu.inst 1649.665059 # Average occupied blocks per requestor 624system.cpu.icache.tags.occ_percent::cpu.inst 0.805501 # Average percentage of cache occupancy 625system.cpu.icache.tags.occ_percent::total 0.805501 # Average percentage of cache occupancy 626system.cpu.icache.tags.occ_task_id_blocks::1024 1979 # Occupied blocks per task id 627system.cpu.icache.tags.age_task_id_blocks_1024::0 100 # Occupied blocks per task id 628system.cpu.icache.tags.age_task_id_blocks_1024::1 166 # Occupied blocks per task id 629system.cpu.icache.tags.age_task_id_blocks_1024::2 796 # Occupied blocks per task id 630system.cpu.icache.tags.age_task_id_blocks_1024::3 127 # Occupied blocks per task id 631system.cpu.icache.tags.age_task_id_blocks_1024::4 790 # Occupied blocks per task id 632system.cpu.icache.tags.occ_task_id_percent::1024 0.966309 # Percentage of cache occupancy per task id 633system.cpu.icache.tags.tag_accesses 53307648 # Number of tag accesses 634system.cpu.icache.tags.data_accesses 53307648 # Number of data accesses 635system.cpu.icache.ReadReq_hits::cpu.inst 26639065 # number of ReadReq hits 636system.cpu.icache.ReadReq_hits::total 26639065 # number of ReadReq hits 637system.cpu.icache.demand_hits::cpu.inst 26639065 # number of demand (read+write) hits 638system.cpu.icache.demand_hits::total 26639065 # number of demand (read+write) hits 639system.cpu.icache.overall_hits::cpu.inst 26639065 # number of overall hits 640system.cpu.icache.overall_hits::total 26639065 # number of overall hits 641system.cpu.icache.ReadReq_misses::cpu.inst 10629 # number of ReadReq misses 642system.cpu.icache.ReadReq_misses::total 10629 # number of ReadReq misses 643system.cpu.icache.demand_misses::cpu.inst 10629 # number of demand (read+write) misses 644system.cpu.icache.demand_misses::total 10629 # number of demand (read+write) misses 645system.cpu.icache.overall_misses::cpu.inst 10629 # number of overall misses 646system.cpu.icache.overall_misses::total 10629 # number of overall misses 647system.cpu.icache.ReadReq_miss_latency::cpu.inst 394374749 # number of ReadReq miss cycles 648system.cpu.icache.ReadReq_miss_latency::total 394374749 # number of ReadReq miss cycles 649system.cpu.icache.demand_miss_latency::cpu.inst 394374749 # number of demand (read+write) miss cycles 650system.cpu.icache.demand_miss_latency::total 394374749 # number of demand (read+write) miss cycles 651system.cpu.icache.overall_miss_latency::cpu.inst 394374749 # number of overall miss cycles 652system.cpu.icache.overall_miss_latency::total 394374749 # number of overall miss cycles 653system.cpu.icache.ReadReq_accesses::cpu.inst 26649694 # number of ReadReq accesses(hits+misses) 654system.cpu.icache.ReadReq_accesses::total 26649694 # number of ReadReq accesses(hits+misses) 655system.cpu.icache.demand_accesses::cpu.inst 26649694 # number of demand (read+write) accesses 656system.cpu.icache.demand_accesses::total 26649694 # number of demand (read+write) accesses 657system.cpu.icache.overall_accesses::cpu.inst 26649694 # number of overall (read+write) accesses 658system.cpu.icache.overall_accesses::total 26649694 # number of overall (read+write) accesses 659system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000399 # miss rate for ReadReq accesses 660system.cpu.icache.ReadReq_miss_rate::total 0.000399 # miss rate for ReadReq accesses 661system.cpu.icache.demand_miss_rate::cpu.inst 0.000399 # miss rate for demand accesses 662system.cpu.icache.demand_miss_rate::total 0.000399 # miss rate for demand accesses 663system.cpu.icache.overall_miss_rate::cpu.inst 0.000399 # miss rate for overall accesses 664system.cpu.icache.overall_miss_rate::total 0.000399 # miss rate for overall accesses 665system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 37103.655000 # average ReadReq miss latency 666system.cpu.icache.ReadReq_avg_miss_latency::total 37103.655000 # average ReadReq miss latency 667system.cpu.icache.demand_avg_miss_latency::cpu.inst 37103.655000 # average overall miss latency 668system.cpu.icache.demand_avg_miss_latency::total 37103.655000 # average overall miss latency 669system.cpu.icache.overall_avg_miss_latency::cpu.inst 37103.655000 # average overall miss latency 670system.cpu.icache.overall_avg_miss_latency::total 37103.655000 # average overall miss latency 671system.cpu.icache.blocked_cycles::no_mshrs 1302 # number of cycles access was blocked 672system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 673system.cpu.icache.blocked::no_mshrs 30 # number of cycles access was blocked 674system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 675system.cpu.icache.avg_blocked_cycles::no_mshrs 43.400000 # average number of cycles each access was blocked 676system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 677system.cpu.icache.fast_writes 0 # number of fast writes performed 678system.cpu.icache.cache_copies 0 # number of cache copies performed 679system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2367 # number of ReadReq MSHR hits 680system.cpu.icache.ReadReq_mshr_hits::total 2367 # number of ReadReq MSHR hits 681system.cpu.icache.demand_mshr_hits::cpu.inst 2367 # number of demand (read+write) MSHR hits 682system.cpu.icache.demand_mshr_hits::total 2367 # number of demand (read+write) MSHR hits 683system.cpu.icache.overall_mshr_hits::cpu.inst 2367 # number of overall MSHR hits 684system.cpu.icache.overall_mshr_hits::total 2367 # number of overall MSHR hits 685system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8262 # number of ReadReq MSHR misses 686system.cpu.icache.ReadReq_mshr_misses::total 8262 # number of ReadReq MSHR misses 687system.cpu.icache.demand_mshr_misses::cpu.inst 8262 # number of demand (read+write) MSHR misses 688system.cpu.icache.demand_mshr_misses::total 8262 # number of demand (read+write) MSHR misses 689system.cpu.icache.overall_mshr_misses::cpu.inst 8262 # number of overall MSHR misses 690system.cpu.icache.overall_mshr_misses::total 8262 # number of overall MSHR misses 691system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 293853251 # number of ReadReq MSHR miss cycles 692system.cpu.icache.ReadReq_mshr_miss_latency::total 293853251 # number of ReadReq MSHR miss cycles 693system.cpu.icache.demand_mshr_miss_latency::cpu.inst 293853251 # number of demand (read+write) MSHR miss cycles 694system.cpu.icache.demand_mshr_miss_latency::total 293853251 # number of demand (read+write) MSHR miss cycles 695system.cpu.icache.overall_mshr_miss_latency::cpu.inst 293853251 # number of overall MSHR miss cycles 696system.cpu.icache.overall_mshr_miss_latency::total 293853251 # number of overall MSHR miss cycles 697system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000310 # mshr miss rate for ReadReq accesses 698system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000310 # mshr miss rate for ReadReq accesses 699system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000310 # mshr miss rate for demand accesses 700system.cpu.icache.demand_mshr_miss_rate::total 0.000310 # mshr miss rate for demand accesses 701system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000310 # mshr miss rate for overall accesses 702system.cpu.icache.overall_mshr_miss_rate::total 0.000310 # mshr miss rate for overall accesses 703system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35566.842290 # average ReadReq mshr miss latency 704system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35566.842290 # average ReadReq mshr miss latency 705system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35566.842290 # average overall mshr miss latency 706system.cpu.icache.demand_avg_mshr_miss_latency::total 35566.842290 # average overall mshr miss latency 707system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35566.842290 # average overall mshr miss latency 708system.cpu.icache.overall_avg_mshr_miss_latency::total 35566.842290 # average overall mshr miss latency 709system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 710system.cpu.l2cache.tags.replacements 0 # number of replacements 711system.cpu.l2cache.tags.tagsinuse 2653.963036 # Cycle average of tags in use 712system.cpu.l2cache.tags.total_refs 4507 # Total number of references to valid blocks. 713system.cpu.l2cache.tags.sampled_refs 3933 # Sample count of references to valid blocks. 714system.cpu.l2cache.tags.avg_refs 1.145945 # Average number of references to valid blocks. 715system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 716system.cpu.l2cache.tags.occ_blocks::writebacks 1.072767 # Average occupied blocks per requestor 717system.cpu.l2cache.tags.occ_blocks::cpu.inst 2333.691994 # Average occupied blocks per requestor 718system.cpu.l2cache.tags.occ_blocks::cpu.data 319.198275 # Average occupied blocks per requestor 719system.cpu.l2cache.tags.occ_percent::writebacks 0.000033 # Average percentage of cache occupancy 720system.cpu.l2cache.tags.occ_percent::cpu.inst 0.071219 # Average percentage of cache occupancy 721system.cpu.l2cache.tags.occ_percent::cpu.data 0.009741 # Average percentage of cache occupancy 722system.cpu.l2cache.tags.occ_percent::total 0.080993 # Average percentage of cache occupancy 723system.cpu.l2cache.tags.occ_task_id_blocks::1024 3933 # Occupied blocks per task id 724system.cpu.l2cache.tags.age_task_id_blocks_1024::0 46 # Occupied blocks per task id 725system.cpu.l2cache.tags.age_task_id_blocks_1024::1 148 # Occupied blocks per task id 726system.cpu.l2cache.tags.age_task_id_blocks_1024::2 904 # Occupied blocks per task id 727system.cpu.l2cache.tags.age_task_id_blocks_1024::3 148 # Occupied blocks per task id 728system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2687 # Occupied blocks per task id 729system.cpu.l2cache.tags.occ_task_id_percent::1024 0.120026 # Percentage of cache occupancy per task id 730system.cpu.l2cache.tags.tag_accesses 87730 # Number of tag accesses 731system.cpu.l2cache.tags.data_accesses 87730 # Number of data accesses 732system.cpu.l2cache.ReadReq_hits::cpu.inst 4461 # number of ReadReq hits 733system.cpu.l2cache.ReadReq_hits::cpu.data 40 # number of ReadReq hits 734system.cpu.l2cache.ReadReq_hits::total 4501 # number of ReadReq hits 735system.cpu.l2cache.Writeback_hits::writebacks 10 # number of Writeback hits 736system.cpu.l2cache.Writeback_hits::total 10 # number of Writeback hits 737system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits 738system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits 739system.cpu.l2cache.ReadExReq_hits::cpu.data 5 # number of ReadExReq hits 740system.cpu.l2cache.ReadExReq_hits::total 5 # number of ReadExReq hits 741system.cpu.l2cache.demand_hits::cpu.inst 4461 # number of demand (read+write) hits 742system.cpu.l2cache.demand_hits::cpu.data 45 # number of demand (read+write) hits 743system.cpu.l2cache.demand_hits::total 4506 # number of demand (read+write) hits 744system.cpu.l2cache.overall_hits::cpu.inst 4461 # number of overall hits 745system.cpu.l2cache.overall_hits::cpu.data 45 # number of overall hits 746system.cpu.l2cache.overall_hits::total 4506 # number of overall hits 747system.cpu.l2cache.ReadReq_misses::cpu.inst 3500 # number of ReadReq misses 748system.cpu.l2cache.ReadReq_misses::cpu.data 434 # number of ReadReq misses 749system.cpu.l2cache.ReadReq_misses::total 3934 # number of ReadReq misses 750system.cpu.l2cache.UpgradeReq_misses::cpu.data 296 # number of UpgradeReq misses 751system.cpu.l2cache.UpgradeReq_misses::total 296 # number of UpgradeReq misses 752system.cpu.l2cache.ReadExReq_misses::cpu.data 1533 # number of ReadExReq misses 753system.cpu.l2cache.ReadExReq_misses::total 1533 # number of ReadExReq misses 754system.cpu.l2cache.demand_misses::cpu.inst 3500 # number of demand (read+write) misses 755system.cpu.l2cache.demand_misses::cpu.data 1967 # number of demand (read+write) misses 756system.cpu.l2cache.demand_misses::total 5467 # number of demand (read+write) misses 757system.cpu.l2cache.overall_misses::cpu.inst 3500 # number of overall misses 758system.cpu.l2cache.overall_misses::cpu.data 1967 # number of overall misses 759system.cpu.l2cache.overall_misses::total 5467 # number of overall misses 760system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 240675250 # number of ReadReq miss cycles 761system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32902250 # number of ReadReq miss cycles 762system.cpu.l2cache.ReadReq_miss_latency::total 273577500 # number of ReadReq miss cycles 763system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 103297250 # number of ReadExReq miss cycles 764system.cpu.l2cache.ReadExReq_miss_latency::total 103297250 # number of ReadExReq miss cycles 765system.cpu.l2cache.demand_miss_latency::cpu.inst 240675250 # number of demand (read+write) miss cycles 766system.cpu.l2cache.demand_miss_latency::cpu.data 136199500 # number of demand (read+write) miss cycles 767system.cpu.l2cache.demand_miss_latency::total 376874750 # number of demand (read+write) miss cycles 768system.cpu.l2cache.overall_miss_latency::cpu.inst 240675250 # number of overall miss cycles 769system.cpu.l2cache.overall_miss_latency::cpu.data 136199500 # number of overall miss cycles 770system.cpu.l2cache.overall_miss_latency::total 376874750 # number of overall miss cycles 771system.cpu.l2cache.ReadReq_accesses::cpu.inst 7961 # number of ReadReq accesses(hits+misses) 772system.cpu.l2cache.ReadReq_accesses::cpu.data 474 # number of ReadReq accesses(hits+misses) 773system.cpu.l2cache.ReadReq_accesses::total 8435 # number of ReadReq accesses(hits+misses) 774system.cpu.l2cache.Writeback_accesses::writebacks 10 # number of Writeback accesses(hits+misses) 775system.cpu.l2cache.Writeback_accesses::total 10 # number of Writeback accesses(hits+misses) 776system.cpu.l2cache.UpgradeReq_accesses::cpu.data 299 # number of UpgradeReq accesses(hits+misses) 777system.cpu.l2cache.UpgradeReq_accesses::total 299 # number of UpgradeReq accesses(hits+misses) 778system.cpu.l2cache.ReadExReq_accesses::cpu.data 1538 # number of ReadExReq accesses(hits+misses) 779system.cpu.l2cache.ReadExReq_accesses::total 1538 # number of ReadExReq accesses(hits+misses) 780system.cpu.l2cache.demand_accesses::cpu.inst 7961 # number of demand (read+write) accesses 781system.cpu.l2cache.demand_accesses::cpu.data 2012 # number of demand (read+write) accesses 782system.cpu.l2cache.demand_accesses::total 9973 # number of demand (read+write) accesses 783system.cpu.l2cache.overall_accesses::cpu.inst 7961 # number of overall (read+write) accesses 784system.cpu.l2cache.overall_accesses::cpu.data 2012 # number of overall (read+write) accesses 785system.cpu.l2cache.overall_accesses::total 9973 # number of overall (read+write) accesses 786system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.439643 # miss rate for ReadReq accesses 787system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.915612 # miss rate for ReadReq accesses 788system.cpu.l2cache.ReadReq_miss_rate::total 0.466390 # miss rate for ReadReq accesses 789system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.989967 # miss rate for UpgradeReq accesses 790system.cpu.l2cache.UpgradeReq_miss_rate::total 0.989967 # miss rate for UpgradeReq accesses 791system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.996749 # miss rate for ReadExReq accesses 792system.cpu.l2cache.ReadExReq_miss_rate::total 0.996749 # miss rate for ReadExReq accesses 793system.cpu.l2cache.demand_miss_rate::cpu.inst 0.439643 # miss rate for demand accesses 794system.cpu.l2cache.demand_miss_rate::cpu.data 0.977634 # miss rate for demand accesses 795system.cpu.l2cache.demand_miss_rate::total 0.548180 # miss rate for demand accesses 796system.cpu.l2cache.overall_miss_rate::cpu.inst 0.439643 # miss rate for overall accesses 797system.cpu.l2cache.overall_miss_rate::cpu.data 0.977634 # miss rate for overall accesses 798system.cpu.l2cache.overall_miss_rate::total 0.548180 # miss rate for overall accesses 799system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68764.357143 # average ReadReq miss latency 800system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75811.635945 # average ReadReq miss latency 801system.cpu.l2cache.ReadReq_avg_miss_latency::total 69541.814947 # average ReadReq miss latency 802system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 67382.420091 # average ReadExReq miss latency 803system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67382.420091 # average ReadExReq miss latency 804system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68764.357143 # average overall miss latency 805system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69242.247077 # average overall miss latency 806system.cpu.l2cache.demand_avg_miss_latency::total 68936.299616 # average overall miss latency 807system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68764.357143 # average overall miss latency 808system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69242.247077 # average overall miss latency 809system.cpu.l2cache.overall_avg_miss_latency::total 68936.299616 # average overall miss latency 810system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 811system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 812system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 813system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 814system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 815system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 816system.cpu.l2cache.fast_writes 0 # number of fast writes performed 817system.cpu.l2cache.cache_copies 0 # number of cache copies performed 818system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3500 # number of ReadReq MSHR misses 819system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 434 # number of ReadReq MSHR misses 820system.cpu.l2cache.ReadReq_mshr_misses::total 3934 # number of ReadReq MSHR misses 821system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 296 # number of UpgradeReq MSHR misses 822system.cpu.l2cache.UpgradeReq_mshr_misses::total 296 # number of UpgradeReq MSHR misses 823system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1533 # number of ReadExReq MSHR misses 824system.cpu.l2cache.ReadExReq_mshr_misses::total 1533 # number of ReadExReq MSHR misses 825system.cpu.l2cache.demand_mshr_misses::cpu.inst 3500 # number of demand (read+write) MSHR misses 826system.cpu.l2cache.demand_mshr_misses::cpu.data 1967 # number of demand (read+write) MSHR misses 827system.cpu.l2cache.demand_mshr_misses::total 5467 # number of demand (read+write) MSHR misses 828system.cpu.l2cache.overall_mshr_misses::cpu.inst 3500 # number of overall MSHR misses 829system.cpu.l2cache.overall_mshr_misses::cpu.data 1967 # number of overall MSHR misses 830system.cpu.l2cache.overall_mshr_misses::total 5467 # number of overall MSHR misses 831system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 196802250 # number of ReadReq MSHR miss cycles 832system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27518750 # number of ReadReq MSHR miss cycles 833system.cpu.l2cache.ReadReq_mshr_miss_latency::total 224321000 # number of ReadReq MSHR miss cycles 834system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 2960795 # number of UpgradeReq MSHR miss cycles 835system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 2960795 # number of UpgradeReq MSHR miss cycles 836system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 83847750 # number of ReadExReq MSHR miss cycles 837system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 83847750 # number of ReadExReq MSHR miss cycles 838system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 196802250 # number of demand (read+write) MSHR miss cycles 839system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 111366500 # number of demand (read+write) MSHR miss cycles 840system.cpu.l2cache.demand_mshr_miss_latency::total 308168750 # number of demand (read+write) MSHR miss cycles 841system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 196802250 # number of overall MSHR miss cycles 842system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 111366500 # number of overall MSHR miss cycles 843system.cpu.l2cache.overall_mshr_miss_latency::total 308168750 # number of overall MSHR miss cycles 844system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.439643 # mshr miss rate for ReadReq accesses 845system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.915612 # mshr miss rate for ReadReq accesses 846system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.466390 # mshr miss rate for ReadReq accesses 847system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.989967 # mshr miss rate for UpgradeReq accesses 848system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.989967 # mshr miss rate for UpgradeReq accesses 849system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.996749 # mshr miss rate for ReadExReq accesses 850system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.996749 # mshr miss rate for ReadExReq accesses 851system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.439643 # mshr miss rate for demand accesses 852system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.977634 # mshr miss rate for demand accesses 853system.cpu.l2cache.demand_mshr_miss_rate::total 0.548180 # mshr miss rate for demand accesses 854system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.439643 # mshr miss rate for overall accesses 855system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.977634 # mshr miss rate for overall accesses 856system.cpu.l2cache.overall_mshr_miss_rate::total 0.548180 # mshr miss rate for overall accesses 857system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56229.214286 # average ReadReq mshr miss latency 858system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63407.258065 # average ReadReq mshr miss latency 859system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57021.098119 # average ReadReq mshr miss latency 860system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10002.685811 # average UpgradeReq mshr miss latency 861system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10002.685811 # average UpgradeReq mshr miss latency 862system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54695.205479 # average ReadExReq mshr miss latency 863system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54695.205479 # average ReadExReq mshr miss latency 864system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56229.214286 # average overall mshr miss latency 865system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56617.437722 # average overall mshr miss latency 866system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56368.895189 # average overall mshr miss latency 867system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56229.214286 # average overall mshr miss latency 868system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56617.437722 # average overall mshr miss latency 869system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56368.895189 # average overall mshr miss latency 870system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 871system.cpu.dcache.tags.replacements 52 # number of replacements 872system.cpu.dcache.tags.tagsinuse 1451.665096 # Cycle average of tags in use 873system.cpu.dcache.tags.total_refs 67147234 # Total number of references to valid blocks. 874system.cpu.dcache.tags.sampled_refs 2012 # Sample count of references to valid blocks. 875system.cpu.dcache.tags.avg_refs 33373.376740 # Average number of references to valid blocks. 876system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 877system.cpu.dcache.tags.occ_blocks::cpu.data 1451.665096 # Average occupied blocks per requestor 878system.cpu.dcache.tags.occ_percent::cpu.data 0.354410 # Average percentage of cache occupancy 879system.cpu.dcache.tags.occ_percent::total 0.354410 # Average percentage of cache occupancy 880system.cpu.dcache.tags.occ_task_id_blocks::1024 1960 # Occupied blocks per task id 881system.cpu.dcache.tags.age_task_id_blocks_1024::0 16 # Occupied blocks per task id 882system.cpu.dcache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id 883system.cpu.dcache.tags.age_task_id_blocks_1024::2 66 # Occupied blocks per task id 884system.cpu.dcache.tags.age_task_id_blocks_1024::3 434 # Occupied blocks per task id 885system.cpu.dcache.tags.age_task_id_blocks_1024::4 1416 # Occupied blocks per task id 886system.cpu.dcache.tags.occ_task_id_percent::1024 0.478516 # Percentage of cache occupancy per task id 887system.cpu.dcache.tags.tag_accesses 134301424 # Number of tag accesses 888system.cpu.dcache.tags.data_accesses 134301424 # Number of data accesses 889system.cpu.dcache.ReadReq_hits::cpu.data 46632911 # number of ReadReq hits 890system.cpu.dcache.ReadReq_hits::total 46632911 # number of ReadReq hits 891system.cpu.dcache.WriteReq_hits::cpu.data 20513893 # number of WriteReq hits 892system.cpu.dcache.WriteReq_hits::total 20513893 # number of WriteReq hits 893system.cpu.dcache.demand_hits::cpu.data 67146804 # number of demand (read+write) hits 894system.cpu.dcache.demand_hits::total 67146804 # number of demand (read+write) hits 895system.cpu.dcache.overall_hits::cpu.data 67146804 # number of overall hits 896system.cpu.dcache.overall_hits::total 67146804 # number of overall hits 897system.cpu.dcache.ReadReq_misses::cpu.data 1064 # number of ReadReq misses 898system.cpu.dcache.ReadReq_misses::total 1064 # number of ReadReq misses 899system.cpu.dcache.WriteReq_misses::cpu.data 1838 # number of WriteReq misses 900system.cpu.dcache.WriteReq_misses::total 1838 # number of WriteReq misses 901system.cpu.dcache.demand_misses::cpu.data 2902 # number of demand (read+write) misses 902system.cpu.dcache.demand_misses::total 2902 # number of demand (read+write) misses 903system.cpu.dcache.overall_misses::cpu.data 2902 # number of overall misses 904system.cpu.dcache.overall_misses::total 2902 # number of overall misses 905system.cpu.dcache.ReadReq_miss_latency::cpu.data 63689380 # number of ReadReq miss cycles 906system.cpu.dcache.ReadReq_miss_latency::total 63689380 # number of ReadReq miss cycles 907system.cpu.dcache.WriteReq_miss_latency::cpu.data 116173296 # number of WriteReq miss cycles 908system.cpu.dcache.WriteReq_miss_latency::total 116173296 # number of WriteReq miss cycles 909system.cpu.dcache.demand_miss_latency::cpu.data 179862676 # number of demand (read+write) miss cycles 910system.cpu.dcache.demand_miss_latency::total 179862676 # number of demand (read+write) miss cycles 911system.cpu.dcache.overall_miss_latency::cpu.data 179862676 # number of overall miss cycles 912system.cpu.dcache.overall_miss_latency::total 179862676 # number of overall miss cycles 913system.cpu.dcache.ReadReq_accesses::cpu.data 46633975 # number of ReadReq accesses(hits+misses) 914system.cpu.dcache.ReadReq_accesses::total 46633975 # number of ReadReq accesses(hits+misses) 915system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses) 916system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses) 917system.cpu.dcache.demand_accesses::cpu.data 67149706 # number of demand (read+write) accesses 918system.cpu.dcache.demand_accesses::total 67149706 # number of demand (read+write) accesses 919system.cpu.dcache.overall_accesses::cpu.data 67149706 # number of overall (read+write) accesses 920system.cpu.dcache.overall_accesses::total 67149706 # number of overall (read+write) accesses 921system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000023 # miss rate for ReadReq accesses 922system.cpu.dcache.ReadReq_miss_rate::total 0.000023 # miss rate for ReadReq accesses 923system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000090 # miss rate for WriteReq accesses 924system.cpu.dcache.WriteReq_miss_rate::total 0.000090 # miss rate for WriteReq accesses 925system.cpu.dcache.demand_miss_rate::cpu.data 0.000043 # miss rate for demand accesses 926system.cpu.dcache.demand_miss_rate::total 0.000043 # miss rate for demand accesses 927system.cpu.dcache.overall_miss_rate::cpu.data 0.000043 # miss rate for overall accesses 928system.cpu.dcache.overall_miss_rate::total 0.000043 # miss rate for overall accesses 929system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 59858.439850 # average ReadReq miss latency 930system.cpu.dcache.ReadReq_avg_miss_latency::total 59858.439850 # average ReadReq miss latency 931system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63206.363439 # average WriteReq miss latency 932system.cpu.dcache.WriteReq_avg_miss_latency::total 63206.363439 # average WriteReq miss latency 933system.cpu.dcache.demand_avg_miss_latency::cpu.data 61978.868367 # average overall miss latency 934system.cpu.dcache.demand_avg_miss_latency::total 61978.868367 # average overall miss latency 935system.cpu.dcache.overall_avg_miss_latency::cpu.data 61978.868367 # average overall miss latency 936system.cpu.dcache.overall_avg_miss_latency::total 61978.868367 # average overall miss latency 937system.cpu.dcache.blocked_cycles::no_mshrs 303 # number of cycles access was blocked 938system.cpu.dcache.blocked_cycles::no_targets 50 # number of cycles access was blocked 939system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked 940system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked 941system.cpu.dcache.avg_blocked_cycles::no_mshrs 60.600000 # average number of cycles each access was blocked 942system.cpu.dcache.avg_blocked_cycles::no_targets 50 # average number of cycles each access was blocked 943system.cpu.dcache.fast_writes 0 # number of fast writes performed 944system.cpu.dcache.cache_copies 0 # number of cache copies performed 945system.cpu.dcache.writebacks::writebacks 10 # number of writebacks 946system.cpu.dcache.writebacks::total 10 # number of writebacks 947system.cpu.dcache.ReadReq_mshr_hits::cpu.data 590 # number of ReadReq MSHR hits 948system.cpu.dcache.ReadReq_mshr_hits::total 590 # number of ReadReq MSHR hits 949system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits 950system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits 951system.cpu.dcache.demand_mshr_hits::cpu.data 591 # number of demand (read+write) MSHR hits 952system.cpu.dcache.demand_mshr_hits::total 591 # number of demand (read+write) MSHR hits 953system.cpu.dcache.overall_mshr_hits::cpu.data 591 # number of overall MSHR hits 954system.cpu.dcache.overall_mshr_hits::total 591 # number of overall MSHR hits 955system.cpu.dcache.ReadReq_mshr_misses::cpu.data 474 # number of ReadReq MSHR misses 956system.cpu.dcache.ReadReq_mshr_misses::total 474 # number of ReadReq MSHR misses 957system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1837 # number of WriteReq MSHR misses 958system.cpu.dcache.WriteReq_mshr_misses::total 1837 # number of WriteReq MSHR misses 959system.cpu.dcache.demand_mshr_misses::cpu.data 2311 # number of demand (read+write) MSHR misses 960system.cpu.dcache.demand_mshr_misses::total 2311 # number of demand (read+write) MSHR misses 961system.cpu.dcache.overall_mshr_misses::cpu.data 2311 # number of overall MSHR misses 962system.cpu.dcache.overall_mshr_misses::total 2311 # number of overall MSHR misses 963system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33789250 # number of ReadReq MSHR miss cycles 964system.cpu.dcache.ReadReq_mshr_miss_latency::total 33789250 # number of ReadReq MSHR miss cycles 965system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 111812454 # number of WriteReq MSHR miss cycles 966system.cpu.dcache.WriteReq_mshr_miss_latency::total 111812454 # number of WriteReq MSHR miss cycles 967system.cpu.dcache.demand_mshr_miss_latency::cpu.data 145601704 # number of demand (read+write) MSHR miss cycles 968system.cpu.dcache.demand_mshr_miss_latency::total 145601704 # number of demand (read+write) MSHR miss cycles 969system.cpu.dcache.overall_mshr_miss_latency::cpu.data 145601704 # number of overall MSHR miss cycles 970system.cpu.dcache.overall_mshr_miss_latency::total 145601704 # number of overall MSHR miss cycles 971system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses 972system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses 973system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000090 # mshr miss rate for WriteReq accesses 974system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000090 # mshr miss rate for WriteReq accesses 975system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000034 # mshr miss rate for demand accesses 976system.cpu.dcache.demand_mshr_miss_rate::total 0.000034 # mshr miss rate for demand accesses 977system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000034 # mshr miss rate for overall accesses 978system.cpu.dcache.overall_mshr_miss_rate::total 0.000034 # mshr miss rate for overall accesses 979system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 71285.337553 # average ReadReq mshr miss latency 980system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 71285.337553 # average ReadReq mshr miss latency 981system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 60866.877518 # average WriteReq mshr miss latency 982system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 60866.877518 # average WriteReq mshr miss latency 983system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 63003.766335 # average overall mshr miss latency 984system.cpu.dcache.demand_avg_mshr_miss_latency::total 63003.766335 # average overall mshr miss latency 985system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 63003.766335 # average overall mshr miss latency 986system.cpu.dcache.overall_avg_mshr_miss_latency::total 63003.766335 # average overall mshr miss latency 987system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 988 989---------- End Simulation Statistics ---------- 990