stats.txt revision 8802:ef66a9083bc4
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 5.923548 # Number of seconds simulated 4sim_ticks 5923548078000 # Number of ticks simulated 5final_tick 5923548078000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 1176749 # Simulator instruction rate (inst/s) 8host_tick_rate 1487248019 # Simulator tick rate (ticks/s) 9host_mem_usage 213688 # Number of bytes of host memory used 10host_seconds 3982.89 # Real time elapsed on the host 11sim_insts 4686862651 # Number of instructions simulated 12system.physmem.bytes_read 173910080 # Number of bytes read from this memory 13system.physmem.bytes_inst_read 43200 # Number of instructions bytes read from this memory 14system.physmem.bytes_written 75176384 # Number of bytes written to this memory 15system.physmem.num_reads 2717345 # Number of read requests responded to by this memory 16system.physmem.num_writes 1174631 # Number of write requests responded to by this memory 17system.physmem.num_other 0 # Number of other requests responded to by this memory 18system.physmem.bw_read 29359107 # Total read bandwidth from this memory (bytes/s) 19system.physmem.bw_inst_read 7293 # Instruction read bandwidth from this memory (bytes/s) 20system.physmem.bw_write 12691107 # Write bandwidth from this memory (bytes/s) 21system.physmem.bw_total 42050214 # Total bandwidth to/from this memory (bytes/s) 22system.cpu.workload.num_syscalls 46 # Number of system calls 23system.cpu.numCycles 11847096156 # number of cpu cycles simulated 24system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 25system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 26system.cpu.num_insts 4686862651 # Number of instructions executed 27system.cpu.num_int_alu_accesses 4686862580 # Number of integer alu accesses 28system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses 29system.cpu.num_func_calls 0 # number of times a function call or return occured 30system.cpu.num_conditional_control_insts 182173305 # number of instructions that are conditional controls 31system.cpu.num_int_insts 4686862580 # number of integer instructions 32system.cpu.num_fp_insts 0 # number of float instructions 33system.cpu.num_int_register_reads 11558008181 # number of times the integer registers were read 34system.cpu.num_int_register_writes 4679057393 # number of times the integer registers were written 35system.cpu.num_fp_register_reads 0 # number of times the floating registers were read 36system.cpu.num_fp_register_writes 0 # number of times the floating registers were written 37system.cpu.num_mem_refs 1677713086 # number of memory refs 38system.cpu.num_load_insts 1239184749 # Number of load instructions 39system.cpu.num_store_insts 438528337 # Number of store instructions 40system.cpu.num_idle_cycles 0 # Number of idle cycles 41system.cpu.num_busy_cycles 11847096156 # Number of busy cycles 42system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles 43system.cpu.idle_fraction 0 # Percentage of idle cycles 44system.cpu.icache.replacements 10 # number of replacements 45system.cpu.icache.tagsinuse 555.713137 # Cycle average of tags in use 46system.cpu.icache.total_refs 4013232252 # Total number of references to valid blocks. 47system.cpu.icache.sampled_refs 675 # Sample count of references to valid blocks. 48system.cpu.icache.avg_refs 5945529.262222 # Average number of references to valid blocks. 49system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 50system.cpu.icache.occ_blocks::0 555.713137 # Average occupied blocks per context 51system.cpu.icache.occ_percent::0 0.271344 # Average percentage of cache occupancy 52system.cpu.icache.ReadReq_hits 4013232252 # number of ReadReq hits 53system.cpu.icache.demand_hits 4013232252 # number of demand (read+write) hits 54system.cpu.icache.overall_hits 4013232252 # number of overall hits 55system.cpu.icache.ReadReq_misses 675 # number of ReadReq misses 56system.cpu.icache.demand_misses 675 # number of demand (read+write) misses 57system.cpu.icache.overall_misses 675 # number of overall misses 58system.cpu.icache.ReadReq_miss_latency 37800000 # number of ReadReq miss cycles 59system.cpu.icache.demand_miss_latency 37800000 # number of demand (read+write) miss cycles 60system.cpu.icache.overall_miss_latency 37800000 # number of overall miss cycles 61system.cpu.icache.ReadReq_accesses 4013232927 # number of ReadReq accesses(hits+misses) 62system.cpu.icache.demand_accesses 4013232927 # number of demand (read+write) accesses 63system.cpu.icache.overall_accesses 4013232927 # number of overall (read+write) accesses 64system.cpu.icache.ReadReq_miss_rate 0.000000 # miss rate for ReadReq accesses 65system.cpu.icache.demand_miss_rate 0.000000 # miss rate for demand accesses 66system.cpu.icache.overall_miss_rate 0.000000 # miss rate for overall accesses 67system.cpu.icache.ReadReq_avg_miss_latency 56000 # average ReadReq miss latency 68system.cpu.icache.demand_avg_miss_latency 56000 # average overall miss latency 69system.cpu.icache.overall_avg_miss_latency 56000 # average overall miss latency 70system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 71system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 72system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 73system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 74system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked 75system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked 76system.cpu.icache.fast_writes 0 # number of fast writes performed 77system.cpu.icache.cache_copies 0 # number of cache copies performed 78system.cpu.icache.writebacks 0 # number of writebacks 79system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits 80system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits 81system.cpu.icache.ReadReq_mshr_misses 675 # number of ReadReq MSHR misses 82system.cpu.icache.demand_mshr_misses 675 # number of demand (read+write) MSHR misses 83system.cpu.icache.overall_mshr_misses 675 # number of overall MSHR misses 84system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses 85system.cpu.icache.ReadReq_mshr_miss_latency 35775000 # number of ReadReq MSHR miss cycles 86system.cpu.icache.demand_mshr_miss_latency 35775000 # number of demand (read+write) MSHR miss cycles 87system.cpu.icache.overall_mshr_miss_latency 35775000 # number of overall MSHR miss cycles 88system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles 89system.cpu.icache.ReadReq_mshr_miss_rate 0.000000 # mshr miss rate for ReadReq accesses 90system.cpu.icache.demand_mshr_miss_rate 0.000000 # mshr miss rate for demand accesses 91system.cpu.icache.overall_mshr_miss_rate 0.000000 # mshr miss rate for overall accesses 92system.cpu.icache.ReadReq_avg_mshr_miss_latency 53000 # average ReadReq mshr miss latency 93system.cpu.icache.demand_avg_mshr_miss_latency 53000 # average overall mshr miss latency 94system.cpu.icache.overall_avg_mshr_miss_latency 53000 # average overall mshr miss latency 95system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency 96system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated 97system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions 98system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 99system.cpu.dcache.replacements 9108581 # number of replacements 100system.cpu.dcache.tagsinuse 4084.662246 # Cycle average of tags in use 101system.cpu.dcache.total_refs 1668600409 # Total number of references to valid blocks. 102system.cpu.dcache.sampled_refs 9112677 # Sample count of references to valid blocks. 103system.cpu.dcache.avg_refs 183.107599 # Average number of references to valid blocks. 104system.cpu.dcache.warmup_cycle 58862779000 # Cycle when the warmup percentage was hit. 105system.cpu.dcache.occ_blocks::0 4084.662246 # Average occupied blocks per context 106system.cpu.dcache.occ_percent::0 0.997232 # Average percentage of cache occupancy 107system.cpu.dcache.ReadReq_hits 1231961899 # number of ReadReq hits 108system.cpu.dcache.WriteReq_hits 436638510 # number of WriteReq hits 109system.cpu.dcache.demand_hits 1668600409 # number of demand (read+write) hits 110system.cpu.dcache.overall_hits 1668600409 # number of overall hits 111system.cpu.dcache.ReadReq_misses 7222850 # number of ReadReq misses 112system.cpu.dcache.WriteReq_misses 1889827 # number of WriteReq misses 113system.cpu.dcache.demand_misses 9112677 # number of demand (read+write) misses 114system.cpu.dcache.overall_misses 9112677 # number of overall misses 115system.cpu.dcache.ReadReq_miss_latency 177808540000 # number of ReadReq miss cycles 116system.cpu.dcache.WriteReq_miss_latency 63869078000 # number of WriteReq miss cycles 117system.cpu.dcache.demand_miss_latency 241677618000 # number of demand (read+write) miss cycles 118system.cpu.dcache.overall_miss_latency 241677618000 # number of overall miss cycles 119system.cpu.dcache.ReadReq_accesses 1239184749 # number of ReadReq accesses(hits+misses) 120system.cpu.dcache.WriteReq_accesses 438528337 # number of WriteReq accesses(hits+misses) 121system.cpu.dcache.demand_accesses 1677713086 # number of demand (read+write) accesses 122system.cpu.dcache.overall_accesses 1677713086 # number of overall (read+write) accesses 123system.cpu.dcache.ReadReq_miss_rate 0.005829 # miss rate for ReadReq accesses 124system.cpu.dcache.WriteReq_miss_rate 0.004309 # miss rate for WriteReq accesses 125system.cpu.dcache.demand_miss_rate 0.005432 # miss rate for demand accesses 126system.cpu.dcache.overall_miss_rate 0.005432 # miss rate for overall accesses 127system.cpu.dcache.ReadReq_avg_miss_latency 24617.504171 # average ReadReq miss latency 128system.cpu.dcache.WriteReq_avg_miss_latency 33796.256483 # average WriteReq miss latency 129system.cpu.dcache.demand_avg_miss_latency 26521.034159 # average overall miss latency 130system.cpu.dcache.overall_avg_miss_latency 26521.034159 # average overall miss latency 131system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 132system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 133system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 134system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 135system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked 136system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked 137system.cpu.dcache.fast_writes 0 # number of fast writes performed 138system.cpu.dcache.cache_copies 0 # number of cache copies performed 139system.cpu.dcache.writebacks 3053391 # number of writebacks 140system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits 141system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits 142system.cpu.dcache.ReadReq_mshr_misses 7222850 # number of ReadReq MSHR misses 143system.cpu.dcache.WriteReq_mshr_misses 1889827 # number of WriteReq MSHR misses 144system.cpu.dcache.demand_mshr_misses 9112677 # number of demand (read+write) MSHR misses 145system.cpu.dcache.overall_mshr_misses 9112677 # number of overall MSHR misses 146system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses 147system.cpu.dcache.ReadReq_mshr_miss_latency 156139990000 # number of ReadReq MSHR miss cycles 148system.cpu.dcache.WriteReq_mshr_miss_latency 58199597000 # number of WriteReq MSHR miss cycles 149system.cpu.dcache.demand_mshr_miss_latency 214339587000 # number of demand (read+write) MSHR miss cycles 150system.cpu.dcache.overall_mshr_miss_latency 214339587000 # number of overall MSHR miss cycles 151system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles 152system.cpu.dcache.ReadReq_mshr_miss_rate 0.005829 # mshr miss rate for ReadReq accesses 153system.cpu.dcache.WriteReq_mshr_miss_rate 0.004309 # mshr miss rate for WriteReq accesses 154system.cpu.dcache.demand_mshr_miss_rate 0.005432 # mshr miss rate for demand accesses 155system.cpu.dcache.overall_mshr_miss_rate 0.005432 # mshr miss rate for overall accesses 156system.cpu.dcache.ReadReq_avg_mshr_miss_latency 21617.504171 # average ReadReq mshr miss latency 157system.cpu.dcache.WriteReq_avg_mshr_miss_latency 30796.256483 # average WriteReq mshr miss latency 158system.cpu.dcache.demand_avg_mshr_miss_latency 23521.034159 # average overall mshr miss latency 159system.cpu.dcache.overall_avg_mshr_miss_latency 23521.034159 # average overall mshr miss latency 160system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency 161system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated 162system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions 163system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 164system.cpu.l2cache.replacements 2706631 # number of replacements 165system.cpu.l2cache.tagsinuse 26507.350069 # Cycle average of tags in use 166system.cpu.l2cache.total_refs 7537629 # Total number of references to valid blocks. 167system.cpu.l2cache.sampled_refs 2732923 # Sample count of references to valid blocks. 168system.cpu.l2cache.avg_refs 2.758083 # Average number of references to valid blocks. 169system.cpu.l2cache.warmup_cycle 1324806325000 # Cycle when the warmup percentage was hit. 170system.cpu.l2cache.occ_blocks::0 15478.805498 # Average occupied blocks per context 171system.cpu.l2cache.occ_blocks::1 11028.544571 # Average occupied blocks per context 172system.cpu.l2cache.occ_percent::0 0.472376 # Average percentage of cache occupancy 173system.cpu.l2cache.occ_percent::1 0.336564 # Average percentage of cache occupancy 174system.cpu.l2cache.ReadReq_hits 5396930 # number of ReadReq hits 175system.cpu.l2cache.Writeback_hits 3053391 # number of Writeback hits 176system.cpu.l2cache.ReadExReq_hits 999077 # number of ReadExReq hits 177system.cpu.l2cache.demand_hits 6396007 # number of demand (read+write) hits 178system.cpu.l2cache.overall_hits 6396007 # number of overall hits 179system.cpu.l2cache.ReadReq_misses 1826595 # number of ReadReq misses 180system.cpu.l2cache.ReadExReq_misses 890750 # number of ReadExReq misses 181system.cpu.l2cache.demand_misses 2717345 # number of demand (read+write) misses 182system.cpu.l2cache.overall_misses 2717345 # number of overall misses 183system.cpu.l2cache.ReadReq_miss_latency 94982940000 # number of ReadReq miss cycles 184system.cpu.l2cache.ReadExReq_miss_latency 46319000000 # number of ReadExReq miss cycles 185system.cpu.l2cache.demand_miss_latency 141301940000 # number of demand (read+write) miss cycles 186system.cpu.l2cache.overall_miss_latency 141301940000 # number of overall miss cycles 187system.cpu.l2cache.ReadReq_accesses 7223525 # number of ReadReq accesses(hits+misses) 188system.cpu.l2cache.Writeback_accesses 3053391 # number of Writeback accesses(hits+misses) 189system.cpu.l2cache.ReadExReq_accesses 1889827 # number of ReadExReq accesses(hits+misses) 190system.cpu.l2cache.demand_accesses 9113352 # number of demand (read+write) accesses 191system.cpu.l2cache.overall_accesses 9113352 # number of overall (read+write) accesses 192system.cpu.l2cache.ReadReq_miss_rate 0.252868 # miss rate for ReadReq accesses 193system.cpu.l2cache.ReadExReq_miss_rate 0.471339 # miss rate for ReadExReq accesses 194system.cpu.l2cache.demand_miss_rate 0.298172 # miss rate for demand accesses 195system.cpu.l2cache.overall_miss_rate 0.298172 # miss rate for overall accesses 196system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency 197system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency 198system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency 199system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency 200system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 201system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 202system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 203system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 204system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked 205system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked 206system.cpu.l2cache.fast_writes 0 # number of fast writes performed 207system.cpu.l2cache.cache_copies 0 # number of cache copies performed 208system.cpu.l2cache.writebacks 1174631 # number of writebacks 209system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits 210system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits 211system.cpu.l2cache.ReadReq_mshr_misses 1826595 # number of ReadReq MSHR misses 212system.cpu.l2cache.ReadExReq_mshr_misses 890750 # number of ReadExReq MSHR misses 213system.cpu.l2cache.demand_mshr_misses 2717345 # number of demand (read+write) MSHR misses 214system.cpu.l2cache.overall_mshr_misses 2717345 # number of overall MSHR misses 215system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses 216system.cpu.l2cache.ReadReq_mshr_miss_latency 73063800000 # number of ReadReq MSHR miss cycles 217system.cpu.l2cache.ReadExReq_mshr_miss_latency 35630000000 # number of ReadExReq MSHR miss cycles 218system.cpu.l2cache.demand_mshr_miss_latency 108693800000 # number of demand (read+write) MSHR miss cycles 219system.cpu.l2cache.overall_mshr_miss_latency 108693800000 # number of overall MSHR miss cycles 220system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles 221system.cpu.l2cache.ReadReq_mshr_miss_rate 0.252868 # mshr miss rate for ReadReq accesses 222system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.471339 # mshr miss rate for ReadExReq accesses 223system.cpu.l2cache.demand_mshr_miss_rate 0.298172 # mshr miss rate for demand accesses 224system.cpu.l2cache.overall_mshr_miss_rate 0.298172 # mshr miss rate for overall accesses 225system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency 226system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency 227system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency 228system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency 229system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency 230system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated 231system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions 232system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 233 234---------- End Simulation Statistics ---------- 235