stats.txt revision 9096:8971a998190a
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.479151                       # Number of seconds simulated
4sim_ticks                                479150606000                       # Number of ticks simulated
5final_tick                               479150606000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 194711                       # Simulator instruction rate (inst/s)
8host_op_rate                                   217215                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               60402792                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 234724                       # Number of bytes of host memory used
11host_seconds                                  7932.59                       # Real time elapsed on the host
12sim_insts                                  1544563028                       # Number of instructions simulated
13sim_ops                                    1723073840                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst             48512                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data         156296384                       # Number of bytes read from this memory
16system.physmem.bytes_read::total            156344896                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst        48512                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total           48512                       # Number of instructions bytes read from this memory
19system.physmem.bytes_written::writebacks     71934976                       # Number of bytes written to this memory
20system.physmem.bytes_written::total          71934976                       # Number of bytes written to this memory
21system.physmem.num_reads::cpu.inst                758                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data            2442131                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total               2442889                       # Number of read requests responded to by this memory
24system.physmem.num_writes::writebacks         1123984                       # Number of write requests responded to by this memory
25system.physmem.num_writes::total              1123984                       # Number of write requests responded to by this memory
26system.physmem.bw_read::cpu.inst               101246                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data            326194691                       # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::total               326295937                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::cpu.inst          101246                       # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::total             101246                       # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_write::writebacks         150130199                       # Write bandwidth from this memory (bytes/s)
32system.physmem.bw_write::total              150130199                       # Write bandwidth from this memory (bytes/s)
33system.physmem.bw_total::writebacks         150130199                       # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.inst              101246                       # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.data           326194691                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total              476426136                       # Total bandwidth to/from this memory (bytes/s)
37system.cpu.dtb.inst_hits                            0                       # ITB inst hits
38system.cpu.dtb.inst_misses                          0                       # ITB inst misses
39system.cpu.dtb.read_hits                            0                       # DTB read hits
40system.cpu.dtb.read_misses                          0                       # DTB read misses
41system.cpu.dtb.write_hits                           0                       # DTB write hits
42system.cpu.dtb.write_misses                         0                       # DTB write misses
43system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
44system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
45system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
46system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
47system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
48system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
49system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
50system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
51system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
52system.cpu.dtb.read_accesses                        0                       # DTB read accesses
53system.cpu.dtb.write_accesses                       0                       # DTB write accesses
54system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
55system.cpu.dtb.hits                                 0                       # DTB hits
56system.cpu.dtb.misses                               0                       # DTB misses
57system.cpu.dtb.accesses                             0                       # DTB accesses
58system.cpu.itb.inst_hits                            0                       # ITB inst hits
59system.cpu.itb.inst_misses                          0                       # ITB inst misses
60system.cpu.itb.read_hits                            0                       # DTB read hits
61system.cpu.itb.read_misses                          0                       # DTB read misses
62system.cpu.itb.write_hits                           0                       # DTB write hits
63system.cpu.itb.write_misses                         0                       # DTB write misses
64system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
65system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
66system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
67system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
68system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
69system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
70system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
71system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
72system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
73system.cpu.itb.read_accesses                        0                       # DTB read accesses
74system.cpu.itb.write_accesses                       0                       # DTB write accesses
75system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
76system.cpu.itb.hits                                 0                       # DTB hits
77system.cpu.itb.misses                               0                       # DTB misses
78system.cpu.itb.accesses                             0                       # DTB accesses
79system.cpu.workload.num_syscalls                   46                       # Number of system calls
80system.cpu.numCycles                        958301213                       # number of cpu cycles simulated
81system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
82system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
83system.cpu.BPredUnit.lookups                302333500                       # Number of BP lookups
84system.cpu.BPredUnit.condPredicted          248015603                       # Number of conditional branches predicted
85system.cpu.BPredUnit.condIncorrect           16105989                       # Number of conditional branches incorrect
86system.cpu.BPredUnit.BTBLookups             168718741                       # Number of BTB lookups
87system.cpu.BPredUnit.BTBHits                157776197                       # Number of BTB hits
88system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
89system.cpu.BPredUnit.usedRAS                 18362417                       # Number of times the RAS was used to get a target.
90system.cpu.BPredUnit.RASInCorrect                 231                       # Number of incorrect RAS predictions.
91system.cpu.fetch.icacheStallCycles          295110918                       # Number of cycles fetch is stalled on an Icache miss
92system.cpu.fetch.Insts                     2170236667                       # Number of instructions fetch has processed
93system.cpu.fetch.Branches                   302333500                       # Number of branches that fetch encountered
94system.cpu.fetch.predictedBranches          176138614                       # Number of branches that fetch has predicted taken
95system.cpu.fetch.Cycles                     431684517                       # Number of cycles fetch has run and was not squashing or blocked
96system.cpu.fetch.SquashCycles                85621855                       # Number of cycles fetch has spent squashing
97system.cpu.fetch.BlockedCycles              155290774                       # Number of cycles fetch has spent blocked
98system.cpu.fetch.MiscStallCycles                    1                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
99system.cpu.fetch.PendingTrapStallCycles            58                       # Number of stall cycles due to pending traps
100system.cpu.fetch.CacheLines                 285908690                       # Number of cache lines fetched
101system.cpu.fetch.IcacheSquashes               5538082                       # Number of outstanding Icache misses that were squashed
102system.cpu.fetch.rateDist::samples          950817611                       # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::mean              2.537566                       # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.rateDist::stdev             3.220819                       # Number of instructions fetched each cycle (Total)
105system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
106system.cpu.fetch.rateDist::0                519133170     54.60%     54.60% # Number of instructions fetched each cycle (Total)
107system.cpu.fetch.rateDist::1                 23531871      2.47%     57.07% # Number of instructions fetched each cycle (Total)
108system.cpu.fetch.rateDist::2                 38842821      4.09%     61.16% # Number of instructions fetched each cycle (Total)
109system.cpu.fetch.rateDist::3                 47928811      5.04%     66.20% # Number of instructions fetched each cycle (Total)
110system.cpu.fetch.rateDist::4                 41274787      4.34%     70.54% # Number of instructions fetched each cycle (Total)
111system.cpu.fetch.rateDist::5                 47187627      4.96%     75.50% # Number of instructions fetched each cycle (Total)
112system.cpu.fetch.rateDist::6                 39143273      4.12%     79.62% # Number of instructions fetched each cycle (Total)
113system.cpu.fetch.rateDist::7                 18340446      1.93%     81.55% # Number of instructions fetched each cycle (Total)
114system.cpu.fetch.rateDist::8                175434805     18.45%    100.00% # Number of instructions fetched each cycle (Total)
115system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
116system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
117system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
118system.cpu.fetch.rateDist::total            950817611                       # Number of instructions fetched each cycle (Total)
119system.cpu.fetch.branchRate                  0.315489                       # Number of branch fetches per cycle
120system.cpu.fetch.rate                        2.264671                       # Number of inst fetches per cycle
121system.cpu.decode.IdleCycles                327140938                       # Number of cycles decode is idle
122system.cpu.decode.BlockedCycles             132753088                       # Number of cycles decode is blocked
123system.cpu.decode.RunCycles                 402950990                       # Number of cycles decode is running
124system.cpu.decode.UnblockCycles              19241929                       # Number of cycles decode is unblocking
125system.cpu.decode.SquashCycles               68730666                       # Number of cycles decode is squashing
126system.cpu.decode.BranchResolved             46279846                       # Number of times decode resolved a branch
127system.cpu.decode.BranchMispred                   704                       # Number of times decode detected a branch misprediction
128system.cpu.decode.DecodedInsts             2359084469                       # Number of instructions handled by decode
129system.cpu.decode.SquashedInsts                  2481                       # Number of squashed instructions handled by decode
130system.cpu.rename.SquashCycles               68730666                       # Number of cycles rename is squashing
131system.cpu.rename.IdleCycles                349892865                       # Number of cycles rename is idle
132system.cpu.rename.BlockCycles                63780880                       # Number of cycles rename is blocking
133system.cpu.rename.serializeStallCycles          14141                       # count of cycles rename stalled for serializing inst
134system.cpu.rename.RunCycles                 397813217                       # Number of cycles rename is running
135system.cpu.rename.UnblockCycles              70585842                       # Number of cycles rename is unblocking
136system.cpu.rename.RenamedInsts             2300380626                       # Number of instructions processed by rename
137system.cpu.rename.ROBFullEvents                 28739                       # Number of times rename has blocked due to ROB full
138system.cpu.rename.IQFullEvents                5556251                       # Number of times rename has blocked due to IQ full
139system.cpu.rename.LSQFullEvents              56445912                       # Number of times rename has blocked due to LSQ full
140system.cpu.rename.FullRegisterEvents                1                       # Number of times there has been no free registers
141system.cpu.rename.RenamedOperands          2275326533                       # Number of destination operands rename has renamed
142system.cpu.rename.RenameLookups           10618275091                       # Number of register rename lookups that rename has made
143system.cpu.rename.int_rename_lookups      10618272387                       # Number of integer rename lookups
144system.cpu.rename.fp_rename_lookups              2704                       # Number of floating rename lookups
145system.cpu.rename.CommittedMaps            1706319938                       # Number of HB maps that are committed
146system.cpu.rename.UndoneMaps                569006595                       # Number of HB maps that are undone due to squashing
147system.cpu.rename.serializingInsts               5461                       # count of serializing insts renamed
148system.cpu.rename.tempSerializingInsts           5458                       # count of temporary serializing insts renamed
149system.cpu.rename.skidInsts                 155601466                       # count of insts added to the skid buffer
150system.cpu.memDep0.insertedLoads            627528670                       # Number of loads inserted to the mem dependence unit.
151system.cpu.memDep0.insertedStores           219567806                       # Number of stores inserted to the mem dependence unit.
152system.cpu.memDep0.conflictingLoads          87006993                       # Number of conflicting loads.
153system.cpu.memDep0.conflictingStores         68089228                       # Number of conflicting stores.
154system.cpu.iq.iqInstsAdded                 2199559403                       # Number of instructions added to the IQ (excludes non-spec)
155system.cpu.iq.iqNonSpecInstsAdded                1526                       # Number of non-speculative instructions added to the IQ
156system.cpu.iq.iqInstsIssued                2020307102                       # Number of instructions issued
157system.cpu.iq.iqSquashedInstsIssued           5002319                       # Number of squashed instructions issued
158system.cpu.iq.iqSquashedInstsExamined       472139724                       # Number of squashed instructions iterated over during squash; mainly for profiling
159system.cpu.iq.iqSquashedOperandsExamined   1101721580                       # Number of squashed operands that are examined and possibly removed from graph
160system.cpu.iq.iqSquashedNonSpecRemoved           1355                       # Number of squashed non-spec instructions that were removed
161system.cpu.iq.issued_per_cycle::samples     950817611                       # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::mean         2.124810                       # Number of insts issued each cycle
163system.cpu.iq.issued_per_cycle::stdev        1.914497                       # Number of insts issued each cycle
164system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
165system.cpu.iq.issued_per_cycle::0           272456432     28.65%     28.65% # Number of insts issued each cycle
166system.cpu.iq.issued_per_cycle::1           148972541     15.67%     44.32% # Number of insts issued each cycle
167system.cpu.iq.issued_per_cycle::2           161045064     16.94%     61.26% # Number of insts issued each cycle
168system.cpu.iq.issued_per_cycle::3           117808406     12.39%     73.65% # Number of insts issued each cycle
169system.cpu.iq.issued_per_cycle::4           124487858     13.09%     86.74% # Number of insts issued each cycle
170system.cpu.iq.issued_per_cycle::5            74416152      7.83%     94.57% # Number of insts issued each cycle
171system.cpu.iq.issued_per_cycle::6            38351621      4.03%     98.60% # Number of insts issued each cycle
172system.cpu.iq.issued_per_cycle::7            10558999      1.11%     99.71% # Number of insts issued each cycle
173system.cpu.iq.issued_per_cycle::8             2720538      0.29%    100.00% # Number of insts issued each cycle
174system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
175system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
176system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
177system.cpu.iq.issued_per_cycle::total       950817611                       # Number of insts issued each cycle
178system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
179system.cpu.iq.fu_full::IntAlu                  866703      3.46%      3.46% # attempts to use FU when none available
180system.cpu.iq.fu_full::IntMult                   4868      0.02%      3.48% # attempts to use FU when none available
181system.cpu.iq.fu_full::IntDiv                       0      0.00%      3.48% # attempts to use FU when none available
182system.cpu.iq.fu_full::FloatAdd                     0      0.00%      3.48% # attempts to use FU when none available
183system.cpu.iq.fu_full::FloatCmp                     0      0.00%      3.48% # attempts to use FU when none available
184system.cpu.iq.fu_full::FloatCvt                     0      0.00%      3.48% # attempts to use FU when none available
185system.cpu.iq.fu_full::FloatMult                    0      0.00%      3.48% # attempts to use FU when none available
186system.cpu.iq.fu_full::FloatDiv                     0      0.00%      3.48% # attempts to use FU when none available
187system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      3.48% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdAdd                      0      0.00%      3.48% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      3.48% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdAlu                      0      0.00%      3.48% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdCmp                      0      0.00%      3.48% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdCvt                      0      0.00%      3.48% # attempts to use FU when none available
193system.cpu.iq.fu_full::SimdMisc                     0      0.00%      3.48% # attempts to use FU when none available
194system.cpu.iq.fu_full::SimdMult                     0      0.00%      3.48% # attempts to use FU when none available
195system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      3.48% # attempts to use FU when none available
196system.cpu.iq.fu_full::SimdShift                    0      0.00%      3.48% # attempts to use FU when none available
197system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      3.48% # attempts to use FU when none available
198system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      3.48% # attempts to use FU when none available
199system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      3.48% # attempts to use FU when none available
200system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      3.48% # attempts to use FU when none available
201system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      3.48% # attempts to use FU when none available
202system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      3.48% # attempts to use FU when none available
203system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      3.48% # attempts to use FU when none available
204system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      3.48% # attempts to use FU when none available
205system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      3.48% # attempts to use FU when none available
206system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      3.48% # attempts to use FU when none available
207system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      3.48% # attempts to use FU when none available
208system.cpu.iq.fu_full::MemRead               18978969     75.82%     79.30% # attempts to use FU when none available
209system.cpu.iq.fu_full::MemWrite               5181359     20.70%    100.00% # attempts to use FU when none available
210system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
211system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
212system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
213system.cpu.iq.FU_type_0::IntAlu            1236552318     61.21%     61.21% # Type of FU issued
214system.cpu.iq.FU_type_0::IntMult               932322      0.05%     61.25% # Type of FU issued
215system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.25% # Type of FU issued
216system.cpu.iq.FU_type_0::FloatAdd                   2      0.00%     61.25% # Type of FU issued
217system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     61.25% # Type of FU issued
218system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     61.25% # Type of FU issued
219system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     61.25% # Type of FU issued
220system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     61.25% # Type of FU issued
221system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     61.25% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.25% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.25% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.25% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.25% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.25% # Type of FU issued
227system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.25% # Type of FU issued
228system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.25% # Type of FU issued
229system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.25% # Type of FU issued
230system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.25% # Type of FU issued
231system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.25% # Type of FU issued
232system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.25% # Type of FU issued
233system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.25% # Type of FU issued
234system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.25% # Type of FU issued
235system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.25% # Type of FU issued
236system.cpu.iq.FU_type_0::SimdFloatCvt              41      0.00%     61.25% # Type of FU issued
237system.cpu.iq.FU_type_0::SimdFloatDiv               1      0.00%     61.25% # Type of FU issued
238system.cpu.iq.FU_type_0::SimdFloatMisc             19      0.00%     61.25% # Type of FU issued
239system.cpu.iq.FU_type_0::SimdFloatMult              8      0.00%     61.25% # Type of FU issued
240system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.25% # Type of FU issued
241system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.25% # Type of FU issued
242system.cpu.iq.FU_type_0::MemRead            588904292     29.15%     90.40% # Type of FU issued
243system.cpu.iq.FU_type_0::MemWrite           193918099      9.60%    100.00% # Type of FU issued
244system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
245system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
246system.cpu.iq.FU_type_0::total             2020307102                       # Type of FU issued
247system.cpu.iq.rate                           2.108217                       # Inst issue rate
248system.cpu.iq.fu_busy_cnt                    25031899                       # FU busy when requested
249system.cpu.iq.fu_busy_rate                   0.012390                       # FU busy rate (busy events/executed inst)
250system.cpu.iq.int_inst_queue_reads         5021465735                       # Number of integer instruction queue reads
251system.cpu.iq.int_inst_queue_writes        2671886632                       # Number of integer instruction queue writes
252system.cpu.iq.int_inst_queue_wakeup_accesses   1961215820                       # Number of integer instruction queue wakeup accesses
253system.cpu.iq.fp_inst_queue_reads                 298                       # Number of floating instruction queue reads
254system.cpu.iq.fp_inst_queue_writes                520                       # Number of floating instruction queue writes
255system.cpu.iq.fp_inst_queue_wakeup_accesses          112                       # Number of floating instruction queue wakeup accesses
256system.cpu.iq.int_alu_accesses             2045338849                       # Number of integer alu accesses
257system.cpu.iq.fp_alu_accesses                     152                       # Number of floating point alu accesses
258system.cpu.iew.lsq.thread0.forwLoads         63654285                       # Number of loads that had data forwarded from stores
259system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
260system.cpu.iew.lsq.thread0.squashedLoads    141601900                       # Number of loads squashed
261system.cpu.iew.lsq.thread0.ignoredResponses       294123                       # Number of memory responses ignored because the instruction is squashed
262system.cpu.iew.lsq.thread0.memOrderViolation       189203                       # Number of memory ordering violations
263system.cpu.iew.lsq.thread0.squashedStores     44720760                       # Number of stores squashed
264system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
265system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
266system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
267system.cpu.iew.lsq.thread0.cacheBlocked       1137177                       # Number of times an access to memory failed due to the cache being blocked
268system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
269system.cpu.iew.iewSquashCycles               68730666                       # Number of cycles IEW is squashing
270system.cpu.iew.iewBlockCycles                28026748                       # Number of cycles IEW is blocking
271system.cpu.iew.iewUnblockCycles               1485770                       # Number of cycles IEW is unblocking
272system.cpu.iew.iewDispatchedInsts          2199569564                       # Number of instructions dispatched to IQ
273system.cpu.iew.iewDispSquashedInsts           5556141                       # Number of squashed instructions skipped by dispatch
274system.cpu.iew.iewDispLoadInsts             627528670                       # Number of dispatched load instructions
275system.cpu.iew.iewDispStoreInsts            219567806                       # Number of dispatched store instructions
276system.cpu.iew.iewDispNonSpecInsts               1463                       # Number of dispatched non-speculative instructions
277system.cpu.iew.iewIQFullEvents                 343326                       # Number of times the IQ has become full, causing a stall
278system.cpu.iew.iewLSQFullEvents                 56332                       # Number of times the LSQ has become full, causing a stall
279system.cpu.iew.memOrderViolationEvents         189203                       # Number of memory order violations
280system.cpu.iew.predictedTakenIncorrect        8602483                       # Number of branches that were predicted taken incorrectly
281system.cpu.iew.predictedNotTakenIncorrect     10215552                       # Number of branches that were predicted not taken incorrectly
282system.cpu.iew.branchMispredicts             18818035                       # Number of branch mispredicts detected at execute
283system.cpu.iew.iewExecutedInsts            1990553449                       # Number of executed instructions
284system.cpu.iew.iewExecLoadInsts             574287819                       # Number of load instructions executed
285system.cpu.iew.iewExecSquashedInsts          29753653                       # Number of squashed instructions skipped in execute
286system.cpu.iew.exec_swp                             0                       # number of swp insts executed
287system.cpu.iew.exec_nop                          8635                       # number of nop insts executed
288system.cpu.iew.exec_refs                    765252053                       # number of memory reference insts executed
289system.cpu.iew.exec_branches                238421113                       # Number of branches executed
290system.cpu.iew.exec_stores                  190964234                       # Number of stores executed
291system.cpu.iew.exec_rate                     2.077169                       # Inst execution rate
292system.cpu.iew.wb_sent                     1970075771                       # cumulative count of insts sent to commit
293system.cpu.iew.wb_count                    1961215932                       # cumulative count of insts written-back
294system.cpu.iew.wb_producers                1296581898                       # num instructions producing a value
295system.cpu.iew.wb_consumers                2068899277                       # num instructions consuming a value
296system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
297system.cpu.iew.wb_rate                       2.046555                       # insts written-back per cycle
298system.cpu.iew.wb_fanout                     0.626701                       # average fanout of values written-back
299system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
300system.cpu.commit.commitCommittedInsts     1544563046                       # The number of committed instructions
301system.cpu.commit.commitCommittedOps       1723073858                       # The number of committed instructions
302system.cpu.commit.commitSquashedInsts       476570852                       # The number of squashed insts skipped by commit
303system.cpu.commit.commitNonSpecStalls             171                       # The number of times commit has been forced to stall to communicate backwards
304system.cpu.commit.branchMispredicts          16105557                       # The number of times a branch was mispredicted
305system.cpu.commit.committed_per_cycle::samples    882086946                       # Number of insts commited each cycle
306system.cpu.commit.committed_per_cycle::mean     1.953406                       # Number of insts commited each cycle
307system.cpu.commit.committed_per_cycle::stdev     2.727739                       # Number of insts commited each cycle
308system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
309system.cpu.commit.committed_per_cycle::0    391458685     44.38%     44.38% # Number of insts commited each cycle
310system.cpu.commit.committed_per_cycle::1    194911052     22.10%     66.48% # Number of insts commited each cycle
311system.cpu.commit.committed_per_cycle::2     73858259      8.37%     74.85% # Number of insts commited each cycle
312system.cpu.commit.committed_per_cycle::3     35176751      3.99%     78.84% # Number of insts commited each cycle
313system.cpu.commit.committed_per_cycle::4     19156374      2.17%     81.01% # Number of insts commited each cycle
314system.cpu.commit.committed_per_cycle::5     30712442      3.48%     84.49% # Number of insts commited each cycle
315system.cpu.commit.committed_per_cycle::6     19230333      2.18%     86.67% # Number of insts commited each cycle
316system.cpu.commit.committed_per_cycle::7     11318069      1.28%     87.95% # Number of insts commited each cycle
317system.cpu.commit.committed_per_cycle::8    106264981     12.05%    100.00% # Number of insts commited each cycle
318system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
319system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
320system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
321system.cpu.commit.committed_per_cycle::total    882086946                       # Number of insts commited each cycle
322system.cpu.commit.committedInsts           1544563046                       # Number of instructions committed
323system.cpu.commit.committedOps             1723073858                       # Number of ops (including micro ops) committed
324system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
325system.cpu.commit.refs                      660773816                       # Number of memory references committed
326system.cpu.commit.loads                     485926770                       # Number of loads committed
327system.cpu.commit.membars                          62                       # Number of memory barriers committed
328system.cpu.commit.branches                  213462364                       # Number of branches committed
329system.cpu.commit.fp_insts                         36                       # Number of committed floating point instructions.
330system.cpu.commit.int_insts                1536941845                       # Number of committed integer instructions.
331system.cpu.commit.function_calls             13665177                       # Number of function calls committed.
332system.cpu.commit.bw_lim_events             106264981                       # number cycles where commit BW limit reached
333system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
334system.cpu.rob.rob_reads                   2975466076                       # The number of ROB reads
335system.cpu.rob.rob_writes                  4468185114                       # The number of ROB writes
336system.cpu.timesIdled                          802459                       # Number of times that the entire CPU went into an idle state and unscheduled itself
337system.cpu.idleCycles                         7483602                       # Total number of cycles that the CPU has spent unscheduled due to idling
338system.cpu.committedInsts                  1544563028                       # Number of Instructions Simulated
339system.cpu.committedOps                    1723073840                       # Number of Ops (including micro ops) Simulated
340system.cpu.committedInsts_total            1544563028                       # Number of Instructions Simulated
341system.cpu.cpi                               0.620435                       # CPI: Cycles Per Instruction
342system.cpu.cpi_total                         0.620435                       # CPI: Total CPI of All Threads
343system.cpu.ipc                               1.611772                       # IPC: Instructions Per Cycle
344system.cpu.ipc_total                         1.611772                       # IPC: Total IPC of All Threads
345system.cpu.int_regfile_reads               9971004084                       # number of integer regfile reads
346system.cpu.int_regfile_writes              1941069131                       # number of integer regfile writes
347system.cpu.fp_regfile_reads                       114                       # number of floating regfile reads
348system.cpu.fp_regfile_writes                      123                       # number of floating regfile writes
349system.cpu.misc_regfile_reads              2910834876                       # number of misc regfile reads
350system.cpu.misc_regfile_writes                    126                       # number of misc regfile writes
351system.cpu.icache.replacements                     24                       # number of replacements
352system.cpu.icache.tagsinuse                634.471646                       # Cycle average of tags in use
353system.cpu.icache.total_refs                285907562                       # Total number of references to valid blocks.
354system.cpu.icache.sampled_refs                    789                       # Sample count of references to valid blocks.
355system.cpu.icache.avg_refs               362366.998733                       # Average number of references to valid blocks.
356system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
357system.cpu.icache.occ_blocks::cpu.inst     634.471646                       # Average occupied blocks per requestor
358system.cpu.icache.occ_percent::cpu.inst      0.309801                       # Average percentage of cache occupancy
359system.cpu.icache.occ_percent::total         0.309801                       # Average percentage of cache occupancy
360system.cpu.icache.ReadReq_hits::cpu.inst    285907562                       # number of ReadReq hits
361system.cpu.icache.ReadReq_hits::total       285907562                       # number of ReadReq hits
362system.cpu.icache.demand_hits::cpu.inst     285907562                       # number of demand (read+write) hits
363system.cpu.icache.demand_hits::total        285907562                       # number of demand (read+write) hits
364system.cpu.icache.overall_hits::cpu.inst    285907562                       # number of overall hits
365system.cpu.icache.overall_hits::total       285907562                       # number of overall hits
366system.cpu.icache.ReadReq_misses::cpu.inst         1128                       # number of ReadReq misses
367system.cpu.icache.ReadReq_misses::total          1128                       # number of ReadReq misses
368system.cpu.icache.demand_misses::cpu.inst         1128                       # number of demand (read+write) misses
369system.cpu.icache.demand_misses::total           1128                       # number of demand (read+write) misses
370system.cpu.icache.overall_misses::cpu.inst         1128                       # number of overall misses
371system.cpu.icache.overall_misses::total          1128                       # number of overall misses
372system.cpu.icache.ReadReq_miss_latency::cpu.inst     40115500                       # number of ReadReq miss cycles
373system.cpu.icache.ReadReq_miss_latency::total     40115500                       # number of ReadReq miss cycles
374system.cpu.icache.demand_miss_latency::cpu.inst     40115500                       # number of demand (read+write) miss cycles
375system.cpu.icache.demand_miss_latency::total     40115500                       # number of demand (read+write) miss cycles
376system.cpu.icache.overall_miss_latency::cpu.inst     40115500                       # number of overall miss cycles
377system.cpu.icache.overall_miss_latency::total     40115500                       # number of overall miss cycles
378system.cpu.icache.ReadReq_accesses::cpu.inst    285908690                       # number of ReadReq accesses(hits+misses)
379system.cpu.icache.ReadReq_accesses::total    285908690                       # number of ReadReq accesses(hits+misses)
380system.cpu.icache.demand_accesses::cpu.inst    285908690                       # number of demand (read+write) accesses
381system.cpu.icache.demand_accesses::total    285908690                       # number of demand (read+write) accesses
382system.cpu.icache.overall_accesses::cpu.inst    285908690                       # number of overall (read+write) accesses
383system.cpu.icache.overall_accesses::total    285908690                       # number of overall (read+write) accesses
384system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000004                       # miss rate for ReadReq accesses
385system.cpu.icache.ReadReq_miss_rate::total     0.000004                       # miss rate for ReadReq accesses
386system.cpu.icache.demand_miss_rate::cpu.inst     0.000004                       # miss rate for demand accesses
387system.cpu.icache.demand_miss_rate::total     0.000004                       # miss rate for demand accesses
388system.cpu.icache.overall_miss_rate::cpu.inst     0.000004                       # miss rate for overall accesses
389system.cpu.icache.overall_miss_rate::total     0.000004                       # miss rate for overall accesses
390system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35563.386525                       # average ReadReq miss latency
391system.cpu.icache.ReadReq_avg_miss_latency::total 35563.386525                       # average ReadReq miss latency
392system.cpu.icache.demand_avg_miss_latency::cpu.inst 35563.386525                       # average overall miss latency
393system.cpu.icache.demand_avg_miss_latency::total 35563.386525                       # average overall miss latency
394system.cpu.icache.overall_avg_miss_latency::cpu.inst 35563.386525                       # average overall miss latency
395system.cpu.icache.overall_avg_miss_latency::total 35563.386525                       # average overall miss latency
396system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
397system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
398system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
399system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
400system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
401system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
402system.cpu.icache.fast_writes                       0                       # number of fast writes performed
403system.cpu.icache.cache_copies                      0                       # number of cache copies performed
404system.cpu.icache.ReadReq_mshr_hits::cpu.inst          339                       # number of ReadReq MSHR hits
405system.cpu.icache.ReadReq_mshr_hits::total          339                       # number of ReadReq MSHR hits
406system.cpu.icache.demand_mshr_hits::cpu.inst          339                       # number of demand (read+write) MSHR hits
407system.cpu.icache.demand_mshr_hits::total          339                       # number of demand (read+write) MSHR hits
408system.cpu.icache.overall_mshr_hits::cpu.inst          339                       # number of overall MSHR hits
409system.cpu.icache.overall_mshr_hits::total          339                       # number of overall MSHR hits
410system.cpu.icache.ReadReq_mshr_misses::cpu.inst          789                       # number of ReadReq MSHR misses
411system.cpu.icache.ReadReq_mshr_misses::total          789                       # number of ReadReq MSHR misses
412system.cpu.icache.demand_mshr_misses::cpu.inst          789                       # number of demand (read+write) MSHR misses
413system.cpu.icache.demand_mshr_misses::total          789                       # number of demand (read+write) MSHR misses
414system.cpu.icache.overall_mshr_misses::cpu.inst          789                       # number of overall MSHR misses
415system.cpu.icache.overall_mshr_misses::total          789                       # number of overall MSHR misses
416system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     28841500                       # number of ReadReq MSHR miss cycles
417system.cpu.icache.ReadReq_mshr_miss_latency::total     28841500                       # number of ReadReq MSHR miss cycles
418system.cpu.icache.demand_mshr_miss_latency::cpu.inst     28841500                       # number of demand (read+write) MSHR miss cycles
419system.cpu.icache.demand_mshr_miss_latency::total     28841500                       # number of demand (read+write) MSHR miss cycles
420system.cpu.icache.overall_mshr_miss_latency::cpu.inst     28841500                       # number of overall MSHR miss cycles
421system.cpu.icache.overall_mshr_miss_latency::total     28841500                       # number of overall MSHR miss cycles
422system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000003                       # mshr miss rate for ReadReq accesses
423system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000003                       # mshr miss rate for ReadReq accesses
424system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000003                       # mshr miss rate for demand accesses
425system.cpu.icache.demand_mshr_miss_rate::total     0.000003                       # mshr miss rate for demand accesses
426system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000003                       # mshr miss rate for overall accesses
427system.cpu.icache.overall_mshr_miss_rate::total     0.000003                       # mshr miss rate for overall accesses
428system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 36554.499366                       # average ReadReq mshr miss latency
429system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 36554.499366                       # average ReadReq mshr miss latency
430system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 36554.499366                       # average overall mshr miss latency
431system.cpu.icache.demand_avg_mshr_miss_latency::total 36554.499366                       # average overall mshr miss latency
432system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 36554.499366                       # average overall mshr miss latency
433system.cpu.icache.overall_avg_mshr_miss_latency::total 36554.499366                       # average overall mshr miss latency
434system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
435system.cpu.dcache.replacements                9617864                       # number of replacements
436system.cpu.dcache.tagsinuse               4087.822620                       # Cycle average of tags in use
437system.cpu.dcache.total_refs                661858061                       # Total number of references to valid blocks.
438system.cpu.dcache.sampled_refs                9621960                       # Sample count of references to valid blocks.
439system.cpu.dcache.avg_refs                  68.786200                       # Average number of references to valid blocks.
440system.cpu.dcache.warmup_cycle             3369466000                       # Cycle when the warmup percentage was hit.
441system.cpu.dcache.occ_blocks::cpu.data    4087.822620                       # Average occupied blocks per requestor
442system.cpu.dcache.occ_percent::cpu.data      0.998004                       # Average percentage of cache occupancy
443system.cpu.dcache.occ_percent::total         0.998004                       # Average percentage of cache occupancy
444system.cpu.dcache.ReadReq_hits::cpu.data    494463197                       # number of ReadReq hits
445system.cpu.dcache.ReadReq_hits::total       494463197                       # number of ReadReq hits
446system.cpu.dcache.WriteReq_hits::cpu.data    167394718                       # number of WriteReq hits
447system.cpu.dcache.WriteReq_hits::total      167394718                       # number of WriteReq hits
448system.cpu.dcache.LoadLockedReq_hits::cpu.data           84                       # number of LoadLockedReq hits
449system.cpu.dcache.LoadLockedReq_hits::total           84                       # number of LoadLockedReq hits
450system.cpu.dcache.StoreCondReq_hits::cpu.data           62                       # number of StoreCondReq hits
451system.cpu.dcache.StoreCondReq_hits::total           62                       # number of StoreCondReq hits
452system.cpu.dcache.demand_hits::cpu.data     661857915                       # number of demand (read+write) hits
453system.cpu.dcache.demand_hits::total        661857915                       # number of demand (read+write) hits
454system.cpu.dcache.overall_hits::cpu.data    661857915                       # number of overall hits
455system.cpu.dcache.overall_hits::total       661857915                       # number of overall hits
456system.cpu.dcache.ReadReq_misses::cpu.data     10787388                       # number of ReadReq misses
457system.cpu.dcache.ReadReq_misses::total      10787388                       # number of ReadReq misses
458system.cpu.dcache.WriteReq_misses::cpu.data      5191329                       # number of WriteReq misses
459system.cpu.dcache.WriteReq_misses::total      5191329                       # number of WriteReq misses
460system.cpu.dcache.LoadLockedReq_misses::cpu.data            3                       # number of LoadLockedReq misses
461system.cpu.dcache.LoadLockedReq_misses::total            3                       # number of LoadLockedReq misses
462system.cpu.dcache.demand_misses::cpu.data     15978717                       # number of demand (read+write) misses
463system.cpu.dcache.demand_misses::total       15978717                       # number of demand (read+write) misses
464system.cpu.dcache.overall_misses::cpu.data     15978717                       # number of overall misses
465system.cpu.dcache.overall_misses::total      15978717                       # number of overall misses
466system.cpu.dcache.ReadReq_miss_latency::cpu.data 258680588500                       # number of ReadReq miss cycles
467system.cpu.dcache.ReadReq_miss_latency::total 258680588500                       # number of ReadReq miss cycles
468system.cpu.dcache.WriteReq_miss_latency::cpu.data 196204904993                       # number of WriteReq miss cycles
469system.cpu.dcache.WriteReq_miss_latency::total 196204904993                       # number of WriteReq miss cycles
470system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       118500                       # number of LoadLockedReq miss cycles
471system.cpu.dcache.LoadLockedReq_miss_latency::total       118500                       # number of LoadLockedReq miss cycles
472system.cpu.dcache.demand_miss_latency::cpu.data 454885493493                       # number of demand (read+write) miss cycles
473system.cpu.dcache.demand_miss_latency::total 454885493493                       # number of demand (read+write) miss cycles
474system.cpu.dcache.overall_miss_latency::cpu.data 454885493493                       # number of overall miss cycles
475system.cpu.dcache.overall_miss_latency::total 454885493493                       # number of overall miss cycles
476system.cpu.dcache.ReadReq_accesses::cpu.data    505250585                       # number of ReadReq accesses(hits+misses)
477system.cpu.dcache.ReadReq_accesses::total    505250585                       # number of ReadReq accesses(hits+misses)
478system.cpu.dcache.WriteReq_accesses::cpu.data    172586047                       # number of WriteReq accesses(hits+misses)
479system.cpu.dcache.WriteReq_accesses::total    172586047                       # number of WriteReq accesses(hits+misses)
480system.cpu.dcache.LoadLockedReq_accesses::cpu.data           87                       # number of LoadLockedReq accesses(hits+misses)
481system.cpu.dcache.LoadLockedReq_accesses::total           87                       # number of LoadLockedReq accesses(hits+misses)
482system.cpu.dcache.StoreCondReq_accesses::cpu.data           62                       # number of StoreCondReq accesses(hits+misses)
483system.cpu.dcache.StoreCondReq_accesses::total           62                       # number of StoreCondReq accesses(hits+misses)
484system.cpu.dcache.demand_accesses::cpu.data    677836632                       # number of demand (read+write) accesses
485system.cpu.dcache.demand_accesses::total    677836632                       # number of demand (read+write) accesses
486system.cpu.dcache.overall_accesses::cpu.data    677836632                       # number of overall (read+write) accesses
487system.cpu.dcache.overall_accesses::total    677836632                       # number of overall (read+write) accesses
488system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.021351                       # miss rate for ReadReq accesses
489system.cpu.dcache.ReadReq_miss_rate::total     0.021351                       # miss rate for ReadReq accesses
490system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.030080                       # miss rate for WriteReq accesses
491system.cpu.dcache.WriteReq_miss_rate::total     0.030080                       # miss rate for WriteReq accesses
492system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.034483                       # miss rate for LoadLockedReq accesses
493system.cpu.dcache.LoadLockedReq_miss_rate::total     0.034483                       # miss rate for LoadLockedReq accesses
494system.cpu.dcache.demand_miss_rate::cpu.data     0.023573                       # miss rate for demand accesses
495system.cpu.dcache.demand_miss_rate::total     0.023573                       # miss rate for demand accesses
496system.cpu.dcache.overall_miss_rate::cpu.data     0.023573                       # miss rate for overall accesses
497system.cpu.dcache.overall_miss_rate::total     0.023573                       # miss rate for overall accesses
498system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23979.909548                       # average ReadReq miss latency
499system.cpu.dcache.ReadReq_avg_miss_latency::total 23979.909548                       # average ReadReq miss latency
500system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37794.735220                       # average WriteReq miss latency
501system.cpu.dcache.WriteReq_avg_miss_latency::total 37794.735220                       # average WriteReq miss latency
502system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        39500                       # average LoadLockedReq miss latency
503system.cpu.dcache.LoadLockedReq_avg_miss_latency::total        39500                       # average LoadLockedReq miss latency
504system.cpu.dcache.demand_avg_miss_latency::cpu.data 28468.211402                       # average overall miss latency
505system.cpu.dcache.demand_avg_miss_latency::total 28468.211402                       # average overall miss latency
506system.cpu.dcache.overall_avg_miss_latency::cpu.data 28468.211402                       # average overall miss latency
507system.cpu.dcache.overall_avg_miss_latency::total 28468.211402                       # average overall miss latency
508system.cpu.dcache.blocked_cycles::no_mshrs   2516165984                       # number of cycles access was blocked
509system.cpu.dcache.blocked_cycles::no_targets       147500                       # number of cycles access was blocked
510system.cpu.dcache.blocked::no_mshrs            424894                       # number of cycles access was blocked
511system.cpu.dcache.blocked::no_targets               9                       # number of cycles access was blocked
512system.cpu.dcache.avg_blocked_cycles::no_mshrs  5921.867534                       # average number of cycles each access was blocked
513system.cpu.dcache.avg_blocked_cycles::no_targets 16388.888889                       # average number of cycles each access was blocked
514system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
515system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
516system.cpu.dcache.writebacks::writebacks      3474501                       # number of writebacks
517system.cpu.dcache.writebacks::total           3474501                       # number of writebacks
518system.cpu.dcache.ReadReq_mshr_hits::cpu.data      3059372                       # number of ReadReq MSHR hits
519system.cpu.dcache.ReadReq_mshr_hits::total      3059372                       # number of ReadReq MSHR hits
520system.cpu.dcache.WriteReq_mshr_hits::cpu.data      3297385                       # number of WriteReq MSHR hits
521system.cpu.dcache.WriteReq_mshr_hits::total      3297385                       # number of WriteReq MSHR hits
522system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            3                       # number of LoadLockedReq MSHR hits
523system.cpu.dcache.LoadLockedReq_mshr_hits::total            3                       # number of LoadLockedReq MSHR hits
524system.cpu.dcache.demand_mshr_hits::cpu.data      6356757                       # number of demand (read+write) MSHR hits
525system.cpu.dcache.demand_mshr_hits::total      6356757                       # number of demand (read+write) MSHR hits
526system.cpu.dcache.overall_mshr_hits::cpu.data      6356757                       # number of overall MSHR hits
527system.cpu.dcache.overall_mshr_hits::total      6356757                       # number of overall MSHR hits
528system.cpu.dcache.ReadReq_mshr_misses::cpu.data      7728016                       # number of ReadReq MSHR misses
529system.cpu.dcache.ReadReq_mshr_misses::total      7728016                       # number of ReadReq MSHR misses
530system.cpu.dcache.WriteReq_mshr_misses::cpu.data      1893944                       # number of WriteReq MSHR misses
531system.cpu.dcache.WriteReq_mshr_misses::total      1893944                       # number of WriteReq MSHR misses
532system.cpu.dcache.demand_mshr_misses::cpu.data      9621960                       # number of demand (read+write) MSHR misses
533system.cpu.dcache.demand_mshr_misses::total      9621960                       # number of demand (read+write) MSHR misses
534system.cpu.dcache.overall_mshr_misses::cpu.data      9621960                       # number of overall MSHR misses
535system.cpu.dcache.overall_mshr_misses::total      9621960                       # number of overall MSHR misses
536system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 124261380000                       # number of ReadReq MSHR miss cycles
537system.cpu.dcache.ReadReq_mshr_miss_latency::total 124261380000                       # number of ReadReq MSHR miss cycles
538system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  91432769312                       # number of WriteReq MSHR miss cycles
539system.cpu.dcache.WriteReq_mshr_miss_latency::total  91432769312                       # number of WriteReq MSHR miss cycles
540system.cpu.dcache.demand_mshr_miss_latency::cpu.data 215694149312                       # number of demand (read+write) MSHR miss cycles
541system.cpu.dcache.demand_mshr_miss_latency::total 215694149312                       # number of demand (read+write) MSHR miss cycles
542system.cpu.dcache.overall_mshr_miss_latency::cpu.data 215694149312                       # number of overall MSHR miss cycles
543system.cpu.dcache.overall_mshr_miss_latency::total 215694149312                       # number of overall MSHR miss cycles
544system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.015295                       # mshr miss rate for ReadReq accesses
545system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.015295                       # mshr miss rate for ReadReq accesses
546system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.010974                       # mshr miss rate for WriteReq accesses
547system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.010974                       # mshr miss rate for WriteReq accesses
548system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.014195                       # mshr miss rate for demand accesses
549system.cpu.dcache.demand_mshr_miss_rate::total     0.014195                       # mshr miss rate for demand accesses
550system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.014195                       # mshr miss rate for overall accesses
551system.cpu.dcache.overall_mshr_miss_rate::total     0.014195                       # mshr miss rate for overall accesses
552system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 16079.337827                       # average ReadReq mshr miss latency
553system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 16079.337827                       # average ReadReq mshr miss latency
554system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 48276.384789                       # average WriteReq mshr miss latency
555system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 48276.384789                       # average WriteReq mshr miss latency
556system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22416.861982                       # average overall mshr miss latency
557system.cpu.dcache.demand_avg_mshr_miss_latency::total 22416.861982                       # average overall mshr miss latency
558system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22416.861982                       # average overall mshr miss latency
559system.cpu.dcache.overall_avg_mshr_miss_latency::total 22416.861982                       # average overall mshr miss latency
560system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
561system.cpu.l2cache.replacements               2427328                       # number of replacements
562system.cpu.l2cache.tagsinuse             31166.284891                       # Cycle average of tags in use
563system.cpu.l2cache.total_refs                 8745751                       # Total number of references to valid blocks.
564system.cpu.l2cache.sampled_refs               2457039                       # Sample count of references to valid blocks.
565system.cpu.l2cache.avg_refs                  3.559468                       # Average number of references to valid blocks.
566system.cpu.l2cache.warmup_cycle           81028078000                       # Cycle when the warmup percentage was hit.
567system.cpu.l2cache.occ_blocks::writebacks 14024.049283                       # Average occupied blocks per requestor
568system.cpu.l2cache.occ_blocks::cpu.inst     15.077840                       # Average occupied blocks per requestor
569system.cpu.l2cache.occ_blocks::cpu.data  17127.157769                       # Average occupied blocks per requestor
570system.cpu.l2cache.occ_percent::writebacks     0.427980                       # Average percentage of cache occupancy
571system.cpu.l2cache.occ_percent::cpu.inst     0.000460                       # Average percentage of cache occupancy
572system.cpu.l2cache.occ_percent::cpu.data     0.522679                       # Average percentage of cache occupancy
573system.cpu.l2cache.occ_percent::total        0.951120                       # Average percentage of cache occupancy
574system.cpu.l2cache.ReadReq_hits::cpu.inst           30                       # number of ReadReq hits
575system.cpu.l2cache.ReadReq_hits::cpu.data      6116665                       # number of ReadReq hits
576system.cpu.l2cache.ReadReq_hits::total        6116695                       # number of ReadReq hits
577system.cpu.l2cache.Writeback_hits::writebacks      3474501                       # number of Writeback hits
578system.cpu.l2cache.Writeback_hits::total      3474501                       # number of Writeback hits
579system.cpu.l2cache.ReadExReq_hits::cpu.data      1063157                       # number of ReadExReq hits
580system.cpu.l2cache.ReadExReq_hits::total      1063157                       # number of ReadExReq hits
581system.cpu.l2cache.demand_hits::cpu.inst           30                       # number of demand (read+write) hits
582system.cpu.l2cache.demand_hits::cpu.data      7179822                       # number of demand (read+write) hits
583system.cpu.l2cache.demand_hits::total         7179852                       # number of demand (read+write) hits
584system.cpu.l2cache.overall_hits::cpu.inst           30                       # number of overall hits
585system.cpu.l2cache.overall_hits::cpu.data      7179822                       # number of overall hits
586system.cpu.l2cache.overall_hits::total        7179852                       # number of overall hits
587system.cpu.l2cache.ReadReq_misses::cpu.inst          759                       # number of ReadReq misses
588system.cpu.l2cache.ReadReq_misses::cpu.data      1611350                       # number of ReadReq misses
589system.cpu.l2cache.ReadReq_misses::total      1612109                       # number of ReadReq misses
590system.cpu.l2cache.ReadExReq_misses::cpu.data       830788                       # number of ReadExReq misses
591system.cpu.l2cache.ReadExReq_misses::total       830788                       # number of ReadExReq misses
592system.cpu.l2cache.demand_misses::cpu.inst          759                       # number of demand (read+write) misses
593system.cpu.l2cache.demand_misses::cpu.data      2442138                       # number of demand (read+write) misses
594system.cpu.l2cache.demand_misses::total       2442897                       # number of demand (read+write) misses
595system.cpu.l2cache.overall_misses::cpu.inst          759                       # number of overall misses
596system.cpu.l2cache.overall_misses::cpu.data      2442138                       # number of overall misses
597system.cpu.l2cache.overall_misses::total      2442897                       # number of overall misses
598system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     27450000                       # number of ReadReq miss cycles
599system.cpu.l2cache.ReadReq_miss_latency::cpu.data  57809721000                       # number of ReadReq miss cycles
600system.cpu.l2cache.ReadReq_miss_latency::total  57837171000                       # number of ReadReq miss cycles
601system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  32456622937                       # number of ReadExReq miss cycles
602system.cpu.l2cache.ReadExReq_miss_latency::total  32456622937                       # number of ReadExReq miss cycles
603system.cpu.l2cache.demand_miss_latency::cpu.inst     27450000                       # number of demand (read+write) miss cycles
604system.cpu.l2cache.demand_miss_latency::cpu.data  90266343937                       # number of demand (read+write) miss cycles
605system.cpu.l2cache.demand_miss_latency::total  90293793937                       # number of demand (read+write) miss cycles
606system.cpu.l2cache.overall_miss_latency::cpu.inst     27450000                       # number of overall miss cycles
607system.cpu.l2cache.overall_miss_latency::cpu.data  90266343937                       # number of overall miss cycles
608system.cpu.l2cache.overall_miss_latency::total  90293793937                       # number of overall miss cycles
609system.cpu.l2cache.ReadReq_accesses::cpu.inst          789                       # number of ReadReq accesses(hits+misses)
610system.cpu.l2cache.ReadReq_accesses::cpu.data      7728015                       # number of ReadReq accesses(hits+misses)
611system.cpu.l2cache.ReadReq_accesses::total      7728804                       # number of ReadReq accesses(hits+misses)
612system.cpu.l2cache.Writeback_accesses::writebacks      3474501                       # number of Writeback accesses(hits+misses)
613system.cpu.l2cache.Writeback_accesses::total      3474501                       # number of Writeback accesses(hits+misses)
614system.cpu.l2cache.ReadExReq_accesses::cpu.data      1893945                       # number of ReadExReq accesses(hits+misses)
615system.cpu.l2cache.ReadExReq_accesses::total      1893945                       # number of ReadExReq accesses(hits+misses)
616system.cpu.l2cache.demand_accesses::cpu.inst          789                       # number of demand (read+write) accesses
617system.cpu.l2cache.demand_accesses::cpu.data      9621960                       # number of demand (read+write) accesses
618system.cpu.l2cache.demand_accesses::total      9622749                       # number of demand (read+write) accesses
619system.cpu.l2cache.overall_accesses::cpu.inst          789                       # number of overall (read+write) accesses
620system.cpu.l2cache.overall_accesses::cpu.data      9621960                       # number of overall (read+write) accesses
621system.cpu.l2cache.overall_accesses::total      9622749                       # number of overall (read+write) accesses
622system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.961977                       # miss rate for ReadReq accesses
623system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.208508                       # miss rate for ReadReq accesses
624system.cpu.l2cache.ReadReq_miss_rate::total     0.208585                       # miss rate for ReadReq accesses
625system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.438655                       # miss rate for ReadExReq accesses
626system.cpu.l2cache.ReadExReq_miss_rate::total     0.438655                       # miss rate for ReadExReq accesses
627system.cpu.l2cache.demand_miss_rate::cpu.inst     0.961977                       # miss rate for demand accesses
628system.cpu.l2cache.demand_miss_rate::cpu.data     0.253809                       # miss rate for demand accesses
629system.cpu.l2cache.demand_miss_rate::total     0.253867                       # miss rate for demand accesses
630system.cpu.l2cache.overall_miss_rate::cpu.inst     0.961977                       # miss rate for overall accesses
631system.cpu.l2cache.overall_miss_rate::cpu.data     0.253809                       # miss rate for overall accesses
632system.cpu.l2cache.overall_miss_rate::total     0.253867                       # miss rate for overall accesses
633system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 36166.007905                       # average ReadReq miss latency
634system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 35876.576163                       # average ReadReq miss latency
635system.cpu.l2cache.ReadReq_avg_miss_latency::total 35876.712431                       # average ReadReq miss latency
636system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 39067.274608                       # average ReadExReq miss latency
637system.cpu.l2cache.ReadExReq_avg_miss_latency::total 39067.274608                       # average ReadExReq miss latency
638system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 36166.007905                       # average overall miss latency
639system.cpu.l2cache.demand_avg_miss_latency::cpu.data 36962.016044                       # average overall miss latency
640system.cpu.l2cache.demand_avg_miss_latency::total 36961.768727                       # average overall miss latency
641system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 36166.007905                       # average overall miss latency
642system.cpu.l2cache.overall_avg_miss_latency::cpu.data 36962.016044                       # average overall miss latency
643system.cpu.l2cache.overall_avg_miss_latency::total 36961.768727                       # average overall miss latency
644system.cpu.l2cache.blocked_cycles::no_mshrs     23316238                       # number of cycles access was blocked
645system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
646system.cpu.l2cache.blocked::no_mshrs             2976                       # number of cycles access was blocked
647system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
648system.cpu.l2cache.avg_blocked_cycles::no_mshrs  7834.757392                       # average number of cycles each access was blocked
649system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
650system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
651system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
652system.cpu.l2cache.writebacks::writebacks      1123984                       # number of writebacks
653system.cpu.l2cache.writebacks::total          1123984                       # number of writebacks
654system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            1                       # number of ReadReq MSHR hits
655system.cpu.l2cache.ReadReq_mshr_hits::cpu.data            7                       # number of ReadReq MSHR hits
656system.cpu.l2cache.ReadReq_mshr_hits::total            8                       # number of ReadReq MSHR hits
657system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
658system.cpu.l2cache.demand_mshr_hits::cpu.data            7                       # number of demand (read+write) MSHR hits
659system.cpu.l2cache.demand_mshr_hits::total            8                       # number of demand (read+write) MSHR hits
660system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
661system.cpu.l2cache.overall_mshr_hits::cpu.data            7                       # number of overall MSHR hits
662system.cpu.l2cache.overall_mshr_hits::total            8                       # number of overall MSHR hits
663system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          758                       # number of ReadReq MSHR misses
664system.cpu.l2cache.ReadReq_mshr_misses::cpu.data      1611343                       # number of ReadReq MSHR misses
665system.cpu.l2cache.ReadReq_mshr_misses::total      1612101                       # number of ReadReq MSHR misses
666system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       830788                       # number of ReadExReq MSHR misses
667system.cpu.l2cache.ReadExReq_mshr_misses::total       830788                       # number of ReadExReq MSHR misses
668system.cpu.l2cache.demand_mshr_misses::cpu.inst          758                       # number of demand (read+write) MSHR misses
669system.cpu.l2cache.demand_mshr_misses::cpu.data      2442131                       # number of demand (read+write) MSHR misses
670system.cpu.l2cache.demand_mshr_misses::total      2442889                       # number of demand (read+write) MSHR misses
671system.cpu.l2cache.overall_mshr_misses::cpu.inst          758                       # number of overall MSHR misses
672system.cpu.l2cache.overall_mshr_misses::cpu.data      2442131                       # number of overall MSHR misses
673system.cpu.l2cache.overall_mshr_misses::total      2442889                       # number of overall MSHR misses
674system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     25025500                       # number of ReadReq MSHR miss cycles
675system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  52778176000                       # number of ReadReq MSHR miss cycles
676system.cpu.l2cache.ReadReq_mshr_miss_latency::total  52803201500                       # number of ReadReq MSHR miss cycles
677system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  29830819408                       # number of ReadExReq MSHR miss cycles
678system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  29830819408                       # number of ReadExReq MSHR miss cycles
679system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     25025500                       # number of demand (read+write) MSHR miss cycles
680system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  82608995408                       # number of demand (read+write) MSHR miss cycles
681system.cpu.l2cache.demand_mshr_miss_latency::total  82634020908                       # number of demand (read+write) MSHR miss cycles
682system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     25025500                       # number of overall MSHR miss cycles
683system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  82608995408                       # number of overall MSHR miss cycles
684system.cpu.l2cache.overall_mshr_miss_latency::total  82634020908                       # number of overall MSHR miss cycles
685system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.960710                       # mshr miss rate for ReadReq accesses
686system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.208507                       # mshr miss rate for ReadReq accesses
687system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.208584                       # mshr miss rate for ReadReq accesses
688system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.438655                       # mshr miss rate for ReadExReq accesses
689system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.438655                       # mshr miss rate for ReadExReq accesses
690system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.960710                       # mshr miss rate for demand accesses
691system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.253808                       # mshr miss rate for demand accesses
692system.cpu.l2cache.demand_mshr_miss_rate::total     0.253866                       # mshr miss rate for demand accesses
693system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.960710                       # mshr miss rate for overall accesses
694system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.253808                       # mshr miss rate for overall accesses
695system.cpu.l2cache.overall_mshr_miss_rate::total     0.253866                       # mshr miss rate for overall accesses
696system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33015.171504                       # average ReadReq mshr miss latency
697system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 32754.153523                       # average ReadReq mshr miss latency
698system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32754.276252                       # average ReadReq mshr miss latency
699system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 35906.656581                       # average ReadExReq mshr miss latency
700system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 35906.656581                       # average ReadExReq mshr miss latency
701system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33015.171504                       # average overall mshr miss latency
702system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33826.602835                       # average overall mshr miss latency
703system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33826.351057                       # average overall mshr miss latency
704system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33015.171504                       # average overall mshr miss latency
705system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33826.602835                       # average overall mshr miss latency
706system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33826.351057                       # average overall mshr miss latency
707system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
708
709---------- End Simulation Statistics   ----------
710