stats.txt revision 11336:b318499f676c
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.767875                       # Number of seconds simulated
4sim_ticks                                767874998000                       # Number of ticks simulated
5final_tick                               767874998000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 133325                       # Simulator instruction rate (inst/s)
8host_op_rate                                   143638                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               66282190                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 359880                       # Number of bytes of host memory used
11host_seconds                                 11584.94                       # Real time elapsed on the host
12sim_insts                                  1544563024                       # Number of instructions simulated
13sim_ops                                    1664032416                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             64832                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data         235361472                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.l2cache.prefetcher     63663872                       # Number of bytes read from this memory
19system.physmem.bytes_read::total            299090176                       # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst        64832                       # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total           64832                       # Number of instructions bytes read from this memory
22system.physmem.bytes_written::writebacks    104698048                       # Number of bytes written to this memory
23system.physmem.bytes_written::total         104698048                       # Number of bytes written to this memory
24system.physmem.num_reads::cpu.inst               1013                       # Number of read requests responded to by this memory
25system.physmem.num_reads::cpu.data            3677523                       # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.l2cache.prefetcher       994748                       # Number of read requests responded to by this memory
27system.physmem.num_reads::total               4673284                       # Number of read requests responded to by this memory
28system.physmem.num_writes::writebacks         1635907                       # Number of write requests responded to by this memory
29system.physmem.num_writes::total              1635907                       # Number of write requests responded to by this memory
30system.physmem.bw_read::cpu.inst                84430                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_read::cpu.data            306510139                       # Total read bandwidth from this memory (bytes/s)
32system.physmem.bw_read::cpu.l2cache.prefetcher     82909161                       # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::total               389503730                       # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_inst_read::cpu.inst           84430                       # Instruction read bandwidth from this memory (bytes/s)
35system.physmem.bw_inst_read::total              84430                       # Instruction read bandwidth from this memory (bytes/s)
36system.physmem.bw_write::writebacks         136347776                       # Write bandwidth from this memory (bytes/s)
37system.physmem.bw_write::total              136347776                       # Write bandwidth from this memory (bytes/s)
38system.physmem.bw_total::writebacks         136347776                       # Total bandwidth to/from this memory (bytes/s)
39system.physmem.bw_total::cpu.inst               84430                       # Total bandwidth to/from this memory (bytes/s)
40system.physmem.bw_total::cpu.data           306510139                       # Total bandwidth to/from this memory (bytes/s)
41system.physmem.bw_total::cpu.l2cache.prefetcher     82909161                       # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::total              525851506                       # Total bandwidth to/from this memory (bytes/s)
43system.physmem.readReqs                       4673284                       # Number of read requests accepted
44system.physmem.writeReqs                      1635907                       # Number of write requests accepted
45system.physmem.readBursts                     4673284                       # Number of DRAM read bursts, including those serviced by the write queue
46system.physmem.writeBursts                    1635907                       # Number of DRAM write bursts, including those merged in the write queue
47system.physmem.bytesReadDRAM                298596928                       # Total number of bytes read from DRAM
48system.physmem.bytesReadWrQ                    493248                       # Total number of bytes read from write queue
49system.physmem.bytesWritten                 104694592                       # Total number of bytes written to DRAM
50system.physmem.bytesReadSys                 299090176                       # Total read bytes from the system interface side
51system.physmem.bytesWrittenSys              104698048                       # Total written bytes from the system interface side
52system.physmem.servicedByWrQ                     7707                       # Number of DRAM read bursts serviced by the write queue
53system.physmem.mergedWrBursts                      24                       # Number of DRAM write bursts merged with an existing one
54system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
55system.physmem.perBankRdBursts::0              300421                       # Per bank write bursts
56system.physmem.perBankRdBursts::1              298937                       # Per bank write bursts
57system.physmem.perBankRdBursts::2              284574                       # Per bank write bursts
58system.physmem.perBankRdBursts::3              288248                       # Per bank write bursts
59system.physmem.perBankRdBursts::4              288002                       # Per bank write bursts
60system.physmem.perBankRdBursts::5              284734                       # Per bank write bursts
61system.physmem.perBankRdBursts::6              280770                       # Per bank write bursts
62system.physmem.perBankRdBursts::7              278050                       # Per bank write bursts
63system.physmem.perBankRdBursts::8              293697                       # Per bank write bursts
64system.physmem.perBankRdBursts::9              299275                       # Per bank write bursts
65system.physmem.perBankRdBursts::10             291592                       # Per bank write bursts
66system.physmem.perBankRdBursts::11             297756                       # Per bank write bursts
67system.physmem.perBankRdBursts::12             299138                       # Per bank write bursts
68system.physmem.perBankRdBursts::13             298570                       # Per bank write bursts
69system.physmem.perBankRdBursts::14             293356                       # Per bank write bursts
70system.physmem.perBankRdBursts::15             288457                       # Per bank write bursts
71system.physmem.perBankWrBursts::0              103823                       # Per bank write bursts
72system.physmem.perBankWrBursts::1              101786                       # Per bank write bursts
73system.physmem.perBankWrBursts::2               99158                       # Per bank write bursts
74system.physmem.perBankWrBursts::3               99952                       # Per bank write bursts
75system.physmem.perBankWrBursts::4               99094                       # Per bank write bursts
76system.physmem.perBankWrBursts::5               98779                       # Per bank write bursts
77system.physmem.perBankWrBursts::6              102513                       # Per bank write bursts
78system.physmem.perBankWrBursts::7              104359                       # Per bank write bursts
79system.physmem.perBankWrBursts::8              105182                       # Per bank write bursts
80system.physmem.perBankWrBursts::9              104512                       # Per bank write bursts
81system.physmem.perBankWrBursts::10             101930                       # Per bank write bursts
82system.physmem.perBankWrBursts::11             102694                       # Per bank write bursts
83system.physmem.perBankWrBursts::12             102904                       # Per bank write bursts
84system.physmem.perBankWrBursts::13             102694                       # Per bank write bursts
85system.physmem.perBankWrBursts::14             104057                       # Per bank write bursts
86system.physmem.perBankWrBursts::15             102416                       # Per bank write bursts
87system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
88system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
89system.physmem.totGap                    767874956500                       # Total gap between requests
90system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
91system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
93system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
94system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
95system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
96system.physmem.readPktSize::6                 4673284                       # Read request sizes (log2)
97system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
98system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
100system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
101system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
102system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
103system.physmem.writePktSize::6                1635907                       # Write request sizes (log2)
104system.physmem.rdQLenPdf::0                   2762422                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::1                   1028983                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::2                    325435                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::3                    231330                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::4                    148884                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::5                     81578                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::6                     37725                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::7                     23665                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::8                     18045                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::9                      4249                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::10                     1720                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::11                      827                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::12                      441                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::13                      256                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::14                       13                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::15                        4                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
136system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::15                    25664                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::16                    28320                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::17                    55851                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::18                    72944                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::19                    84862                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::20                    93771                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::21                   100110                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::22                   103625                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::23                   105539                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::24                   106400                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::25                   107311                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::26                   108333                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::27                   109501                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::28                   111075                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::29                   111603                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::30                   103835                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::31                   101089                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::32                   100454                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::33                     3174                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::34                     1324                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::35                      565                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::36                      255                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::37                      134                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::38                       64                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::39                       26                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::40                       15                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::41                        8                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::42                        7                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::43                        5                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::44                        4                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
200system.physmem.bytesPerActivate::samples      4243203                       # Bytes accessed per row activation
201system.physmem.bytesPerActivate::mean       95.043673                       # Bytes accessed per row activation
202system.physmem.bytesPerActivate::gmean      78.954417                       # Bytes accessed per row activation
203system.physmem.bytesPerActivate::stdev     102.715127                       # Bytes accessed per row activation
204system.physmem.bytesPerActivate::0-127        3379213     79.64%     79.64% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::128-255       666153     15.70%     95.34% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::256-383        95338      2.25%     97.58% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::384-511        35101      0.83%     98.41% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::512-639        23158      0.55%     98.96% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::640-767        12215      0.29%     99.25% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::768-895         7169      0.17%     99.41% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::896-1023         5140      0.12%     99.54% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::1024-1151        19716      0.46%    100.00% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::total        4243203                       # Bytes accessed per row activation
214system.physmem.rdPerTurnAround::samples         97801                       # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::mean        47.704328                       # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::stdev       99.639805                       # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::0-255           95408     97.55%     97.55% # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::256-511          1143      1.17%     98.72% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::512-767           693      0.71%     99.43% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::768-1023          419      0.43%     99.86% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::1024-1279          104      0.11%     99.97% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::1280-1535           21      0.02%     99.99% # Reads before turning the bus around for writes
223system.physmem.rdPerTurnAround::1536-1791            6      0.01%     99.99% # Reads before turning the bus around for writes
224system.physmem.rdPerTurnAround::1792-2047            1      0.00%     99.99% # Reads before turning the bus around for writes
225system.physmem.rdPerTurnAround::2048-2303            1      0.00%     99.99% # Reads before turning the bus around for writes
226system.physmem.rdPerTurnAround::2816-3071            2      0.00%    100.00% # Reads before turning the bus around for writes
227system.physmem.rdPerTurnAround::3328-3583            1      0.00%    100.00% # Reads before turning the bus around for writes
228system.physmem.rdPerTurnAround::3584-3839            1      0.00%    100.00% # Reads before turning the bus around for writes
229system.physmem.rdPerTurnAround::4608-4863            1      0.00%    100.00% # Reads before turning the bus around for writes
230system.physmem.rdPerTurnAround::total           97801                       # Reads before turning the bus around for writes
231system.physmem.wrPerTurnAround::samples         97801                       # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::mean        16.726342                       # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::gmean       16.683389                       # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::stdev        1.248647                       # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::16              68568     70.11%     70.11% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::17               2029      2.07%     72.18% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::18              18244     18.65%     90.84% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::19               5739      5.87%     96.71% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::20               1897      1.94%     98.65% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::21                745      0.76%     99.41% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::22                303      0.31%     99.72% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::23                146      0.15%     99.87% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::24                 72      0.07%     99.94% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::25                 32      0.03%     99.97% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::26                 13      0.01%     99.99% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::27                  5      0.01%     99.99% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::28                  4      0.00%    100.00% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::29                  3      0.00%    100.00% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::30                  1      0.00%    100.00% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::total           97801                       # Writes before turning the bus around for reads
251system.physmem.totQLat                   128464947947                       # Total ticks spent queuing
252system.physmem.totMemAccLat              215944516697                       # Total ticks spent from burst creation until serviced by the DRAM
253system.physmem.totBusLat                  23327885000                       # Total ticks spent in databus transfers
254system.physmem.avgQLat                       27534.63                       # Average queueing delay per DRAM burst
255system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
256system.physmem.avgMemAccLat                  46284.63                       # Average memory access latency per DRAM burst
257system.physmem.avgRdBW                         388.86                       # Average DRAM read bandwidth in MiByte/s
258system.physmem.avgWrBW                         136.34                       # Average achieved write bandwidth in MiByte/s
259system.physmem.avgRdBWSys                      389.50                       # Average system read bandwidth in MiByte/s
260system.physmem.avgWrBWSys                      136.35                       # Average system write bandwidth in MiByte/s
261system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
262system.physmem.busUtil                           4.10                       # Data bus utilization in percentage
263system.physmem.busUtilRead                       3.04                       # Data bus utilization in percentage for reads
264system.physmem.busUtilWrite                      1.07                       # Data bus utilization in percentage for writes
265system.physmem.avgRdQLen                         1.42                       # Average read queue length when enqueuing
266system.physmem.avgWrQLen                        24.91                       # Average write queue length when enqueuing
267system.physmem.readRowHits                    1710553                       # Number of row buffer hits during reads
268system.physmem.writeRowHits                    347662                       # Number of row buffer hits during writes
269system.physmem.readRowHitRate                   36.66                       # Row buffer hit rate for reads
270system.physmem.writeRowHitRate                  21.25                       # Row buffer hit rate for writes
271system.physmem.avgGap                       121707.36                       # Average gap between requests
272system.physmem.pageHitRate                      32.66                       # Row buffer hit rate, read and write combined
273system.physmem_0.actEnergy                15942837960                       # Energy for activate commands per rank (pJ)
274system.physmem_0.preEnergy                 8698969125                       # Energy for precharge commands per rank (pJ)
275system.physmem_0.readEnergy               17968828800                       # Energy for read commands per rank (pJ)
276system.physmem_0.writeEnergy               5245261920                       # Energy for write commands per rank (pJ)
277system.physmem_0.refreshEnergy            50153678640                       # Energy for refresh commands per rank (pJ)
278system.physmem_0.actBackEnergy           415022318100                       # Energy for active background per rank (pJ)
279system.physmem_0.preBackEnergy            96668804250                       # Energy for precharge background per rank (pJ)
280system.physmem_0.totalEnergy             609700698795                       # Total energy per rank (pJ)
281system.physmem_0.averagePower              794.012990                       # Core power per rank (mW)
282system.physmem_0.memoryStateTime::IDLE   158294269639                       # Time in different power states
283system.physmem_0.memoryStateTime::REF     25640940000                       # Time in different power states
284system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
285system.physmem_0.memoryStateTime::ACT    583937331861                       # Time in different power states
286system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
287system.physmem_1.actEnergy                16135663320                       # Energy for activate commands per rank (pJ)
288system.physmem_1.preEnergy                 8804181375                       # Energy for precharge commands per rank (pJ)
289system.physmem_1.readEnergy               18422297400                       # Energy for read commands per rank (pJ)
290system.physmem_1.writeEnergy               5354961840                       # Energy for write commands per rank (pJ)
291system.physmem_1.refreshEnergy            50153678640                       # Energy for refresh commands per rank (pJ)
292system.physmem_1.actBackEnergy           410145276690                       # Energy for active background per rank (pJ)
293system.physmem_1.preBackEnergy           100946910750                       # Energy for precharge background per rank (pJ)
294system.physmem_1.totalEnergy             609962970015                       # Total energy per rank (pJ)
295system.physmem_1.averagePower              794.354545                       # Core power per rank (mW)
296system.physmem_1.memoryStateTime::IDLE   165441923935                       # Time in different power states
297system.physmem_1.memoryStateTime::REF     25640940000                       # Time in different power states
298system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
299system.physmem_1.memoryStateTime::ACT    576789598565                       # Time in different power states
300system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
301system.cpu.branchPred.lookups               286279645                       # Number of BP lookups
302system.cpu.branchPred.condPredicted         223407155                       # Number of conditional branches predicted
303system.cpu.branchPred.condIncorrect          14631310                       # Number of conditional branches incorrect
304system.cpu.branchPred.BTBLookups            157715633                       # Number of BTB lookups
305system.cpu.branchPred.BTBHits               150347717                       # Number of BTB hits
306system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
307system.cpu.branchPred.BTBHitPct             95.328354                       # BTB Hit Percentage
308system.cpu.branchPred.usedRAS                16640366                       # Number of times the RAS was used to get a target.
309system.cpu.branchPred.RASInCorrect                 63                       # Number of incorrect RAS predictions.
310system.cpu_clk_domain.clock                       500                       # Clock period in ticks
311system.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
312system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
313system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
314system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
315system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
316system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
317system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
318system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
319system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
320system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
321system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
322system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
323system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
324system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
325system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
326system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
327system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
328system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
329system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
330system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
331system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
332system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
333system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
334system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
335system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
336system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
337system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
338system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
339system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
340system.cpu.dtb.walker.walks                         0                       # Table walker walks requested
341system.cpu.dtb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
342system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
343system.cpu.dtb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
344system.cpu.dtb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
345system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
346system.cpu.dtb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
347system.cpu.dtb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
348system.cpu.dtb.inst_hits                            0                       # ITB inst hits
349system.cpu.dtb.inst_misses                          0                       # ITB inst misses
350system.cpu.dtb.read_hits                            0                       # DTB read hits
351system.cpu.dtb.read_misses                          0                       # DTB read misses
352system.cpu.dtb.write_hits                           0                       # DTB write hits
353system.cpu.dtb.write_misses                         0                       # DTB write misses
354system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
355system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
356system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
357system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
358system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
359system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
360system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
361system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
362system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
363system.cpu.dtb.read_accesses                        0                       # DTB read accesses
364system.cpu.dtb.write_accesses                       0                       # DTB write accesses
365system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
366system.cpu.dtb.hits                                 0                       # DTB hits
367system.cpu.dtb.misses                               0                       # DTB misses
368system.cpu.dtb.accesses                             0                       # DTB accesses
369system.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
370system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
371system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
372system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
373system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
374system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
375system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
376system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
377system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
378system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
379system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
380system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
381system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
382system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
383system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
384system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
385system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
386system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
387system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
388system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
389system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
390system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
391system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
392system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
393system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
394system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
395system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
396system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
397system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
398system.cpu.itb.walker.walks                         0                       # Table walker walks requested
399system.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
400system.cpu.itb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
401system.cpu.itb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
402system.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
403system.cpu.itb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
404system.cpu.itb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
405system.cpu.itb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
406system.cpu.itb.inst_hits                            0                       # ITB inst hits
407system.cpu.itb.inst_misses                          0                       # ITB inst misses
408system.cpu.itb.read_hits                            0                       # DTB read hits
409system.cpu.itb.read_misses                          0                       # DTB read misses
410system.cpu.itb.write_hits                           0                       # DTB write hits
411system.cpu.itb.write_misses                         0                       # DTB write misses
412system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
413system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
414system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
415system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
416system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
417system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
418system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
419system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
420system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
421system.cpu.itb.read_accesses                        0                       # DTB read accesses
422system.cpu.itb.write_accesses                       0                       # DTB write accesses
423system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
424system.cpu.itb.hits                                 0                       # DTB hits
425system.cpu.itb.misses                               0                       # DTB misses
426system.cpu.itb.accesses                             0                       # DTB accesses
427system.cpu.workload.num_syscalls                   46                       # Number of system calls
428system.cpu.numCycles                       1535749997                       # number of cpu cycles simulated
429system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
430system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
431system.cpu.fetch.icacheStallCycles           13928863                       # Number of cycles fetch is stalled on an Icache miss
432system.cpu.fetch.Insts                     2067540877                       # Number of instructions fetch has processed
433system.cpu.fetch.Branches                   286279645                       # Number of branches that fetch encountered
434system.cpu.fetch.predictedBranches          166988083                       # Number of branches that fetch has predicted taken
435system.cpu.fetch.Cycles                    1507099451                       # Number of cycles fetch has run and was not squashing or blocked
436system.cpu.fetch.SquashCycles                29287501                       # Number of cycles fetch has spent squashing
437system.cpu.fetch.MiscStallCycles                  190                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
438system.cpu.fetch.IcacheWaitRetryStallCycles          976                       # Number of stall cycles due to full MSHR
439system.cpu.fetch.CacheLines                 656956376                       # Number of cache lines fetched
440system.cpu.fetch.IcacheSquashes                   928                       # Number of outstanding Icache misses that were squashed
441system.cpu.fetch.rateDist::samples         1535673230                       # Number of instructions fetched each cycle (Total)
442system.cpu.fetch.rateDist::mean              1.442364                       # Number of instructions fetched each cycle (Total)
443system.cpu.fetch.rateDist::stdev             1.228170                       # Number of instructions fetched each cycle (Total)
444system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
445system.cpu.fetch.rateDist::0                453232887     29.51%     29.51% # Number of instructions fetched each cycle (Total)
446system.cpu.fetch.rateDist::1                465446694     30.31%     59.82% # Number of instructions fetched each cycle (Total)
447system.cpu.fetch.rateDist::2                101428513      6.60%     66.43% # Number of instructions fetched each cycle (Total)
448system.cpu.fetch.rateDist::3                515565136     33.57%    100.00% # Number of instructions fetched each cycle (Total)
449system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
450system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
451system.cpu.fetch.rateDist::max_value                3                       # Number of instructions fetched each cycle (Total)
452system.cpu.fetch.rateDist::total           1535673230                       # Number of instructions fetched each cycle (Total)
453system.cpu.fetch.branchRate                  0.186410                       # Number of branch fetches per cycle
454system.cpu.fetch.rate                        1.346274                       # Number of inst fetches per cycle
455system.cpu.decode.IdleCycles                 74702692                       # Number of cycles decode is idle
456system.cpu.decode.BlockedCycles             538196786                       # Number of cycles decode is blocked
457system.cpu.decode.RunCycles                 849939330                       # Number of cycles decode is running
458system.cpu.decode.UnblockCycles              58191372                       # Number of cycles decode is unblocking
459system.cpu.decode.SquashCycles               14643050                       # Number of cycles decode is squashing
460system.cpu.decode.BranchResolved             42203099                       # Number of times decode resolved a branch
461system.cpu.decode.BranchMispred                   740                       # Number of times decode detected a branch misprediction
462system.cpu.decode.DecodedInsts             2037258767                       # Number of instructions handled by decode
463system.cpu.decode.SquashedInsts              52502216                       # Number of squashed instructions handled by decode
464system.cpu.rename.SquashCycles               14643050                       # Number of cycles rename is squashing
465system.cpu.rename.IdleCycles                139798596                       # Number of cycles rename is idle
466system.cpu.rename.BlockCycles               457232788                       # Number of cycles rename is blocking
467system.cpu.rename.serializeStallCycles          14060                       # count of cycles rename stalled for serializing inst
468system.cpu.rename.RunCycles                 837861639                       # Number of cycles rename is running
469system.cpu.rename.UnblockCycles              86123097                       # Number of cycles rename is unblocking
470system.cpu.rename.RenamedInsts             1976450357                       # Number of instructions processed by rename
471system.cpu.rename.SquashedInsts              26748217                       # Number of squashed instructions processed by rename
472system.cpu.rename.ROBFullEvents              45311443                       # Number of times rename has blocked due to ROB full
473system.cpu.rename.IQFullEvents                 127280                       # Number of times rename has blocked due to IQ full
474system.cpu.rename.LQFullEvents                1601349                       # Number of times rename has blocked due to LQ full
475system.cpu.rename.SQFullEvents               25060230                       # Number of times rename has blocked due to SQ full
476system.cpu.rename.RenamedOperands          1985922281                       # Number of destination operands rename has renamed
477system.cpu.rename.RenameLookups            9128467759                       # Number of register rename lookups that rename has made
478system.cpu.rename.int_rename_lookups       2432961586                       # Number of integer rename lookups
479system.cpu.rename.fp_rename_lookups               131                       # Number of floating rename lookups
480system.cpu.rename.CommittedMaps            1674898945                       # Number of HB maps that are committed
481system.cpu.rename.UndoneMaps                311023336                       # Number of HB maps that are undone due to squashing
482system.cpu.rename.serializingInsts                153                       # count of serializing insts renamed
483system.cpu.rename.tempSerializingInsts            144                       # count of temporary serializing insts renamed
484system.cpu.rename.skidInsts                 111484275                       # count of insts added to the skid buffer
485system.cpu.memDep0.insertedLoads            542573994                       # Number of loads inserted to the mem dependence unit.
486system.cpu.memDep0.insertedStores           199309930                       # Number of stores inserted to the mem dependence unit.
487system.cpu.memDep0.conflictingLoads          26884095                       # Number of conflicting loads.
488system.cpu.memDep0.conflictingStores         29108781                       # Number of conflicting stores.
489system.cpu.iq.iqInstsAdded                 1948029821                       # Number of instructions added to the IQ (excludes non-spec)
490system.cpu.iq.iqNonSpecInstsAdded                 211                       # Number of non-speculative instructions added to the IQ
491system.cpu.iq.iqInstsIssued                1857521274                       # Number of instructions issued
492system.cpu.iq.iqSquashedInstsIssued          13507542                       # Number of squashed instructions issued
493system.cpu.iq.iqSquashedInstsExamined       283997616                       # Number of squashed instructions iterated over during squash; mainly for profiling
494system.cpu.iq.iqSquashedOperandsExamined    647442130                       # Number of squashed operands that are examined and possibly removed from graph
495system.cpu.iq.iqSquashedNonSpecRemoved             41                       # Number of squashed non-spec instructions that were removed
496system.cpu.iq.issued_per_cycle::samples    1535673230                       # Number of insts issued each cycle
497system.cpu.iq.issued_per_cycle::mean         1.209581                       # Number of insts issued each cycle
498system.cpu.iq.issued_per_cycle::stdev        1.150633                       # Number of insts issued each cycle
499system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
500system.cpu.iq.issued_per_cycle::0           582693827     37.94%     37.94% # Number of insts issued each cycle
501system.cpu.iq.issued_per_cycle::1           326116884     21.24%     59.18% # Number of insts issued each cycle
502system.cpu.iq.issued_per_cycle::2           378188392     24.63%     83.81% # Number of insts issued each cycle
503system.cpu.iq.issued_per_cycle::3           219675077     14.30%     98.11% # Number of insts issued each cycle
504system.cpu.iq.issued_per_cycle::4            28992875      1.89%    100.00% # Number of insts issued each cycle
505system.cpu.iq.issued_per_cycle::5                6175      0.00%    100.00% # Number of insts issued each cycle
506system.cpu.iq.issued_per_cycle::6                   0      0.00%    100.00% # Number of insts issued each cycle
507system.cpu.iq.issued_per_cycle::7                   0      0.00%    100.00% # Number of insts issued each cycle
508system.cpu.iq.issued_per_cycle::8                   0      0.00%    100.00% # Number of insts issued each cycle
509system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
510system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
511system.cpu.iq.issued_per_cycle::max_value            5                       # Number of insts issued each cycle
512system.cpu.iq.issued_per_cycle::total      1535673230                       # Number of insts issued each cycle
513system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
514system.cpu.iq.fu_full::IntAlu               166036820     40.98%     40.98% # attempts to use FU when none available
515system.cpu.iq.fu_full::IntMult                   1982      0.00%     40.98% # attempts to use FU when none available
516system.cpu.iq.fu_full::IntDiv                       0      0.00%     40.98% # attempts to use FU when none available
517system.cpu.iq.fu_full::FloatAdd                     0      0.00%     40.98% # attempts to use FU when none available
518system.cpu.iq.fu_full::FloatCmp                     0      0.00%     40.98% # attempts to use FU when none available
519system.cpu.iq.fu_full::FloatCvt                     0      0.00%     40.98% # attempts to use FU when none available
520system.cpu.iq.fu_full::FloatMult                    0      0.00%     40.98% # attempts to use FU when none available
521system.cpu.iq.fu_full::FloatDiv                     0      0.00%     40.98% # attempts to use FU when none available
522system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     40.98% # attempts to use FU when none available
523system.cpu.iq.fu_full::SimdAdd                      0      0.00%     40.98% # attempts to use FU when none available
524system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     40.98% # attempts to use FU when none available
525system.cpu.iq.fu_full::SimdAlu                      0      0.00%     40.98% # attempts to use FU when none available
526system.cpu.iq.fu_full::SimdCmp                      0      0.00%     40.98% # attempts to use FU when none available
527system.cpu.iq.fu_full::SimdCvt                      0      0.00%     40.98% # attempts to use FU when none available
528system.cpu.iq.fu_full::SimdMisc                     0      0.00%     40.98% # attempts to use FU when none available
529system.cpu.iq.fu_full::SimdMult                     0      0.00%     40.98% # attempts to use FU when none available
530system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     40.98% # attempts to use FU when none available
531system.cpu.iq.fu_full::SimdShift                    0      0.00%     40.98% # attempts to use FU when none available
532system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     40.98% # attempts to use FU when none available
533system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     40.98% # attempts to use FU when none available
534system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     40.98% # attempts to use FU when none available
535system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     40.98% # attempts to use FU when none available
536system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     40.98% # attempts to use FU when none available
537system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     40.98% # attempts to use FU when none available
538system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     40.98% # attempts to use FU when none available
539system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     40.98% # attempts to use FU when none available
540system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     40.98% # attempts to use FU when none available
541system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     40.98% # attempts to use FU when none available
542system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     40.98% # attempts to use FU when none available
543system.cpu.iq.fu_full::MemRead              191468502     47.25%     88.23% # attempts to use FU when none available
544system.cpu.iq.fu_full::MemWrite              47685170     11.77%    100.00% # attempts to use FU when none available
545system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
546system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
547system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
548system.cpu.iq.FU_type_0::IntAlu            1138261186     61.28%     61.28% # Type of FU issued
549system.cpu.iq.FU_type_0::IntMult               800987      0.04%     61.32% # Type of FU issued
550system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.32% # Type of FU issued
551system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     61.32% # Type of FU issued
552system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     61.32% # Type of FU issued
553system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     61.32% # Type of FU issued
554system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     61.32% # Type of FU issued
555system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     61.32% # Type of FU issued
556system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     61.32% # Type of FU issued
557system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.32% # Type of FU issued
558system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.32% # Type of FU issued
559system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.32% # Type of FU issued
560system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.32% # Type of FU issued
561system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.32% # Type of FU issued
562system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.32% # Type of FU issued
563system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.32% # Type of FU issued
564system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.32% # Type of FU issued
565system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.32% # Type of FU issued
566system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.32% # Type of FU issued
567system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.32% # Type of FU issued
568system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.32% # Type of FU issued
569system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.32% # Type of FU issued
570system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.32% # Type of FU issued
571system.cpu.iq.FU_type_0::SimdFloatCvt              29      0.00%     61.32% # Type of FU issued
572system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     61.32% # Type of FU issued
573system.cpu.iq.FU_type_0::SimdFloatMisc             22      0.00%     61.32% # Type of FU issued
574system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     61.32% # Type of FU issued
575system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.32% # Type of FU issued
576system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.32% # Type of FU issued
577system.cpu.iq.FU_type_0::MemRead            532140310     28.65%     89.97% # Type of FU issued
578system.cpu.iq.FU_type_0::MemWrite           186318740     10.03%    100.00% # Type of FU issued
579system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
580system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
581system.cpu.iq.FU_type_0::total             1857521274                       # Type of FU issued
582system.cpu.iq.rate                           1.209521                       # Inst issue rate
583system.cpu.iq.fu_busy_cnt                   405192474                       # FU busy when requested
584system.cpu.iq.fu_busy_rate                   0.218136                       # FU busy rate (busy events/executed inst)
585system.cpu.iq.int_inst_queue_reads         5669415557                       # Number of integer instruction queue reads
586system.cpu.iq.int_inst_queue_writes        2232040499                       # Number of integer instruction queue writes
587system.cpu.iq.int_inst_queue_wakeup_accesses   1805727122                       # Number of integer instruction queue wakeup accesses
588system.cpu.iq.fp_inst_queue_reads                 237                       # Number of floating instruction queue reads
589system.cpu.iq.fp_inst_queue_writes                228                       # Number of floating instruction queue writes
590system.cpu.iq.fp_inst_queue_wakeup_accesses           69                       # Number of floating instruction queue wakeup accesses
591system.cpu.iq.int_alu_accesses             2262713615                       # Number of integer alu accesses
592system.cpu.iq.fp_alu_accesses                     133                       # Number of floating point alu accesses
593system.cpu.iew.lsq.thread0.forwLoads         17816594                       # Number of loads that had data forwarded from stores
594system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
595system.cpu.iew.lsq.thread0.squashedLoads     84267660                       # Number of loads squashed
596system.cpu.iew.lsq.thread0.ignoredResponses        66369                       # Number of memory responses ignored because the instruction is squashed
597system.cpu.iew.lsq.thread0.memOrderViolation        13310                       # Number of memory ordering violations
598system.cpu.iew.lsq.thread0.squashedStores     24462885                       # Number of stores squashed
599system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
600system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
601system.cpu.iew.lsq.thread0.rescheduledLoads      4528039                       # Number of loads that were rescheduled
602system.cpu.iew.lsq.thread0.cacheBlocked       4867222                       # Number of times an access to memory failed due to the cache being blocked
603system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
604system.cpu.iew.iewSquashCycles               14643050                       # Number of cycles IEW is squashing
605system.cpu.iew.iewBlockCycles                25368203                       # Number of cycles IEW is blocking
606system.cpu.iew.iewUnblockCycles               1322817                       # Number of cycles IEW is unblocking
607system.cpu.iew.iewDispatchedInsts          1948030107                       # Number of instructions dispatched to IQ
608system.cpu.iew.iewDispSquashedInsts                 0                       # Number of squashed instructions skipped by dispatch
609system.cpu.iew.iewDispLoadInsts             542573994                       # Number of dispatched load instructions
610system.cpu.iew.iewDispStoreInsts            199309930                       # Number of dispatched store instructions
611system.cpu.iew.iewDispNonSpecInsts                149                       # Number of dispatched non-speculative instructions
612system.cpu.iew.iewIQFullEvents                 159427                       # Number of times the IQ has become full, causing a stall
613system.cpu.iew.iewLSQFullEvents               1161958                       # Number of times the LSQ has become full, causing a stall
614system.cpu.iew.memOrderViolationEvents          13310                       # Number of memory order violations
615system.cpu.iew.predictedTakenIncorrect        7700527                       # Number of branches that were predicted taken incorrectly
616system.cpu.iew.predictedNotTakenIncorrect      8706121                       # Number of branches that were predicted not taken incorrectly
617system.cpu.iew.branchMispredicts             16406648                       # Number of branch mispredicts detected at execute
618system.cpu.iew.iewExecutedInsts            1827850066                       # Number of executed instructions
619system.cpu.iew.iewExecLoadInsts             516960251                       # Number of load instructions executed
620system.cpu.iew.iewExecSquashedInsts          29671208                       # Number of squashed instructions skipped in execute
621system.cpu.iew.exec_swp                             0                       # number of swp insts executed
622system.cpu.iew.exec_nop                            75                       # number of nop insts executed
623system.cpu.iew.exec_refs                    698714373                       # number of memory reference insts executed
624system.cpu.iew.exec_branches                229541828                       # Number of branches executed
625system.cpu.iew.exec_stores                  181754122                       # Number of stores executed
626system.cpu.iew.exec_rate                     1.190200                       # Inst execution rate
627system.cpu.iew.wb_sent                     1808757098                       # cumulative count of insts sent to commit
628system.cpu.iew.wb_count                    1805727191                       # cumulative count of insts written-back
629system.cpu.iew.wb_producers                1169214999                       # num instructions producing a value
630system.cpu.iew.wb_consumers                1689608003                       # num instructions consuming a value
631system.cpu.iew.wb_rate                       1.175795                       # insts written-back per cycle
632system.cpu.iew.wb_fanout                     0.692004                       # average fanout of values written-back
633system.cpu.commit.commitSquashedInsts       258092940                       # The number of squashed insts skipped by commit
634system.cpu.commit.commitNonSpecStalls             170                       # The number of times commit has been forced to stall to communicate backwards
635system.cpu.commit.branchMispredicts          14630610                       # The number of times a branch was mispredicted
636system.cpu.commit.committed_per_cycle::samples   1496181220                       # Number of insts commited each cycle
637system.cpu.commit.committed_per_cycle::mean     1.112186                       # Number of insts commited each cycle
638system.cpu.commit.committed_per_cycle::stdev     2.028021                       # Number of insts commited each cycle
639system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
640system.cpu.commit.committed_per_cycle::0    915888142     61.22%     61.22% # Number of insts commited each cycle
641system.cpu.commit.committed_per_cycle::1    250644385     16.75%     77.97% # Number of insts commited each cycle
642system.cpu.commit.committed_per_cycle::2    110066561      7.36%     85.32% # Number of insts commited each cycle
643system.cpu.commit.committed_per_cycle::3     55290971      3.70%     89.02% # Number of insts commited each cycle
644system.cpu.commit.committed_per_cycle::4     29288855      1.96%     90.98% # Number of insts commited each cycle
645system.cpu.commit.committed_per_cycle::5     34073264      2.28%     93.25% # Number of insts commited each cycle
646system.cpu.commit.committed_per_cycle::6     24725039      1.65%     94.91% # Number of insts commited each cycle
647system.cpu.commit.committed_per_cycle::7     18121984      1.21%     96.12% # Number of insts commited each cycle
648system.cpu.commit.committed_per_cycle::8     58082019      3.88%    100.00% # Number of insts commited each cycle
649system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
650system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
651system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
652system.cpu.commit.committed_per_cycle::total   1496181220                       # Number of insts commited each cycle
653system.cpu.commit.committedInsts           1544563042                       # Number of instructions committed
654system.cpu.commit.committedOps             1664032434                       # Number of ops (including micro ops) committed
655system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
656system.cpu.commit.refs                      633153379                       # Number of memory references committed
657system.cpu.commit.loads                     458306334                       # Number of loads committed
658system.cpu.commit.membars                          62                       # Number of memory barriers committed
659system.cpu.commit.branches                  213462427                       # Number of branches committed
660system.cpu.commit.fp_insts                         36                       # Number of committed floating point instructions.
661system.cpu.commit.int_insts                1477900421                       # Number of committed integer instructions.
662system.cpu.commit.function_calls             13665177                       # Number of function calls committed.
663system.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
664system.cpu.commit.op_class_0::IntAlu       1030178730     61.91%     61.91% # Class of committed instruction
665system.cpu.commit.op_class_0::IntMult          700322      0.04%     61.95% # Class of committed instruction
666system.cpu.commit.op_class_0::IntDiv                0      0.00%     61.95% # Class of committed instruction
667system.cpu.commit.op_class_0::FloatAdd              0      0.00%     61.95% # Class of committed instruction
668system.cpu.commit.op_class_0::FloatCmp              0      0.00%     61.95% # Class of committed instruction
669system.cpu.commit.op_class_0::FloatCvt              0      0.00%     61.95% # Class of committed instruction
670system.cpu.commit.op_class_0::FloatMult             0      0.00%     61.95% # Class of committed instruction
671system.cpu.commit.op_class_0::FloatDiv              0      0.00%     61.95% # Class of committed instruction
672system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     61.95% # Class of committed instruction
673system.cpu.commit.op_class_0::SimdAdd               0      0.00%     61.95% # Class of committed instruction
674system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     61.95% # Class of committed instruction
675system.cpu.commit.op_class_0::SimdAlu               0      0.00%     61.95% # Class of committed instruction
676system.cpu.commit.op_class_0::SimdCmp               0      0.00%     61.95% # Class of committed instruction
677system.cpu.commit.op_class_0::SimdCvt               0      0.00%     61.95% # Class of committed instruction
678system.cpu.commit.op_class_0::SimdMisc              0      0.00%     61.95% # Class of committed instruction
679system.cpu.commit.op_class_0::SimdMult              0      0.00%     61.95% # Class of committed instruction
680system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     61.95% # Class of committed instruction
681system.cpu.commit.op_class_0::SimdShift             0      0.00%     61.95% # Class of committed instruction
682system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     61.95% # Class of committed instruction
683system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     61.95% # Class of committed instruction
684system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     61.95% # Class of committed instruction
685system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     61.95% # Class of committed instruction
686system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     61.95% # Class of committed instruction
687system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     61.95% # Class of committed instruction
688system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     61.95% # Class of committed instruction
689system.cpu.commit.op_class_0::SimdFloatMisc            3      0.00%     61.95% # Class of committed instruction
690system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     61.95% # Class of committed instruction
691system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     61.95% # Class of committed instruction
692system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     61.95% # Class of committed instruction
693system.cpu.commit.op_class_0::MemRead       458306334     27.54%     89.49% # Class of committed instruction
694system.cpu.commit.op_class_0::MemWrite      174847045     10.51%    100.00% # Class of committed instruction
695system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
696system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
697system.cpu.commit.op_class_0::total        1664032434                       # Class of committed instruction
698system.cpu.commit.bw_lim_events              58082019                       # number cycles where commit BW limit reached
699system.cpu.rob.rob_reads                   3360223976                       # The number of ROB reads
700system.cpu.rob.rob_writes                  3883747904                       # The number of ROB writes
701system.cpu.timesIdled                             828                       # Number of times that the entire CPU went into an idle state and unscheduled itself
702system.cpu.idleCycles                           76767                       # Total number of cycles that the CPU has spent unscheduled due to idling
703system.cpu.committedInsts                  1544563024                       # Number of Instructions Simulated
704system.cpu.committedOps                    1664032416                       # Number of Ops (including micro ops) Simulated
705system.cpu.cpi                               0.994294                       # CPI: Cycles Per Instruction
706system.cpu.cpi_total                         0.994294                       # CPI: Total CPI of All Threads
707system.cpu.ipc                               1.005739                       # IPC: Instructions Per Cycle
708system.cpu.ipc_total                         1.005739                       # IPC: Total IPC of All Threads
709system.cpu.int_regfile_reads               2175836503                       # number of integer regfile reads
710system.cpu.int_regfile_writes              1261593461                       # number of integer regfile writes
711system.cpu.fp_regfile_reads                        40                       # number of floating regfile reads
712system.cpu.fp_regfile_writes                       51                       # number of floating regfile writes
713system.cpu.cc_regfile_reads                6965846001                       # number of cc regfile reads
714system.cpu.cc_regfile_writes                551857157                       # number of cc regfile writes
715system.cpu.misc_regfile_reads               675854889                       # number of misc regfile reads
716system.cpu.misc_regfile_writes                    124                       # number of misc regfile writes
717system.cpu.dcache.tags.replacements          17003582                       # number of replacements
718system.cpu.dcache.tags.tagsinuse           511.964809                       # Cycle average of tags in use
719system.cpu.dcache.tags.total_refs           638071493                       # Total number of references to valid blocks.
720system.cpu.dcache.tags.sampled_refs          17004094                       # Sample count of references to valid blocks.
721system.cpu.dcache.tags.avg_refs             37.524580                       # Average number of references to valid blocks.
722system.cpu.dcache.tags.warmup_cycle          77932500                       # Cycle when the warmup percentage was hit.
723system.cpu.dcache.tags.occ_blocks::cpu.data   511.964809                       # Average occupied blocks per requestor
724system.cpu.dcache.tags.occ_percent::cpu.data     0.999931                       # Average percentage of cache occupancy
725system.cpu.dcache.tags.occ_percent::total     0.999931                       # Average percentage of cache occupancy
726system.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
727system.cpu.dcache.tags.age_task_id_blocks_1024::0          401                       # Occupied blocks per task id
728system.cpu.dcache.tags.age_task_id_blocks_1024::1          111                       # Occupied blocks per task id
729system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
730system.cpu.dcache.tags.tag_accesses        1335716396                       # Number of tag accesses
731system.cpu.dcache.tags.data_accesses       1335716396                       # Number of data accesses
732system.cpu.dcache.ReadReq_hits::cpu.data    469352988                       # number of ReadReq hits
733system.cpu.dcache.ReadReq_hits::total       469352988                       # number of ReadReq hits
734system.cpu.dcache.WriteReq_hits::cpu.data    168718360                       # number of WriteReq hits
735system.cpu.dcache.WriteReq_hits::total      168718360                       # number of WriteReq hits
736system.cpu.dcache.LoadLockedReq_hits::cpu.data           57                       # number of LoadLockedReq hits
737system.cpu.dcache.LoadLockedReq_hits::total           57                       # number of LoadLockedReq hits
738system.cpu.dcache.StoreCondReq_hits::cpu.data           61                       # number of StoreCondReq hits
739system.cpu.dcache.StoreCondReq_hits::total           61                       # number of StoreCondReq hits
740system.cpu.dcache.demand_hits::cpu.data     638071348                       # number of demand (read+write) hits
741system.cpu.dcache.demand_hits::total        638071348                       # number of demand (read+write) hits
742system.cpu.dcache.overall_hits::cpu.data    638071348                       # number of overall hits
743system.cpu.dcache.overall_hits::total       638071348                       # number of overall hits
744system.cpu.dcache.ReadReq_misses::cpu.data     17416992                       # number of ReadReq misses
745system.cpu.dcache.ReadReq_misses::total      17416992                       # number of ReadReq misses
746system.cpu.dcache.WriteReq_misses::cpu.data      3867687                       # number of WriteReq misses
747system.cpu.dcache.WriteReq_misses::total      3867687                       # number of WriteReq misses
748system.cpu.dcache.SoftPFReq_misses::cpu.data            2                       # number of SoftPFReq misses
749system.cpu.dcache.SoftPFReq_misses::total            2                       # number of SoftPFReq misses
750system.cpu.dcache.LoadLockedReq_misses::cpu.data            4                       # number of LoadLockedReq misses
751system.cpu.dcache.LoadLockedReq_misses::total            4                       # number of LoadLockedReq misses
752system.cpu.dcache.demand_misses::cpu.data     21284679                       # number of demand (read+write) misses
753system.cpu.dcache.demand_misses::total       21284679                       # number of demand (read+write) misses
754system.cpu.dcache.overall_misses::cpu.data     21284681                       # number of overall misses
755system.cpu.dcache.overall_misses::total      21284681                       # number of overall misses
756system.cpu.dcache.ReadReq_miss_latency::cpu.data 412160487500                       # number of ReadReq miss cycles
757system.cpu.dcache.ReadReq_miss_latency::total 412160487500                       # number of ReadReq miss cycles
758system.cpu.dcache.WriteReq_miss_latency::cpu.data 148823410876                       # number of WriteReq miss cycles
759system.cpu.dcache.WriteReq_miss_latency::total 148823410876                       # number of WriteReq miss cycles
760system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       196500                       # number of LoadLockedReq miss cycles
761system.cpu.dcache.LoadLockedReq_miss_latency::total       196500                       # number of LoadLockedReq miss cycles
762system.cpu.dcache.demand_miss_latency::cpu.data 560983898376                       # number of demand (read+write) miss cycles
763system.cpu.dcache.demand_miss_latency::total 560983898376                       # number of demand (read+write) miss cycles
764system.cpu.dcache.overall_miss_latency::cpu.data 560983898376                       # number of overall miss cycles
765system.cpu.dcache.overall_miss_latency::total 560983898376                       # number of overall miss cycles
766system.cpu.dcache.ReadReq_accesses::cpu.data    486769980                       # number of ReadReq accesses(hits+misses)
767system.cpu.dcache.ReadReq_accesses::total    486769980                       # number of ReadReq accesses(hits+misses)
768system.cpu.dcache.WriteReq_accesses::cpu.data    172586047                       # number of WriteReq accesses(hits+misses)
769system.cpu.dcache.WriteReq_accesses::total    172586047                       # number of WriteReq accesses(hits+misses)
770system.cpu.dcache.SoftPFReq_accesses::cpu.data            2                       # number of SoftPFReq accesses(hits+misses)
771system.cpu.dcache.SoftPFReq_accesses::total            2                       # number of SoftPFReq accesses(hits+misses)
772system.cpu.dcache.LoadLockedReq_accesses::cpu.data           61                       # number of LoadLockedReq accesses(hits+misses)
773system.cpu.dcache.LoadLockedReq_accesses::total           61                       # number of LoadLockedReq accesses(hits+misses)
774system.cpu.dcache.StoreCondReq_accesses::cpu.data           61                       # number of StoreCondReq accesses(hits+misses)
775system.cpu.dcache.StoreCondReq_accesses::total           61                       # number of StoreCondReq accesses(hits+misses)
776system.cpu.dcache.demand_accesses::cpu.data    659356027                       # number of demand (read+write) accesses
777system.cpu.dcache.demand_accesses::total    659356027                       # number of demand (read+write) accesses
778system.cpu.dcache.overall_accesses::cpu.data    659356029                       # number of overall (read+write) accesses
779system.cpu.dcache.overall_accesses::total    659356029                       # number of overall (read+write) accesses
780system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.035781                       # miss rate for ReadReq accesses
781system.cpu.dcache.ReadReq_miss_rate::total     0.035781                       # miss rate for ReadReq accesses
782system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.022410                       # miss rate for WriteReq accesses
783system.cpu.dcache.WriteReq_miss_rate::total     0.022410                       # miss rate for WriteReq accesses
784system.cpu.dcache.SoftPFReq_miss_rate::cpu.data            1                       # miss rate for SoftPFReq accesses
785system.cpu.dcache.SoftPFReq_miss_rate::total            1                       # miss rate for SoftPFReq accesses
786system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.065574                       # miss rate for LoadLockedReq accesses
787system.cpu.dcache.LoadLockedReq_miss_rate::total     0.065574                       # miss rate for LoadLockedReq accesses
788system.cpu.dcache.demand_miss_rate::cpu.data     0.032281                       # miss rate for demand accesses
789system.cpu.dcache.demand_miss_rate::total     0.032281                       # miss rate for demand accesses
790system.cpu.dcache.overall_miss_rate::cpu.data     0.032281                       # miss rate for overall accesses
791system.cpu.dcache.overall_miss_rate::total     0.032281                       # miss rate for overall accesses
792system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23664.274951                       # average ReadReq miss latency
793system.cpu.dcache.ReadReq_avg_miss_latency::total 23664.274951                       # average ReadReq miss latency
794system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38478.659435                       # average WriteReq miss latency
795system.cpu.dcache.WriteReq_avg_miss_latency::total 38478.659435                       # average WriteReq miss latency
796system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        49125                       # average LoadLockedReq miss latency
797system.cpu.dcache.LoadLockedReq_avg_miss_latency::total        49125                       # average LoadLockedReq miss latency
798system.cpu.dcache.demand_avg_miss_latency::cpu.data 26356.230149                       # average overall miss latency
799system.cpu.dcache.demand_avg_miss_latency::total 26356.230149                       # average overall miss latency
800system.cpu.dcache.overall_avg_miss_latency::cpu.data 26356.227673                       # average overall miss latency
801system.cpu.dcache.overall_avg_miss_latency::total 26356.227673                       # average overall miss latency
802system.cpu.dcache.blocked_cycles::no_mshrs     20486404                       # number of cycles access was blocked
803system.cpu.dcache.blocked_cycles::no_targets      3408907                       # number of cycles access was blocked
804system.cpu.dcache.blocked::no_mshrs            942205                       # number of cycles access was blocked
805system.cpu.dcache.blocked::no_targets           67188                       # number of cycles access was blocked
806system.cpu.dcache.avg_blocked_cycles::no_mshrs    21.743043                       # average number of cycles each access was blocked
807system.cpu.dcache.avg_blocked_cycles::no_targets    50.736843                       # average number of cycles each access was blocked
808system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
809system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
810system.cpu.dcache.writebacks::writebacks     17003582                       # number of writebacks
811system.cpu.dcache.writebacks::total          17003582                       # number of writebacks
812system.cpu.dcache.ReadReq_mshr_hits::cpu.data      3150438                       # number of ReadReq MSHR hits
813system.cpu.dcache.ReadReq_mshr_hits::total      3150438                       # number of ReadReq MSHR hits
814system.cpu.dcache.WriteReq_mshr_hits::cpu.data      1130143                       # number of WriteReq MSHR hits
815system.cpu.dcache.WriteReq_mshr_hits::total      1130143                       # number of WriteReq MSHR hits
816system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            4                       # number of LoadLockedReq MSHR hits
817system.cpu.dcache.LoadLockedReq_mshr_hits::total            4                       # number of LoadLockedReq MSHR hits
818system.cpu.dcache.demand_mshr_hits::cpu.data      4280581                       # number of demand (read+write) MSHR hits
819system.cpu.dcache.demand_mshr_hits::total      4280581                       # number of demand (read+write) MSHR hits
820system.cpu.dcache.overall_mshr_hits::cpu.data      4280581                       # number of overall MSHR hits
821system.cpu.dcache.overall_mshr_hits::total      4280581                       # number of overall MSHR hits
822system.cpu.dcache.ReadReq_mshr_misses::cpu.data     14266554                       # number of ReadReq MSHR misses
823system.cpu.dcache.ReadReq_mshr_misses::total     14266554                       # number of ReadReq MSHR misses
824system.cpu.dcache.WriteReq_mshr_misses::cpu.data      2737544                       # number of WriteReq MSHR misses
825system.cpu.dcache.WriteReq_mshr_misses::total      2737544                       # number of WriteReq MSHR misses
826system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data            1                       # number of SoftPFReq MSHR misses
827system.cpu.dcache.SoftPFReq_mshr_misses::total            1                       # number of SoftPFReq MSHR misses
828system.cpu.dcache.demand_mshr_misses::cpu.data     17004098                       # number of demand (read+write) MSHR misses
829system.cpu.dcache.demand_mshr_misses::total     17004098                       # number of demand (read+write) MSHR misses
830system.cpu.dcache.overall_mshr_misses::cpu.data     17004099                       # number of overall MSHR misses
831system.cpu.dcache.overall_mshr_misses::total     17004099                       # number of overall MSHR misses
832system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 331835130000                       # number of ReadReq MSHR miss cycles
833system.cpu.dcache.ReadReq_mshr_miss_latency::total 331835130000                       # number of ReadReq MSHR miss cycles
834system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 115624975794                       # number of WriteReq MSHR miss cycles
835system.cpu.dcache.WriteReq_mshr_miss_latency::total 115624975794                       # number of WriteReq MSHR miss cycles
836system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data        68000                       # number of SoftPFReq MSHR miss cycles
837system.cpu.dcache.SoftPFReq_mshr_miss_latency::total        68000                       # number of SoftPFReq MSHR miss cycles
838system.cpu.dcache.demand_mshr_miss_latency::cpu.data 447460105794                       # number of demand (read+write) MSHR miss cycles
839system.cpu.dcache.demand_mshr_miss_latency::total 447460105794                       # number of demand (read+write) MSHR miss cycles
840system.cpu.dcache.overall_mshr_miss_latency::cpu.data 447460173794                       # number of overall MSHR miss cycles
841system.cpu.dcache.overall_mshr_miss_latency::total 447460173794                       # number of overall MSHR miss cycles
842system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.029309                       # mshr miss rate for ReadReq accesses
843system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.029309                       # mshr miss rate for ReadReq accesses
844system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.015862                       # mshr miss rate for WriteReq accesses
845system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.015862                       # mshr miss rate for WriteReq accesses
846system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.500000                       # mshr miss rate for SoftPFReq accesses
847system.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.500000                       # mshr miss rate for SoftPFReq accesses
848system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.025789                       # mshr miss rate for demand accesses
849system.cpu.dcache.demand_mshr_miss_rate::total     0.025789                       # mshr miss rate for demand accesses
850system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.025789                       # mshr miss rate for overall accesses
851system.cpu.dcache.overall_mshr_miss_rate::total     0.025789                       # mshr miss rate for overall accesses
852system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23259.655415                       # average ReadReq mshr miss latency
853system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23259.655415                       # average ReadReq mshr miss latency
854system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42236.755206                       # average WriteReq mshr miss latency
855system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42236.755206                       # average WriteReq mshr miss latency
856system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data        68000                       # average SoftPFReq mshr miss latency
857system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total        68000                       # average SoftPFReq mshr miss latency
858system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26314.839270                       # average overall mshr miss latency
859system.cpu.dcache.demand_avg_mshr_miss_latency::total 26314.839270                       # average overall mshr miss latency
860system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26314.841721                       # average overall mshr miss latency
861system.cpu.dcache.overall_avg_mshr_miss_latency::total 26314.841721                       # average overall mshr miss latency
862system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
863system.cpu.icache.tags.replacements               590                       # number of replacements
864system.cpu.icache.tags.tagsinuse           444.554720                       # Cycle average of tags in use
865system.cpu.icache.tags.total_refs           656954786                       # Total number of references to valid blocks.
866system.cpu.icache.tags.sampled_refs              1076                       # Sample count of references to valid blocks.
867system.cpu.icache.tags.avg_refs          610552.775093                       # Average number of references to valid blocks.
868system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
869system.cpu.icache.tags.occ_blocks::cpu.inst   444.554720                       # Average occupied blocks per requestor
870system.cpu.icache.tags.occ_percent::cpu.inst     0.868271                       # Average percentage of cache occupancy
871system.cpu.icache.tags.occ_percent::total     0.868271                       # Average percentage of cache occupancy
872system.cpu.icache.tags.occ_task_id_blocks::1024          486                       # Occupied blocks per task id
873system.cpu.icache.tags.age_task_id_blocks_1024::0           31                       # Occupied blocks per task id
874system.cpu.icache.tags.age_task_id_blocks_1024::1           15                       # Occupied blocks per task id
875system.cpu.icache.tags.age_task_id_blocks_1024::4          440                       # Occupied blocks per task id
876system.cpu.icache.tags.occ_task_id_percent::1024     0.949219                       # Percentage of cache occupancy per task id
877system.cpu.icache.tags.tag_accesses        1313913824                       # Number of tag accesses
878system.cpu.icache.tags.data_accesses       1313913824                       # Number of data accesses
879system.cpu.icache.ReadReq_hits::cpu.inst    656954786                       # number of ReadReq hits
880system.cpu.icache.ReadReq_hits::total       656954786                       # number of ReadReq hits
881system.cpu.icache.demand_hits::cpu.inst     656954786                       # number of demand (read+write) hits
882system.cpu.icache.demand_hits::total        656954786                       # number of demand (read+write) hits
883system.cpu.icache.overall_hits::cpu.inst    656954786                       # number of overall hits
884system.cpu.icache.overall_hits::total       656954786                       # number of overall hits
885system.cpu.icache.ReadReq_misses::cpu.inst         1588                       # number of ReadReq misses
886system.cpu.icache.ReadReq_misses::total          1588                       # number of ReadReq misses
887system.cpu.icache.demand_misses::cpu.inst         1588                       # number of demand (read+write) misses
888system.cpu.icache.demand_misses::total           1588                       # number of demand (read+write) misses
889system.cpu.icache.overall_misses::cpu.inst         1588                       # number of overall misses
890system.cpu.icache.overall_misses::total          1588                       # number of overall misses
891system.cpu.icache.ReadReq_miss_latency::cpu.inst     98682987                       # number of ReadReq miss cycles
892system.cpu.icache.ReadReq_miss_latency::total     98682987                       # number of ReadReq miss cycles
893system.cpu.icache.demand_miss_latency::cpu.inst     98682987                       # number of demand (read+write) miss cycles
894system.cpu.icache.demand_miss_latency::total     98682987                       # number of demand (read+write) miss cycles
895system.cpu.icache.overall_miss_latency::cpu.inst     98682987                       # number of overall miss cycles
896system.cpu.icache.overall_miss_latency::total     98682987                       # number of overall miss cycles
897system.cpu.icache.ReadReq_accesses::cpu.inst    656956374                       # number of ReadReq accesses(hits+misses)
898system.cpu.icache.ReadReq_accesses::total    656956374                       # number of ReadReq accesses(hits+misses)
899system.cpu.icache.demand_accesses::cpu.inst    656956374                       # number of demand (read+write) accesses
900system.cpu.icache.demand_accesses::total    656956374                       # number of demand (read+write) accesses
901system.cpu.icache.overall_accesses::cpu.inst    656956374                       # number of overall (read+write) accesses
902system.cpu.icache.overall_accesses::total    656956374                       # number of overall (read+write) accesses
903system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000002                       # miss rate for ReadReq accesses
904system.cpu.icache.ReadReq_miss_rate::total     0.000002                       # miss rate for ReadReq accesses
905system.cpu.icache.demand_miss_rate::cpu.inst     0.000002                       # miss rate for demand accesses
906system.cpu.icache.demand_miss_rate::total     0.000002                       # miss rate for demand accesses
907system.cpu.icache.overall_miss_rate::cpu.inst     0.000002                       # miss rate for overall accesses
908system.cpu.icache.overall_miss_rate::total     0.000002                       # miss rate for overall accesses
909system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 62142.938917                       # average ReadReq miss latency
910system.cpu.icache.ReadReq_avg_miss_latency::total 62142.938917                       # average ReadReq miss latency
911system.cpu.icache.demand_avg_miss_latency::cpu.inst 62142.938917                       # average overall miss latency
912system.cpu.icache.demand_avg_miss_latency::total 62142.938917                       # average overall miss latency
913system.cpu.icache.overall_avg_miss_latency::cpu.inst 62142.938917                       # average overall miss latency
914system.cpu.icache.overall_avg_miss_latency::total 62142.938917                       # average overall miss latency
915system.cpu.icache.blocked_cycles::no_mshrs        17933                       # number of cycles access was blocked
916system.cpu.icache.blocked_cycles::no_targets          176                       # number of cycles access was blocked
917system.cpu.icache.blocked::no_mshrs               194                       # number of cycles access was blocked
918system.cpu.icache.blocked::no_targets               6                       # number of cycles access was blocked
919system.cpu.icache.avg_blocked_cycles::no_mshrs    92.438144                       # average number of cycles each access was blocked
920system.cpu.icache.avg_blocked_cycles::no_targets    29.333333                       # average number of cycles each access was blocked
921system.cpu.icache.fast_writes                       0                       # number of fast writes performed
922system.cpu.icache.cache_copies                      0                       # number of cache copies performed
923system.cpu.icache.writebacks::writebacks          590                       # number of writebacks
924system.cpu.icache.writebacks::total               590                       # number of writebacks
925system.cpu.icache.ReadReq_mshr_hits::cpu.inst          510                       # number of ReadReq MSHR hits
926system.cpu.icache.ReadReq_mshr_hits::total          510                       # number of ReadReq MSHR hits
927system.cpu.icache.demand_mshr_hits::cpu.inst          510                       # number of demand (read+write) MSHR hits
928system.cpu.icache.demand_mshr_hits::total          510                       # number of demand (read+write) MSHR hits
929system.cpu.icache.overall_mshr_hits::cpu.inst          510                       # number of overall MSHR hits
930system.cpu.icache.overall_mshr_hits::total          510                       # number of overall MSHR hits
931system.cpu.icache.ReadReq_mshr_misses::cpu.inst         1078                       # number of ReadReq MSHR misses
932system.cpu.icache.ReadReq_mshr_misses::total         1078                       # number of ReadReq MSHR misses
933system.cpu.icache.demand_mshr_misses::cpu.inst         1078                       # number of demand (read+write) MSHR misses
934system.cpu.icache.demand_mshr_misses::total         1078                       # number of demand (read+write) MSHR misses
935system.cpu.icache.overall_mshr_misses::cpu.inst         1078                       # number of overall MSHR misses
936system.cpu.icache.overall_mshr_misses::total         1078                       # number of overall MSHR misses
937system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     74485990                       # number of ReadReq MSHR miss cycles
938system.cpu.icache.ReadReq_mshr_miss_latency::total     74485990                       # number of ReadReq MSHR miss cycles
939system.cpu.icache.demand_mshr_miss_latency::cpu.inst     74485990                       # number of demand (read+write) MSHR miss cycles
940system.cpu.icache.demand_mshr_miss_latency::total     74485990                       # number of demand (read+write) MSHR miss cycles
941system.cpu.icache.overall_mshr_miss_latency::cpu.inst     74485990                       # number of overall MSHR miss cycles
942system.cpu.icache.overall_mshr_miss_latency::total     74485990                       # number of overall MSHR miss cycles
943system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000002                       # mshr miss rate for ReadReq accesses
944system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000002                       # mshr miss rate for ReadReq accesses
945system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000002                       # mshr miss rate for demand accesses
946system.cpu.icache.demand_mshr_miss_rate::total     0.000002                       # mshr miss rate for demand accesses
947system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000002                       # mshr miss rate for overall accesses
948system.cpu.icache.overall_mshr_miss_rate::total     0.000002                       # mshr miss rate for overall accesses
949system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69096.465677                       # average ReadReq mshr miss latency
950system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69096.465677                       # average ReadReq mshr miss latency
951system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69096.465677                       # average overall mshr miss latency
952system.cpu.icache.demand_avg_mshr_miss_latency::total 69096.465677                       # average overall mshr miss latency
953system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69096.465677                       # average overall mshr miss latency
954system.cpu.icache.overall_avg_mshr_miss_latency::total 69096.465677                       # average overall mshr miss latency
955system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
956system.cpu.l2cache.prefetcher.num_hwpf_issued     11607933                       # number of hwpf issued
957system.cpu.l2cache.prefetcher.pfIdentified     11636199                       # number of prefetch candidates identified
958system.cpu.l2cache.prefetcher.pfBufferHit        19107                       # number of redundant prefetches already in prefetch queue
959system.cpu.l2cache.prefetcher.pfInCache             0                       # number of redundant prefetches already in cache/mshr dropped
960system.cpu.l2cache.prefetcher.pfRemovedFull            0                       # number of prefetches dropped due to prefetch queue size
961system.cpu.l2cache.prefetcher.pfSpanPage      4655601                       # number of prefetches not generated due to page crossing
962system.cpu.l2cache.tags.replacements          4705755                       # number of replacements
963system.cpu.l2cache.tags.tagsinuse        16099.742972                       # Cycle average of tags in use
964system.cpu.l2cache.tags.total_refs           22830947                       # Total number of references to valid blocks.
965system.cpu.l2cache.tags.sampled_refs          4721680                       # Sample count of references to valid blocks.
966system.cpu.l2cache.tags.avg_refs             4.835344                       # Average number of references to valid blocks.
967system.cpu.l2cache.tags.warmup_cycle      54104143500                       # Cycle when the warmup percentage was hit.
968system.cpu.l2cache.tags.occ_blocks::writebacks 13103.742170                       # Average occupied blocks per requestor
969system.cpu.l2cache.tags.occ_blocks::cpu.data     2.284694                       # Average occupied blocks per requestor
970system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher  2993.716107                       # Average occupied blocks per requestor
971system.cpu.l2cache.tags.occ_percent::writebacks     0.799789                       # Average percentage of cache occupancy
972system.cpu.l2cache.tags.occ_percent::cpu.data     0.000139                       # Average percentage of cache occupancy
973system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher     0.182722                       # Average percentage of cache occupancy
974system.cpu.l2cache.tags.occ_percent::total     0.982650                       # Average percentage of cache occupancy
975system.cpu.l2cache.tags.occ_task_id_blocks::1022          804                       # Occupied blocks per task id
976system.cpu.l2cache.tags.occ_task_id_blocks::1024        15121                       # Occupied blocks per task id
977system.cpu.l2cache.tags.age_task_id_blocks_1022::0            2                       # Occupied blocks per task id
978system.cpu.l2cache.tags.age_task_id_blocks_1022::1          610                       # Occupied blocks per task id
979system.cpu.l2cache.tags.age_task_id_blocks_1022::3          192                       # Occupied blocks per task id
980system.cpu.l2cache.tags.age_task_id_blocks_1024::0          461                       # Occupied blocks per task id
981system.cpu.l2cache.tags.age_task_id_blocks_1024::1         2942                       # Occupied blocks per task id
982system.cpu.l2cache.tags.age_task_id_blocks_1024::2         4257                       # Occupied blocks per task id
983system.cpu.l2cache.tags.age_task_id_blocks_1024::3         5586                       # Occupied blocks per task id
984system.cpu.l2cache.tags.age_task_id_blocks_1024::4         1875                       # Occupied blocks per task id
985system.cpu.l2cache.tags.occ_task_id_percent::1022     0.049072                       # Percentage of cache occupancy per task id
986system.cpu.l2cache.tags.occ_task_id_percent::1024     0.922913                       # Percentage of cache occupancy per task id
987system.cpu.l2cache.tags.tag_accesses        552235013                       # Number of tag accesses
988system.cpu.l2cache.tags.data_accesses       552235013                       # Number of data accesses
989system.cpu.l2cache.WritebackDirty_hits::writebacks      4829213                       # number of WritebackDirty hits
990system.cpu.l2cache.WritebackDirty_hits::total      4829213                       # number of WritebackDirty hits
991system.cpu.l2cache.WritebackClean_hits::writebacks     12153673                       # number of WritebackClean hits
992system.cpu.l2cache.WritebackClean_hits::total     12153673                       # number of WritebackClean hits
993system.cpu.l2cache.ReadExReq_hits::cpu.data      1758045                       # number of ReadExReq hits
994system.cpu.l2cache.ReadExReq_hits::total      1758045                       # number of ReadExReq hits
995system.cpu.l2cache.ReadCleanReq_hits::cpu.inst           63                       # number of ReadCleanReq hits
996system.cpu.l2cache.ReadCleanReq_hits::total           63                       # number of ReadCleanReq hits
997system.cpu.l2cache.ReadSharedReq_hits::cpu.data     11520714                       # number of ReadSharedReq hits
998system.cpu.l2cache.ReadSharedReq_hits::total     11520714                       # number of ReadSharedReq hits
999system.cpu.l2cache.demand_hits::cpu.inst           63                       # number of demand (read+write) hits
1000system.cpu.l2cache.demand_hits::cpu.data     13278759                       # number of demand (read+write) hits
1001system.cpu.l2cache.demand_hits::total        13278822                       # number of demand (read+write) hits
1002system.cpu.l2cache.overall_hits::cpu.inst           63                       # number of overall hits
1003system.cpu.l2cache.overall_hits::cpu.data     13278759                       # number of overall hits
1004system.cpu.l2cache.overall_hits::total       13278822                       # number of overall hits
1005system.cpu.l2cache.UpgradeReq_misses::cpu.data            5                       # number of UpgradeReq misses
1006system.cpu.l2cache.UpgradeReq_misses::total            5                       # number of UpgradeReq misses
1007system.cpu.l2cache.ReadExReq_misses::cpu.data       979533                       # number of ReadExReq misses
1008system.cpu.l2cache.ReadExReq_misses::total       979533                       # number of ReadExReq misses
1009system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         1015                       # number of ReadCleanReq misses
1010system.cpu.l2cache.ReadCleanReq_misses::total         1015                       # number of ReadCleanReq misses
1011system.cpu.l2cache.ReadSharedReq_misses::cpu.data      2745802                       # number of ReadSharedReq misses
1012system.cpu.l2cache.ReadSharedReq_misses::total      2745802                       # number of ReadSharedReq misses
1013system.cpu.l2cache.demand_misses::cpu.inst         1015                       # number of demand (read+write) misses
1014system.cpu.l2cache.demand_misses::cpu.data      3725335                       # number of demand (read+write) misses
1015system.cpu.l2cache.demand_misses::total       3726350                       # number of demand (read+write) misses
1016system.cpu.l2cache.overall_misses::cpu.inst         1015                       # number of overall misses
1017system.cpu.l2cache.overall_misses::cpu.data      3725335                       # number of overall misses
1018system.cpu.l2cache.overall_misses::total      3726350                       # number of overall misses
1019system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data       100500                       # number of UpgradeReq miss cycles
1020system.cpu.l2cache.UpgradeReq_miss_latency::total       100500                       # number of UpgradeReq miss cycles
1021system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  98972728500                       # number of ReadExReq miss cycles
1022system.cpu.l2cache.ReadExReq_miss_latency::total  98972728500                       # number of ReadExReq miss cycles
1023system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     72952500                       # number of ReadCleanReq miss cycles
1024system.cpu.l2cache.ReadCleanReq_miss_latency::total     72952500                       # number of ReadCleanReq miss cycles
1025system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 234172325000                       # number of ReadSharedReq miss cycles
1026system.cpu.l2cache.ReadSharedReq_miss_latency::total 234172325000                       # number of ReadSharedReq miss cycles
1027system.cpu.l2cache.demand_miss_latency::cpu.inst     72952500                       # number of demand (read+write) miss cycles
1028system.cpu.l2cache.demand_miss_latency::cpu.data 333145053500                       # number of demand (read+write) miss cycles
1029system.cpu.l2cache.demand_miss_latency::total 333218006000                       # number of demand (read+write) miss cycles
1030system.cpu.l2cache.overall_miss_latency::cpu.inst     72952500                       # number of overall miss cycles
1031system.cpu.l2cache.overall_miss_latency::cpu.data 333145053500                       # number of overall miss cycles
1032system.cpu.l2cache.overall_miss_latency::total 333218006000                       # number of overall miss cycles
1033system.cpu.l2cache.WritebackDirty_accesses::writebacks      4829213                       # number of WritebackDirty accesses(hits+misses)
1034system.cpu.l2cache.WritebackDirty_accesses::total      4829213                       # number of WritebackDirty accesses(hits+misses)
1035system.cpu.l2cache.WritebackClean_accesses::writebacks     12153673                       # number of WritebackClean accesses(hits+misses)
1036system.cpu.l2cache.WritebackClean_accesses::total     12153673                       # number of WritebackClean accesses(hits+misses)
1037system.cpu.l2cache.UpgradeReq_accesses::cpu.data            5                       # number of UpgradeReq accesses(hits+misses)
1038system.cpu.l2cache.UpgradeReq_accesses::total            5                       # number of UpgradeReq accesses(hits+misses)
1039system.cpu.l2cache.ReadExReq_accesses::cpu.data      2737578                       # number of ReadExReq accesses(hits+misses)
1040system.cpu.l2cache.ReadExReq_accesses::total      2737578                       # number of ReadExReq accesses(hits+misses)
1041system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         1078                       # number of ReadCleanReq accesses(hits+misses)
1042system.cpu.l2cache.ReadCleanReq_accesses::total         1078                       # number of ReadCleanReq accesses(hits+misses)
1043system.cpu.l2cache.ReadSharedReq_accesses::cpu.data     14266516                       # number of ReadSharedReq accesses(hits+misses)
1044system.cpu.l2cache.ReadSharedReq_accesses::total     14266516                       # number of ReadSharedReq accesses(hits+misses)
1045system.cpu.l2cache.demand_accesses::cpu.inst         1078                       # number of demand (read+write) accesses
1046system.cpu.l2cache.demand_accesses::cpu.data     17004094                       # number of demand (read+write) accesses
1047system.cpu.l2cache.demand_accesses::total     17005172                       # number of demand (read+write) accesses
1048system.cpu.l2cache.overall_accesses::cpu.inst         1078                       # number of overall (read+write) accesses
1049system.cpu.l2cache.overall_accesses::cpu.data     17004094                       # number of overall (read+write) accesses
1050system.cpu.l2cache.overall_accesses::total     17005172                       # number of overall (read+write) accesses
1051system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data            1                       # miss rate for UpgradeReq accesses
1052system.cpu.l2cache.UpgradeReq_miss_rate::total            1                       # miss rate for UpgradeReq accesses
1053system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.357810                       # miss rate for ReadExReq accesses
1054system.cpu.l2cache.ReadExReq_miss_rate::total     0.357810                       # miss rate for ReadExReq accesses
1055system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.941558                       # miss rate for ReadCleanReq accesses
1056system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.941558                       # miss rate for ReadCleanReq accesses
1057system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.192465                       # miss rate for ReadSharedReq accesses
1058system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.192465                       # miss rate for ReadSharedReq accesses
1059system.cpu.l2cache.demand_miss_rate::cpu.inst     0.941558                       # miss rate for demand accesses
1060system.cpu.l2cache.demand_miss_rate::cpu.data     0.219085                       # miss rate for demand accesses
1061system.cpu.l2cache.demand_miss_rate::total     0.219130                       # miss rate for demand accesses
1062system.cpu.l2cache.overall_miss_rate::cpu.inst     0.941558                       # miss rate for overall accesses
1063system.cpu.l2cache.overall_miss_rate::cpu.data     0.219085                       # miss rate for overall accesses
1064system.cpu.l2cache.overall_miss_rate::total     0.219130                       # miss rate for overall accesses
1065system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data        20100                       # average UpgradeReq miss latency
1066system.cpu.l2cache.UpgradeReq_avg_miss_latency::total        20100                       # average UpgradeReq miss latency
1067system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101040.729103                       # average ReadExReq miss latency
1068system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101040.729103                       # average ReadExReq miss latency
1069system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 71874.384236                       # average ReadCleanReq miss latency
1070system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 71874.384236                       # average ReadCleanReq miss latency
1071system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85283.762267                       # average ReadSharedReq miss latency
1072system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85283.762267                       # average ReadSharedReq miss latency
1073system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71874.384236                       # average overall miss latency
1074system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89426.871275                       # average overall miss latency
1075system.cpu.l2cache.demand_avg_miss_latency::total 89422.090249                       # average overall miss latency
1076system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71874.384236                       # average overall miss latency
1077system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89426.871275                       # average overall miss latency
1078system.cpu.l2cache.overall_avg_miss_latency::total 89422.090249                       # average overall miss latency
1079system.cpu.l2cache.blocked_cycles::no_mshrs          879                       # number of cycles access was blocked
1080system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1081system.cpu.l2cache.blocked::no_mshrs                6                       # number of cycles access was blocked
1082system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
1083system.cpu.l2cache.avg_blocked_cycles::no_mshrs   146.500000                       # average number of cycles each access was blocked
1084system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1085system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
1086system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
1087system.cpu.l2cache.writebacks::writebacks      1635907                       # number of writebacks
1088system.cpu.l2cache.writebacks::total          1635907                       # number of writebacks
1089system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data         3910                       # number of ReadExReq MSHR hits
1090system.cpu.l2cache.ReadExReq_mshr_hits::total         3910                       # number of ReadExReq MSHR hits
1091system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst            1                       # number of ReadCleanReq MSHR hits
1092system.cpu.l2cache.ReadCleanReq_mshr_hits::total            1                       # number of ReadCleanReq MSHR hits
1093system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data        45136                       # number of ReadSharedReq MSHR hits
1094system.cpu.l2cache.ReadSharedReq_mshr_hits::total        45136                       # number of ReadSharedReq MSHR hits
1095system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
1096system.cpu.l2cache.demand_mshr_hits::cpu.data        49046                       # number of demand (read+write) MSHR hits
1097system.cpu.l2cache.demand_mshr_hits::total        49047                       # number of demand (read+write) MSHR hits
1098system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
1099system.cpu.l2cache.overall_mshr_hits::cpu.data        49046                       # number of overall MSHR hits
1100system.cpu.l2cache.overall_mshr_hits::total        49047                       # number of overall MSHR hits
1101system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher      1143496                       # number of HardPFReq MSHR misses
1102system.cpu.l2cache.HardPFReq_mshr_misses::total      1143496                       # number of HardPFReq MSHR misses
1103system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            5                       # number of UpgradeReq MSHR misses
1104system.cpu.l2cache.UpgradeReq_mshr_misses::total            5                       # number of UpgradeReq MSHR misses
1105system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       975623                       # number of ReadExReq MSHR misses
1106system.cpu.l2cache.ReadExReq_mshr_misses::total       975623                       # number of ReadExReq MSHR misses
1107system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         1014                       # number of ReadCleanReq MSHR misses
1108system.cpu.l2cache.ReadCleanReq_mshr_misses::total         1014                       # number of ReadCleanReq MSHR misses
1109system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data      2700666                       # number of ReadSharedReq MSHR misses
1110system.cpu.l2cache.ReadSharedReq_mshr_misses::total      2700666                       # number of ReadSharedReq MSHR misses
1111system.cpu.l2cache.demand_mshr_misses::cpu.inst         1014                       # number of demand (read+write) MSHR misses
1112system.cpu.l2cache.demand_mshr_misses::cpu.data      3676289                       # number of demand (read+write) MSHR misses
1113system.cpu.l2cache.demand_mshr_misses::total      3677303                       # number of demand (read+write) MSHR misses
1114system.cpu.l2cache.overall_mshr_misses::cpu.inst         1014                       # number of overall MSHR misses
1115system.cpu.l2cache.overall_mshr_misses::cpu.data      3676289                       # number of overall MSHR misses
1116system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher      1143496                       # number of overall MSHR misses
1117system.cpu.l2cache.overall_mshr_misses::total      4820799                       # number of overall MSHR misses
1118system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher  72430896209                       # number of HardPFReq MSHR miss cycles
1119system.cpu.l2cache.HardPFReq_mshr_miss_latency::total  72430896209                       # number of HardPFReq MSHR miss cycles
1120system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data        70500                       # number of UpgradeReq MSHR miss cycles
1121system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total        70500                       # number of UpgradeReq MSHR miss cycles
1122system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  92751563000                       # number of ReadExReq MSHR miss cycles
1123system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  92751563000                       # number of ReadExReq MSHR miss cycles
1124system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     66801500                       # number of ReadCleanReq MSHR miss cycles
1125system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     66801500                       # number of ReadCleanReq MSHR miss cycles
1126system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 215184233000                       # number of ReadSharedReq MSHR miss cycles
1127system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 215184233000                       # number of ReadSharedReq MSHR miss cycles
1128system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     66801500                       # number of demand (read+write) MSHR miss cycles
1129system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 307935796000                       # number of demand (read+write) MSHR miss cycles
1130system.cpu.l2cache.demand_mshr_miss_latency::total 308002597500                       # number of demand (read+write) MSHR miss cycles
1131system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     66801500                       # number of overall MSHR miss cycles
1132system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 307935796000                       # number of overall MSHR miss cycles
1133system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher  72430896209                       # number of overall MSHR miss cycles
1134system.cpu.l2cache.overall_mshr_miss_latency::total 380433493709                       # number of overall MSHR miss cycles
1135system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for HardPFReq accesses
1136system.cpu.l2cache.HardPFReq_mshr_miss_rate::total          inf                       # mshr miss rate for HardPFReq accesses
1137system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for UpgradeReq accesses
1138system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total            1                       # mshr miss rate for UpgradeReq accesses
1139system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.356382                       # mshr miss rate for ReadExReq accesses
1140system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.356382                       # mshr miss rate for ReadExReq accesses
1141system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.940631                       # mshr miss rate for ReadCleanReq accesses
1142system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.940631                       # mshr miss rate for ReadCleanReq accesses
1143system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.189301                       # mshr miss rate for ReadSharedReq accesses
1144system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.189301                       # mshr miss rate for ReadSharedReq accesses
1145system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.940631                       # mshr miss rate for demand accesses
1146system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.216200                       # mshr miss rate for demand accesses
1147system.cpu.l2cache.demand_mshr_miss_rate::total     0.216246                       # mshr miss rate for demand accesses
1148system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.940631                       # mshr miss rate for overall accesses
1149system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.216200                       # mshr miss rate for overall accesses
1150system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for overall accesses
1151system.cpu.l2cache.overall_mshr_miss_rate::total     0.283490                       # mshr miss rate for overall accesses
1152system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 63341.626214                       # average HardPFReq mshr miss latency
1153system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 63341.626214                       # average HardPFReq mshr miss latency
1154system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        14100                       # average UpgradeReq mshr miss latency
1155system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        14100                       # average UpgradeReq mshr miss latency
1156system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95069.061512                       # average ReadExReq mshr miss latency
1157system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95069.061512                       # average ReadExReq mshr miss latency
1158system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 65879.191321                       # average ReadCleanReq mshr miss latency
1159system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 65879.191321                       # average ReadCleanReq mshr miss latency
1160system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79678.210116                       # average ReadSharedReq mshr miss latency
1161system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79678.210116                       # average ReadSharedReq mshr miss latency
1162system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65879.191321                       # average overall mshr miss latency
1163system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 83762.673718                       # average overall mshr miss latency
1164system.cpu.l2cache.demand_avg_mshr_miss_latency::total 83757.742427                       # average overall mshr miss latency
1165system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65879.191321                       # average overall mshr miss latency
1166system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 83762.673718                       # average overall mshr miss latency
1167system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 63341.626214                       # average overall mshr miss latency
1168system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78915.029170                       # average overall mshr miss latency
1169system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
1170system.cpu.toL2Bus.snoop_filter.tot_requests     34009349                       # Total number of requests made to the snoop filter.
1171system.cpu.toL2Bus.snoop_filter.hit_single_requests     17004186                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
1172system.cpu.toL2Bus.snoop_filter.hit_multi_requests        21286                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1173system.cpu.toL2Bus.snoop_filter.tot_snoops      2918754                       # Total number of snoops made to the snoop filter.
1174system.cpu.toL2Bus.snoop_filter.hit_single_snoops      2899783                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1175system.cpu.toL2Bus.snoop_filter.hit_multi_snoops        18971                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1176system.cpu.toL2Bus.trans_dist::ReadResp      14267592                       # Transaction distribution
1177system.cpu.toL2Bus.trans_dist::WritebackDirty      6465120                       # Transaction distribution
1178system.cpu.toL2Bus.trans_dist::WritebackClean     12174959                       # Transaction distribution
1179system.cpu.toL2Bus.trans_dist::CleanEvict      5771526                       # Transaction distribution
1180system.cpu.toL2Bus.trans_dist::HardPFReq      1434255                       # Transaction distribution
1181system.cpu.toL2Bus.trans_dist::HardPFResp            9                       # Transaction distribution
1182system.cpu.toL2Bus.trans_dist::UpgradeReq            5                       # Transaction distribution
1183system.cpu.toL2Bus.trans_dist::UpgradeResp            5                       # Transaction distribution
1184system.cpu.toL2Bus.trans_dist::ReadExReq      2737578                       # Transaction distribution
1185system.cpu.toL2Bus.trans_dist::ReadExResp      2737578                       # Transaction distribution
1186system.cpu.toL2Bus.trans_dist::ReadCleanReq         1078                       # Transaction distribution
1187system.cpu.toL2Bus.trans_dist::ReadSharedReq     14266516                       # Transaction distribution
1188system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         2744                       # Packet count per connected master and slave (bytes)
1189system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side     51011789                       # Packet count per connected master and slave (bytes)
1190system.cpu.toL2Bus.pkt_count::total          51014533                       # Packet count per connected master and slave (bytes)
1191system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       106624                       # Cumulative packet size per connected master and slave (bytes)
1192system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side   2176491840                       # Cumulative packet size per connected master and slave (bytes)
1193system.cpu.toL2Bus.pkt_size::total         2176598464                       # Cumulative packet size per connected master and slave (bytes)
1194system.cpu.toL2Bus.snoops                     8841697                       # Total snoops (count)
1195system.cpu.toL2Bus.snoop_fanout::samples     25846865                       # Request fanout histogram
1196system.cpu.toL2Bus.snoop_fanout::mean        0.114483                       # Request fanout histogram
1197system.cpu.toL2Bus.snoop_fanout::stdev       0.320694                       # Request fanout histogram
1198system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
1199system.cpu.toL2Bus.snoop_fanout::0           22906816     88.63%     88.63% # Request fanout histogram
1200system.cpu.toL2Bus.snoop_fanout::1            2921078     11.30%     99.93% # Request fanout histogram
1201system.cpu.toL2Bus.snoop_fanout::2              18971      0.07%    100.00% # Request fanout histogram
1202system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
1203system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
1204system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
1205system.cpu.toL2Bus.snoop_fanout::total       25846865                       # Request fanout histogram
1206system.cpu.toL2Bus.reqLayer0.occupancy    34008846525                       # Layer occupancy (ticks)
1207system.cpu.toL2Bus.reqLayer0.utilization          4.4                       # Layer utilization (%)
1208system.cpu.toL2Bus.snoopLayer0.occupancy        13536                       # Layer occupancy (ticks)
1209system.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
1210system.cpu.toL2Bus.respLayer0.occupancy       1615497                       # Layer occupancy (ticks)
1211system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
1212system.cpu.toL2Bus.respLayer1.occupancy   25506147987                       # Layer occupancy (ticks)
1213system.cpu.toL2Bus.respLayer1.utilization          3.3                       # Layer utilization (%)
1214system.membus.trans_dist::ReadResp            3697520                       # Transaction distribution
1215system.membus.trans_dist::WritebackDirty      1635907                       # Transaction distribution
1216system.membus.trans_dist::CleanEvict          3001520                       # Transaction distribution
1217system.membus.trans_dist::UpgradeReq                5                       # Transaction distribution
1218system.membus.trans_dist::ReadExReq            975763                       # Transaction distribution
1219system.membus.trans_dist::ReadExResp           975763                       # Transaction distribution
1220system.membus.trans_dist::ReadSharedReq       3697521                       # Transaction distribution
1221system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port     13983999                       # Packet count per connected master and slave (bytes)
1222system.membus.pkt_count::total               13983999                       # Packet count per connected master and slave (bytes)
1223system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port    403788160                       # Cumulative packet size per connected master and slave (bytes)
1224system.membus.pkt_size::total               403788160                       # Cumulative packet size per connected master and slave (bytes)
1225system.membus.snoops                                0                       # Total snoops (count)
1226system.membus.snoop_fanout::samples           9310716                       # Request fanout histogram
1227system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
1228system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
1229system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1230system.membus.snoop_fanout::0                 9310716    100.00%    100.00% # Request fanout histogram
1231system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
1232system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1233system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1234system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1235system.membus.snoop_fanout::total             9310716                       # Request fanout histogram
1236system.membus.reqLayer0.occupancy         17657125833                       # Layer occupancy (ticks)
1237system.membus.reqLayer0.utilization               2.3                       # Layer utilization (%)
1238system.membus.respLayer1.occupancy        25413031627                       # Layer occupancy (ticks)
1239system.membus.respLayer1.utilization              3.3                       # Layer utilization (%)
1240
1241---------- End Simulation Statistics   ----------
1242