stats.txt revision 9901:13c5fea24be1
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.458275 # Number of seconds simulated 4sim_ticks 458275427000 # Number of ticks simulated 5final_tick 458275427000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 66021 # Simulator instruction rate (inst/s) 8host_op_rate 122081 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 36590577 # Simulator tick rate (ticks/s) 10host_mem_usage 346580 # Number of bytes of host memory used 11host_seconds 12524.41 # Real time elapsed on the host 12sim_insts 826877109 # Number of instructions simulated 13sim_ops 1528988701 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 202752 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 24473408 # Number of bytes read from this memory 16system.physmem.bytes_read::total 24676160 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 202752 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 202752 # Number of instructions bytes read from this memory 19system.physmem.bytes_written::writebacks 18786624 # Number of bytes written to this memory 20system.physmem.bytes_written::total 18786624 # Number of bytes written to this memory 21system.physmem.num_reads::cpu.inst 3168 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 382397 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 385565 # Number of read requests responded to by this memory 24system.physmem.num_writes::writebacks 293541 # Number of write requests responded to by this memory 25system.physmem.num_writes::total 293541 # Number of write requests responded to by this memory 26system.physmem.bw_read::cpu.inst 442424 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_read::cpu.data 53403274 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_read::total 53845697 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_inst_read::cpu.inst 442424 # Instruction read bandwidth from this memory (bytes/s) 30system.physmem.bw_inst_read::total 442424 # Instruction read bandwidth from this memory (bytes/s) 31system.physmem.bw_write::writebacks 40994177 # Write bandwidth from this memory (bytes/s) 32system.physmem.bw_write::total 40994177 # Write bandwidth from this memory (bytes/s) 33system.physmem.bw_total::writebacks 40994177 # Total bandwidth to/from this memory (bytes/s) 34system.physmem.bw_total::cpu.inst 442424 # Total bandwidth to/from this memory (bytes/s) 35system.physmem.bw_total::cpu.data 53403274 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::total 94839875 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.readReqs 385565 # Total number of read requests accepted by DRAM controller 38system.physmem.writeReqs 293541 # Total number of write requests accepted by DRAM controller 39system.physmem.readBursts 385565 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts 40system.physmem.writeBursts 293541 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts 41system.physmem.bytesRead 24676160 # Total number of bytes read from memory 42system.physmem.bytesWritten 18786624 # Total number of bytes written to memory 43system.physmem.bytesConsumedRd 24676160 # bytesRead derated as per pkt->getSize() 44system.physmem.bytesConsumedWr 18786624 # bytesWritten derated as per pkt->getSize() 45system.physmem.servicedByWrQ 158 # Number of DRAM read bursts serviced by write Q 46system.physmem.neitherReadNorWrite 130355 # Reqs where no action is needed 47system.physmem.perBankRdReqs::0 24064 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::1 26434 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::2 24675 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::3 24503 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::4 23237 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::5 23662 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::6 24409 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::7 24202 # Track reads on a per bank basis 55system.physmem.perBankRdReqs::8 23617 # Track reads on a per bank basis 56system.physmem.perBankRdReqs::9 23804 # Track reads on a per bank basis 57system.physmem.perBankRdReqs::10 24780 # Track reads on a per bank basis 58system.physmem.perBankRdReqs::11 24047 # Track reads on a per bank basis 59system.physmem.perBankRdReqs::12 23248 # Track reads on a per bank basis 60system.physmem.perBankRdReqs::13 22961 # Track reads on a per bank basis 61system.physmem.perBankRdReqs::14 23770 # Track reads on a per bank basis 62system.physmem.perBankRdReqs::15 23994 # Track reads on a per bank basis 63system.physmem.perBankWrReqs::0 18525 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::1 19820 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::2 18939 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::3 18911 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::4 18030 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::5 18408 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::6 18975 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::7 18939 # Track writes on a per bank basis 71system.physmem.perBankWrReqs::8 18544 # Track writes on a per bank basis 72system.physmem.perBankWrReqs::9 18098 # Track writes on a per bank basis 73system.physmem.perBankWrReqs::10 18807 # Track writes on a per bank basis 74system.physmem.perBankWrReqs::11 17702 # Track writes on a per bank basis 75system.physmem.perBankWrReqs::12 17351 # Track writes on a per bank basis 76system.physmem.perBankWrReqs::13 16955 # Track writes on a per bank basis 77system.physmem.perBankWrReqs::14 17708 # Track writes on a per bank basis 78system.physmem.perBankWrReqs::15 17829 # Track writes on a per bank basis 79system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 80system.physmem.numWrRetry 13 # Number of times wr buffer was full causing retry 81system.physmem.totGap 458275318500 # Total gap between requests 82system.physmem.readPktSize::0 0 # Categorize read packet sizes 83system.physmem.readPktSize::1 0 # Categorize read packet sizes 84system.physmem.readPktSize::2 0 # Categorize read packet sizes 85system.physmem.readPktSize::3 0 # Categorize read packet sizes 86system.physmem.readPktSize::4 0 # Categorize read packet sizes 87system.physmem.readPktSize::5 0 # Categorize read packet sizes 88system.physmem.readPktSize::6 385565 # Categorize read packet sizes 89system.physmem.writePktSize::0 0 # Categorize write packet sizes 90system.physmem.writePktSize::1 0 # Categorize write packet sizes 91system.physmem.writePktSize::2 0 # Categorize write packet sizes 92system.physmem.writePktSize::3 0 # Categorize write packet sizes 93system.physmem.writePktSize::4 0 # Categorize write packet sizes 94system.physmem.writePktSize::5 0 # Categorize write packet sizes 95system.physmem.writePktSize::6 293541 # Categorize write packet sizes 96system.physmem.rdQLenPdf::0 380824 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::1 4248 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::2 296 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::3 31 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 128system.physmem.wrQLenPdf::0 12718 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::1 12730 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::2 12731 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::3 12737 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::4 12739 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::5 12742 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::6 12745 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::7 12747 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::8 12749 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::9 12763 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::10 12763 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::11 12763 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::12 12763 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::13 12763 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::14 12763 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::15 12762 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::16 12762 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::17 12762 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::18 12762 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::19 12762 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::20 12762 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::21 12762 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::22 12762 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::23 45 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::24 33 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::25 32 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::26 26 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::27 24 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::28 21 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::29 18 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::30 16 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::31 14 # What write queue length does an incoming req see 160system.physmem.bytesPerActivate::samples 125751 # Bytes accessed per row activation 161system.physmem.bytesPerActivate::mean 345.531089 # Bytes accessed per row activation 162system.physmem.bytesPerActivate::gmean 162.070662 # Bytes accessed per row activation 163system.physmem.bytesPerActivate::stdev 668.026506 # Bytes accessed per row activation 164system.physmem.bytesPerActivate::64-65 53960 42.91% 42.91% # Bytes accessed per row activation 165system.physmem.bytesPerActivate::128-129 23382 18.59% 61.50% # Bytes accessed per row activation 166system.physmem.bytesPerActivate::192-193 10554 8.39% 69.90% # Bytes accessed per row activation 167system.physmem.bytesPerActivate::256-257 6402 5.09% 74.99% # Bytes accessed per row activation 168system.physmem.bytesPerActivate::320-321 3989 3.17% 78.16% # Bytes accessed per row activation 169system.physmem.bytesPerActivate::384-385 2874 2.29% 80.45% # Bytes accessed per row activation 170system.physmem.bytesPerActivate::448-449 2122 1.69% 82.13% # Bytes accessed per row activation 171system.physmem.bytesPerActivate::512-513 1769 1.41% 83.54% # Bytes accessed per row activation 172system.physmem.bytesPerActivate::576-577 1442 1.15% 84.69% # Bytes accessed per row activation 173system.physmem.bytesPerActivate::640-641 1166 0.93% 85.61% # Bytes accessed per row activation 174system.physmem.bytesPerActivate::704-705 1242 0.99% 86.60% # Bytes accessed per row activation 175system.physmem.bytesPerActivate::768-769 1075 0.85% 87.46% # Bytes accessed per row activation 176system.physmem.bytesPerActivate::832-833 727 0.58% 88.03% # Bytes accessed per row activation 177system.physmem.bytesPerActivate::896-897 689 0.55% 88.58% # Bytes accessed per row activation 178system.physmem.bytesPerActivate::960-961 609 0.48% 89.07% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::1024-1025 572 0.45% 89.52% # Bytes accessed per row activation 180system.physmem.bytesPerActivate::1088-1089 523 0.42% 89.94% # Bytes accessed per row activation 181system.physmem.bytesPerActivate::1152-1153 500 0.40% 90.33% # Bytes accessed per row activation 182system.physmem.bytesPerActivate::1216-1217 598 0.48% 90.81% # Bytes accessed per row activation 183system.physmem.bytesPerActivate::1280-1281 763 0.61% 91.42% # Bytes accessed per row activation 184system.physmem.bytesPerActivate::1344-1345 633 0.50% 91.92% # Bytes accessed per row activation 185system.physmem.bytesPerActivate::1408-1409 692 0.55% 92.47% # Bytes accessed per row activation 186system.physmem.bytesPerActivate::1472-1473 6202 4.93% 97.40% # Bytes accessed per row activation 187system.physmem.bytesPerActivate::1536-1537 529 0.42% 97.82% # Bytes accessed per row activation 188system.physmem.bytesPerActivate::1600-1601 343 0.27% 98.10% # Bytes accessed per row activation 189system.physmem.bytesPerActivate::1664-1665 283 0.23% 98.32% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::1728-1729 212 0.17% 98.49% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::1792-1793 156 0.12% 98.61% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::1856-1857 148 0.12% 98.73% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::1920-1921 111 0.09% 98.82% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::1984-1985 101 0.08% 98.90% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::2048-2049 82 0.07% 98.97% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::2112-2113 91 0.07% 99.04% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::2176-2177 56 0.04% 99.08% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::2240-2241 52 0.04% 99.12% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::2304-2305 46 0.04% 99.16% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::2368-2369 44 0.03% 99.20% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::2432-2433 29 0.02% 99.22% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::2496-2497 32 0.03% 99.24% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::2560-2561 21 0.02% 99.26% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::2624-2625 22 0.02% 99.28% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::2688-2689 18 0.01% 99.29% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::2752-2753 15 0.01% 99.30% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::2816-2817 19 0.02% 99.32% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::2880-2881 11 0.01% 99.33% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::2944-2945 25 0.02% 99.35% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::3008-3009 22 0.02% 99.37% # Bytes accessed per row activation 211system.physmem.bytesPerActivate::3072-3073 17 0.01% 99.38% # Bytes accessed per row activation 212system.physmem.bytesPerActivate::3136-3137 13 0.01% 99.39% # Bytes accessed per row activation 213system.physmem.bytesPerActivate::3200-3201 10 0.01% 99.40% # Bytes accessed per row activation 214system.physmem.bytesPerActivate::3264-3265 18 0.01% 99.41% # Bytes accessed per row activation 215system.physmem.bytesPerActivate::3328-3329 10 0.01% 99.42% # Bytes accessed per row activation 216system.physmem.bytesPerActivate::3392-3393 20 0.02% 99.44% # Bytes accessed per row activation 217system.physmem.bytesPerActivate::3456-3457 6 0.00% 99.44% # Bytes accessed per row activation 218system.physmem.bytesPerActivate::3520-3521 12 0.01% 99.45% # Bytes accessed per row activation 219system.physmem.bytesPerActivate::3584-3585 10 0.01% 99.46% # Bytes accessed per row activation 220system.physmem.bytesPerActivate::3648-3649 13 0.01% 99.47% # Bytes accessed per row activation 221system.physmem.bytesPerActivate::3712-3713 9 0.01% 99.48% # Bytes accessed per row activation 222system.physmem.bytesPerActivate::3776-3777 10 0.01% 99.48% # Bytes accessed per row activation 223system.physmem.bytesPerActivate::3840-3841 10 0.01% 99.49% # Bytes accessed per row activation 224system.physmem.bytesPerActivate::3904-3905 11 0.01% 99.50% # Bytes accessed per row activation 225system.physmem.bytesPerActivate::3968-3969 7 0.01% 99.51% # Bytes accessed per row activation 226system.physmem.bytesPerActivate::4032-4033 7 0.01% 99.51% # Bytes accessed per row activation 227system.physmem.bytesPerActivate::4096-4097 9 0.01% 99.52% # Bytes accessed per row activation 228system.physmem.bytesPerActivate::4160-4161 5 0.00% 99.52% # Bytes accessed per row activation 229system.physmem.bytesPerActivate::4224-4225 1 0.00% 99.52% # Bytes accessed per row activation 230system.physmem.bytesPerActivate::4288-4289 10 0.01% 99.53% # Bytes accessed per row activation 231system.physmem.bytesPerActivate::4352-4353 7 0.01% 99.54% # Bytes accessed per row activation 232system.physmem.bytesPerActivate::4416-4417 4 0.00% 99.54% # Bytes accessed per row activation 233system.physmem.bytesPerActivate::4480-4481 4 0.00% 99.54% # Bytes accessed per row activation 234system.physmem.bytesPerActivate::4544-4545 8 0.01% 99.55% # Bytes accessed per row activation 235system.physmem.bytesPerActivate::4608-4609 6 0.00% 99.55% # Bytes accessed per row activation 236system.physmem.bytesPerActivate::4672-4673 3 0.00% 99.56% # Bytes accessed per row activation 237system.physmem.bytesPerActivate::4736-4737 5 0.00% 99.56% # Bytes accessed per row activation 238system.physmem.bytesPerActivate::4800-4801 7 0.01% 99.57% # Bytes accessed per row activation 239system.physmem.bytesPerActivate::4864-4865 7 0.01% 99.57% # Bytes accessed per row activation 240system.physmem.bytesPerActivate::4928-4929 3 0.00% 99.57% # Bytes accessed per row activation 241system.physmem.bytesPerActivate::4992-4993 2 0.00% 99.58% # Bytes accessed per row activation 242system.physmem.bytesPerActivate::5056-5057 6 0.00% 99.58% # Bytes accessed per row activation 243system.physmem.bytesPerActivate::5120-5121 5 0.00% 99.58% # Bytes accessed per row activation 244system.physmem.bytesPerActivate::5184-5185 8 0.01% 99.59% # Bytes accessed per row activation 245system.physmem.bytesPerActivate::5248-5249 5 0.00% 99.59% # Bytes accessed per row activation 246system.physmem.bytesPerActivate::5312-5313 3 0.00% 99.60% # Bytes accessed per row activation 247system.physmem.bytesPerActivate::5376-5377 8 0.01% 99.60% # Bytes accessed per row activation 248system.physmem.bytesPerActivate::5440-5441 2 0.00% 99.60% # Bytes accessed per row activation 249system.physmem.bytesPerActivate::5504-5505 6 0.00% 99.61% # Bytes accessed per row activation 250system.physmem.bytesPerActivate::5568-5569 6 0.00% 99.61% # Bytes accessed per row activation 251system.physmem.bytesPerActivate::5632-5633 4 0.00% 99.62% # Bytes accessed per row activation 252system.physmem.bytesPerActivate::5696-5697 1 0.00% 99.62% # Bytes accessed per row activation 253system.physmem.bytesPerActivate::5760-5761 3 0.00% 99.62% # Bytes accessed per row activation 254system.physmem.bytesPerActivate::5824-5825 5 0.00% 99.62% # Bytes accessed per row activation 255system.physmem.bytesPerActivate::5952-5953 5 0.00% 99.63% # Bytes accessed per row activation 256system.physmem.bytesPerActivate::6016-6017 2 0.00% 99.63% # Bytes accessed per row activation 257system.physmem.bytesPerActivate::6080-6081 4 0.00% 99.63% # Bytes accessed per row activation 258system.physmem.bytesPerActivate::6144-6145 6 0.00% 99.64% # Bytes accessed per row activation 259system.physmem.bytesPerActivate::6208-6209 4 0.00% 99.64% # Bytes accessed per row activation 260system.physmem.bytesPerActivate::6272-6273 2 0.00% 99.64% # Bytes accessed per row activation 261system.physmem.bytesPerActivate::6336-6337 6 0.00% 99.65% # Bytes accessed per row activation 262system.physmem.bytesPerActivate::6400-6401 3 0.00% 99.65% # Bytes accessed per row activation 263system.physmem.bytesPerActivate::6464-6465 1 0.00% 99.65% # Bytes accessed per row activation 264system.physmem.bytesPerActivate::6528-6529 3 0.00% 99.65% # Bytes accessed per row activation 265system.physmem.bytesPerActivate::6592-6593 3 0.00% 99.66% # Bytes accessed per row activation 266system.physmem.bytesPerActivate::6656-6657 7 0.01% 99.66% # Bytes accessed per row activation 267system.physmem.bytesPerActivate::6720-6721 4 0.00% 99.66% # Bytes accessed per row activation 268system.physmem.bytesPerActivate::6784-6785 3 0.00% 99.67% # Bytes accessed per row activation 269system.physmem.bytesPerActivate::6848-6849 5 0.00% 99.67% # Bytes accessed per row activation 270system.physmem.bytesPerActivate::6912-6913 4 0.00% 99.67% # Bytes accessed per row activation 271system.physmem.bytesPerActivate::6976-6977 1 0.00% 99.67% # Bytes accessed per row activation 272system.physmem.bytesPerActivate::7104-7105 2 0.00% 99.68% # Bytes accessed per row activation 273system.physmem.bytesPerActivate::7168-7169 2 0.00% 99.68% # Bytes accessed per row activation 274system.physmem.bytesPerActivate::7232-7233 1 0.00% 99.68% # Bytes accessed per row activation 275system.physmem.bytesPerActivate::7296-7297 2 0.00% 99.68% # Bytes accessed per row activation 276system.physmem.bytesPerActivate::7360-7361 1 0.00% 99.68% # Bytes accessed per row activation 277system.physmem.bytesPerActivate::7424-7425 4 0.00% 99.68% # Bytes accessed per row activation 278system.physmem.bytesPerActivate::7552-7553 2 0.00% 99.69% # Bytes accessed per row activation 279system.physmem.bytesPerActivate::7616-7617 1 0.00% 99.69% # Bytes accessed per row activation 280system.physmem.bytesPerActivate::7680-7681 2 0.00% 99.69% # Bytes accessed per row activation 281system.physmem.bytesPerActivate::7744-7745 1 0.00% 99.69% # Bytes accessed per row activation 282system.physmem.bytesPerActivate::7808-7809 3 0.00% 99.69% # Bytes accessed per row activation 283system.physmem.bytesPerActivate::7872-7873 1 0.00% 99.69% # Bytes accessed per row activation 284system.physmem.bytesPerActivate::7936-7937 2 0.00% 99.69% # Bytes accessed per row activation 285system.physmem.bytesPerActivate::8000-8001 2 0.00% 99.70% # Bytes accessed per row activation 286system.physmem.bytesPerActivate::8064-8065 2 0.00% 99.70% # Bytes accessed per row activation 287system.physmem.bytesPerActivate::8128-8129 3 0.00% 99.70% # Bytes accessed per row activation 288system.physmem.bytesPerActivate::8192-8193 378 0.30% 100.00% # Bytes accessed per row activation 289system.physmem.bytesPerActivate::total 125751 # Bytes accessed per row activation 290system.physmem.totQLat 3033779750 # Total cycles spent in queuing delays 291system.physmem.totMemAccLat 11207673500 # Sum of mem lat for all requests 292system.physmem.totBusLat 1927035000 # Total cycles spent in databus access 293system.physmem.totBankLat 6246858750 # Total cycles spent in bank access 294system.physmem.avgQLat 7871.63 # Average queueing delay per request 295system.physmem.avgBankLat 16208.47 # Average bank access latency per request 296system.physmem.avgBusLat 5000.00 # Average bus latency per request 297system.physmem.avgMemAccLat 29080.10 # Average memory access latency 298system.physmem.avgRdBW 53.85 # Average achieved read bandwidth in MB/s 299system.physmem.avgWrBW 40.99 # Average achieved write bandwidth in MB/s 300system.physmem.avgConsumedRdBW 53.85 # Average consumed read bandwidth in MB/s 301system.physmem.avgConsumedWrBW 40.99 # Average consumed write bandwidth in MB/s 302system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 303system.physmem.busUtil 0.74 # Data bus utilization in percentage 304system.physmem.avgRdQLen 0.02 # Average read queue length over time 305system.physmem.avgWrQLen 10.19 # Average write queue length over time 306system.physmem.readRowHits 346237 # Number of row buffer hits during reads 307system.physmem.writeRowHits 206945 # Number of row buffer hits during writes 308system.physmem.readRowHitRate 89.84 # Row buffer hit rate for reads 309system.physmem.writeRowHitRate 70.50 # Row buffer hit rate for writes 310system.physmem.avgGap 674821.48 # Average gap between requests 311system.membus.throughput 94839875 # Throughput (bytes/s) 312system.membus.trans_dist::ReadReq 178718 # Transaction distribution 313system.membus.trans_dist::ReadResp 178718 # Transaction distribution 314system.membus.trans_dist::Writeback 293541 # Transaction distribution 315system.membus.trans_dist::UpgradeReq 130355 # Transaction distribution 316system.membus.trans_dist::UpgradeResp 130355 # Transaction distribution 317system.membus.trans_dist::ReadExReq 206847 # Transaction distribution 318system.membus.trans_dist::ReadExResp 206847 # Transaction distribution 319system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1325381 # Packet count per connected master and slave (bytes) 320system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1325381 # Packet count per connected master and slave (bytes) 321system.membus.pkt_count::total 1325381 # Packet count per connected master and slave (bytes) 322system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43462784 # Cumulative packet size per connected master and slave (bytes) 323system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 43462784 # Cumulative packet size per connected master and slave (bytes) 324system.membus.tot_pkt_size::total 43462784 # Cumulative packet size per connected master and slave (bytes) 325system.membus.data_through_bus 43462784 # Total data (bytes) 326system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 327system.membus.reqLayer0.occupancy 3388183000 # Layer occupancy (ticks) 328system.membus.reqLayer0.utilization 0.7 # Layer utilization (%) 329system.membus.respLayer1.occupancy 3900602651 # Layer occupancy (ticks) 330system.membus.respLayer1.utilization 0.9 # Layer utilization (%) 331system.cpu.branchPred.lookups 205585963 # Number of BP lookups 332system.cpu.branchPred.condPredicted 205585963 # Number of conditional branches predicted 333system.cpu.branchPred.condIncorrect 9896898 # Number of conditional branches incorrect 334system.cpu.branchPred.BTBLookups 117084329 # Number of BTB lookups 335system.cpu.branchPred.BTBHits 114697569 # Number of BTB hits 336system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 337system.cpu.branchPred.BTBHitPct 97.961503 # BTB Hit Percentage 338system.cpu.branchPred.usedRAS 25058112 # Number of times the RAS was used to get a target. 339system.cpu.branchPred.RASInCorrect 1791626 # Number of incorrect RAS predictions. 340system.cpu.workload.num_syscalls 551 # Number of system calls 341system.cpu.numCycles 916710548 # number of cpu cycles simulated 342system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 343system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 344system.cpu.fetch.icacheStallCycles 167348410 # Number of cycles fetch is stalled on an Icache miss 345system.cpu.fetch.Insts 1131642862 # Number of instructions fetch has processed 346system.cpu.fetch.Branches 205585963 # Number of branches that fetch encountered 347system.cpu.fetch.predictedBranches 139755681 # Number of branches that fetch has predicted taken 348system.cpu.fetch.Cycles 352231951 # Number of cycles fetch has run and was not squashing or blocked 349system.cpu.fetch.SquashCycles 71067415 # Number of cycles fetch has spent squashing 350system.cpu.fetch.BlockedCycles 303674725 # Number of cycles fetch has spent blocked 351system.cpu.fetch.MiscStallCycles 47310 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 352system.cpu.fetch.PendingTrapStallCycles 248698 # Number of stall cycles due to pending traps 353system.cpu.fetch.IcacheWaitRetryStallCycles 40 # Number of stall cycles due to full MSHR 354system.cpu.fetch.CacheLines 162008096 # Number of cache lines fetched 355system.cpu.fetch.IcacheSquashes 2545258 # Number of outstanding Icache misses that were squashed 356system.cpu.fetch.rateDist::samples 884470252 # Number of instructions fetched each cycle (Total) 357system.cpu.fetch.rateDist::mean 2.380434 # Number of instructions fetched each cycle (Total) 358system.cpu.fetch.rateDist::stdev 3.325121 # Number of instructions fetched each cycle (Total) 359system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 360system.cpu.fetch.rateDist::0 536305374 60.64% 60.64% # Number of instructions fetched each cycle (Total) 361system.cpu.fetch.rateDist::1 23381398 2.64% 63.28% # Number of instructions fetched each cycle (Total) 362system.cpu.fetch.rateDist::2 25249677 2.85% 66.13% # Number of instructions fetched each cycle (Total) 363system.cpu.fetch.rateDist::3 27894624 3.15% 69.29% # Number of instructions fetched each cycle (Total) 364system.cpu.fetch.rateDist::4 17755657 2.01% 71.30% # Number of instructions fetched each cycle (Total) 365system.cpu.fetch.rateDist::5 22913193 2.59% 73.89% # Number of instructions fetched each cycle (Total) 366system.cpu.fetch.rateDist::6 29422157 3.33% 77.21% # Number of instructions fetched each cycle (Total) 367system.cpu.fetch.rateDist::7 26648623 3.01% 80.23% # Number of instructions fetched each cycle (Total) 368system.cpu.fetch.rateDist::8 174899549 19.77% 100.00% # Number of instructions fetched each cycle (Total) 369system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 370system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 371system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 372system.cpu.fetch.rateDist::total 884470252 # Number of instructions fetched each cycle (Total) 373system.cpu.fetch.branchRate 0.224265 # Number of branch fetches per cycle 374system.cpu.fetch.rate 1.234460 # Number of inst fetches per cycle 375system.cpu.decode.IdleCycles 222591066 # Number of cycles decode is idle 376system.cpu.decode.BlockedCycles 258702766 # Number of cycles decode is blocked 377system.cpu.decode.RunCycles 295279341 # Number of cycles decode is running 378system.cpu.decode.UnblockCycles 46977961 # Number of cycles decode is unblocking 379system.cpu.decode.SquashCycles 60919118 # Number of cycles decode is squashing 380system.cpu.decode.DecodedInsts 2071200226 # Number of instructions handled by decode 381system.cpu.decode.SquashedInsts 1 # Number of squashed instructions handled by decode 382system.cpu.rename.SquashCycles 60919118 # Number of cycles rename is squashing 383system.cpu.rename.IdleCycles 256021570 # Number of cycles rename is idle 384system.cpu.rename.BlockCycles 114401726 # Number of cycles rename is blocking 385system.cpu.rename.serializeStallCycles 17692 # count of cycles rename stalled for serializing inst 386system.cpu.rename.RunCycles 306707585 # Number of cycles rename is running 387system.cpu.rename.UnblockCycles 146402561 # Number of cycles rename is unblocking 388system.cpu.rename.RenamedInsts 2035040457 # Number of instructions processed by rename 389system.cpu.rename.ROBFullEvents 18320 # Number of times rename has blocked due to ROB full 390system.cpu.rename.IQFullEvents 24691093 # Number of times rename has blocked due to IQ full 391system.cpu.rename.LSQFullEvents 106444419 # Number of times rename has blocked due to LSQ full 392system.cpu.rename.FullRegisterEvents 265 # Number of times there has been no free registers 393system.cpu.rename.RenamedOperands 2137898681 # Number of destination operands rename has renamed 394system.cpu.rename.RenameLookups 5150156292 # Number of register rename lookups that rename has made 395system.cpu.rename.int_rename_lookups 5150048563 # Number of integer rename lookups 396system.cpu.rename.fp_rename_lookups 107729 # Number of floating rename lookups 397system.cpu.rename.CommittedMaps 1614040854 # Number of HB maps that are committed 398system.cpu.rename.UndoneMaps 523857827 # Number of HB maps that are undone due to squashing 399system.cpu.rename.serializingInsts 1226 # count of serializing insts renamed 400system.cpu.rename.tempSerializingInsts 1159 # count of temporary serializing insts renamed 401system.cpu.rename.skidInsts 345797829 # count of insts added to the skid buffer 402system.cpu.memDep0.insertedLoads 495831912 # Number of loads inserted to the mem dependence unit. 403system.cpu.memDep0.insertedStores 194432339 # Number of stores inserted to the mem dependence unit. 404system.cpu.memDep0.conflictingLoads 195703509 # Number of conflicting loads. 405system.cpu.memDep0.conflictingStores 55003285 # Number of conflicting stores. 406system.cpu.iq.iqInstsAdded 1975319588 # Number of instructions added to the IQ (excludes non-spec) 407system.cpu.iq.iqNonSpecInstsAdded 13057 # Number of non-speculative instructions added to the IQ 408system.cpu.iq.iqInstsIssued 1772061886 # Number of instructions issued 409system.cpu.iq.iqSquashedInstsIssued 486216 # Number of squashed instructions issued 410system.cpu.iq.iqSquashedInstsExamined 441442603 # Number of squashed instructions iterated over during squash; mainly for profiling 411system.cpu.iq.iqSquashedOperandsExamined 734769754 # Number of squashed operands that are examined and possibly removed from graph 412system.cpu.iq.iqSquashedNonSpecRemoved 12505 # Number of squashed non-spec instructions that were removed 413system.cpu.iq.issued_per_cycle::samples 884470252 # Number of insts issued each cycle 414system.cpu.iq.issued_per_cycle::mean 2.003529 # Number of insts issued each cycle 415system.cpu.iq.issued_per_cycle::stdev 1.883234 # Number of insts issued each cycle 416system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 417system.cpu.iq.issued_per_cycle::0 268041211 30.31% 30.31% # Number of insts issued each cycle 418system.cpu.iq.issued_per_cycle::1 151493171 17.13% 47.43% # Number of insts issued each cycle 419system.cpu.iq.issued_per_cycle::2 137403926 15.54% 62.97% # Number of insts issued each cycle 420system.cpu.iq.issued_per_cycle::3 131820403 14.90% 77.87% # Number of insts issued each cycle 421system.cpu.iq.issued_per_cycle::4 91692561 10.37% 88.24% # Number of insts issued each cycle 422system.cpu.iq.issued_per_cycle::5 55993839 6.33% 94.57% # Number of insts issued each cycle 423system.cpu.iq.issued_per_cycle::6 34399481 3.89% 98.46% # Number of insts issued each cycle 424system.cpu.iq.issued_per_cycle::7 11841951 1.34% 99.80% # Number of insts issued each cycle 425system.cpu.iq.issued_per_cycle::8 1783709 0.20% 100.00% # Number of insts issued each cycle 426system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 427system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 428system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 429system.cpu.iq.issued_per_cycle::total 884470252 # Number of insts issued each cycle 430system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 431system.cpu.iq.fu_full::IntAlu 4921151 32.49% 32.49% # attempts to use FU when none available 432system.cpu.iq.fu_full::IntMult 0 0.00% 32.49% # attempts to use FU when none available 433system.cpu.iq.fu_full::IntDiv 0 0.00% 32.49% # attempts to use FU when none available 434system.cpu.iq.fu_full::FloatAdd 0 0.00% 32.49% # attempts to use FU when none available 435system.cpu.iq.fu_full::FloatCmp 0 0.00% 32.49% # attempts to use FU when none available 436system.cpu.iq.fu_full::FloatCvt 0 0.00% 32.49% # attempts to use FU when none available 437system.cpu.iq.fu_full::FloatMult 0 0.00% 32.49% # attempts to use FU when none available 438system.cpu.iq.fu_full::FloatDiv 0 0.00% 32.49% # attempts to use FU when none available 439system.cpu.iq.fu_full::FloatSqrt 0 0.00% 32.49% # attempts to use FU when none available 440system.cpu.iq.fu_full::SimdAdd 0 0.00% 32.49% # attempts to use FU when none available 441system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 32.49% # attempts to use FU when none available 442system.cpu.iq.fu_full::SimdAlu 0 0.00% 32.49% # attempts to use FU when none available 443system.cpu.iq.fu_full::SimdCmp 0 0.00% 32.49% # attempts to use FU when none available 444system.cpu.iq.fu_full::SimdCvt 0 0.00% 32.49% # attempts to use FU when none available 445system.cpu.iq.fu_full::SimdMisc 0 0.00% 32.49% # attempts to use FU when none available 446system.cpu.iq.fu_full::SimdMult 0 0.00% 32.49% # attempts to use FU when none available 447system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 32.49% # attempts to use FU when none available 448system.cpu.iq.fu_full::SimdShift 0 0.00% 32.49% # attempts to use FU when none available 449system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 32.49% # attempts to use FU when none available 450system.cpu.iq.fu_full::SimdSqrt 0 0.00% 32.49% # attempts to use FU when none available 451system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 32.49% # attempts to use FU when none available 452system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 32.49% # attempts to use FU when none available 453system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 32.49% # attempts to use FU when none available 454system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 32.49% # attempts to use FU when none available 455system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 32.49% # attempts to use FU when none available 456system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 32.49% # attempts to use FU when none available 457system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 32.49% # attempts to use FU when none available 458system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 32.49% # attempts to use FU when none available 459system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 32.49% # attempts to use FU when none available 460system.cpu.iq.fu_full::MemRead 7620621 50.31% 82.79% # attempts to use FU when none available 461system.cpu.iq.fu_full::MemWrite 2606942 17.21% 100.00% # attempts to use FU when none available 462system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 463system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 464system.cpu.iq.FU_type_0::No_OpClass 2621205 0.15% 0.15% # Type of FU issued 465system.cpu.iq.FU_type_0::IntAlu 1165737036 65.78% 65.93% # Type of FU issued 466system.cpu.iq.FU_type_0::IntMult 353398 0.02% 65.95% # Type of FU issued 467system.cpu.iq.FU_type_0::IntDiv 3880807 0.22% 66.17% # Type of FU issued 468system.cpu.iq.FU_type_0::FloatAdd 5 0.00% 66.17% # Type of FU issued 469system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.17% # Type of FU issued 470system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.17% # Type of FU issued 471system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.17% # Type of FU issued 472system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.17% # Type of FU issued 473system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.17% # Type of FU issued 474system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.17% # Type of FU issued 475system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.17% # Type of FU issued 476system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.17% # Type of FU issued 477system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.17% # Type of FU issued 478system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.17% # Type of FU issued 479system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.17% # Type of FU issued 480system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.17% # Type of FU issued 481system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.17% # Type of FU issued 482system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.17% # Type of FU issued 483system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.17% # Type of FU issued 484system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.17% # Type of FU issued 485system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.17% # Type of FU issued 486system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.17% # Type of FU issued 487system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.17% # Type of FU issued 488system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.17% # Type of FU issued 489system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.17% # Type of FU issued 490system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.17% # Type of FU issued 491system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.17% # Type of FU issued 492system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.17% # Type of FU issued 493system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.17% # Type of FU issued 494system.cpu.iq.FU_type_0::MemRead 429244538 24.22% 90.39% # Type of FU issued 495system.cpu.iq.FU_type_0::MemWrite 170224897 9.61% 100.00% # Type of FU issued 496system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 497system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 498system.cpu.iq.FU_type_0::total 1772061886 # Type of FU issued 499system.cpu.iq.rate 1.933066 # Inst issue rate 500system.cpu.iq.fu_busy_cnt 15148714 # FU busy when requested 501system.cpu.iq.fu_busy_rate 0.008549 # FU busy rate (busy events/executed inst) 502system.cpu.iq.int_inst_queue_reads 4444213917 # Number of integer instruction queue reads 503system.cpu.iq.int_inst_queue_writes 2416999842 # Number of integer instruction queue writes 504system.cpu.iq.int_inst_queue_wakeup_accesses 1744830269 # Number of integer instruction queue wakeup accesses 505system.cpu.iq.fp_inst_queue_reads 15037 # Number of floating instruction queue reads 506system.cpu.iq.fp_inst_queue_writes 32010 # Number of floating instruction queue writes 507system.cpu.iq.fp_inst_queue_wakeup_accesses 3518 # Number of floating instruction queue wakeup accesses 508system.cpu.iq.int_alu_accesses 1784582309 # Number of integer alu accesses 509system.cpu.iq.fp_alu_accesses 7086 # Number of floating point alu accesses 510system.cpu.iew.lsq.thread0.forwLoads 172513794 # Number of loads that had data forwarded from stores 511system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 512system.cpu.iew.lsq.thread0.squashedLoads 111729755 # Number of loads squashed 513system.cpu.iew.lsq.thread0.ignoredResponses 382662 # Number of memory responses ignored because the instruction is squashed 514system.cpu.iew.lsq.thread0.memOrderViolation 328443 # Number of memory ordering violations 515system.cpu.iew.lsq.thread0.squashedStores 45273076 # Number of stores squashed 516system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 517system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 518system.cpu.iew.lsq.thread0.rescheduledLoads 15362 # Number of loads that were rescheduled 519system.cpu.iew.lsq.thread0.cacheBlocked 587 # Number of times an access to memory failed due to the cache being blocked 520system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 521system.cpu.iew.iewSquashCycles 60919118 # Number of cycles IEW is squashing 522system.cpu.iew.iewBlockCycles 66781934 # Number of cycles IEW is blocking 523system.cpu.iew.iewUnblockCycles 7163097 # Number of cycles IEW is unblocking 524system.cpu.iew.iewDispatchedInsts 1975332645 # Number of instructions dispatched to IQ 525system.cpu.iew.iewDispSquashedInsts 792462 # Number of squashed instructions skipped by dispatch 526system.cpu.iew.iewDispLoadInsts 495831912 # Number of dispatched load instructions 527system.cpu.iew.iewDispStoreInsts 194433262 # Number of dispatched store instructions 528system.cpu.iew.iewDispNonSpecInsts 3156 # Number of dispatched non-speculative instructions 529system.cpu.iew.iewIQFullEvents 4458880 # Number of times the IQ has become full, causing a stall 530system.cpu.iew.iewLSQFullEvents 83353 # Number of times the LSQ has become full, causing a stall 531system.cpu.iew.memOrderViolationEvents 328443 # Number of memory order violations 532system.cpu.iew.predictedTakenIncorrect 5899350 # Number of branches that were predicted taken incorrectly 533system.cpu.iew.predictedNotTakenIncorrect 4421061 # Number of branches that were predicted not taken incorrectly 534system.cpu.iew.branchMispredicts 10320411 # Number of branch mispredicts detected at execute 535system.cpu.iew.iewExecutedInsts 1752917873 # Number of executed instructions 536system.cpu.iew.iewExecLoadInsts 424115674 # Number of load instructions executed 537system.cpu.iew.iewExecSquashedInsts 19144013 # Number of squashed instructions skipped in execute 538system.cpu.iew.exec_swp 0 # number of swp insts executed 539system.cpu.iew.exec_nop 0 # number of nop insts executed 540system.cpu.iew.exec_refs 590898440 # number of memory reference insts executed 541system.cpu.iew.exec_branches 167466606 # Number of branches executed 542system.cpu.iew.exec_stores 166782766 # Number of stores executed 543system.cpu.iew.exec_rate 1.912183 # Inst execution rate 544system.cpu.iew.wb_sent 1749674904 # cumulative count of insts sent to commit 545system.cpu.iew.wb_count 1744833787 # cumulative count of insts written-back 546system.cpu.iew.wb_producers 1325104556 # num instructions producing a value 547system.cpu.iew.wb_consumers 1945968985 # num instructions consuming a value 548system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 549system.cpu.iew.wb_rate 1.903364 # insts written-back per cycle 550system.cpu.iew.wb_fanout 0.680948 # average fanout of values written-back 551system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 552system.cpu.commit.commitSquashedInsts 446372129 # The number of squashed insts skipped by commit 553system.cpu.commit.commitNonSpecStalls 552 # The number of times commit has been forced to stall to communicate backwards 554system.cpu.commit.branchMispredicts 9924639 # The number of times a branch was mispredicted 555system.cpu.commit.committed_per_cycle::samples 823551134 # Number of insts commited each cycle 556system.cpu.commit.committed_per_cycle::mean 1.856580 # Number of insts commited each cycle 557system.cpu.commit.committed_per_cycle::stdev 2.437034 # Number of insts commited each cycle 558system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 559system.cpu.commit.committed_per_cycle::0 331597809 40.26% 40.26% # Number of insts commited each cycle 560system.cpu.commit.committed_per_cycle::1 193248476 23.47% 63.73% # Number of insts commited each cycle 561system.cpu.commit.committed_per_cycle::2 63098135 7.66% 71.39% # Number of insts commited each cycle 562system.cpu.commit.committed_per_cycle::3 92588887 11.24% 82.63% # Number of insts commited each cycle 563system.cpu.commit.committed_per_cycle::4 24967401 3.03% 85.67% # Number of insts commited each cycle 564system.cpu.commit.committed_per_cycle::5 27517381 3.34% 89.01% # Number of insts commited each cycle 565system.cpu.commit.committed_per_cycle::6 9278594 1.13% 90.13% # Number of insts commited each cycle 566system.cpu.commit.committed_per_cycle::7 11386387 1.38% 91.52% # Number of insts commited each cycle 567system.cpu.commit.committed_per_cycle::8 69868064 8.48% 100.00% # Number of insts commited each cycle 568system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 569system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 570system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 571system.cpu.commit.committed_per_cycle::total 823551134 # Number of insts commited each cycle 572system.cpu.commit.committedInsts 826877109 # Number of instructions committed 573system.cpu.commit.committedOps 1528988701 # Number of ops (including micro ops) committed 574system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 575system.cpu.commit.refs 533262343 # Number of memory references committed 576system.cpu.commit.loads 384102157 # Number of loads committed 577system.cpu.commit.membars 0 # Number of memory barriers committed 578system.cpu.commit.branches 149758583 # Number of branches committed 579system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. 580system.cpu.commit.int_insts 1528317561 # Number of committed integer instructions. 581system.cpu.commit.function_calls 17673145 # Number of function calls committed. 582system.cpu.commit.bw_lim_events 69868064 # number cycles where commit BW limit reached 583system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 584system.cpu.rob.rob_reads 2729043900 # The number of ROB reads 585system.cpu.rob.rob_writes 4011801822 # The number of ROB writes 586system.cpu.timesIdled 3353209 # Number of times that the entire CPU went into an idle state and unscheduled itself 587system.cpu.idleCycles 32240296 # Total number of cycles that the CPU has spent unscheduled due to idling 588system.cpu.committedInsts 826877109 # Number of Instructions Simulated 589system.cpu.committedOps 1528988701 # Number of Ops (including micro ops) Simulated 590system.cpu.committedInsts_total 826877109 # Number of Instructions Simulated 591system.cpu.cpi 1.108642 # CPI: Cycles Per Instruction 592system.cpu.cpi_total 1.108642 # CPI: Total CPI of All Threads 593system.cpu.ipc 0.902005 # IPC: Instructions Per Cycle 594system.cpu.ipc_total 0.902005 # IPC: Total IPC of All Threads 595system.cpu.int_regfile_reads 3313398089 # number of integer regfile reads 596system.cpu.int_regfile_writes 1825851160 # number of integer regfile writes 597system.cpu.fp_regfile_reads 3505 # number of floating regfile reads 598system.cpu.fp_regfile_writes 24 # number of floating regfile writes 599system.cpu.misc_regfile_reads 964629229 # number of misc regfile reads 600system.cpu.misc_regfile_writes 1 # number of misc regfile writes 601system.cpu.toL2Bus.throughput 698744583 # Throughput (bytes/s) 602system.cpu.toL2Bus.trans_dist::ReadReq 1900899 # Transaction distribution 603system.cpu.toL2Bus.trans_dist::ReadResp 1900898 # Transaction distribution 604system.cpu.toL2Bus.trans_dist::Writeback 2330727 # Transaction distribution 605system.cpu.toL2Bus.trans_dist::UpgradeReq 131758 # Transaction distribution 606system.cpu.toL2Bus.trans_dist::UpgradeResp 131758 # Transaction distribution 607system.cpu.toL2Bus.trans_dist::ReadExReq 771773 # Transaction distribution 608system.cpu.toL2Bus.trans_dist::ReadExResp 771773 # Transaction distribution 609system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 145540 # Packet count per connected master and slave (bytes) 610system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7662191 # Packet count per connected master and slave (bytes) 611system.cpu.toL2Bus.pkt_count::total 7807731 # Packet count per connected master and slave (bytes) 612system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 437888 # Cumulative packet size per connected master and slave (bytes) 613system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 311340864 # Cumulative packet size per connected master and slave (bytes) 614system.cpu.toL2Bus.tot_pkt_size::total 311778752 # Cumulative packet size per connected master and slave (bytes) 615system.cpu.toL2Bus.data_through_bus 311778752 # Total data (bytes) 616system.cpu.toL2Bus.snoop_data_through_bus 8438720 # Total snoop data (bytes) 617system.cpu.toL2Bus.reqLayer0.occupancy 4901666269 # Layer occupancy (ticks) 618system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%) 619system.cpu.toL2Bus.respLayer0.occupancy 208719992 # Layer occupancy (ticks) 620system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 621system.cpu.toL2Bus.respLayer1.occupancy 3959172045 # Layer occupancy (ticks) 622system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%) 623system.cpu.icache.tags.replacements 5320 # number of replacements 624system.cpu.icache.tags.tagsinuse 1038.062732 # Cycle average of tags in use 625system.cpu.icache.tags.total_refs 161865564 # Total number of references to valid blocks. 626system.cpu.icache.tags.sampled_refs 6903 # Sample count of references to valid blocks. 627system.cpu.icache.tags.avg_refs 23448.582355 # Average number of references to valid blocks. 628system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 629system.cpu.icache.tags.occ_blocks::cpu.inst 1038.062732 # Average occupied blocks per requestor 630system.cpu.icache.tags.occ_percent::cpu.inst 0.506867 # Average percentage of cache occupancy 631system.cpu.icache.tags.occ_percent::total 0.506867 # Average percentage of cache occupancy 632system.cpu.icache.ReadReq_hits::cpu.inst 161867461 # number of ReadReq hits 633system.cpu.icache.ReadReq_hits::total 161867461 # number of ReadReq hits 634system.cpu.icache.demand_hits::cpu.inst 161867461 # number of demand (read+write) hits 635system.cpu.icache.demand_hits::total 161867461 # number of demand (read+write) hits 636system.cpu.icache.overall_hits::cpu.inst 161867461 # number of overall hits 637system.cpu.icache.overall_hits::total 161867461 # number of overall hits 638system.cpu.icache.ReadReq_misses::cpu.inst 140635 # number of ReadReq misses 639system.cpu.icache.ReadReq_misses::total 140635 # number of ReadReq misses 640system.cpu.icache.demand_misses::cpu.inst 140635 # number of demand (read+write) misses 641system.cpu.icache.demand_misses::total 140635 # number of demand (read+write) misses 642system.cpu.icache.overall_misses::cpu.inst 140635 # number of overall misses 643system.cpu.icache.overall_misses::total 140635 # number of overall misses 644system.cpu.icache.ReadReq_miss_latency::cpu.inst 923937485 # number of ReadReq miss cycles 645system.cpu.icache.ReadReq_miss_latency::total 923937485 # number of ReadReq miss cycles 646system.cpu.icache.demand_miss_latency::cpu.inst 923937485 # number of demand (read+write) miss cycles 647system.cpu.icache.demand_miss_latency::total 923937485 # number of demand (read+write) miss cycles 648system.cpu.icache.overall_miss_latency::cpu.inst 923937485 # number of overall miss cycles 649system.cpu.icache.overall_miss_latency::total 923937485 # number of overall miss cycles 650system.cpu.icache.ReadReq_accesses::cpu.inst 162008096 # number of ReadReq accesses(hits+misses) 651system.cpu.icache.ReadReq_accesses::total 162008096 # number of ReadReq accesses(hits+misses) 652system.cpu.icache.demand_accesses::cpu.inst 162008096 # number of demand (read+write) accesses 653system.cpu.icache.demand_accesses::total 162008096 # number of demand (read+write) accesses 654system.cpu.icache.overall_accesses::cpu.inst 162008096 # number of overall (read+write) accesses 655system.cpu.icache.overall_accesses::total 162008096 # number of overall (read+write) accesses 656system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000868 # miss rate for ReadReq accesses 657system.cpu.icache.ReadReq_miss_rate::total 0.000868 # miss rate for ReadReq accesses 658system.cpu.icache.demand_miss_rate::cpu.inst 0.000868 # miss rate for demand accesses 659system.cpu.icache.demand_miss_rate::total 0.000868 # miss rate for demand accesses 660system.cpu.icache.overall_miss_rate::cpu.inst 0.000868 # miss rate for overall accesses 661system.cpu.icache.overall_miss_rate::total 0.000868 # miss rate for overall accesses 662system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 6569.754933 # average ReadReq miss latency 663system.cpu.icache.ReadReq_avg_miss_latency::total 6569.754933 # average ReadReq miss latency 664system.cpu.icache.demand_avg_miss_latency::cpu.inst 6569.754933 # average overall miss latency 665system.cpu.icache.demand_avg_miss_latency::total 6569.754933 # average overall miss latency 666system.cpu.icache.overall_avg_miss_latency::cpu.inst 6569.754933 # average overall miss latency 667system.cpu.icache.overall_avg_miss_latency::total 6569.754933 # average overall miss latency 668system.cpu.icache.blocked_cycles::no_mshrs 708 # number of cycles access was blocked 669system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 670system.cpu.icache.blocked::no_mshrs 6 # number of cycles access was blocked 671system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 672system.cpu.icache.avg_blocked_cycles::no_mshrs 118 # average number of cycles each access was blocked 673system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 674system.cpu.icache.fast_writes 0 # number of fast writes performed 675system.cpu.icache.cache_copies 0 # number of cache copies performed 676system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1937 # number of ReadReq MSHR hits 677system.cpu.icache.ReadReq_mshr_hits::total 1937 # number of ReadReq MSHR hits 678system.cpu.icache.demand_mshr_hits::cpu.inst 1937 # number of demand (read+write) MSHR hits 679system.cpu.icache.demand_mshr_hits::total 1937 # number of demand (read+write) MSHR hits 680system.cpu.icache.overall_mshr_hits::cpu.inst 1937 # number of overall MSHR hits 681system.cpu.icache.overall_mshr_hits::total 1937 # number of overall MSHR hits 682system.cpu.icache.ReadReq_mshr_misses::cpu.inst 138698 # number of ReadReq MSHR misses 683system.cpu.icache.ReadReq_mshr_misses::total 138698 # number of ReadReq MSHR misses 684system.cpu.icache.demand_mshr_misses::cpu.inst 138698 # number of demand (read+write) MSHR misses 685system.cpu.icache.demand_mshr_misses::total 138698 # number of demand (read+write) MSHR misses 686system.cpu.icache.overall_mshr_misses::cpu.inst 138698 # number of overall MSHR misses 687system.cpu.icache.overall_mshr_misses::total 138698 # number of overall MSHR misses 688system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 556491008 # number of ReadReq MSHR miss cycles 689system.cpu.icache.ReadReq_mshr_miss_latency::total 556491008 # number of ReadReq MSHR miss cycles 690system.cpu.icache.demand_mshr_miss_latency::cpu.inst 556491008 # number of demand (read+write) MSHR miss cycles 691system.cpu.icache.demand_mshr_miss_latency::total 556491008 # number of demand (read+write) MSHR miss cycles 692system.cpu.icache.overall_mshr_miss_latency::cpu.inst 556491008 # number of overall MSHR miss cycles 693system.cpu.icache.overall_mshr_miss_latency::total 556491008 # number of overall MSHR miss cycles 694system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000856 # mshr miss rate for ReadReq accesses 695system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000856 # mshr miss rate for ReadReq accesses 696system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000856 # mshr miss rate for demand accesses 697system.cpu.icache.demand_mshr_miss_rate::total 0.000856 # mshr miss rate for demand accesses 698system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000856 # mshr miss rate for overall accesses 699system.cpu.icache.overall_mshr_miss_rate::total 0.000856 # mshr miss rate for overall accesses 700system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 4012.249694 # average ReadReq mshr miss latency 701system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 4012.249694 # average ReadReq mshr miss latency 702system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 4012.249694 # average overall mshr miss latency 703system.cpu.icache.demand_avg_mshr_miss_latency::total 4012.249694 # average overall mshr miss latency 704system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 4012.249694 # average overall mshr miss latency 705system.cpu.icache.overall_avg_mshr_miss_latency::total 4012.249694 # average overall mshr miss latency 706system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 707system.cpu.l2cache.tags.replacements 352883 # number of replacements 708system.cpu.l2cache.tags.tagsinuse 29672.816995 # Cycle average of tags in use 709system.cpu.l2cache.tags.total_refs 3696782 # Total number of references to valid blocks. 710system.cpu.l2cache.tags.sampled_refs 385243 # Sample count of references to valid blocks. 711system.cpu.l2cache.tags.avg_refs 9.595974 # Average number of references to valid blocks. 712system.cpu.l2cache.tags.warmup_cycle 199077347000 # Cycle when the warmup percentage was hit. 713system.cpu.l2cache.tags.occ_blocks::writebacks 21120.561633 # Average occupied blocks per requestor 714system.cpu.l2cache.tags.occ_blocks::cpu.inst 222.415022 # Average occupied blocks per requestor 715system.cpu.l2cache.tags.occ_blocks::cpu.data 8329.840341 # Average occupied blocks per requestor 716system.cpu.l2cache.tags.occ_percent::writebacks 0.644548 # Average percentage of cache occupancy 717system.cpu.l2cache.tags.occ_percent::cpu.inst 0.006788 # Average percentage of cache occupancy 718system.cpu.l2cache.tags.occ_percent::cpu.data 0.254207 # Average percentage of cache occupancy 719system.cpu.l2cache.tags.occ_percent::total 0.905543 # Average percentage of cache occupancy 720system.cpu.l2cache.ReadReq_hits::cpu.inst 3674 # number of ReadReq hits 721system.cpu.l2cache.ReadReq_hits::cpu.data 1586650 # number of ReadReq hits 722system.cpu.l2cache.ReadReq_hits::total 1590324 # number of ReadReq hits 723system.cpu.l2cache.Writeback_hits::writebacks 2330727 # number of Writeback hits 724system.cpu.l2cache.Writeback_hits::total 2330727 # number of Writeback hits 725system.cpu.l2cache.UpgradeReq_hits::cpu.data 1427 # number of UpgradeReq hits 726system.cpu.l2cache.UpgradeReq_hits::total 1427 # number of UpgradeReq hits 727system.cpu.l2cache.ReadExReq_hits::cpu.data 564902 # number of ReadExReq hits 728system.cpu.l2cache.ReadExReq_hits::total 564902 # number of ReadExReq hits 729system.cpu.l2cache.demand_hits::cpu.inst 3674 # number of demand (read+write) hits 730system.cpu.l2cache.demand_hits::cpu.data 2151552 # number of demand (read+write) hits 731system.cpu.l2cache.demand_hits::total 2155226 # number of demand (read+write) hits 732system.cpu.l2cache.overall_hits::cpu.inst 3674 # number of overall hits 733system.cpu.l2cache.overall_hits::cpu.data 2151552 # number of overall hits 734system.cpu.l2cache.overall_hits::total 2155226 # number of overall hits 735system.cpu.l2cache.ReadReq_misses::cpu.inst 3169 # number of ReadReq misses 736system.cpu.l2cache.ReadReq_misses::cpu.data 175551 # number of ReadReq misses 737system.cpu.l2cache.ReadReq_misses::total 178720 # number of ReadReq misses 738system.cpu.l2cache.UpgradeReq_misses::cpu.data 130331 # number of UpgradeReq misses 739system.cpu.l2cache.UpgradeReq_misses::total 130331 # number of UpgradeReq misses 740system.cpu.l2cache.ReadExReq_misses::cpu.data 206871 # number of ReadExReq misses 741system.cpu.l2cache.ReadExReq_misses::total 206871 # number of ReadExReq misses 742system.cpu.l2cache.demand_misses::cpu.inst 3169 # number of demand (read+write) misses 743system.cpu.l2cache.demand_misses::cpu.data 382422 # number of demand (read+write) misses 744system.cpu.l2cache.demand_misses::total 385591 # number of demand (read+write) misses 745system.cpu.l2cache.overall_misses::cpu.inst 3169 # number of overall misses 746system.cpu.l2cache.overall_misses::cpu.data 382422 # number of overall misses 747system.cpu.l2cache.overall_misses::total 385591 # number of overall misses 748system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 245985250 # number of ReadReq miss cycles 749system.cpu.l2cache.ReadReq_miss_latency::cpu.data 13221288951 # number of ReadReq miss cycles 750system.cpu.l2cache.ReadReq_miss_latency::total 13467274201 # number of ReadReq miss cycles 751system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 6607716 # number of UpgradeReq miss cycles 752system.cpu.l2cache.UpgradeReq_miss_latency::total 6607716 # number of UpgradeReq miss cycles 753system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 14252900476 # number of ReadExReq miss cycles 754system.cpu.l2cache.ReadExReq_miss_latency::total 14252900476 # number of ReadExReq miss cycles 755system.cpu.l2cache.demand_miss_latency::cpu.inst 245985250 # number of demand (read+write) miss cycles 756system.cpu.l2cache.demand_miss_latency::cpu.data 27474189427 # number of demand (read+write) miss cycles 757system.cpu.l2cache.demand_miss_latency::total 27720174677 # number of demand (read+write) miss cycles 758system.cpu.l2cache.overall_miss_latency::cpu.inst 245985250 # number of overall miss cycles 759system.cpu.l2cache.overall_miss_latency::cpu.data 27474189427 # number of overall miss cycles 760system.cpu.l2cache.overall_miss_latency::total 27720174677 # number of overall miss cycles 761system.cpu.l2cache.ReadReq_accesses::cpu.inst 6843 # number of ReadReq accesses(hits+misses) 762system.cpu.l2cache.ReadReq_accesses::cpu.data 1762201 # number of ReadReq accesses(hits+misses) 763system.cpu.l2cache.ReadReq_accesses::total 1769044 # number of ReadReq accesses(hits+misses) 764system.cpu.l2cache.Writeback_accesses::writebacks 2330727 # number of Writeback accesses(hits+misses) 765system.cpu.l2cache.Writeback_accesses::total 2330727 # number of Writeback accesses(hits+misses) 766system.cpu.l2cache.UpgradeReq_accesses::cpu.data 131758 # number of UpgradeReq accesses(hits+misses) 767system.cpu.l2cache.UpgradeReq_accesses::total 131758 # number of UpgradeReq accesses(hits+misses) 768system.cpu.l2cache.ReadExReq_accesses::cpu.data 771773 # number of ReadExReq accesses(hits+misses) 769system.cpu.l2cache.ReadExReq_accesses::total 771773 # number of ReadExReq accesses(hits+misses) 770system.cpu.l2cache.demand_accesses::cpu.inst 6843 # number of demand (read+write) accesses 771system.cpu.l2cache.demand_accesses::cpu.data 2533974 # number of demand (read+write) accesses 772system.cpu.l2cache.demand_accesses::total 2540817 # number of demand (read+write) accesses 773system.cpu.l2cache.overall_accesses::cpu.inst 6843 # number of overall (read+write) accesses 774system.cpu.l2cache.overall_accesses::cpu.data 2533974 # number of overall (read+write) accesses 775system.cpu.l2cache.overall_accesses::total 2540817 # number of overall (read+write) accesses 776system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.463101 # miss rate for ReadReq accesses 777system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.099620 # miss rate for ReadReq accesses 778system.cpu.l2cache.ReadReq_miss_rate::total 0.101026 # miss rate for ReadReq accesses 779system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.989170 # miss rate for UpgradeReq accesses 780system.cpu.l2cache.UpgradeReq_miss_rate::total 0.989170 # miss rate for UpgradeReq accesses 781system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.268046 # miss rate for ReadExReq accesses 782system.cpu.l2cache.ReadExReq_miss_rate::total 0.268046 # miss rate for ReadExReq accesses 783system.cpu.l2cache.demand_miss_rate::cpu.inst 0.463101 # miss rate for demand accesses 784system.cpu.l2cache.demand_miss_rate::cpu.data 0.150918 # miss rate for demand accesses 785system.cpu.l2cache.demand_miss_rate::total 0.151759 # miss rate for demand accesses 786system.cpu.l2cache.overall_miss_rate::cpu.inst 0.463101 # miss rate for overall accesses 787system.cpu.l2cache.overall_miss_rate::cpu.data 0.150918 # miss rate for overall accesses 788system.cpu.l2cache.overall_miss_rate::total 0.151759 # miss rate for overall accesses 789system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77622.357210 # average ReadReq miss latency 790system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75313.093921 # average ReadReq miss latency 791system.cpu.l2cache.ReadReq_avg_miss_latency::total 75354.040964 # average ReadReq miss latency 792system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 50.699496 # average UpgradeReq miss latency 793system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 50.699496 # average UpgradeReq miss latency 794system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 68897.527812 # average ReadExReq miss latency 795system.cpu.l2cache.ReadExReq_avg_miss_latency::total 68897.527812 # average ReadExReq miss latency 796system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77622.357210 # average overall miss latency 797system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71842.596469 # average overall miss latency 798system.cpu.l2cache.demand_avg_miss_latency::total 71890.097738 # average overall miss latency 799system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77622.357210 # average overall miss latency 800system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71842.596469 # average overall miss latency 801system.cpu.l2cache.overall_avg_miss_latency::total 71890.097738 # average overall miss latency 802system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 803system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 804system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 805system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 806system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 807system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 808system.cpu.l2cache.fast_writes 0 # number of fast writes performed 809system.cpu.l2cache.cache_copies 0 # number of cache copies performed 810system.cpu.l2cache.writebacks::writebacks 293541 # number of writebacks 811system.cpu.l2cache.writebacks::total 293541 # number of writebacks 812system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 1 # number of ReadReq MSHR hits 813system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits 814system.cpu.l2cache.demand_mshr_hits::cpu.data 1 # number of demand (read+write) MSHR hits 815system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits 816system.cpu.l2cache.overall_mshr_hits::cpu.data 1 # number of overall MSHR hits 817system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits 818system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3169 # number of ReadReq MSHR misses 819system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 175550 # number of ReadReq MSHR misses 820system.cpu.l2cache.ReadReq_mshr_misses::total 178719 # number of ReadReq MSHR misses 821system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 130331 # number of UpgradeReq MSHR misses 822system.cpu.l2cache.UpgradeReq_mshr_misses::total 130331 # number of UpgradeReq MSHR misses 823system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206871 # number of ReadExReq MSHR misses 824system.cpu.l2cache.ReadExReq_mshr_misses::total 206871 # number of ReadExReq MSHR misses 825system.cpu.l2cache.demand_mshr_misses::cpu.inst 3169 # number of demand (read+write) MSHR misses 826system.cpu.l2cache.demand_mshr_misses::cpu.data 382421 # number of demand (read+write) MSHR misses 827system.cpu.l2cache.demand_mshr_misses::total 385590 # number of demand (read+write) MSHR misses 828system.cpu.l2cache.overall_mshr_misses::cpu.inst 3169 # number of overall MSHR misses 829system.cpu.l2cache.overall_mshr_misses::cpu.data 382421 # number of overall MSHR misses 830system.cpu.l2cache.overall_mshr_misses::total 385590 # number of overall MSHR misses 831system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 205942250 # number of ReadReq MSHR miss cycles 832system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 10968319701 # number of ReadReq MSHR miss cycles 833system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11174261951 # number of ReadReq MSHR miss cycles 834system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1306769847 # number of UpgradeReq MSHR miss cycles 835system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1306769847 # number of UpgradeReq MSHR miss cycles 836system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 11624255024 # number of ReadExReq MSHR miss cycles 837system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 11624255024 # number of ReadExReq MSHR miss cycles 838system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 205942250 # number of demand (read+write) MSHR miss cycles 839system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22592574725 # number of demand (read+write) MSHR miss cycles 840system.cpu.l2cache.demand_mshr_miss_latency::total 22798516975 # number of demand (read+write) MSHR miss cycles 841system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 205942250 # number of overall MSHR miss cycles 842system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22592574725 # number of overall MSHR miss cycles 843system.cpu.l2cache.overall_mshr_miss_latency::total 22798516975 # number of overall MSHR miss cycles 844system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.463101 # mshr miss rate for ReadReq accesses 845system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.099620 # mshr miss rate for ReadReq accesses 846system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.101026 # mshr miss rate for ReadReq accesses 847system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.989170 # mshr miss rate for UpgradeReq accesses 848system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.989170 # mshr miss rate for UpgradeReq accesses 849system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.268046 # mshr miss rate for ReadExReq accesses 850system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.268046 # mshr miss rate for ReadExReq accesses 851system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.463101 # mshr miss rate for demand accesses 852system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.150917 # mshr miss rate for demand accesses 853system.cpu.l2cache.demand_mshr_miss_rate::total 0.151758 # mshr miss rate for demand accesses 854system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.463101 # mshr miss rate for overall accesses 855system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.150917 # mshr miss rate for overall accesses 856system.cpu.l2cache.overall_mshr_miss_rate::total 0.151758 # mshr miss rate for overall accesses 857system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64986.509940 # average ReadReq mshr miss latency 858system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62479.747656 # average ReadReq mshr miss latency 859system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62524.196929 # average ReadReq mshr miss latency 860system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10026.546616 # average UpgradeReq mshr miss latency 861system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10026.546616 # average UpgradeReq mshr miss latency 862system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 56190.838851 # average ReadExReq mshr miss latency 863system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56190.838851 # average ReadExReq mshr miss latency 864system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64986.509940 # average overall mshr miss latency 865system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 59077.756517 # average overall mshr miss latency 866system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59126.318045 # average overall mshr miss latency 867system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64986.509940 # average overall mshr miss latency 868system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 59077.756517 # average overall mshr miss latency 869system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59126.318045 # average overall mshr miss latency 870system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 871system.cpu.dcache.tags.replacements 2529878 # number of replacements 872system.cpu.dcache.tags.tagsinuse 4088.353781 # Cycle average of tags in use 873system.cpu.dcache.tags.total_refs 396093197 # Total number of references to valid blocks. 874system.cpu.dcache.tags.sampled_refs 2533974 # Sample count of references to valid blocks. 875system.cpu.dcache.tags.avg_refs 156.313047 # Average number of references to valid blocks. 876system.cpu.dcache.tags.warmup_cycle 1764467250 # Cycle when the warmup percentage was hit. 877system.cpu.dcache.tags.occ_blocks::cpu.data 4088.353781 # Average occupied blocks per requestor 878system.cpu.dcache.tags.occ_percent::cpu.data 0.998133 # Average percentage of cache occupancy 879system.cpu.dcache.tags.occ_percent::total 0.998133 # Average percentage of cache occupancy 880system.cpu.dcache.ReadReq_hits::cpu.data 247361230 # number of ReadReq hits 881system.cpu.dcache.ReadReq_hits::total 247361230 # number of ReadReq hits 882system.cpu.dcache.WriteReq_hits::cpu.data 148239956 # number of WriteReq hits 883system.cpu.dcache.WriteReq_hits::total 148239956 # number of WriteReq hits 884system.cpu.dcache.demand_hits::cpu.data 395601186 # number of demand (read+write) hits 885system.cpu.dcache.demand_hits::total 395601186 # number of demand (read+write) hits 886system.cpu.dcache.overall_hits::cpu.data 395601186 # number of overall hits 887system.cpu.dcache.overall_hits::total 395601186 # number of overall hits 888system.cpu.dcache.ReadReq_misses::cpu.data 2863617 # number of ReadReq misses 889system.cpu.dcache.ReadReq_misses::total 2863617 # number of ReadReq misses 890system.cpu.dcache.WriteReq_misses::cpu.data 920246 # number of WriteReq misses 891system.cpu.dcache.WriteReq_misses::total 920246 # number of WriteReq misses 892system.cpu.dcache.demand_misses::cpu.data 3783863 # number of demand (read+write) misses 893system.cpu.dcache.demand_misses::total 3783863 # number of demand (read+write) misses 894system.cpu.dcache.overall_misses::cpu.data 3783863 # number of overall misses 895system.cpu.dcache.overall_misses::total 3783863 # number of overall misses 896system.cpu.dcache.ReadReq_miss_latency::cpu.data 57446251269 # number of ReadReq miss cycles 897system.cpu.dcache.ReadReq_miss_latency::total 57446251269 # number of ReadReq miss cycles 898system.cpu.dcache.WriteReq_miss_latency::cpu.data 25840120296 # number of WriteReq miss cycles 899system.cpu.dcache.WriteReq_miss_latency::total 25840120296 # number of WriteReq miss cycles 900system.cpu.dcache.demand_miss_latency::cpu.data 83286371565 # number of demand (read+write) miss cycles 901system.cpu.dcache.demand_miss_latency::total 83286371565 # number of demand (read+write) miss cycles 902system.cpu.dcache.overall_miss_latency::cpu.data 83286371565 # number of overall miss cycles 903system.cpu.dcache.overall_miss_latency::total 83286371565 # number of overall miss cycles 904system.cpu.dcache.ReadReq_accesses::cpu.data 250224847 # number of ReadReq accesses(hits+misses) 905system.cpu.dcache.ReadReq_accesses::total 250224847 # number of ReadReq accesses(hits+misses) 906system.cpu.dcache.WriteReq_accesses::cpu.data 149160202 # number of WriteReq accesses(hits+misses) 907system.cpu.dcache.WriteReq_accesses::total 149160202 # number of WriteReq accesses(hits+misses) 908system.cpu.dcache.demand_accesses::cpu.data 399385049 # number of demand (read+write) accesses 909system.cpu.dcache.demand_accesses::total 399385049 # number of demand (read+write) accesses 910system.cpu.dcache.overall_accesses::cpu.data 399385049 # number of overall (read+write) accesses 911system.cpu.dcache.overall_accesses::total 399385049 # number of overall (read+write) accesses 912system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.011444 # miss rate for ReadReq accesses 913system.cpu.dcache.ReadReq_miss_rate::total 0.011444 # miss rate for ReadReq accesses 914system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.006170 # miss rate for WriteReq accesses 915system.cpu.dcache.WriteReq_miss_rate::total 0.006170 # miss rate for WriteReq accesses 916system.cpu.dcache.demand_miss_rate::cpu.data 0.009474 # miss rate for demand accesses 917system.cpu.dcache.demand_miss_rate::total 0.009474 # miss rate for demand accesses 918system.cpu.dcache.overall_miss_rate::cpu.data 0.009474 # miss rate for overall accesses 919system.cpu.dcache.overall_miss_rate::total 0.009474 # miss rate for overall accesses 920system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20060.731330 # average ReadReq miss latency 921system.cpu.dcache.ReadReq_avg_miss_latency::total 20060.731330 # average ReadReq miss latency 922system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28079.579043 # average WriteReq miss latency 923system.cpu.dcache.WriteReq_avg_miss_latency::total 28079.579043 # average WriteReq miss latency 924system.cpu.dcache.demand_avg_miss_latency::cpu.data 22010.937385 # average overall miss latency 925system.cpu.dcache.demand_avg_miss_latency::total 22010.937385 # average overall miss latency 926system.cpu.dcache.overall_avg_miss_latency::cpu.data 22010.937385 # average overall miss latency 927system.cpu.dcache.overall_avg_miss_latency::total 22010.937385 # average overall miss latency 928system.cpu.dcache.blocked_cycles::no_mshrs 7195 # number of cycles access was blocked 929system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 930system.cpu.dcache.blocked::no_mshrs 685 # number of cycles access was blocked 931system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 932system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.503650 # average number of cycles each access was blocked 933system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 934system.cpu.dcache.fast_writes 0 # number of fast writes performed 935system.cpu.dcache.cache_copies 0 # number of cache copies performed 936system.cpu.dcache.writebacks::writebacks 2330727 # number of writebacks 937system.cpu.dcache.writebacks::total 2330727 # number of writebacks 938system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1101143 # number of ReadReq MSHR hits 939system.cpu.dcache.ReadReq_mshr_hits::total 1101143 # number of ReadReq MSHR hits 940system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16988 # number of WriteReq MSHR hits 941system.cpu.dcache.WriteReq_mshr_hits::total 16988 # number of WriteReq MSHR hits 942system.cpu.dcache.demand_mshr_hits::cpu.data 1118131 # number of demand (read+write) MSHR hits 943system.cpu.dcache.demand_mshr_hits::total 1118131 # number of demand (read+write) MSHR hits 944system.cpu.dcache.overall_mshr_hits::cpu.data 1118131 # number of overall MSHR hits 945system.cpu.dcache.overall_mshr_hits::total 1118131 # number of overall MSHR hits 946system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1762474 # number of ReadReq MSHR misses 947system.cpu.dcache.ReadReq_mshr_misses::total 1762474 # number of ReadReq MSHR misses 948system.cpu.dcache.WriteReq_mshr_misses::cpu.data 903258 # number of WriteReq MSHR misses 949system.cpu.dcache.WriteReq_mshr_misses::total 903258 # number of WriteReq MSHR misses 950system.cpu.dcache.demand_mshr_misses::cpu.data 2665732 # number of demand (read+write) MSHR misses 951system.cpu.dcache.demand_mshr_misses::total 2665732 # number of demand (read+write) MSHR misses 952system.cpu.dcache.overall_mshr_misses::cpu.data 2665732 # number of overall MSHR misses 953system.cpu.dcache.overall_mshr_misses::total 2665732 # number of overall MSHR misses 954system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30885946501 # number of ReadReq MSHR miss cycles 955system.cpu.dcache.ReadReq_mshr_miss_latency::total 30885946501 # number of ReadReq MSHR miss cycles 956system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 23721964454 # number of WriteReq MSHR miss cycles 957system.cpu.dcache.WriteReq_mshr_miss_latency::total 23721964454 # number of WriteReq MSHR miss cycles 958system.cpu.dcache.demand_mshr_miss_latency::cpu.data 54607910955 # number of demand (read+write) MSHR miss cycles 959system.cpu.dcache.demand_mshr_miss_latency::total 54607910955 # number of demand (read+write) MSHR miss cycles 960system.cpu.dcache.overall_mshr_miss_latency::cpu.data 54607910955 # number of overall MSHR miss cycles 961system.cpu.dcache.overall_mshr_miss_latency::total 54607910955 # number of overall MSHR miss cycles 962system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.007044 # mshr miss rate for ReadReq accesses 963system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.007044 # mshr miss rate for ReadReq accesses 964system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006056 # mshr miss rate for WriteReq accesses 965system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006056 # mshr miss rate for WriteReq accesses 966system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006675 # mshr miss rate for demand accesses 967system.cpu.dcache.demand_mshr_miss_rate::total 0.006675 # mshr miss rate for demand accesses 968system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006675 # mshr miss rate for overall accesses 969system.cpu.dcache.overall_mshr_miss_rate::total 0.006675 # mshr miss rate for overall accesses 970system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17524.199790 # average ReadReq mshr miss latency 971system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17524.199790 # average ReadReq mshr miss latency 972system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 26262.667426 # average WriteReq mshr miss latency 973system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 26262.667426 # average WriteReq mshr miss latency 974system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20485.146652 # average overall mshr miss latency 975system.cpu.dcache.demand_avg_mshr_miss_latency::total 20485.146652 # average overall mshr miss latency 976system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20485.146652 # average overall mshr miss latency 977system.cpu.dcache.overall_avg_mshr_miss_latency::total 20485.146652 # average overall mshr miss latency 978system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 979 980---------- End Simulation Statistics ---------- 981