stats.txt revision 11955:1170d039b31e
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.487051                       # Number of seconds simulated
4sim_ticks                                487050729500                       # Number of ticks simulated
5final_tick                               487050729500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 151835                       # Simulator instruction rate (inst/s)
8host_op_rate                                   280970                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               89437473                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 318556                       # Number of bytes of host memory used
11host_seconds                                  5445.71                       # Real time elapsed on the host
12sim_insts                                   826847303                       # Number of instructions simulated
13sim_ops                                    1530082520                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
17system.physmem.bytes_read::cpu.inst            156352                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.data          24658560                       # Number of bytes read from this memory
19system.physmem.bytes_read::total             24814912                       # Number of bytes read from this memory
20system.physmem.bytes_inst_read::cpu.inst       156352                       # Number of instructions bytes read from this memory
21system.physmem.bytes_inst_read::total          156352                       # Number of instructions bytes read from this memory
22system.physmem.bytes_written::writebacks     18911424                       # Number of bytes written to this memory
23system.physmem.bytes_written::total          18911424                       # Number of bytes written to this memory
24system.physmem.num_reads::cpu.inst               2443                       # Number of read requests responded to by this memory
25system.physmem.num_reads::cpu.data             385290                       # Number of read requests responded to by this memory
26system.physmem.num_reads::total                387733                       # Number of read requests responded to by this memory
27system.physmem.num_writes::writebacks          295491                       # Number of write requests responded to by this memory
28system.physmem.num_writes::total               295491                       # Number of write requests responded to by this memory
29system.physmem.bw_read::cpu.inst               321018                       # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::cpu.data             50628320                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_read::total                50949338                       # Total read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::cpu.inst          321018                       # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_inst_read::total             321018                       # Instruction read bandwidth from this memory (bytes/s)
34system.physmem.bw_write::writebacks          38828448                       # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_write::total               38828448                       # Write bandwidth from this memory (bytes/s)
36system.physmem.bw_total::writebacks          38828448                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.inst              321018                       # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::cpu.data            50628320                       # Total bandwidth to/from this memory (bytes/s)
39system.physmem.bw_total::total               89777786                       # Total bandwidth to/from this memory (bytes/s)
40system.physmem.readReqs                        387733                       # Number of read requests accepted
41system.physmem.writeReqs                       295491                       # Number of write requests accepted
42system.physmem.readBursts                      387733                       # Number of DRAM read bursts, including those serviced by the write queue
43system.physmem.writeBursts                     295491                       # Number of DRAM write bursts, including those merged in the write queue
44system.physmem.bytesReadDRAM                 24795072                       # Total number of bytes read from DRAM
45system.physmem.bytesReadWrQ                     19840                       # Total number of bytes read from write queue
46system.physmem.bytesWritten                  18909504                       # Total number of bytes written to DRAM
47system.physmem.bytesReadSys                  24814912                       # Total read bytes from the system interface side
48system.physmem.bytesWrittenSys               18911424                       # Total written bytes from the system interface side
49system.physmem.servicedByWrQ                      310                       # Number of DRAM read bursts serviced by the write queue
50system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
51system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
52system.physmem.perBankRdBursts::0               24612                       # Per bank write bursts
53system.physmem.perBankRdBursts::1               26389                       # Per bank write bursts
54system.physmem.perBankRdBursts::2               24828                       # Per bank write bursts
55system.physmem.perBankRdBursts::3               24571                       # Per bank write bursts
56system.physmem.perBankRdBursts::4               23534                       # Per bank write bursts
57system.physmem.perBankRdBursts::5               23661                       # Per bank write bursts
58system.physmem.perBankRdBursts::6               24754                       # Per bank write bursts
59system.physmem.perBankRdBursts::7               24509                       # Per bank write bursts
60system.physmem.perBankRdBursts::8               23888                       # Per bank write bursts
61system.physmem.perBankRdBursts::9               23557                       # Per bank write bursts
62system.physmem.perBankRdBursts::10              24834                       # Per bank write bursts
63system.physmem.perBankRdBursts::11              24002                       # Per bank write bursts
64system.physmem.perBankRdBursts::12              23243                       # Per bank write bursts
65system.physmem.perBankRdBursts::13              22894                       # Per bank write bursts
66system.physmem.perBankRdBursts::14              23905                       # Per bank write bursts
67system.physmem.perBankRdBursts::15              24242                       # Per bank write bursts
68system.physmem.perBankWrBursts::0               18972                       # Per bank write bursts
69system.physmem.perBankWrBursts::1               19954                       # Per bank write bursts
70system.physmem.perBankWrBursts::2               19038                       # Per bank write bursts
71system.physmem.perBankWrBursts::3               19006                       # Per bank write bursts
72system.physmem.perBankWrBursts::4               18208                       # Per bank write bursts
73system.physmem.perBankWrBursts::5               18444                       # Per bank write bursts
74system.physmem.perBankWrBursts::6               19174                       # Per bank write bursts
75system.physmem.perBankWrBursts::7               19116                       # Per bank write bursts
76system.physmem.perBankWrBursts::8               18744                       # Per bank write bursts
77system.physmem.perBankWrBursts::9               17955                       # Per bank write bursts
78system.physmem.perBankWrBursts::10              18923                       # Per bank write bursts
79system.physmem.perBankWrBursts::11              17774                       # Per bank write bursts
80system.physmem.perBankWrBursts::12              17399                       # Per bank write bursts
81system.physmem.perBankWrBursts::13              16985                       # Per bank write bursts
82system.physmem.perBankWrBursts::14              17804                       # Per bank write bursts
83system.physmem.perBankWrBursts::15              17965                       # Per bank write bursts
84system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
85system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
86system.physmem.totGap                    487050613500                       # Total gap between requests
87system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
88system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
89system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
90system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
91system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
93system.physmem.readPktSize::6                  387733                       # Read request sizes (log2)
94system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
95system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
96system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
97system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
98system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
100system.physmem.writePktSize::6                 295491                       # Write request sizes (log2)
101system.physmem.rdQLenPdf::0                    381263                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::1                      5754                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::2                       361                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::3                        34                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::4                         9                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::5                         2                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
133system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::15                     6088                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::16                     6353                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::17                    17482                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::18                    17661                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::19                    17684                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::20                    17682                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::21                    17687                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::22                    17686                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::23                    17693                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::24                    17689                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::25                    17695                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::26                    17698                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::27                    17697                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::28                    17702                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::29                    17729                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::30                    17821                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::31                    17712                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::32                    17704                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::33                        7                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::34                        4                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::35                        2                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
197system.physmem.bytesPerActivate::samples       146416                       # Bytes accessed per row activation
198system.physmem.bytesPerActivate::mean      298.484100                       # Bytes accessed per row activation
199system.physmem.bytesPerActivate::gmean     176.719176                       # Bytes accessed per row activation
200system.physmem.bytesPerActivate::stdev     324.748192                       # Bytes accessed per row activation
201system.physmem.bytesPerActivate::0-127          52816     36.07%     36.07% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::128-255        41066     28.05%     64.12% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::256-383        13865      9.47%     73.59% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::384-511         7498      5.12%     78.71% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::512-639         4985      3.40%     82.12% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::640-767         3806      2.60%     84.71% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::768-895         2894      1.98%     86.69% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::896-1023         2818      1.92%     88.62% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::1024-1151        16668     11.38%    100.00% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::total         146416                       # Bytes accessed per row activation
211system.physmem.rdPerTurnAround::samples         17678                       # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::mean        21.914866                       # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::gmean       18.161180                       # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::stdev      216.039339                       # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::0-1023          17672     99.97%     99.97% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::1024-2047            1      0.01%     99.97% # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::2048-3071            1      0.01%     99.98% # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::3072-4095            2      0.01%     99.99% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::8192-9215            1      0.01%     99.99% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::26624-27647            1      0.01%    100.00% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::total           17678                       # Reads before turning the bus around for writes
222system.physmem.wrPerTurnAround::samples         17678                       # Writes before turning the bus around for reads
223system.physmem.wrPerTurnAround::mean        16.713486                       # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::gmean       16.686282                       # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::stdev        0.965426                       # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::16              11315     64.01%     64.01% # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::17                269      1.52%     65.53% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::18               5957     33.70%     99.23% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::19                123      0.70%     99.92% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::20                 10      0.06%     99.98% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::21                  3      0.02%     99.99% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::22                  1      0.01%    100.00% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::total           17678                       # Writes before turning the bus around for reads
234system.physmem.totQLat                     9794922250                       # Total ticks spent queuing
235system.physmem.totMemAccLat               17059103500                       # Total ticks spent from burst creation until serviced by the DRAM
236system.physmem.totBusLat                   1937115000                       # Total ticks spent in databus transfers
237system.physmem.avgQLat                       25282.24                       # Average queueing delay per DRAM burst
238system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
239system.physmem.avgMemAccLat                  44032.24                       # Average memory access latency per DRAM burst
240system.physmem.avgRdBW                          50.91                       # Average DRAM read bandwidth in MiByte/s
241system.physmem.avgWrBW                          38.82                       # Average achieved write bandwidth in MiByte/s
242system.physmem.avgRdBWSys                       50.95                       # Average system read bandwidth in MiByte/s
243system.physmem.avgWrBWSys                       38.83                       # Average system write bandwidth in MiByte/s
244system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
245system.physmem.busUtil                           0.70                       # Data bus utilization in percentage
246system.physmem.busUtilRead                       0.40                       # Data bus utilization in percentage for reads
247system.physmem.busUtilWrite                      0.30                       # Data bus utilization in percentage for writes
248system.physmem.avgRdQLen                         1.04                       # Average read queue length when enqueuing
249system.physmem.avgWrQLen                        20.96                       # Average write queue length when enqueuing
250system.physmem.readRowHits                     316322                       # Number of row buffer hits during reads
251system.physmem.writeRowHits                    220133                       # Number of row buffer hits during writes
252system.physmem.readRowHitRate                   81.65                       # Row buffer hit rate for reads
253system.physmem.writeRowHitRate                  74.50                       # Row buffer hit rate for writes
254system.physmem.avgGap                       712871.05                       # Average gap between requests
255system.physmem.pageHitRate                      78.55                       # Row buffer hit rate, read and write combined
256system.physmem_0.actEnergy                  538191780                       # Energy for activate commands per rank (pJ)
257system.physmem_0.preEnergy                  286032945                       # Energy for precharge commands per rank (pJ)
258system.physmem_0.readEnergy                1405566120                       # Energy for read commands per rank (pJ)
259system.physmem_0.writeEnergy                792980640                       # Energy for write commands per rank (pJ)
260system.physmem_0.refreshEnergy           13571251200.000004                       # Energy for refresh commands per rank (pJ)
261system.physmem_0.actBackEnergy             8851881120                       # Energy for active background per rank (pJ)
262system.physmem_0.preBackEnergy              742850400                       # Energy for precharge background per rank (pJ)
263system.physmem_0.actPowerDownEnergy       36305173020                       # Energy for active power-down per rank (pJ)
264system.physmem_0.prePowerDownEnergy       16998972000                       # Energy for precharge power-down per rank (pJ)
265system.physmem_0.selfRefreshEnergy        84070895340                       # Energy for self refresh per rank (pJ)
266system.physmem_0.totalEnergy             163568832135                       # Total energy per rank (pJ)
267system.physmem_0.averagePower              335.835307                       # Core power per rank (mW)
268system.physmem_0.totalIdleTime           465691902250                       # Total Idle time Per DRAM Rank
269system.physmem_0.memoryStateTime::IDLE     1184996500                       # Time in different power states
270system.physmem_0.memoryStateTime::REF      5763492000                       # Time in different power states
271system.physmem_0.memoryStateTime::SREF   341808238000                       # Time in different power states
272system.physmem_0.memoryStateTime::PRE_PDN  44268234250                       # Time in different power states
273system.physmem_0.memoryStateTime::ACT     14409717250                       # Time in different power states
274system.physmem_0.memoryStateTime::ACT_PDN  79616051500                       # Time in different power states
275system.physmem_1.actEnergy                  507311280                       # Energy for activate commands per rank (pJ)
276system.physmem_1.preEnergy                  269615775                       # Energy for precharge commands per rank (pJ)
277system.physmem_1.readEnergy                1360634100                       # Energy for read commands per rank (pJ)
278system.physmem_1.writeEnergy                749325780                       # Energy for write commands per rank (pJ)
279system.physmem_1.refreshEnergy           13094905200.000004                       # Energy for refresh commands per rank (pJ)
280system.physmem_1.actBackEnergy             8819547870                       # Energy for active background per rank (pJ)
281system.physmem_1.preBackEnergy              717418080                       # Energy for precharge background per rank (pJ)
282system.physmem_1.actPowerDownEnergy       34208424030                       # Energy for active power-down per rank (pJ)
283system.physmem_1.prePowerDownEnergy       16648938720                       # Energy for precharge power-down per rank (pJ)
284system.physmem_1.selfRefreshEnergy        85396744800                       # Energy for self refresh per rank (pJ)
285system.physmem_1.totalEnergy             161777173725                       # Total energy per rank (pJ)
286system.physmem_1.averagePower              332.156722                       # Core power per rank (mW)
287system.physmem_1.totalIdleTime           465831856000                       # Total Idle time Per DRAM Rank
288system.physmem_1.memoryStateTime::IDLE     1145526000                       # Time in different power states
289system.physmem_1.memoryStateTime::REF      5561926000                       # Time in different power states
290system.physmem_1.memoryStateTime::SREF   347456670000                       # Time in different power states
291system.physmem_1.memoryStateTime::PRE_PDN  43356567250                       # Time in different power states
292system.physmem_1.memoryStateTime::ACT     14511269750                       # Time in different power states
293system.physmem_1.memoryStateTime::ACT_PDN  75018770500                       # Time in different power states
294system.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
295system.cpu.branchPred.lookups               299198029                       # Number of BP lookups
296system.cpu.branchPred.condPredicted         299198029                       # Number of conditional branches predicted
297system.cpu.branchPred.condIncorrect          24258277                       # Number of conditional branches incorrect
298system.cpu.branchPred.BTBLookups            226066805                       # Number of BTB lookups
299system.cpu.branchPred.BTBHits                       0                       # Number of BTB hits
300system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
301system.cpu.branchPred.BTBHitPct              0.000000                       # BTB Hit Percentage
302system.cpu.branchPred.usedRAS                40193400                       # Number of times the RAS was used to get a target.
303system.cpu.branchPred.RASInCorrect            4437789                       # Number of incorrect RAS predictions.
304system.cpu.branchPred.indirectLookups       226066805                       # Number of indirect predictor lookups.
305system.cpu.branchPred.indirectHits          118144411                       # Number of indirect target hits.
306system.cpu.branchPred.indirectMisses        107922394                       # Number of indirect misses.
307system.cpu.branchPredindirectMispredicted     11883156                       # Number of mispredicted indirect branches.
308system.cpu_clk_domain.clock                       500                       # Clock period in ticks
309system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
310system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
311system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
312system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
313system.cpu.workload.numSyscalls                   551                       # Number of system calls
314system.cpu.pwrStateResidencyTicks::ON    487050729500                       # Cumulative time (in ticks) in various power states
315system.cpu.numCycles                        974101460                       # number of cpu cycles simulated
316system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
317system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
318system.cpu.fetch.icacheStallCycles          230169557                       # Number of cycles fetch is stalled on an Icache miss
319system.cpu.fetch.Insts                     1594277830                       # Number of instructions fetch has processed
320system.cpu.fetch.Branches                   299198029                       # Number of branches that fetch encountered
321system.cpu.fetch.predictedBranches          158337811                       # Number of branches that fetch has predicted taken
322system.cpu.fetch.Cycles                     718471067                       # Number of cycles fetch has run and was not squashing or blocked
323system.cpu.fetch.SquashCycles                49469999                       # Number of cycles fetch has spent squashing
324system.cpu.fetch.TlbCycles                       2698                       # Number of cycles fetch has spent waiting for tlb
325system.cpu.fetch.MiscStallCycles                34945                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
326system.cpu.fetch.PendingTrapStallCycles        480096                       # Number of stall cycles due to pending traps
327system.cpu.fetch.PendingQuiesceStallCycles         4714                       # Number of stall cycles due to pending quiesce instructions
328system.cpu.fetch.IcacheWaitRetryStallCycles           69                       # Number of stall cycles due to full MSHR
329system.cpu.fetch.CacheLines                 216546560                       # Number of cache lines fetched
330system.cpu.fetch.IcacheSquashes               6526632                       # Number of outstanding Icache misses that were squashed
331system.cpu.fetch.ItlbSquashes                       8                       # Number of outstanding ITLB misses that were squashed
332system.cpu.fetch.rateDist::samples          973898145                       # Number of instructions fetched each cycle (Total)
333system.cpu.fetch.rateDist::mean              3.063667                       # Number of instructions fetched each cycle (Total)
334system.cpu.fetch.rateDist::stdev             3.497102                       # Number of instructions fetched each cycle (Total)
335system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
336system.cpu.fetch.rateDist::0                481357803     49.43%     49.43% # Number of instructions fetched each cycle (Total)
337system.cpu.fetch.rateDist::1                 36544666      3.75%     53.18% # Number of instructions fetched each cycle (Total)
338system.cpu.fetch.rateDist::2                 36285723      3.73%     56.90% # Number of instructions fetched each cycle (Total)
339system.cpu.fetch.rateDist::3                 32866211      3.37%     60.28% # Number of instructions fetched each cycle (Total)
340system.cpu.fetch.rateDist::4                 28367371      2.91%     63.19% # Number of instructions fetched each cycle (Total)
341system.cpu.fetch.rateDist::5                 29577354      3.04%     66.23% # Number of instructions fetched each cycle (Total)
342system.cpu.fetch.rateDist::6                 39843150      4.09%     70.32% # Number of instructions fetched each cycle (Total)
343system.cpu.fetch.rateDist::7                 36876934      3.79%     74.11% # Number of instructions fetched each cycle (Total)
344system.cpu.fetch.rateDist::8                252178933     25.89%    100.00% # Number of instructions fetched each cycle (Total)
345system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
346system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
347system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
348system.cpu.fetch.rateDist::total            973898145                       # Number of instructions fetched each cycle (Total)
349system.cpu.fetch.branchRate                  0.307153                       # Number of branch fetches per cycle
350system.cpu.fetch.rate                        1.636665                       # Number of inst fetches per cycle
351system.cpu.decode.IdleCycles                166490369                       # Number of cycles decode is idle
352system.cpu.decode.BlockedCycles             388298779                       # Number of cycles decode is blocked
353system.cpu.decode.RunCycles                 313723542                       # Number of cycles decode is running
354system.cpu.decode.UnblockCycles              80650456                       # Number of cycles decode is unblocking
355system.cpu.decode.SquashCycles               24734999                       # Number of cycles decode is squashing
356system.cpu.decode.DecodedInsts             2751923456                       # Number of instructions handled by decode
357system.cpu.rename.SquashCycles               24734999                       # Number of cycles rename is squashing
358system.cpu.rename.IdleCycles                202899221                       # Number of cycles rename is idle
359system.cpu.rename.BlockCycles               199700520                       # Number of cycles rename is blocking
360system.cpu.rename.serializeStallCycles          14210                       # count of cycles rename stalled for serializing inst
361system.cpu.rename.RunCycles                 351959746                       # Number of cycles rename is running
362system.cpu.rename.UnblockCycles             194589449                       # Number of cycles rename is unblocking
363system.cpu.rename.RenamedInsts             2631585273                       # Number of instructions processed by rename
364system.cpu.rename.ROBFullEvents                503822                       # Number of times rename has blocked due to ROB full
365system.cpu.rename.IQFullEvents              119585114                       # Number of times rename has blocked due to IQ full
366system.cpu.rename.LQFullEvents               21729790                       # Number of times rename has blocked due to LQ full
367system.cpu.rename.SQFullEvents               44646970                       # Number of times rename has blocked due to SQ full
368system.cpu.rename.RenamedOperands          2710512651                       # Number of destination operands rename has renamed
369system.cpu.rename.RenameLookups            6600728549                       # Number of register rename lookups that rename has made
370system.cpu.rename.int_rename_lookups       4213051781                       # Number of integer rename lookups
371system.cpu.rename.fp_rename_lookups           1976674                       # Number of floating rename lookups
372system.cpu.rename.CommittedMaps            1616961572                       # Number of HB maps that are committed
373system.cpu.rename.UndoneMaps               1093551079                       # Number of HB maps that are undone due to squashing
374system.cpu.rename.serializingInsts                884                       # count of serializing insts renamed
375system.cpu.rename.tempSerializingInsts            794                       # count of temporary serializing insts renamed
376system.cpu.rename.skidInsts                 367177164                       # count of insts added to the skid buffer
377system.cpu.memDep0.insertedLoads            608809294                       # Number of loads inserted to the mem dependence unit.
378system.cpu.memDep0.insertedStores           243550763                       # Number of stores inserted to the mem dependence unit.
379system.cpu.memDep0.conflictingLoads         252688912                       # Number of conflicting loads.
380system.cpu.memDep0.conflictingStores         75518257                       # Number of conflicting stores.
381system.cpu.iq.iqInstsAdded                 2418516015                       # Number of instructions added to the IQ (excludes non-spec)
382system.cpu.iq.iqNonSpecInstsAdded              104540                       # Number of non-speculative instructions added to the IQ
383system.cpu.iq.iqInstsIssued                1999668107                       # Number of instructions issued
384system.cpu.iq.iqSquashedInstsIssued           3656750                       # Number of squashed instructions issued
385system.cpu.iq.iqSquashedInstsExamined       888538035                       # Number of squashed instructions iterated over during squash; mainly for profiling
386system.cpu.iq.iqSquashedOperandsExamined   1505526254                       # Number of squashed operands that are examined and possibly removed from graph
387system.cpu.iq.iqSquashedNonSpecRemoved         103988                       # Number of squashed non-spec instructions that were removed
388system.cpu.iq.issued_per_cycle::samples     973898145                       # Number of insts issued each cycle
389system.cpu.iq.issued_per_cycle::mean         2.053262                       # Number of insts issued each cycle
390system.cpu.iq.issued_per_cycle::stdev        2.107501                       # Number of insts issued each cycle
391system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
392system.cpu.iq.issued_per_cycle::0           345655298     35.49%     35.49% # Number of insts issued each cycle
393system.cpu.iq.issued_per_cycle::1           135232191     13.89%     49.38% # Number of insts issued each cycle
394system.cpu.iq.issued_per_cycle::2           129689064     13.32%     62.69% # Number of insts issued each cycle
395system.cpu.iq.issued_per_cycle::3           119012847     12.22%     74.91% # Number of insts issued each cycle
396system.cpu.iq.issued_per_cycle::4            97852872     10.05%     84.96% # Number of insts issued each cycle
397system.cpu.iq.issued_per_cycle::5            66913699      6.87%     91.83% # Number of insts issued each cycle
398system.cpu.iq.issued_per_cycle::6            45825912      4.71%     96.54% # Number of insts issued each cycle
399system.cpu.iq.issued_per_cycle::7            22646304      2.33%     98.86% # Number of insts issued each cycle
400system.cpu.iq.issued_per_cycle::8            11069958      1.14%    100.00% # Number of insts issued each cycle
401system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
402system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
403system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
404system.cpu.iq.issued_per_cycle::total       973898145                       # Number of insts issued each cycle
405system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
406system.cpu.iq.fu_full::IntAlu                11137608     43.00%     43.00% # attempts to use FU when none available
407system.cpu.iq.fu_full::IntMult                      0      0.00%     43.00% # attempts to use FU when none available
408system.cpu.iq.fu_full::IntDiv                       0      0.00%     43.00% # attempts to use FU when none available
409system.cpu.iq.fu_full::FloatAdd                     0      0.00%     43.00% # attempts to use FU when none available
410system.cpu.iq.fu_full::FloatCmp                     0      0.00%     43.00% # attempts to use FU when none available
411system.cpu.iq.fu_full::FloatCvt                     0      0.00%     43.00% # attempts to use FU when none available
412system.cpu.iq.fu_full::FloatMult                    0      0.00%     43.00% # attempts to use FU when none available
413system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%     43.00% # attempts to use FU when none available
414system.cpu.iq.fu_full::FloatDiv                     0      0.00%     43.00% # attempts to use FU when none available
415system.cpu.iq.fu_full::FloatMisc                    0      0.00%     43.00% # attempts to use FU when none available
416system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     43.00% # attempts to use FU when none available
417system.cpu.iq.fu_full::SimdAdd                      0      0.00%     43.00% # attempts to use FU when none available
418system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     43.00% # attempts to use FU when none available
419system.cpu.iq.fu_full::SimdAlu                      0      0.00%     43.00% # attempts to use FU when none available
420system.cpu.iq.fu_full::SimdCmp                      0      0.00%     43.00% # attempts to use FU when none available
421system.cpu.iq.fu_full::SimdCvt                      0      0.00%     43.00% # attempts to use FU when none available
422system.cpu.iq.fu_full::SimdMisc                     0      0.00%     43.00% # attempts to use FU when none available
423system.cpu.iq.fu_full::SimdMult                     0      0.00%     43.00% # attempts to use FU when none available
424system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     43.00% # attempts to use FU when none available
425system.cpu.iq.fu_full::SimdShift                    0      0.00%     43.00% # attempts to use FU when none available
426system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     43.00% # attempts to use FU when none available
427system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     43.00% # attempts to use FU when none available
428system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     43.00% # attempts to use FU when none available
429system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     43.00% # attempts to use FU when none available
430system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     43.00% # attempts to use FU when none available
431system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     43.00% # attempts to use FU when none available
432system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     43.00% # attempts to use FU when none available
433system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     43.00% # attempts to use FU when none available
434system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     43.00% # attempts to use FU when none available
435system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     43.00% # attempts to use FU when none available
436system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     43.00% # attempts to use FU when none available
437system.cpu.iq.fu_full::MemRead               11929198     46.06%     89.06% # attempts to use FU when none available
438system.cpu.iq.fu_full::MemWrite               2740827     10.58%     99.64% # attempts to use FU when none available
439system.cpu.iq.fu_full::FloatMemRead                 0      0.00%     99.64% # attempts to use FU when none available
440system.cpu.iq.fu_full::FloatMemWrite            92541      0.36%    100.00% # attempts to use FU when none available
441system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
442system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
443system.cpu.iq.FU_type_0::No_OpClass           2900375      0.15%      0.15% # Type of FU issued
444system.cpu.iq.FU_type_0::IntAlu            1333719780     66.70%     66.84% # Type of FU issued
445system.cpu.iq.FU_type_0::IntMult               357536      0.02%     66.86% # Type of FU issued
446system.cpu.iq.FU_type_0::IntDiv               4798411      0.24%     67.10% # Type of FU issued
447system.cpu.iq.FU_type_0::FloatAdd                   4      0.00%     67.10% # Type of FU issued
448system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.10% # Type of FU issued
449system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.10% # Type of FU issued
450system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.10% # Type of FU issued
451system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     67.10% # Type of FU issued
452system.cpu.iq.FU_type_0::FloatDiv                   1      0.00%     67.10% # Type of FU issued
453system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     67.10% # Type of FU issued
454system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.10% # Type of FU issued
455system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.10% # Type of FU issued
456system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.10% # Type of FU issued
457system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.10% # Type of FU issued
458system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.10% # Type of FU issued
459system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.10% # Type of FU issued
460system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.10% # Type of FU issued
461system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.10% # Type of FU issued
462system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.10% # Type of FU issued
463system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.10% # Type of FU issued
464system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.10% # Type of FU issued
465system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.10% # Type of FU issued
466system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.10% # Type of FU issued
467system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.10% # Type of FU issued
468system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.10% # Type of FU issued
469system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.10% # Type of FU issued
470system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.10% # Type of FU issued
471system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     67.10% # Type of FU issued
472system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.10% # Type of FU issued
473system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.10% # Type of FU issued
474system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.10% # Type of FU issued
475system.cpu.iq.FU_type_0::MemRead            471767183     23.59%     90.69% # Type of FU issued
476system.cpu.iq.FU_type_0::MemWrite           185670018      9.29%     99.98% # Type of FU issued
477system.cpu.iq.FU_type_0::FloatMemRead               6      0.00%     99.98% # Type of FU issued
478system.cpu.iq.FU_type_0::FloatMemWrite         454793      0.02%    100.00% # Type of FU issued
479system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
480system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
481system.cpu.iq.FU_type_0::total             1999668107                       # Type of FU issued
482system.cpu.iq.rate                           2.052833                       # Inst issue rate
483system.cpu.iq.fu_busy_cnt                    25900174                       # FU busy when requested
484system.cpu.iq.fu_busy_rate                   0.012952                       # FU busy rate (busy events/executed inst)
485system.cpu.iq.int_inst_queue_reads         5001578236                       # Number of integer instruction queue reads
486system.cpu.iq.int_inst_queue_writes        3304560217                       # Number of integer instruction queue writes
487system.cpu.iq.int_inst_queue_wakeup_accesses   1922724831                       # Number of integer instruction queue wakeup accesses
488system.cpu.iq.fp_inst_queue_reads             1213047                       # Number of floating instruction queue reads
489system.cpu.iq.fp_inst_queue_writes            3212370                       # Number of floating instruction queue writes
490system.cpu.iq.fp_inst_queue_wakeup_accesses       280288                       # Number of floating instruction queue wakeup accesses
491system.cpu.iq.int_alu_accesses             2022120560                       # Number of integer alu accesses
492system.cpu.iq.fp_alu_accesses                  547346                       # Number of floating point alu accesses
493system.cpu.iew.lsq.thread0.forwLoads        180407023                       # Number of loads that had data forwarded from stores
494system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
495system.cpu.iew.lsq.thread0.squashedLoads    224726218                       # Number of loads squashed
496system.cpu.iew.lsq.thread0.ignoredResponses       356451                       # Number of memory responses ignored because the instruction is squashed
497system.cpu.iew.lsq.thread0.memOrderViolation       693943                       # Number of memory ordering violations
498system.cpu.iew.lsq.thread0.squashedStores     94392568                       # Number of stores squashed
499system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
500system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
501system.cpu.iew.lsq.thread0.rescheduledLoads        33314                       # Number of loads that were rescheduled
502system.cpu.iew.lsq.thread0.cacheBlocked           814                       # Number of times an access to memory failed due to the cache being blocked
503system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
504system.cpu.iew.iewSquashCycles               24734999                       # Number of cycles IEW is squashing
505system.cpu.iew.iewBlockCycles               149663879                       # Number of cycles IEW is blocking
506system.cpu.iew.iewUnblockCycles               6607902                       # Number of cycles IEW is unblocking
507system.cpu.iew.iewDispatchedInsts          2418620555                       # Number of instructions dispatched to IQ
508system.cpu.iew.iewDispSquashedInsts           1417513                       # Number of squashed instructions skipped by dispatch
509system.cpu.iew.iewDispLoadInsts             608809531                       # Number of dispatched load instructions
510system.cpu.iew.iewDispStoreInsts            243550763                       # Number of dispatched store instructions
511system.cpu.iew.iewDispNonSpecInsts              36150                       # Number of dispatched non-speculative instructions
512system.cpu.iew.iewIQFullEvents                1478128                       # Number of times the IQ has become full, causing a stall
513system.cpu.iew.iewLSQFullEvents               4302509                       # Number of times the LSQ has become full, causing a stall
514system.cpu.iew.memOrderViolationEvents         693943                       # Number of memory order violations
515system.cpu.iew.predictedTakenIncorrect        8551096                       # Number of branches that were predicted taken incorrectly
516system.cpu.iew.predictedNotTakenIncorrect     21778410                       # Number of branches that were predicted not taken incorrectly
517system.cpu.iew.branchMispredicts             30329506                       # Number of branch mispredicts detected at execute
518system.cpu.iew.iewExecutedInsts            1944942401                       # Number of executed instructions
519system.cpu.iew.iewExecLoadInsts             457167604                       # Number of load instructions executed
520system.cpu.iew.iewExecSquashedInsts          54725706                       # Number of squashed instructions skipped in execute
521system.cpu.iew.exec_swp                             0                       # number of swp insts executed
522system.cpu.iew.exec_nop                             0                       # number of nop insts executed
523system.cpu.iew.exec_refs                    635670117                       # number of memory reference insts executed
524system.cpu.iew.exec_branches                185387955                       # Number of branches executed
525system.cpu.iew.exec_stores                  178502513                       # Number of stores executed
526system.cpu.iew.exec_rate                     1.996653                       # Inst execution rate
527system.cpu.iew.wb_sent                     1933639401                       # cumulative count of insts sent to commit
528system.cpu.iew.wb_count                    1923005119                       # cumulative count of insts written-back
529system.cpu.iew.wb_producers                1456045504                       # num instructions producing a value
530system.cpu.iew.wb_consumers                2200626785                       # num instructions consuming a value
531system.cpu.iew.wb_rate                       1.974132                       # insts written-back per cycle
532system.cpu.iew.wb_fanout                     0.661650                       # average fanout of values written-back
533system.cpu.commit.commitSquashedInsts       888612801                       # The number of squashed insts skipped by commit
534system.cpu.commit.commitNonSpecStalls             552                       # The number of times commit has been forced to stall to communicate backwards
535system.cpu.commit.branchMispredicts          24293835                       # The number of times a branch was mispredicted
536system.cpu.commit.committed_per_cycle::samples    840170563                       # Number of insts commited each cycle
537system.cpu.commit.committed_per_cycle::mean     1.821157                       # Number of insts commited each cycle
538system.cpu.commit.committed_per_cycle::stdev     2.461954                       # Number of insts commited each cycle
539system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
540system.cpu.commit.committed_per_cycle::0    361187525     42.99%     42.99% # Number of insts commited each cycle
541system.cpu.commit.committed_per_cycle::1    184077910     21.91%     64.90% # Number of insts commited each cycle
542system.cpu.commit.committed_per_cycle::2     57677028      6.86%     71.76% # Number of insts commited each cycle
543system.cpu.commit.committed_per_cycle::3     87256558     10.39%     82.15% # Number of insts commited each cycle
544system.cpu.commit.committed_per_cycle::4     30345133      3.61%     85.76% # Number of insts commited each cycle
545system.cpu.commit.committed_per_cycle::5     26488854      3.15%     88.91% # Number of insts commited each cycle
546system.cpu.commit.committed_per_cycle::6     10500866      1.25%     90.16% # Number of insts commited each cycle
547system.cpu.commit.committed_per_cycle::7      9042630      1.08%     91.24% # Number of insts commited each cycle
548system.cpu.commit.committed_per_cycle::8     73594059      8.76%    100.00% # Number of insts commited each cycle
549system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
550system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
551system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
552system.cpu.commit.committed_per_cycle::total    840170563                       # Number of insts commited each cycle
553system.cpu.commit.committedInsts            826847303                       # Number of instructions committed
554system.cpu.commit.committedOps             1530082520                       # Number of ops (including micro ops) committed
555system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
556system.cpu.commit.refs                      533241508                       # Number of memory references committed
557system.cpu.commit.loads                     384083313                       # Number of loads committed
558system.cpu.commit.membars                           0                       # Number of memory barriers committed
559system.cpu.commit.branches                  149981740                       # Number of branches committed
560system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
561system.cpu.commit.int_insts                1527470225                       # Number of committed integer instructions.
562system.cpu.commit.function_calls             17673145                       # Number of function calls committed.
563system.cpu.commit.op_class_0::No_OpClass      2048202      0.13%      0.13% # Class of committed instruction
564system.cpu.commit.op_class_0::IntAlu        989691028     64.68%     64.82% # Class of committed instruction
565system.cpu.commit.op_class_0::IntMult          306834      0.02%     64.84% # Class of committed instruction
566system.cpu.commit.op_class_0::IntDiv          4794948      0.31%     65.15% # Class of committed instruction
567system.cpu.commit.op_class_0::FloatAdd              0      0.00%     65.15% # Class of committed instruction
568system.cpu.commit.op_class_0::FloatCmp              0      0.00%     65.15% # Class of committed instruction
569system.cpu.commit.op_class_0::FloatCvt              0      0.00%     65.15% # Class of committed instruction
570system.cpu.commit.op_class_0::FloatMult             0      0.00%     65.15% # Class of committed instruction
571system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     65.15% # Class of committed instruction
572system.cpu.commit.op_class_0::FloatDiv              0      0.00%     65.15% # Class of committed instruction
573system.cpu.commit.op_class_0::FloatMisc             0      0.00%     65.15% # Class of committed instruction
574system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     65.15% # Class of committed instruction
575system.cpu.commit.op_class_0::SimdAdd               0      0.00%     65.15% # Class of committed instruction
576system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     65.15% # Class of committed instruction
577system.cpu.commit.op_class_0::SimdAlu               0      0.00%     65.15% # Class of committed instruction
578system.cpu.commit.op_class_0::SimdCmp               0      0.00%     65.15% # Class of committed instruction
579system.cpu.commit.op_class_0::SimdCvt               0      0.00%     65.15% # Class of committed instruction
580system.cpu.commit.op_class_0::SimdMisc              0      0.00%     65.15% # Class of committed instruction
581system.cpu.commit.op_class_0::SimdMult              0      0.00%     65.15% # Class of committed instruction
582system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     65.15% # Class of committed instruction
583system.cpu.commit.op_class_0::SimdShift             0      0.00%     65.15% # Class of committed instruction
584system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     65.15% # Class of committed instruction
585system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     65.15% # Class of committed instruction
586system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     65.15% # Class of committed instruction
587system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     65.15% # Class of committed instruction
588system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     65.15% # Class of committed instruction
589system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     65.15% # Class of committed instruction
590system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     65.15% # Class of committed instruction
591system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     65.15% # Class of committed instruction
592system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     65.15% # Class of committed instruction
593system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     65.15% # Class of committed instruction
594system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     65.15% # Class of committed instruction
595system.cpu.commit.op_class_0::MemRead       384083313     25.10%     90.25% # Class of committed instruction
596system.cpu.commit.op_class_0::MemWrite      149158195      9.75%    100.00% # Class of committed instruction
597system.cpu.commit.op_class_0::FloatMemRead            0      0.00%    100.00% # Class of committed instruction
598system.cpu.commit.op_class_0::FloatMemWrite            0      0.00%    100.00% # Class of committed instruction
599system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
600system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
601system.cpu.commit.op_class_0::total        1530082520                       # Class of committed instruction
602system.cpu.commit.bw_lim_events              73594059                       # number cycles where commit BW limit reached
603system.cpu.rob.rob_reads                   3185271825                       # The number of ROB reads
604system.cpu.rob.rob_writes                  4972894886                       # The number of ROB writes
605system.cpu.timesIdled                            2025                       # Number of times that the entire CPU went into an idle state and unscheduled itself
606system.cpu.idleCycles                          203315                       # Total number of cycles that the CPU has spent unscheduled due to idling
607system.cpu.committedInsts                   826847303                       # Number of Instructions Simulated
608system.cpu.committedOps                    1530082520                       # Number of Ops (including micro ops) Simulated
609system.cpu.cpi                               1.178091                       # CPI: Cycles Per Instruction
610system.cpu.cpi_total                         1.178091                       # CPI: Total CPI of All Threads
611system.cpu.ipc                               0.848831                       # IPC: Instructions Per Cycle
612system.cpu.ipc_total                         0.848831                       # IPC: Total IPC of All Threads
613system.cpu.int_regfile_reads               2927263565                       # number of integer regfile reads
614system.cpu.int_regfile_writes              1575987355                       # number of integer regfile writes
615system.cpu.fp_regfile_reads                    281295                       # number of floating regfile reads
616system.cpu.fp_regfile_writes                        5                       # number of floating regfile writes
617system.cpu.cc_regfile_reads                 617980900                       # number of cc regfile reads
618system.cpu.cc_regfile_writes                419571241                       # number of cc regfile writes
619system.cpu.misc_regfile_reads              1064489388                       # number of misc regfile reads
620system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
621system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
622system.cpu.dcache.tags.replacements           2545571                       # number of replacements
623system.cpu.dcache.tags.tagsinuse          4088.077195                       # Cycle average of tags in use
624system.cpu.dcache.tags.total_refs           420813077                       # Total number of references to valid blocks.
625system.cpu.dcache.tags.sampled_refs           2549667                       # Sample count of references to valid blocks.
626system.cpu.dcache.tags.avg_refs            165.046289                       # Average number of references to valid blocks.
627system.cpu.dcache.tags.warmup_cycle        1863239500                       # Cycle when the warmup percentage was hit.
628system.cpu.dcache.tags.occ_blocks::cpu.data  4088.077195                       # Average occupied blocks per requestor
629system.cpu.dcache.tags.occ_percent::cpu.data     0.998066                       # Average percentage of cache occupancy
630system.cpu.dcache.tags.occ_percent::total     0.998066                       # Average percentage of cache occupancy
631system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
632system.cpu.dcache.tags.age_task_id_blocks_1024::0           22                       # Occupied blocks per task id
633system.cpu.dcache.tags.age_task_id_blocks_1024::1           19                       # Occupied blocks per task id
634system.cpu.dcache.tags.age_task_id_blocks_1024::2          606                       # Occupied blocks per task id
635system.cpu.dcache.tags.age_task_id_blocks_1024::3         3449                       # Occupied blocks per task id
636system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
637system.cpu.dcache.tags.tag_accesses         850870799                       # Number of tag accesses
638system.cpu.dcache.tags.data_accesses        850870799                       # Number of data accesses
639system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
640system.cpu.dcache.ReadReq_hits::cpu.data    272443625                       # number of ReadReq hits
641system.cpu.dcache.ReadReq_hits::total       272443625                       # number of ReadReq hits
642system.cpu.dcache.WriteReq_hits::cpu.data    148366897                       # number of WriteReq hits
643system.cpu.dcache.WriteReq_hits::total      148366897                       # number of WriteReq hits
644system.cpu.dcache.demand_hits::cpu.data     420810522                       # number of demand (read+write) hits
645system.cpu.dcache.demand_hits::total        420810522                       # number of demand (read+write) hits
646system.cpu.dcache.overall_hits::cpu.data    420810522                       # number of overall hits
647system.cpu.dcache.overall_hits::total       420810522                       # number of overall hits
648system.cpu.dcache.ReadReq_misses::cpu.data      2558730                       # number of ReadReq misses
649system.cpu.dcache.ReadReq_misses::total       2558730                       # number of ReadReq misses
650system.cpu.dcache.WriteReq_misses::cpu.data       791314                       # number of WriteReq misses
651system.cpu.dcache.WriteReq_misses::total       791314                       # number of WriteReq misses
652system.cpu.dcache.demand_misses::cpu.data      3350044                       # number of demand (read+write) misses
653system.cpu.dcache.demand_misses::total        3350044                       # number of demand (read+write) misses
654system.cpu.dcache.overall_misses::cpu.data      3350044                       # number of overall misses
655system.cpu.dcache.overall_misses::total       3350044                       # number of overall misses
656system.cpu.dcache.ReadReq_miss_latency::cpu.data  62817542000                       # number of ReadReq miss cycles
657system.cpu.dcache.ReadReq_miss_latency::total  62817542000                       # number of ReadReq miss cycles
658system.cpu.dcache.WriteReq_miss_latency::cpu.data  26367570500                       # number of WriteReq miss cycles
659system.cpu.dcache.WriteReq_miss_latency::total  26367570500                       # number of WriteReq miss cycles
660system.cpu.dcache.demand_miss_latency::cpu.data  89185112500                       # number of demand (read+write) miss cycles
661system.cpu.dcache.demand_miss_latency::total  89185112500                       # number of demand (read+write) miss cycles
662system.cpu.dcache.overall_miss_latency::cpu.data  89185112500                       # number of overall miss cycles
663system.cpu.dcache.overall_miss_latency::total  89185112500                       # number of overall miss cycles
664system.cpu.dcache.ReadReq_accesses::cpu.data    275002355                       # number of ReadReq accesses(hits+misses)
665system.cpu.dcache.ReadReq_accesses::total    275002355                       # number of ReadReq accesses(hits+misses)
666system.cpu.dcache.WriteReq_accesses::cpu.data    149158211                       # number of WriteReq accesses(hits+misses)
667system.cpu.dcache.WriteReq_accesses::total    149158211                       # number of WriteReq accesses(hits+misses)
668system.cpu.dcache.demand_accesses::cpu.data    424160566                       # number of demand (read+write) accesses
669system.cpu.dcache.demand_accesses::total    424160566                       # number of demand (read+write) accesses
670system.cpu.dcache.overall_accesses::cpu.data    424160566                       # number of overall (read+write) accesses
671system.cpu.dcache.overall_accesses::total    424160566                       # number of overall (read+write) accesses
672system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.009304                       # miss rate for ReadReq accesses
673system.cpu.dcache.ReadReq_miss_rate::total     0.009304                       # miss rate for ReadReq accesses
674system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.005305                       # miss rate for WriteReq accesses
675system.cpu.dcache.WriteReq_miss_rate::total     0.005305                       # miss rate for WriteReq accesses
676system.cpu.dcache.demand_miss_rate::cpu.data     0.007898                       # miss rate for demand accesses
677system.cpu.dcache.demand_miss_rate::total     0.007898                       # miss rate for demand accesses
678system.cpu.dcache.overall_miss_rate::cpu.data     0.007898                       # miss rate for overall accesses
679system.cpu.dcache.overall_miss_rate::total     0.007898                       # miss rate for overall accesses
680system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24550.281585                       # average ReadReq miss latency
681system.cpu.dcache.ReadReq_avg_miss_latency::total 24550.281585                       # average ReadReq miss latency
682system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33321.248581                       # average WriteReq miss latency
683system.cpu.dcache.WriteReq_avg_miss_latency::total 33321.248581                       # average WriteReq miss latency
684system.cpu.dcache.demand_avg_miss_latency::cpu.data 26622.071979                       # average overall miss latency
685system.cpu.dcache.demand_avg_miss_latency::total 26622.071979                       # average overall miss latency
686system.cpu.dcache.overall_avg_miss_latency::cpu.data 26622.071979                       # average overall miss latency
687system.cpu.dcache.overall_avg_miss_latency::total 26622.071979                       # average overall miss latency
688system.cpu.dcache.blocked_cycles::no_mshrs         9991                       # number of cycles access was blocked
689system.cpu.dcache.blocked_cycles::no_targets        13057                       # number of cycles access was blocked
690system.cpu.dcache.blocked::no_mshrs               901                       # number of cycles access was blocked
691system.cpu.dcache.blocked::no_targets              13                       # number of cycles access was blocked
692system.cpu.dcache.avg_blocked_cycles::no_mshrs    11.088790                       # average number of cycles each access was blocked
693system.cpu.dcache.avg_blocked_cycles::no_targets  1004.384615                       # average number of cycles each access was blocked
694system.cpu.dcache.writebacks::writebacks      2337865                       # number of writebacks
695system.cpu.dcache.writebacks::total           2337865                       # number of writebacks
696system.cpu.dcache.ReadReq_mshr_hits::cpu.data       792851                       # number of ReadReq MSHR hits
697system.cpu.dcache.ReadReq_mshr_hits::total       792851                       # number of ReadReq MSHR hits
698system.cpu.dcache.WriteReq_mshr_hits::cpu.data         5950                       # number of WriteReq MSHR hits
699system.cpu.dcache.WriteReq_mshr_hits::total         5950                       # number of WriteReq MSHR hits
700system.cpu.dcache.demand_mshr_hits::cpu.data       798801                       # number of demand (read+write) MSHR hits
701system.cpu.dcache.demand_mshr_hits::total       798801                       # number of demand (read+write) MSHR hits
702system.cpu.dcache.overall_mshr_hits::cpu.data       798801                       # number of overall MSHR hits
703system.cpu.dcache.overall_mshr_hits::total       798801                       # number of overall MSHR hits
704system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1765879                       # number of ReadReq MSHR misses
705system.cpu.dcache.ReadReq_mshr_misses::total      1765879                       # number of ReadReq MSHR misses
706system.cpu.dcache.WriteReq_mshr_misses::cpu.data       785364                       # number of WriteReq MSHR misses
707system.cpu.dcache.WriteReq_mshr_misses::total       785364                       # number of WriteReq MSHR misses
708system.cpu.dcache.demand_mshr_misses::cpu.data      2551243                       # number of demand (read+write) MSHR misses
709system.cpu.dcache.demand_mshr_misses::total      2551243                       # number of demand (read+write) MSHR misses
710system.cpu.dcache.overall_mshr_misses::cpu.data      2551243                       # number of overall MSHR misses
711system.cpu.dcache.overall_mshr_misses::total      2551243                       # number of overall MSHR misses
712system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  37626062000                       # number of ReadReq MSHR miss cycles
713system.cpu.dcache.ReadReq_mshr_miss_latency::total  37626062000                       # number of ReadReq MSHR miss cycles
714system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  25475564000                       # number of WriteReq MSHR miss cycles
715system.cpu.dcache.WriteReq_mshr_miss_latency::total  25475564000                       # number of WriteReq MSHR miss cycles
716system.cpu.dcache.demand_mshr_miss_latency::cpu.data  63101626000                       # number of demand (read+write) MSHR miss cycles
717system.cpu.dcache.demand_mshr_miss_latency::total  63101626000                       # number of demand (read+write) MSHR miss cycles
718system.cpu.dcache.overall_mshr_miss_latency::cpu.data  63101626000                       # number of overall MSHR miss cycles
719system.cpu.dcache.overall_mshr_miss_latency::total  63101626000                       # number of overall MSHR miss cycles
720system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.006421                       # mshr miss rate for ReadReq accesses
721system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.006421                       # mshr miss rate for ReadReq accesses
722system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.005265                       # mshr miss rate for WriteReq accesses
723system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.005265                       # mshr miss rate for WriteReq accesses
724system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006015                       # mshr miss rate for demand accesses
725system.cpu.dcache.demand_mshr_miss_rate::total     0.006015                       # mshr miss rate for demand accesses
726system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006015                       # mshr miss rate for overall accesses
727system.cpu.dcache.overall_mshr_miss_rate::total     0.006015                       # mshr miss rate for overall accesses
728system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21307.270770                       # average ReadReq mshr miss latency
729system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21307.270770                       # average ReadReq mshr miss latency
730system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32437.906499                       # average WriteReq mshr miss latency
731system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32437.906499                       # average WriteReq mshr miss latency
732system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24733.679230                       # average overall mshr miss latency
733system.cpu.dcache.demand_avg_mshr_miss_latency::total 24733.679230                       # average overall mshr miss latency
734system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24733.679230                       # average overall mshr miss latency
735system.cpu.dcache.overall_avg_mshr_miss_latency::total 24733.679230                       # average overall mshr miss latency
736system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
737system.cpu.icache.tags.replacements              3942                       # number of replacements
738system.cpu.icache.tags.tagsinuse          1083.391017                       # Cycle average of tags in use
739system.cpu.icache.tags.total_refs           216536709                       # Total number of references to valid blocks.
740system.cpu.icache.tags.sampled_refs              5668                       # Sample count of references to valid blocks.
741system.cpu.icache.tags.avg_refs          38203.371383                       # Average number of references to valid blocks.
742system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
743system.cpu.icache.tags.occ_blocks::cpu.inst  1083.391017                       # Average occupied blocks per requestor
744system.cpu.icache.tags.occ_percent::cpu.inst     0.529000                       # Average percentage of cache occupancy
745system.cpu.icache.tags.occ_percent::total     0.529000                       # Average percentage of cache occupancy
746system.cpu.icache.tags.occ_task_id_blocks::1024         1726                       # Occupied blocks per task id
747system.cpu.icache.tags.age_task_id_blocks_1024::0           39                       # Occupied blocks per task id
748system.cpu.icache.tags.age_task_id_blocks_1024::1           10                       # Occupied blocks per task id
749system.cpu.icache.tags.age_task_id_blocks_1024::2           33                       # Occupied blocks per task id
750system.cpu.icache.tags.age_task_id_blocks_1024::3           80                       # Occupied blocks per task id
751system.cpu.icache.tags.age_task_id_blocks_1024::4         1564                       # Occupied blocks per task id
752system.cpu.icache.tags.occ_task_id_percent::1024     0.842773                       # Percentage of cache occupancy per task id
753system.cpu.icache.tags.tag_accesses         433100363                       # Number of tag accesses
754system.cpu.icache.tags.data_accesses        433100363                       # Number of data accesses
755system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
756system.cpu.icache.ReadReq_hits::cpu.inst    216536917                       # number of ReadReq hits
757system.cpu.icache.ReadReq_hits::total       216536917                       # number of ReadReq hits
758system.cpu.icache.demand_hits::cpu.inst     216536917                       # number of demand (read+write) hits
759system.cpu.icache.demand_hits::total        216536917                       # number of demand (read+write) hits
760system.cpu.icache.overall_hits::cpu.inst    216536917                       # number of overall hits
761system.cpu.icache.overall_hits::total       216536917                       # number of overall hits
762system.cpu.icache.ReadReq_misses::cpu.inst         9643                       # number of ReadReq misses
763system.cpu.icache.ReadReq_misses::total          9643                       # number of ReadReq misses
764system.cpu.icache.demand_misses::cpu.inst         9643                       # number of demand (read+write) misses
765system.cpu.icache.demand_misses::total           9643                       # number of demand (read+write) misses
766system.cpu.icache.overall_misses::cpu.inst         9643                       # number of overall misses
767system.cpu.icache.overall_misses::total          9643                       # number of overall misses
768system.cpu.icache.ReadReq_miss_latency::cpu.inst    597021000                       # number of ReadReq miss cycles
769system.cpu.icache.ReadReq_miss_latency::total    597021000                       # number of ReadReq miss cycles
770system.cpu.icache.demand_miss_latency::cpu.inst    597021000                       # number of demand (read+write) miss cycles
771system.cpu.icache.demand_miss_latency::total    597021000                       # number of demand (read+write) miss cycles
772system.cpu.icache.overall_miss_latency::cpu.inst    597021000                       # number of overall miss cycles
773system.cpu.icache.overall_miss_latency::total    597021000                       # number of overall miss cycles
774system.cpu.icache.ReadReq_accesses::cpu.inst    216546560                       # number of ReadReq accesses(hits+misses)
775system.cpu.icache.ReadReq_accesses::total    216546560                       # number of ReadReq accesses(hits+misses)
776system.cpu.icache.demand_accesses::cpu.inst    216546560                       # number of demand (read+write) accesses
777system.cpu.icache.demand_accesses::total    216546560                       # number of demand (read+write) accesses
778system.cpu.icache.overall_accesses::cpu.inst    216546560                       # number of overall (read+write) accesses
779system.cpu.icache.overall_accesses::total    216546560                       # number of overall (read+write) accesses
780system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000045                       # miss rate for ReadReq accesses
781system.cpu.icache.ReadReq_miss_rate::total     0.000045                       # miss rate for ReadReq accesses
782system.cpu.icache.demand_miss_rate::cpu.inst     0.000045                       # miss rate for demand accesses
783system.cpu.icache.demand_miss_rate::total     0.000045                       # miss rate for demand accesses
784system.cpu.icache.overall_miss_rate::cpu.inst     0.000045                       # miss rate for overall accesses
785system.cpu.icache.overall_miss_rate::total     0.000045                       # miss rate for overall accesses
786system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 61912.371669                       # average ReadReq miss latency
787system.cpu.icache.ReadReq_avg_miss_latency::total 61912.371669                       # average ReadReq miss latency
788system.cpu.icache.demand_avg_miss_latency::cpu.inst 61912.371669                       # average overall miss latency
789system.cpu.icache.demand_avg_miss_latency::total 61912.371669                       # average overall miss latency
790system.cpu.icache.overall_avg_miss_latency::cpu.inst 61912.371669                       # average overall miss latency
791system.cpu.icache.overall_avg_miss_latency::total 61912.371669                       # average overall miss latency
792system.cpu.icache.blocked_cycles::no_mshrs         1205                       # number of cycles access was blocked
793system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
794system.cpu.icache.blocked::no_mshrs                12                       # number of cycles access was blocked
795system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
796system.cpu.icache.avg_blocked_cycles::no_mshrs   100.416667                       # average number of cycles each access was blocked
797system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
798system.cpu.icache.writebacks::writebacks         3942                       # number of writebacks
799system.cpu.icache.writebacks::total              3942                       # number of writebacks
800system.cpu.icache.ReadReq_mshr_hits::cpu.inst         2400                       # number of ReadReq MSHR hits
801system.cpu.icache.ReadReq_mshr_hits::total         2400                       # number of ReadReq MSHR hits
802system.cpu.icache.demand_mshr_hits::cpu.inst         2400                       # number of demand (read+write) MSHR hits
803system.cpu.icache.demand_mshr_hits::total         2400                       # number of demand (read+write) MSHR hits
804system.cpu.icache.overall_mshr_hits::cpu.inst         2400                       # number of overall MSHR hits
805system.cpu.icache.overall_mshr_hits::total         2400                       # number of overall MSHR hits
806system.cpu.icache.ReadReq_mshr_misses::cpu.inst         7243                       # number of ReadReq MSHR misses
807system.cpu.icache.ReadReq_mshr_misses::total         7243                       # number of ReadReq MSHR misses
808system.cpu.icache.demand_mshr_misses::cpu.inst         7243                       # number of demand (read+write) MSHR misses
809system.cpu.icache.demand_mshr_misses::total         7243                       # number of demand (read+write) MSHR misses
810system.cpu.icache.overall_mshr_misses::cpu.inst         7243                       # number of overall MSHR misses
811system.cpu.icache.overall_mshr_misses::total         7243                       # number of overall MSHR misses
812system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    398397500                       # number of ReadReq MSHR miss cycles
813system.cpu.icache.ReadReq_mshr_miss_latency::total    398397500                       # number of ReadReq MSHR miss cycles
814system.cpu.icache.demand_mshr_miss_latency::cpu.inst    398397500                       # number of demand (read+write) MSHR miss cycles
815system.cpu.icache.demand_mshr_miss_latency::total    398397500                       # number of demand (read+write) MSHR miss cycles
816system.cpu.icache.overall_mshr_miss_latency::cpu.inst    398397500                       # number of overall MSHR miss cycles
817system.cpu.icache.overall_mshr_miss_latency::total    398397500                       # number of overall MSHR miss cycles
818system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000033                       # mshr miss rate for ReadReq accesses
819system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000033                       # mshr miss rate for ReadReq accesses
820system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000033                       # mshr miss rate for demand accesses
821system.cpu.icache.demand_mshr_miss_rate::total     0.000033                       # mshr miss rate for demand accesses
822system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000033                       # mshr miss rate for overall accesses
823system.cpu.icache.overall_mshr_miss_rate::total     0.000033                       # mshr miss rate for overall accesses
824system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 55004.487091                       # average ReadReq mshr miss latency
825system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 55004.487091                       # average ReadReq mshr miss latency
826system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 55004.487091                       # average overall mshr miss latency
827system.cpu.icache.demand_avg_mshr_miss_latency::total 55004.487091                       # average overall mshr miss latency
828system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 55004.487091                       # average overall mshr miss latency
829system.cpu.icache.overall_avg_mshr_miss_latency::total 55004.487091                       # average overall mshr miss latency
830system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
831system.cpu.l2cache.tags.replacements           356141                       # number of replacements
832system.cpu.l2cache.tags.tagsinuse        30645.512705                       # Cycle average of tags in use
833system.cpu.l2cache.tags.total_refs            4711567                       # Total number of references to valid blocks.
834system.cpu.l2cache.tags.sampled_refs           388909                       # Sample count of references to valid blocks.
835system.cpu.l2cache.tags.avg_refs            12.114831                       # Average number of references to valid blocks.
836system.cpu.l2cache.tags.warmup_cycle      82679985000                       # Cycle when the warmup percentage was hit.
837system.cpu.l2cache.tags.occ_blocks::writebacks    70.320646                       # Average occupied blocks per requestor
838system.cpu.l2cache.tags.occ_blocks::cpu.inst   194.041770                       # Average occupied blocks per requestor
839system.cpu.l2cache.tags.occ_blocks::cpu.data 30381.150290                       # Average occupied blocks per requestor
840system.cpu.l2cache.tags.occ_percent::writebacks     0.002146                       # Average percentage of cache occupancy
841system.cpu.l2cache.tags.occ_percent::cpu.inst     0.005922                       # Average percentage of cache occupancy
842system.cpu.l2cache.tags.occ_percent::cpu.data     0.927159                       # Average percentage of cache occupancy
843system.cpu.l2cache.tags.occ_percent::total     0.935227                       # Average percentage of cache occupancy
844system.cpu.l2cache.tags.occ_task_id_blocks::1024        32768                       # Occupied blocks per task id
845system.cpu.l2cache.tags.age_task_id_blocks_1024::0           66                       # Occupied blocks per task id
846system.cpu.l2cache.tags.age_task_id_blocks_1024::2          176                       # Occupied blocks per task id
847system.cpu.l2cache.tags.age_task_id_blocks_1024::3         1392                       # Occupied blocks per task id
848system.cpu.l2cache.tags.age_task_id_blocks_1024::4        31134                       # Occupied blocks per task id
849system.cpu.l2cache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
850system.cpu.l2cache.tags.tag_accesses         41192837                       # Number of tag accesses
851system.cpu.l2cache.tags.data_accesses        41192837                       # Number of data accesses
852system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
853system.cpu.l2cache.WritebackDirty_hits::writebacks      2337865                       # number of WritebackDirty hits
854system.cpu.l2cache.WritebackDirty_hits::total      2337865                       # number of WritebackDirty hits
855system.cpu.l2cache.WritebackClean_hits::writebacks         3849                       # number of WritebackClean hits
856system.cpu.l2cache.WritebackClean_hits::total         3849                       # number of WritebackClean hits
857system.cpu.l2cache.UpgradeReq_hits::cpu.data         1570                       # number of UpgradeReq hits
858system.cpu.l2cache.UpgradeReq_hits::total         1570                       # number of UpgradeReq hits
859system.cpu.l2cache.ReadExReq_hits::cpu.data       577208                       # number of ReadExReq hits
860system.cpu.l2cache.ReadExReq_hits::total       577208                       # number of ReadExReq hits
861system.cpu.l2cache.ReadCleanReq_hits::cpu.inst         3147                       # number of ReadCleanReq hits
862system.cpu.l2cache.ReadCleanReq_hits::total         3147                       # number of ReadCleanReq hits
863system.cpu.l2cache.ReadSharedReq_hits::cpu.data      1587166                       # number of ReadSharedReq hits
864system.cpu.l2cache.ReadSharedReq_hits::total      1587166                       # number of ReadSharedReq hits
865system.cpu.l2cache.demand_hits::cpu.inst         3147                       # number of demand (read+write) hits
866system.cpu.l2cache.demand_hits::cpu.data      2164374                       # number of demand (read+write) hits
867system.cpu.l2cache.demand_hits::total         2167521                       # number of demand (read+write) hits
868system.cpu.l2cache.overall_hits::cpu.inst         3147                       # number of overall hits
869system.cpu.l2cache.overall_hits::cpu.data      2164374                       # number of overall hits
870system.cpu.l2cache.overall_hits::total        2167521                       # number of overall hits
871system.cpu.l2cache.UpgradeReq_misses::cpu.data            6                       # number of UpgradeReq misses
872system.cpu.l2cache.UpgradeReq_misses::total            6                       # number of UpgradeReq misses
873system.cpu.l2cache.ReadExReq_misses::cpu.data       206826                       # number of ReadExReq misses
874system.cpu.l2cache.ReadExReq_misses::total       206826                       # number of ReadExReq misses
875system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         2443                       # number of ReadCleanReq misses
876system.cpu.l2cache.ReadCleanReq_misses::total         2443                       # number of ReadCleanReq misses
877system.cpu.l2cache.ReadSharedReq_misses::cpu.data       178467                       # number of ReadSharedReq misses
878system.cpu.l2cache.ReadSharedReq_misses::total       178467                       # number of ReadSharedReq misses
879system.cpu.l2cache.demand_misses::cpu.inst         2443                       # number of demand (read+write) misses
880system.cpu.l2cache.demand_misses::cpu.data       385293                       # number of demand (read+write) misses
881system.cpu.l2cache.demand_misses::total        387736                       # number of demand (read+write) misses
882system.cpu.l2cache.overall_misses::cpu.inst         2443                       # number of overall misses
883system.cpu.l2cache.overall_misses::cpu.data       385293                       # number of overall misses
884system.cpu.l2cache.overall_misses::total       387736                       # number of overall misses
885system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data        30500                       # number of UpgradeReq miss cycles
886system.cpu.l2cache.UpgradeReq_miss_latency::total        30500                       # number of UpgradeReq miss cycles
887system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  18217457500                       # number of ReadExReq miss cycles
888system.cpu.l2cache.ReadExReq_miss_latency::total  18217457500                       # number of ReadExReq miss cycles
889system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    351826000                       # number of ReadCleanReq miss cycles
890system.cpu.l2cache.ReadCleanReq_miss_latency::total    351826000                       # number of ReadCleanReq miss cycles
891system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data  18259810000                       # number of ReadSharedReq miss cycles
892system.cpu.l2cache.ReadSharedReq_miss_latency::total  18259810000                       # number of ReadSharedReq miss cycles
893system.cpu.l2cache.demand_miss_latency::cpu.inst    351826000                       # number of demand (read+write) miss cycles
894system.cpu.l2cache.demand_miss_latency::cpu.data  36477267500                       # number of demand (read+write) miss cycles
895system.cpu.l2cache.demand_miss_latency::total  36829093500                       # number of demand (read+write) miss cycles
896system.cpu.l2cache.overall_miss_latency::cpu.inst    351826000                       # number of overall miss cycles
897system.cpu.l2cache.overall_miss_latency::cpu.data  36477267500                       # number of overall miss cycles
898system.cpu.l2cache.overall_miss_latency::total  36829093500                       # number of overall miss cycles
899system.cpu.l2cache.WritebackDirty_accesses::writebacks      2337865                       # number of WritebackDirty accesses(hits+misses)
900system.cpu.l2cache.WritebackDirty_accesses::total      2337865                       # number of WritebackDirty accesses(hits+misses)
901system.cpu.l2cache.WritebackClean_accesses::writebacks         3849                       # number of WritebackClean accesses(hits+misses)
902system.cpu.l2cache.WritebackClean_accesses::total         3849                       # number of WritebackClean accesses(hits+misses)
903system.cpu.l2cache.UpgradeReq_accesses::cpu.data         1576                       # number of UpgradeReq accesses(hits+misses)
904system.cpu.l2cache.UpgradeReq_accesses::total         1576                       # number of UpgradeReq accesses(hits+misses)
905system.cpu.l2cache.ReadExReq_accesses::cpu.data       784034                       # number of ReadExReq accesses(hits+misses)
906system.cpu.l2cache.ReadExReq_accesses::total       784034                       # number of ReadExReq accesses(hits+misses)
907system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         5590                       # number of ReadCleanReq accesses(hits+misses)
908system.cpu.l2cache.ReadCleanReq_accesses::total         5590                       # number of ReadCleanReq accesses(hits+misses)
909system.cpu.l2cache.ReadSharedReq_accesses::cpu.data      1765633                       # number of ReadSharedReq accesses(hits+misses)
910system.cpu.l2cache.ReadSharedReq_accesses::total      1765633                       # number of ReadSharedReq accesses(hits+misses)
911system.cpu.l2cache.demand_accesses::cpu.inst         5590                       # number of demand (read+write) accesses
912system.cpu.l2cache.demand_accesses::cpu.data      2549667                       # number of demand (read+write) accesses
913system.cpu.l2cache.demand_accesses::total      2555257                       # number of demand (read+write) accesses
914system.cpu.l2cache.overall_accesses::cpu.inst         5590                       # number of overall (read+write) accesses
915system.cpu.l2cache.overall_accesses::cpu.data      2549667                       # number of overall (read+write) accesses
916system.cpu.l2cache.overall_accesses::total      2555257                       # number of overall (read+write) accesses
917system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.003807                       # miss rate for UpgradeReq accesses
918system.cpu.l2cache.UpgradeReq_miss_rate::total     0.003807                       # miss rate for UpgradeReq accesses
919system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.263797                       # miss rate for ReadExReq accesses
920system.cpu.l2cache.ReadExReq_miss_rate::total     0.263797                       # miss rate for ReadExReq accesses
921system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.437030                       # miss rate for ReadCleanReq accesses
922system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.437030                       # miss rate for ReadCleanReq accesses
923system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.101078                       # miss rate for ReadSharedReq accesses
924system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.101078                       # miss rate for ReadSharedReq accesses
925system.cpu.l2cache.demand_miss_rate::cpu.inst     0.437030                       # miss rate for demand accesses
926system.cpu.l2cache.demand_miss_rate::cpu.data     0.151115                       # miss rate for demand accesses
927system.cpu.l2cache.demand_miss_rate::total     0.151741                       # miss rate for demand accesses
928system.cpu.l2cache.overall_miss_rate::cpu.inst     0.437030                       # miss rate for overall accesses
929system.cpu.l2cache.overall_miss_rate::cpu.data     0.151115                       # miss rate for overall accesses
930system.cpu.l2cache.overall_miss_rate::total     0.151741                       # miss rate for overall accesses
931system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data  5083.333333                       # average UpgradeReq miss latency
932system.cpu.l2cache.UpgradeReq_avg_miss_latency::total  5083.333333                       # average UpgradeReq miss latency
933system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88081.080232                       # average ReadExReq miss latency
934system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88081.080232                       # average ReadExReq miss latency
935system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 144013.917315                       # average ReadCleanReq miss latency
936system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 144013.917315                       # average ReadCleanReq miss latency
937system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 102314.769677                       # average ReadSharedReq miss latency
938system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 102314.769677                       # average ReadSharedReq miss latency
939system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 144013.917315                       # average overall miss latency
940system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94674.098673                       # average overall miss latency
941system.cpu.l2cache.demand_avg_miss_latency::total 94984.973023                       # average overall miss latency
942system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 144013.917315                       # average overall miss latency
943system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94674.098673                       # average overall miss latency
944system.cpu.l2cache.overall_avg_miss_latency::total 94984.973023                       # average overall miss latency
945system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
946system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
947system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
948system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
949system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
950system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
951system.cpu.l2cache.writebacks::writebacks       295491                       # number of writebacks
952system.cpu.l2cache.writebacks::total           295491                       # number of writebacks
953system.cpu.l2cache.CleanEvict_mshr_misses::writebacks           10                       # number of CleanEvict MSHR misses
954system.cpu.l2cache.CleanEvict_mshr_misses::total           10                       # number of CleanEvict MSHR misses
955system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            6                       # number of UpgradeReq MSHR misses
956system.cpu.l2cache.UpgradeReq_mshr_misses::total            6                       # number of UpgradeReq MSHR misses
957system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       206826                       # number of ReadExReq MSHR misses
958system.cpu.l2cache.ReadExReq_mshr_misses::total       206826                       # number of ReadExReq MSHR misses
959system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         2443                       # number of ReadCleanReq MSHR misses
960system.cpu.l2cache.ReadCleanReq_mshr_misses::total         2443                       # number of ReadCleanReq MSHR misses
961system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data       178467                       # number of ReadSharedReq MSHR misses
962system.cpu.l2cache.ReadSharedReq_mshr_misses::total       178467                       # number of ReadSharedReq MSHR misses
963system.cpu.l2cache.demand_mshr_misses::cpu.inst         2443                       # number of demand (read+write) MSHR misses
964system.cpu.l2cache.demand_mshr_misses::cpu.data       385293                       # number of demand (read+write) MSHR misses
965system.cpu.l2cache.demand_mshr_misses::total       387736                       # number of demand (read+write) MSHR misses
966system.cpu.l2cache.overall_mshr_misses::cpu.inst         2443                       # number of overall MSHR misses
967system.cpu.l2cache.overall_mshr_misses::cpu.data       385293                       # number of overall MSHR misses
968system.cpu.l2cache.overall_mshr_misses::total       387736                       # number of overall MSHR misses
969system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data       120000                       # number of UpgradeReq MSHR miss cycles
970system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total       120000                       # number of UpgradeReq MSHR miss cycles
971system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  16149197500                       # number of ReadExReq MSHR miss cycles
972system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  16149197500                       # number of ReadExReq MSHR miss cycles
973system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    327396000                       # number of ReadCleanReq MSHR miss cycles
974system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    327396000                       # number of ReadCleanReq MSHR miss cycles
975system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data  16475140000                       # number of ReadSharedReq MSHR miss cycles
976system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total  16475140000                       # number of ReadSharedReq MSHR miss cycles
977system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    327396000                       # number of demand (read+write) MSHR miss cycles
978system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  32624337500                       # number of demand (read+write) MSHR miss cycles
979system.cpu.l2cache.demand_mshr_miss_latency::total  32951733500                       # number of demand (read+write) MSHR miss cycles
980system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    327396000                       # number of overall MSHR miss cycles
981system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  32624337500                       # number of overall MSHR miss cycles
982system.cpu.l2cache.overall_mshr_miss_latency::total  32951733500                       # number of overall MSHR miss cycles
983system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks          inf                       # mshr miss rate for CleanEvict accesses
984system.cpu.l2cache.CleanEvict_mshr_miss_rate::total          inf                       # mshr miss rate for CleanEvict accesses
985system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.003807                       # mshr miss rate for UpgradeReq accesses
986system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.003807                       # mshr miss rate for UpgradeReq accesses
987system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.263797                       # mshr miss rate for ReadExReq accesses
988system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.263797                       # mshr miss rate for ReadExReq accesses
989system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.437030                       # mshr miss rate for ReadCleanReq accesses
990system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.437030                       # mshr miss rate for ReadCleanReq accesses
991system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.101078                       # mshr miss rate for ReadSharedReq accesses
992system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.101078                       # mshr miss rate for ReadSharedReq accesses
993system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.437030                       # mshr miss rate for demand accesses
994system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.151115                       # mshr miss rate for demand accesses
995system.cpu.l2cache.demand_mshr_miss_rate::total     0.151741                       # mshr miss rate for demand accesses
996system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.437030                       # mshr miss rate for overall accesses
997system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.151115                       # mshr miss rate for overall accesses
998system.cpu.l2cache.overall_mshr_miss_rate::total     0.151741                       # mshr miss rate for overall accesses
999system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        20000                       # average UpgradeReq mshr miss latency
1000system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        20000                       # average UpgradeReq mshr miss latency
1001system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78081.080232                       # average ReadExReq mshr miss latency
1002system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78081.080232                       # average ReadExReq mshr miss latency
1003system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 134013.917315                       # average ReadCleanReq mshr miss latency
1004system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 134013.917315                       # average ReadCleanReq mshr miss latency
1005system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 92314.769677                       # average ReadSharedReq mshr miss latency
1006system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 92314.769677                       # average ReadSharedReq mshr miss latency
1007system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 134013.917315                       # average overall mshr miss latency
1008system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84674.098673                       # average overall mshr miss latency
1009system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84984.973023                       # average overall mshr miss latency
1010system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 134013.917315                       # average overall mshr miss latency
1011system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84674.098673                       # average overall mshr miss latency
1012system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84984.973023                       # average overall mshr miss latency
1013system.cpu.toL2Bus.snoop_filter.tot_requests      5107999                       # Total number of requests made to the snoop filter.
1014system.cpu.toL2Bus.snoop_filter.hit_single_requests      2549734                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
1015system.cpu.toL2Bus.snoop_filter.hit_multi_requests        19983                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1016system.cpu.toL2Bus.snoop_filter.tot_snoops         3565                       # Total number of snoops made to the snoop filter.
1017system.cpu.toL2Bus.snoop_filter.hit_single_snoops         3558                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1018system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            7                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1019system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
1020system.cpu.toL2Bus.trans_dist::ReadResp       1772876                       # Transaction distribution
1021system.cpu.toL2Bus.trans_dist::WritebackDirty      2633356                       # Transaction distribution
1022system.cpu.toL2Bus.trans_dist::WritebackClean         3942                       # Transaction distribution
1023system.cpu.toL2Bus.trans_dist::CleanEvict       268356                       # Transaction distribution
1024system.cpu.toL2Bus.trans_dist::UpgradeReq         1576                       # Transaction distribution
1025system.cpu.toL2Bus.trans_dist::UpgradeResp         1576                       # Transaction distribution
1026system.cpu.toL2Bus.trans_dist::ReadExReq       784034                       # Transaction distribution
1027system.cpu.toL2Bus.trans_dist::ReadExResp       784034                       # Transaction distribution
1028system.cpu.toL2Bus.trans_dist::ReadCleanReq         7243                       # Transaction distribution
1029system.cpu.toL2Bus.trans_dist::ReadSharedReq      1765633                       # Transaction distribution
1030system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        16775                       # Packet count per connected master and slave (bytes)
1031system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      7648057                       # Packet count per connected master and slave (bytes)
1032system.cpu.toL2Bus.pkt_count::total           7664832                       # Packet count per connected master and slave (bytes)
1033system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       610048                       # Cumulative packet size per connected master and slave (bytes)
1034system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    312802048                       # Cumulative packet size per connected master and slave (bytes)
1035system.cpu.toL2Bus.pkt_size::total          313412096                       # Cumulative packet size per connected master and slave (bytes)
1036system.cpu.toL2Bus.snoops                      357794                       # Total snoops (count)
1037system.cpu.toL2Bus.snoopTraffic              19017216                       # Total snoop traffic (bytes)
1038system.cpu.toL2Bus.snoop_fanout::samples      2914627                       # Request fanout histogram
1039system.cpu.toL2Bus.snoop_fanout::mean        0.008154                       # Request fanout histogram
1040system.cpu.toL2Bus.snoop_fanout::stdev       0.089959                       # Request fanout histogram
1041system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
1042system.cpu.toL2Bus.snoop_fanout::0            2890867     99.18%     99.18% # Request fanout histogram
1043system.cpu.toL2Bus.snoop_fanout::1              23753      0.81%    100.00% # Request fanout histogram
1044system.cpu.toL2Bus.snoop_fanout::2                  7      0.00%    100.00% # Request fanout histogram
1045system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
1046system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
1047system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
1048system.cpu.toL2Bus.snoop_fanout::total        2914627                       # Request fanout histogram
1049system.cpu.toL2Bus.reqLayer0.occupancy     4895855901                       # Layer occupancy (ticks)
1050system.cpu.toL2Bus.reqLayer0.utilization          1.0                       # Layer utilization (%)
1051system.cpu.toL2Bus.respLayer0.occupancy      10867494                       # Layer occupancy (ticks)
1052system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
1053system.cpu.toL2Bus.respLayer1.occupancy    3825288599                       # Layer occupancy (ticks)
1054system.cpu.toL2Bus.respLayer1.utilization          0.8                       # Layer utilization (%)
1055system.membus.snoop_filter.tot_requests        740964                       # Total number of requests made to the snoop filter.
1056system.membus.snoop_filter.hit_single_requests       353722                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
1057system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1058system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
1059system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1060system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1061system.membus.pwrStateResidencyTicks::UNDEFINED 487050729500                       # Cumulative time (in ticks) in various power states
1062system.membus.trans_dist::ReadResp             180910                       # Transaction distribution
1063system.membus.trans_dist::WritebackDirty       295491                       # Transaction distribution
1064system.membus.trans_dist::CleanEvict            57731                       # Transaction distribution
1065system.membus.trans_dist::UpgradeReq                9                       # Transaction distribution
1066system.membus.trans_dist::ReadExReq            206823                       # Transaction distribution
1067system.membus.trans_dist::ReadExResp           206823                       # Transaction distribution
1068system.membus.trans_dist::ReadSharedReq        180910                       # Transaction distribution
1069system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      1128697                       # Packet count per connected master and slave (bytes)
1070system.membus.pkt_count_system.cpu.l2cache.mem_side::total      1128697                       # Packet count per connected master and slave (bytes)
1071system.membus.pkt_count::total                1128697                       # Packet count per connected master and slave (bytes)
1072system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     43726336                       # Cumulative packet size per connected master and slave (bytes)
1073system.membus.pkt_size_system.cpu.l2cache.mem_side::total     43726336                       # Cumulative packet size per connected master and slave (bytes)
1074system.membus.pkt_size::total                43726336                       # Cumulative packet size per connected master and slave (bytes)
1075system.membus.snoops                                0                       # Total snoops (count)
1076system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
1077system.membus.snoop_fanout::samples            387742                       # Request fanout histogram
1078system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
1079system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
1080system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1081system.membus.snoop_fanout::0                  387742    100.00%    100.00% # Request fanout histogram
1082system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
1083system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1084system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1085system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1086system.membus.snoop_fanout::total              387742                       # Request fanout histogram
1087system.membus.reqLayer0.occupancy          1998138500                       # Layer occupancy (ticks)
1088system.membus.reqLayer0.utilization               0.4                       # Layer utilization (%)
1089system.membus.respLayer1.occupancy         2051606500                       # Layer occupancy (ticks)
1090system.membus.respLayer1.utilization              0.4                       # Layer utilization (%)
1091
1092---------- End Simulation Statistics   ----------
1093