stats.txt revision 8825:23b349d77ac1
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.274128                       # Number of seconds simulated
4sim_ticks                                274128411000                       # Number of ticks simulated
5final_tick                               274128411000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  67477                       # Simulator instruction rate (inst/s)
8host_tick_rate                               32262353                       # Simulator tick rate (ticks/s)
9host_mem_usage                                 260864                       # Number of bytes of host memory used
10host_seconds                                  8496.85                       # Real time elapsed on the host
11sim_insts                                   573341187                       # Number of instructions simulated
12system.physmem.bytes_read                    15240192                       # Number of bytes read from this memory
13system.physmem.bytes_inst_read                 229568                       # Number of instructions bytes read from this memory
14system.physmem.bytes_written                 10959680                       # Number of bytes written to this memory
15system.physmem.num_reads                       238128                       # Number of read requests responded to by this memory
16system.physmem.num_writes                      171245                       # Number of write requests responded to by this memory
17system.physmem.num_other                            0                       # Number of other requests responded to by this memory
18system.physmem.bw_read                       55595084                       # Total read bandwidth from this memory (bytes/s)
19system.physmem.bw_inst_read                    837447                       # Instruction read bandwidth from this memory (bytes/s)
20system.physmem.bw_write                      39980095                       # Write bandwidth from this memory (bytes/s)
21system.physmem.bw_total                      95575179                       # Total bandwidth to/from this memory (bytes/s)
22system.cpu.dtb.inst_hits                            0                       # ITB inst hits
23system.cpu.dtb.inst_misses                          0                       # ITB inst misses
24system.cpu.dtb.read_hits                            0                       # DTB read hits
25system.cpu.dtb.read_misses                          0                       # DTB read misses
26system.cpu.dtb.write_hits                           0                       # DTB write hits
27system.cpu.dtb.write_misses                         0                       # DTB write misses
28system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
29system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
30system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
31system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
32system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
33system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
34system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
35system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
36system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
37system.cpu.dtb.read_accesses                        0                       # DTB read accesses
38system.cpu.dtb.write_accesses                       0                       # DTB write accesses
39system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
40system.cpu.dtb.hits                                 0                       # DTB hits
41system.cpu.dtb.misses                               0                       # DTB misses
42system.cpu.dtb.accesses                             0                       # DTB accesses
43system.cpu.itb.inst_hits                            0                       # ITB inst hits
44system.cpu.itb.inst_misses                          0                       # ITB inst misses
45system.cpu.itb.read_hits                            0                       # DTB read hits
46system.cpu.itb.read_misses                          0                       # DTB read misses
47system.cpu.itb.write_hits                           0                       # DTB write hits
48system.cpu.itb.write_misses                         0                       # DTB write misses
49system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
50system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
51system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
52system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
53system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
54system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
55system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
56system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
57system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
58system.cpu.itb.read_accesses                        0                       # DTB read accesses
59system.cpu.itb.write_accesses                       0                       # DTB write accesses
60system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
61system.cpu.itb.hits                                 0                       # DTB hits
62system.cpu.itb.misses                               0                       # DTB misses
63system.cpu.itb.accesses                             0                       # DTB accesses
64system.cpu.workload.num_syscalls                  548                       # Number of system calls
65system.cpu.numCycles                        548256823                       # number of cpu cycles simulated
66system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
67system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
68system.cpu.BPredUnit.lookups                224897268                       # Number of BP lookups
69system.cpu.BPredUnit.condPredicted          178814817                       # Number of conditional branches predicted
70system.cpu.BPredUnit.condIncorrect           18282790                       # Number of conditional branches incorrect
71system.cpu.BPredUnit.BTBLookups             189563731                       # Number of BTB lookups
72system.cpu.BPredUnit.BTBHits                156236753                       # Number of BTB hits
73system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
74system.cpu.BPredUnit.usedRAS                 11742995                       # Number of times the RAS was used to get a target.
75system.cpu.BPredUnit.RASInCorrect             2591276                       # Number of incorrect RAS predictions.
76system.cpu.fetch.icacheStallCycles          154191878                       # Number of cycles fetch is stalled on an Icache miss
77system.cpu.fetch.Insts                      995397299                       # Number of instructions fetch has processed
78system.cpu.fetch.Branches                   224897268                       # Number of branches that fetch encountered
79system.cpu.fetch.predictedBranches          167979748                       # Number of branches that fetch has predicted taken
80system.cpu.fetch.Cycles                     252064252                       # Number of cycles fetch has run and was not squashing or blocked
81system.cpu.fetch.SquashCycles                69921430                       # Number of cycles fetch has spent squashing
82system.cpu.fetch.BlockedCycles               88879876                       # Number of cycles fetch has spent blocked
83system.cpu.fetch.MiscStallCycles                   76                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
84system.cpu.fetch.PendingTrapStallCycles         27589                       # Number of stall cycles due to pending traps
85system.cpu.fetch.CacheLines                 141619226                       # Number of cache lines fetched
86system.cpu.fetch.IcacheSquashes               4743130                       # Number of outstanding Icache misses that were squashed
87system.cpu.fetch.rateDist::samples          544471710                       # Number of instructions fetched each cycle (Total)
88system.cpu.fetch.rateDist::mean              2.119468                       # Number of instructions fetched each cycle (Total)
89system.cpu.fetch.rateDist::stdev             2.816244                       # Number of instructions fetched each cycle (Total)
90system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
91system.cpu.fetch.rateDist::0                292419737     53.71%     53.71% # Number of instructions fetched each cycle (Total)
92system.cpu.fetch.rateDist::1                 22605861      4.15%     57.86% # Number of instructions fetched each cycle (Total)
93system.cpu.fetch.rateDist::2                 39604588      7.27%     65.13% # Number of instructions fetched each cycle (Total)
94system.cpu.fetch.rateDist::3                 38612877      7.09%     72.22% # Number of instructions fetched each cycle (Total)
95system.cpu.fetch.rateDist::4                 44079940      8.10%     80.32% # Number of instructions fetched each cycle (Total)
96system.cpu.fetch.rateDist::5                 15590470      2.86%     83.18% # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::6                 18445012      3.39%     86.57% # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::7                 13511392      2.48%     89.05% # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::8                 59601833     10.95%    100.00% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::total            544471710                       # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.branchRate                  0.410204                       # Number of branch fetches per cycle
105system.cpu.fetch.rate                        1.815568                       # Number of inst fetches per cycle
106system.cpu.decode.IdleCycles                173466263                       # Number of cycles decode is idle
107system.cpu.decode.BlockedCycles              84575198                       # Number of cycles decode is blocked
108system.cpu.decode.RunCycles                 232805016                       # Number of cycles decode is running
109system.cpu.decode.UnblockCycles               4404092                       # Number of cycles decode is unblocking
110system.cpu.decode.SquashCycles               49221141                       # Number of cycles decode is squashing
111system.cpu.decode.BranchResolved             33081437                       # Number of times decode resolved a branch
112system.cpu.decode.BranchMispred                 88923                       # Number of times decode detected a branch misprediction
113system.cpu.decode.DecodedInsts             1069021878                       # Number of instructions handled by decode
114system.cpu.decode.SquashedInsts                219487                       # Number of squashed instructions handled by decode
115system.cpu.rename.SquashCycles               49221141                       # Number of cycles rename is squashing
116system.cpu.rename.IdleCycles                189418333                       # Number of cycles rename is idle
117system.cpu.rename.BlockCycles                 6243189                       # Number of cycles rename is blocking
118system.cpu.rename.serializeStallCycles       67194010                       # count of cycles rename stalled for serializing inst
119system.cpu.rename.RunCycles                 221110320                       # Number of cycles rename is running
120system.cpu.rename.UnblockCycles              11284717                       # Number of cycles rename is unblocking
121system.cpu.rename.RenamedInsts              983280870                       # Number of instructions processed by rename
122system.cpu.rename.ROBFullEvents                  1088                       # Number of times rename has blocked due to ROB full
123system.cpu.rename.IQFullEvents                2966299                       # Number of times rename has blocked due to IQ full
124system.cpu.rename.LSQFullEvents               5203884                       # Number of times rename has blocked due to LSQ full
125system.cpu.rename.FullRegisterEvents               24                       # Number of times there has been no free registers
126system.cpu.rename.RenamedOperands          1174814245                       # Number of destination operands rename has renamed
127system.cpu.rename.RenameLookups            4267939396                       # Number of register rename lookups that rename has made
128system.cpu.rename.int_rename_lookups       4267936218                       # Number of integer rename lookups
129system.cpu.rename.fp_rename_lookups              3178                       # Number of floating rename lookups
130system.cpu.rename.CommittedMaps             672199336                       # Number of HB maps that are committed
131system.cpu.rename.UndoneMaps                502614909                       # Number of HB maps that are undone due to squashing
132system.cpu.rename.serializingInsts            6158838                       # count of serializing insts renamed
133system.cpu.rename.tempSerializingInsts        6158596                       # count of temporary serializing insts renamed
134system.cpu.rename.skidInsts                  63324865                       # count of insts added to the skid buffer
135system.cpu.memDep0.insertedLoads            196341124                       # Number of loads inserted to the mem dependence unit.
136system.cpu.memDep0.insertedStores            77971699                       # Number of stores inserted to the mem dependence unit.
137system.cpu.memDep0.conflictingLoads          17887364                       # Number of conflicting loads.
138system.cpu.memDep0.conflictingStores         12637820                       # Number of conflicting stores.
139system.cpu.iq.iqInstsAdded                  869953710                       # Number of instructions added to the IQ (excludes non-spec)
140system.cpu.iq.iqNonSpecInstsAdded             7817073                       # Number of non-speculative instructions added to the IQ
141system.cpu.iq.iqInstsIssued                 735125256                       # Number of instructions issued
142system.cpu.iq.iqSquashedInstsIssued           1650830                       # Number of squashed instructions issued
143system.cpu.iq.iqSquashedInstsExamined       301557809                       # Number of squashed instructions iterated over during squash; mainly for profiling
144system.cpu.iq.iqSquashedOperandsExamined    749773525                       # Number of squashed operands that are examined and possibly removed from graph
145system.cpu.iq.iqSquashedNonSpecRemoved        3938874                       # Number of squashed non-spec instructions that were removed
146system.cpu.iq.issued_per_cycle::samples     544471710                       # Number of insts issued each cycle
147system.cpu.iq.issued_per_cycle::mean         1.350162                       # Number of insts issued each cycle
148system.cpu.iq.issued_per_cycle::stdev        1.594792                       # Number of insts issued each cycle
149system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
150system.cpu.iq.issued_per_cycle::0           241490713     44.35%     44.35% # Number of insts issued each cycle
151system.cpu.iq.issued_per_cycle::1            95232425     17.49%     61.84% # Number of insts issued each cycle
152system.cpu.iq.issued_per_cycle::2            86360231     15.86%     77.71% # Number of insts issued each cycle
153system.cpu.iq.issued_per_cycle::3            58954468     10.83%     88.53% # Number of insts issued each cycle
154system.cpu.iq.issued_per_cycle::4            37235413      6.84%     95.37% # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::5            14676941      2.70%     98.07% # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::6             6419263      1.18%     99.25% # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::7             3351018      0.62%     99.86% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::8              751238      0.14%    100.00% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::total       544471710                       # Number of insts issued each cycle
163system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
164system.cpu.iq.fu_full::IntAlu                  133047      1.38%      1.38% # attempts to use FU when none available
165system.cpu.iq.fu_full::IntMult                      0      0.00%      1.38% # attempts to use FU when none available
166system.cpu.iq.fu_full::IntDiv                       0      0.00%      1.38% # attempts to use FU when none available
167system.cpu.iq.fu_full::FloatAdd                     0      0.00%      1.38% # attempts to use FU when none available
168system.cpu.iq.fu_full::FloatCmp                     0      0.00%      1.38% # attempts to use FU when none available
169system.cpu.iq.fu_full::FloatCvt                     0      0.00%      1.38% # attempts to use FU when none available
170system.cpu.iq.fu_full::FloatMult                    0      0.00%      1.38% # attempts to use FU when none available
171system.cpu.iq.fu_full::FloatDiv                     0      0.00%      1.38% # attempts to use FU when none available
172system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      1.38% # attempts to use FU when none available
173system.cpu.iq.fu_full::SimdAdd                      0      0.00%      1.38% # attempts to use FU when none available
174system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      1.38% # attempts to use FU when none available
175system.cpu.iq.fu_full::SimdAlu                      0      0.00%      1.38% # attempts to use FU when none available
176system.cpu.iq.fu_full::SimdCmp                      0      0.00%      1.38% # attempts to use FU when none available
177system.cpu.iq.fu_full::SimdCvt                      0      0.00%      1.38% # attempts to use FU when none available
178system.cpu.iq.fu_full::SimdMisc                     0      0.00%      1.38% # attempts to use FU when none available
179system.cpu.iq.fu_full::SimdMult                     0      0.00%      1.38% # attempts to use FU when none available
180system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      1.38% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdShift                    0      0.00%      1.38% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      1.38% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      1.38% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      1.38% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      1.38% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      1.38% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      1.38% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      1.38% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      1.38% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      1.38% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      1.38% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      1.38% # attempts to use FU when none available
193system.cpu.iq.fu_full::MemRead                6635057     68.81%     70.19% # attempts to use FU when none available
194system.cpu.iq.fu_full::MemWrite               2874860     29.81%    100.00% # attempts to use FU when none available
195system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
196system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
197system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
198system.cpu.iq.FU_type_0::IntAlu             497160573     67.63%     67.63% # Type of FU issued
199system.cpu.iq.FU_type_0::IntMult               379945      0.05%     67.68% # Type of FU issued
200system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.68% # Type of FU issued
201system.cpu.iq.FU_type_0::FloatAdd                 138      0.00%     67.68% # Type of FU issued
202system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.68% # Type of FU issued
203system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.68% # Type of FU issued
204system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.68% # Type of FU issued
205system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.68% # Type of FU issued
206system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.68% # Type of FU issued
207system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.68% # Type of FU issued
208system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.68% # Type of FU issued
209system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.68% # Type of FU issued
210system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.68% # Type of FU issued
211system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.68% # Type of FU issued
212system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.68% # Type of FU issued
213system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.68% # Type of FU issued
214system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.68% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.68% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.68% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.68% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.68% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.68% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.68% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.68% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.68% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdFloatMisc              3      0.00%     67.68% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.68% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.68% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.68% # Type of FU issued
227system.cpu.iq.FU_type_0::MemRead            170682566     23.22%     90.90% # Type of FU issued
228system.cpu.iq.FU_type_0::MemWrite            66902031      9.10%    100.00% # Type of FU issued
229system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
230system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
231system.cpu.iq.FU_type_0::total              735125256                       # Type of FU issued
232system.cpu.iq.rate                           1.340841                       # Inst issue rate
233system.cpu.iq.fu_busy_cnt                     9642964                       # FU busy when requested
234system.cpu.iq.fu_busy_rate                   0.013117                       # FU busy rate (busy events/executed inst)
235system.cpu.iq.int_inst_queue_reads         2026015704                       # Number of integer instruction queue reads
236system.cpu.iq.int_inst_queue_writes        1179385447                       # Number of integer instruction queue writes
237system.cpu.iq.int_inst_queue_wakeup_accesses    693708754                       # Number of integer instruction queue wakeup accesses
238system.cpu.iq.fp_inst_queue_reads                 312                       # Number of floating instruction queue reads
239system.cpu.iq.fp_inst_queue_writes                466                       # Number of floating instruction queue writes
240system.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
241system.cpu.iq.int_alu_accesses              744768062                       # Number of integer alu accesses
242system.cpu.iq.fp_alu_accesses                     158                       # Number of floating point alu accesses
243system.cpu.iew.lsq.thread0.forwLoads          8478103                       # Number of loads that had data forwarded from stores
244system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
245system.cpu.iew.lsq.thread0.squashedLoads     69568189                       # Number of loads squashed
246system.cpu.iew.lsq.thread0.ignoredResponses        50872                       # Number of memory responses ignored because the instruction is squashed
247system.cpu.iew.lsq.thread0.memOrderViolation        61447                       # Number of memory ordering violations
248system.cpu.iew.lsq.thread0.squashedStores     20367843                       # Number of stores squashed
249system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
250system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
251system.cpu.iew.lsq.thread0.rescheduledLoads        28247                       # Number of loads that were rescheduled
252system.cpu.iew.lsq.thread0.cacheBlocked           358                       # Number of times an access to memory failed due to the cache being blocked
253system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
254system.cpu.iew.iewSquashCycles               49221141                       # Number of cycles IEW is squashing
255system.cpu.iew.iewBlockCycles                 2690580                       # Number of cycles IEW is blocking
256system.cpu.iew.iewUnblockCycles                121747                       # Number of cycles IEW is unblocking
257system.cpu.iew.iewDispatchedInsts           887104350                       # Number of instructions dispatched to IQ
258system.cpu.iew.iewDispSquashedInsts          12434546                       # Number of squashed instructions skipped by dispatch
259system.cpu.iew.iewDispLoadInsts             196341124                       # Number of dispatched load instructions
260system.cpu.iew.iewDispStoreInsts             77971699                       # Number of dispatched store instructions
261system.cpu.iew.iewDispNonSpecInsts            6076746                       # Number of dispatched non-speculative instructions
262system.cpu.iew.iewIQFullEvents                  46013                       # Number of times the IQ has become full, causing a stall
263system.cpu.iew.iewLSQFullEvents                  7579                       # Number of times the LSQ has become full, causing a stall
264system.cpu.iew.memOrderViolationEvents          61447                       # Number of memory order violations
265system.cpu.iew.predictedTakenIncorrect       18517236                       # Number of branches that were predicted taken incorrectly
266system.cpu.iew.predictedNotTakenIncorrect      5450893                       # Number of branches that were predicted not taken incorrectly
267system.cpu.iew.branchMispredicts             23968129                       # Number of branch mispredicts detected at execute
268system.cpu.iew.iewExecutedInsts             710591708                       # Number of executed instructions
269system.cpu.iew.iewExecLoadInsts             161345852                       # Number of load instructions executed
270system.cpu.iew.iewExecSquashedInsts          24533548                       # Number of squashed instructions skipped in execute
271system.cpu.iew.exec_swp                             0                       # number of swp insts executed
272system.cpu.iew.exec_nop                       9333567                       # number of nop insts executed
273system.cpu.iew.exec_refs                    226275553                       # number of memory reference insts executed
274system.cpu.iew.exec_branches                147479421                       # Number of branches executed
275system.cpu.iew.exec_stores                   64929701                       # Number of stores executed
276system.cpu.iew.exec_rate                     1.296093                       # Inst execution rate
277system.cpu.iew.wb_sent                      699249012                       # cumulative count of insts sent to commit
278system.cpu.iew.wb_count                     693708770                       # cumulative count of insts written-back
279system.cpu.iew.wb_producers                 395011112                       # num instructions producing a value
280system.cpu.iew.wb_consumers                 663436791                       # num instructions consuming a value
281system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
282system.cpu.iew.wb_rate                       1.265299                       # insts written-back per cycle
283system.cpu.iew.wb_fanout                     0.595401                       # average fanout of values written-back
284system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
285system.cpu.commit.commitCommittedInsts      574685071                       # The number of committed instructions
286system.cpu.commit.commitSquashedInsts       312438031                       # The number of squashed insts skipped by commit
287system.cpu.commit.commitNonSpecStalls         3878199                       # The number of times commit has been forced to stall to communicate backwards
288system.cpu.commit.branchMispredicts          20478103                       # The number of times a branch was mispredicted
289system.cpu.commit.committed_per_cycle::samples    495250570                       # Number of insts commited each cycle
290system.cpu.commit.committed_per_cycle::mean     1.160393                       # Number of insts commited each cycle
291system.cpu.commit.committed_per_cycle::stdev     1.863970                       # Number of insts commited each cycle
292system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
293system.cpu.commit.committed_per_cycle::0    259977309     52.49%     52.49% # Number of insts commited each cycle
294system.cpu.commit.committed_per_cycle::1    116342120     23.49%     75.99% # Number of insts commited each cycle
295system.cpu.commit.committed_per_cycle::2     44473265      8.98%     84.97% # Number of insts commited each cycle
296system.cpu.commit.committed_per_cycle::3     21252753      4.29%     89.26% # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::4     19820819      4.00%     93.26% # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::5      7387112      1.49%     94.75% # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::6      7391590      1.49%     96.24% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::7      3775030      0.76%     97.01% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::8     14830572      2.99%    100.00% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::total    495250570                       # Number of insts commited each cycle
306system.cpu.commit.count                     574685071                       # Number of instructions committed
307system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
308system.cpu.commit.refs                      184376791                       # Number of memory references committed
309system.cpu.commit.loads                     126772935                       # Number of loads committed
310system.cpu.commit.membars                     1488542                       # Number of memory barriers committed
311system.cpu.commit.branches                  120192120                       # Number of branches committed
312system.cpu.commit.fp_insts                         16                       # Number of committed floating point instructions.
313system.cpu.commit.int_insts                 473701217                       # Number of committed integer instructions.
314system.cpu.commit.function_calls              9757362                       # Number of function calls committed.
315system.cpu.commit.bw_lim_events              14830572                       # number cycles where commit BW limit reached
316system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
317system.cpu.rob.rob_reads                   1367535962                       # The number of ROB reads
318system.cpu.rob.rob_writes                  1823647630                       # The number of ROB writes
319system.cpu.timesIdled                           94158                       # Number of times that the entire CPU went into an idle state and unscheduled itself
320system.cpu.idleCycles                         3785113                       # Total number of cycles that the CPU has spent unscheduled due to idling
321system.cpu.committedInsts                   573341187                       # Number of Instructions Simulated
322system.cpu.committedInsts_total             573341187                       # Number of Instructions Simulated
323system.cpu.cpi                               0.956249                       # CPI: Cycles Per Instruction
324system.cpu.cpi_total                         0.956249                       # CPI: Total CPI of All Threads
325system.cpu.ipc                               1.045753                       # IPC: Instructions Per Cycle
326system.cpu.ipc_total                         1.045753                       # IPC: Total IPC of All Threads
327system.cpu.int_regfile_reads               3289345591                       # number of integer regfile reads
328system.cpu.int_regfile_writes               815117578                       # number of integer regfile writes
329system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
330system.cpu.misc_regfile_reads              1230585750                       # number of misc regfile reads
331system.cpu.misc_regfile_writes                4463842                       # number of misc regfile writes
332system.cpu.icache.replacements                  12883                       # number of replacements
333system.cpu.icache.tagsinuse               1062.179544                       # Cycle average of tags in use
334system.cpu.icache.total_refs                141602716                       # Total number of references to valid blocks.
335system.cpu.icache.sampled_refs                  14723                       # Sample count of references to valid blocks.
336system.cpu.icache.avg_refs                9617.789581                       # Average number of references to valid blocks.
337system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
338system.cpu.icache.occ_blocks::0           1062.179544                       # Average occupied blocks per context
339system.cpu.icache.occ_percent::0             0.518642                       # Average percentage of cache occupancy
340system.cpu.icache.ReadReq_hits              141602717                       # number of ReadReq hits
341system.cpu.icache.demand_hits               141602717                       # number of demand (read+write) hits
342system.cpu.icache.overall_hits              141602717                       # number of overall hits
343system.cpu.icache.ReadReq_misses                16509                       # number of ReadReq misses
344system.cpu.icache.demand_misses                 16509                       # number of demand (read+write) misses
345system.cpu.icache.overall_misses                16509                       # number of overall misses
346system.cpu.icache.ReadReq_miss_latency      235489500                       # number of ReadReq miss cycles
347system.cpu.icache.demand_miss_latency       235489500                       # number of demand (read+write) miss cycles
348system.cpu.icache.overall_miss_latency      235489500                       # number of overall miss cycles
349system.cpu.icache.ReadReq_accesses          141619226                       # number of ReadReq accesses(hits+misses)
350system.cpu.icache.demand_accesses           141619226                       # number of demand (read+write) accesses
351system.cpu.icache.overall_accesses          141619226                       # number of overall (read+write) accesses
352system.cpu.icache.ReadReq_miss_rate          0.000117                       # miss rate for ReadReq accesses
353system.cpu.icache.demand_miss_rate           0.000117                       # miss rate for demand accesses
354system.cpu.icache.overall_miss_rate          0.000117                       # miss rate for overall accesses
355system.cpu.icache.ReadReq_avg_miss_latency 14264.310376                       # average ReadReq miss latency
356system.cpu.icache.demand_avg_miss_latency 14264.310376                       # average overall miss latency
357system.cpu.icache.overall_avg_miss_latency 14264.310376                       # average overall miss latency
358system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
359system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
360system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
361system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
362system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
363system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
364system.cpu.icache.fast_writes                       0                       # number of fast writes performed
365system.cpu.icache.cache_copies                      0                       # number of cache copies performed
366system.cpu.icache.writebacks                        1                       # number of writebacks
367system.cpu.icache.ReadReq_mshr_hits              1646                       # number of ReadReq MSHR hits
368system.cpu.icache.demand_mshr_hits               1646                       # number of demand (read+write) MSHR hits
369system.cpu.icache.overall_mshr_hits              1646                       # number of overall MSHR hits
370system.cpu.icache.ReadReq_mshr_misses           14863                       # number of ReadReq MSHR misses
371system.cpu.icache.demand_mshr_misses            14863                       # number of demand (read+write) MSHR misses
372system.cpu.icache.overall_mshr_misses           14863                       # number of overall MSHR misses
373system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
374system.cpu.icache.ReadReq_mshr_miss_latency    154537000                       # number of ReadReq MSHR miss cycles
375system.cpu.icache.demand_mshr_miss_latency    154537000                       # number of demand (read+write) MSHR miss cycles
376system.cpu.icache.overall_mshr_miss_latency    154537000                       # number of overall MSHR miss cycles
377system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
378system.cpu.icache.ReadReq_mshr_miss_rate     0.000105                       # mshr miss rate for ReadReq accesses
379system.cpu.icache.demand_mshr_miss_rate      0.000105                       # mshr miss rate for demand accesses
380system.cpu.icache.overall_mshr_miss_rate     0.000105                       # mshr miss rate for overall accesses
381system.cpu.icache.ReadReq_avg_mshr_miss_latency 10397.429859                       # average ReadReq mshr miss latency
382system.cpu.icache.demand_avg_mshr_miss_latency 10397.429859                       # average overall mshr miss latency
383system.cpu.icache.overall_avg_mshr_miss_latency 10397.429859                       # average overall mshr miss latency
384system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
385system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
386system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
387system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
388system.cpu.dcache.replacements                1212291                       # number of replacements
389system.cpu.dcache.tagsinuse               4058.220860                       # Cycle average of tags in use
390system.cpu.dcache.total_refs                203801196                       # Total number of references to valid blocks.
391system.cpu.dcache.sampled_refs                1216387                       # Sample count of references to valid blocks.
392system.cpu.dcache.avg_refs                 167.546345                       # Average number of references to valid blocks.
393system.cpu.dcache.warmup_cycle             5623769000                       # Cycle when the warmup percentage was hit.
394system.cpu.dcache.occ_blocks::0           4058.220860                       # Average occupied blocks per context
395system.cpu.dcache.occ_percent::0             0.990777                       # Average percentage of cache occupancy
396system.cpu.dcache.ReadReq_hits              146308743                       # number of ReadReq hits
397system.cpu.dcache.WriteReq_hits              52772298                       # number of WriteReq hits
398system.cpu.dcache.LoadLockedReq_hits          2488014                       # number of LoadLockedReq hits
399system.cpu.dcache.StoreCondReq_hits           2231920                       # number of StoreCondReq hits
400system.cpu.dcache.demand_hits               199081041                       # number of demand (read+write) hits
401system.cpu.dcache.overall_hits              199081041                       # number of overall hits
402system.cpu.dcache.ReadReq_misses              1241922                       # number of ReadReq misses
403system.cpu.dcache.WriteReq_misses             1467008                       # number of WriteReq misses
404system.cpu.dcache.LoadLockedReq_misses             55                       # number of LoadLockedReq misses
405system.cpu.dcache.demand_misses               2708930                       # number of demand (read+write) misses
406system.cpu.dcache.overall_misses              2708930                       # number of overall misses
407system.cpu.dcache.ReadReq_miss_latency    14257023500                       # number of ReadReq miss cycles
408system.cpu.dcache.WriteReq_miss_latency   24962643993                       # number of WriteReq miss cycles
409system.cpu.dcache.LoadLockedReq_miss_latency       523000                       # number of LoadLockedReq miss cycles
410system.cpu.dcache.demand_miss_latency     39219667493                       # number of demand (read+write) miss cycles
411system.cpu.dcache.overall_miss_latency    39219667493                       # number of overall miss cycles
412system.cpu.dcache.ReadReq_accesses          147550665                       # number of ReadReq accesses(hits+misses)
413system.cpu.dcache.WriteReq_accesses          54239306                       # number of WriteReq accesses(hits+misses)
414system.cpu.dcache.LoadLockedReq_accesses      2488069                       # number of LoadLockedReq accesses(hits+misses)
415system.cpu.dcache.StoreCondReq_accesses       2231920                       # number of StoreCondReq accesses(hits+misses)
416system.cpu.dcache.demand_accesses           201789971                       # number of demand (read+write) accesses
417system.cpu.dcache.overall_accesses          201789971                       # number of overall (read+write) accesses
418system.cpu.dcache.ReadReq_miss_rate          0.008417                       # miss rate for ReadReq accesses
419system.cpu.dcache.WriteReq_miss_rate         0.027047                       # miss rate for WriteReq accesses
420system.cpu.dcache.LoadLockedReq_miss_rate     0.000022                       # miss rate for LoadLockedReq accesses
421system.cpu.dcache.demand_miss_rate           0.013425                       # miss rate for demand accesses
422system.cpu.dcache.overall_miss_rate          0.013425                       # miss rate for overall accesses
423system.cpu.dcache.ReadReq_avg_miss_latency 11479.805898                       # average ReadReq miss latency
424system.cpu.dcache.WriteReq_avg_miss_latency 17016.024448                       # average WriteReq miss latency
425system.cpu.dcache.LoadLockedReq_avg_miss_latency  9509.090909                       # average LoadLockedReq miss latency
426system.cpu.dcache.demand_avg_miss_latency 14477.918401                       # average overall miss latency
427system.cpu.dcache.overall_avg_miss_latency 14477.918401                       # average overall miss latency
428system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
429system.cpu.dcache.blocked_cycles::no_targets       484000                       # number of cycles access was blocked
430system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
431system.cpu.dcache.blocked::no_targets              61                       # number of cycles access was blocked
432system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
433system.cpu.dcache.avg_blocked_cycles::no_targets  7934.426230                       # average number of cycles each access was blocked
434system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
435system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
436system.cpu.dcache.writebacks                  1079423                       # number of writebacks
437system.cpu.dcache.ReadReq_mshr_hits            365990                       # number of ReadReq MSHR hits
438system.cpu.dcache.WriteReq_mshr_hits          1126420                       # number of WriteReq MSHR hits
439system.cpu.dcache.LoadLockedReq_mshr_hits           55                       # number of LoadLockedReq MSHR hits
440system.cpu.dcache.demand_mshr_hits            1492410                       # number of demand (read+write) MSHR hits
441system.cpu.dcache.overall_mshr_hits           1492410                       # number of overall MSHR hits
442system.cpu.dcache.ReadReq_mshr_misses          875932                       # number of ReadReq MSHR misses
443system.cpu.dcache.WriteReq_mshr_misses         340588                       # number of WriteReq MSHR misses
444system.cpu.dcache.demand_mshr_misses          1216520                       # number of demand (read+write) MSHR misses
445system.cpu.dcache.overall_mshr_misses         1216520                       # number of overall MSHR misses
446system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
447system.cpu.dcache.ReadReq_mshr_miss_latency   6305474000                       # number of ReadReq MSHR miss cycles
448system.cpu.dcache.WriteReq_mshr_miss_latency   4364186500                       # number of WriteReq MSHR miss cycles
449system.cpu.dcache.demand_mshr_miss_latency  10669660500                       # number of demand (read+write) MSHR miss cycles
450system.cpu.dcache.overall_mshr_miss_latency  10669660500                       # number of overall MSHR miss cycles
451system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
452system.cpu.dcache.ReadReq_mshr_miss_rate     0.005936                       # mshr miss rate for ReadReq accesses
453system.cpu.dcache.WriteReq_mshr_miss_rate     0.006279                       # mshr miss rate for WriteReq accesses
454system.cpu.dcache.demand_mshr_miss_rate      0.006029                       # mshr miss rate for demand accesses
455system.cpu.dcache.overall_mshr_miss_rate     0.006029                       # mshr miss rate for overall accesses
456system.cpu.dcache.ReadReq_avg_mshr_miss_latency  7198.588475                       # average ReadReq mshr miss latency
457system.cpu.dcache.WriteReq_avg_mshr_miss_latency 12813.682514                       # average WriteReq mshr miss latency
458system.cpu.dcache.demand_avg_mshr_miss_latency  8770.641255                       # average overall mshr miss latency
459system.cpu.dcache.overall_avg_mshr_miss_latency  8770.641255                       # average overall mshr miss latency
460system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
461system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
462system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
463system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
464system.cpu.l2cache.replacements                218982                       # number of replacements
465system.cpu.l2cache.tagsinuse             21063.326998                       # Cycle average of tags in use
466system.cpu.l2cache.total_refs                 1568375                       # Total number of references to valid blocks.
467system.cpu.l2cache.sampled_refs                239342                       # Sample count of references to valid blocks.
468system.cpu.l2cache.avg_refs                  6.552862                       # Average number of references to valid blocks.
469system.cpu.l2cache.warmup_cycle          204310095000                       # Cycle when the warmup percentage was hit.
470system.cpu.l2cache.occ_blocks::0          7519.880092                       # Average occupied blocks per context
471system.cpu.l2cache.occ_blocks::1         13543.446906                       # Average occupied blocks per context
472system.cpu.l2cache.occ_percent::0            0.229489                       # Average percentage of cache occupancy
473system.cpu.l2cache.occ_percent::1            0.413313                       # Average percentage of cache occupancy
474system.cpu.l2cache.ReadReq_hits                760536                       # number of ReadReq hits
475system.cpu.l2cache.Writeback_hits             1079424                       # number of Writeback hits
476system.cpu.l2cache.UpgradeReq_hits                 96                       # number of UpgradeReq hits
477system.cpu.l2cache.ReadExReq_hits              232415                       # number of ReadExReq hits
478system.cpu.l2cache.demand_hits                 992951                       # number of demand (read+write) hits
479system.cpu.l2cache.overall_hits                992951                       # number of overall hits
480system.cpu.l2cache.ReadReq_misses              129729                       # number of ReadReq misses
481system.cpu.l2cache.UpgradeReq_misses               35                       # number of UpgradeReq misses
482system.cpu.l2cache.ReadExReq_misses            108423                       # number of ReadExReq misses
483system.cpu.l2cache.demand_misses               238152                       # number of demand (read+write) misses
484system.cpu.l2cache.overall_misses              238152                       # number of overall misses
485system.cpu.l2cache.ReadReq_miss_latency    4437312000                       # number of ReadReq miss cycles
486system.cpu.l2cache.UpgradeReq_miss_latency       171500                       # number of UpgradeReq miss cycles
487system.cpu.l2cache.ReadExReq_miss_latency   3713377000                       # number of ReadExReq miss cycles
488system.cpu.l2cache.demand_miss_latency     8150689000                       # number of demand (read+write) miss cycles
489system.cpu.l2cache.overall_miss_latency    8150689000                       # number of overall miss cycles
490system.cpu.l2cache.ReadReq_accesses            890265                       # number of ReadReq accesses(hits+misses)
491system.cpu.l2cache.Writeback_accesses         1079424                       # number of Writeback accesses(hits+misses)
492system.cpu.l2cache.UpgradeReq_accesses            131                       # number of UpgradeReq accesses(hits+misses)
493system.cpu.l2cache.ReadExReq_accesses          340838                       # number of ReadExReq accesses(hits+misses)
494system.cpu.l2cache.demand_accesses            1231103                       # number of demand (read+write) accesses
495system.cpu.l2cache.overall_accesses           1231103                       # number of overall (read+write) accesses
496system.cpu.l2cache.ReadReq_miss_rate         0.145720                       # miss rate for ReadReq accesses
497system.cpu.l2cache.UpgradeReq_miss_rate      0.267176                       # miss rate for UpgradeReq accesses
498system.cpu.l2cache.ReadExReq_miss_rate       0.318107                       # miss rate for ReadExReq accesses
499system.cpu.l2cache.demand_miss_rate          0.193446                       # miss rate for demand accesses
500system.cpu.l2cache.overall_miss_rate         0.193446                       # miss rate for overall accesses
501system.cpu.l2cache.ReadReq_avg_miss_latency 34204.472400                       # average ReadReq miss latency
502system.cpu.l2cache.UpgradeReq_avg_miss_latency         4900                       # average UpgradeReq miss latency
503system.cpu.l2cache.ReadExReq_avg_miss_latency 34248.978538                       # average ReadExReq miss latency
504system.cpu.l2cache.demand_avg_miss_latency 34224.734623                       # average overall miss latency
505system.cpu.l2cache.overall_avg_miss_latency 34224.734623                       # average overall miss latency
506system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
507system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
508system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
509system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
510system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
511system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
512system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
513system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
514system.cpu.l2cache.writebacks                  171245                       # number of writebacks
515system.cpu.l2cache.ReadReq_mshr_hits               22                       # number of ReadReq MSHR hits
516system.cpu.l2cache.demand_mshr_hits                22                       # number of demand (read+write) MSHR hits
517system.cpu.l2cache.overall_mshr_hits               22                       # number of overall MSHR hits
518system.cpu.l2cache.ReadReq_mshr_misses         129707                       # number of ReadReq MSHR misses
519system.cpu.l2cache.UpgradeReq_mshr_misses           35                       # number of UpgradeReq MSHR misses
520system.cpu.l2cache.ReadExReq_mshr_misses       108423                       # number of ReadExReq MSHR misses
521system.cpu.l2cache.demand_mshr_misses          238130                       # number of demand (read+write) MSHR misses
522system.cpu.l2cache.overall_mshr_misses         238130                       # number of overall MSHR misses
523system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
524system.cpu.l2cache.ReadReq_mshr_miss_latency   4027357500                       # number of ReadReq MSHR miss cycles
525system.cpu.l2cache.UpgradeReq_mshr_miss_latency      1085000                       # number of UpgradeReq MSHR miss cycles
526system.cpu.l2cache.ReadExReq_mshr_miss_latency   3362010000                       # number of ReadExReq MSHR miss cycles
527system.cpu.l2cache.demand_mshr_miss_latency   7389367500                       # number of demand (read+write) MSHR miss cycles
528system.cpu.l2cache.overall_mshr_miss_latency   7389367500                       # number of overall MSHR miss cycles
529system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
530system.cpu.l2cache.ReadReq_mshr_miss_rate     0.145695                       # mshr miss rate for ReadReq accesses
531system.cpu.l2cache.UpgradeReq_mshr_miss_rate     0.267176                       # mshr miss rate for UpgradeReq accesses
532system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.318107                       # mshr miss rate for ReadExReq accesses
533system.cpu.l2cache.demand_mshr_miss_rate     0.193428                       # mshr miss rate for demand accesses
534system.cpu.l2cache.overall_mshr_miss_rate     0.193428                       # mshr miss rate for overall accesses
535system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31049.654221                       # average ReadReq mshr miss latency
536system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        31000                       # average UpgradeReq mshr miss latency
537system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31008.273152                       # average ReadExReq mshr miss latency
538system.cpu.l2cache.demand_avg_mshr_miss_latency 31030.813001                       # average overall mshr miss latency
539system.cpu.l2cache.overall_avg_mshr_miss_latency 31030.813001                       # average overall mshr miss latency
540system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
541system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
542system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
543system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
544
545---------- End Simulation Statistics   ----------
546