stats.txt revision 10038
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.202697                       # Number of seconds simulated
4sim_ticks                                202696649500                       # Number of ticks simulated
5final_tick                               202696649500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 142513                       # Simulator instruction rate (inst/s)
8host_op_rate                                   160675                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               57175030                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 274024                       # Number of bytes of host memory used
11host_seconds                                  3545.20                       # Real time elapsed on the host
12sim_insts                                   505237723                       # Number of instructions simulated
13sim_ops                                     569624283                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst            215936                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data           9269696                       # Number of bytes read from this memory
18system.physmem.bytes_read::total              9485632                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst       215936                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total          215936                       # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks      6249792                       # Number of bytes written to this memory
22system.physmem.bytes_written::total           6249792                       # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst               3374                       # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data             144839                       # Number of read requests responded to by this memory
25system.physmem.num_reads::total                148213                       # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks           97653                       # Number of write requests responded to by this memory
27system.physmem.num_writes::total                97653                       # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst              1065316                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data             45731866                       # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total                46797182                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst         1065316                       # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total            1065316                       # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks          30833228                       # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total               30833228                       # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks          30833228                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst             1065316                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data            45731866                       # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total               77630410                       # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs                        148213                       # Number of read requests accepted
40system.physmem.writeReqs                        97653                       # Number of write requests accepted
41system.physmem.readBursts                      148213                       # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts                      97653                       # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM                  9481152                       # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ                      4480                       # Total number of bytes read from write queue
45system.physmem.bytesWritten                   6249152                       # Total number of bytes written to DRAM
46system.physmem.bytesReadSys                   9485632                       # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys                6249792                       # Total written bytes from the system interface side
48system.physmem.servicedByWrQ                       70                       # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs              7                       # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0                9594                       # Per bank write bursts
52system.physmem.perBankRdBursts::1                9237                       # Per bank write bursts
53system.physmem.perBankRdBursts::2                9258                       # Per bank write bursts
54system.physmem.perBankRdBursts::3                8983                       # Per bank write bursts
55system.physmem.perBankRdBursts::4                9776                       # Per bank write bursts
56system.physmem.perBankRdBursts::5                9641                       # Per bank write bursts
57system.physmem.perBankRdBursts::6                9120                       # Per bank write bursts
58system.physmem.perBankRdBursts::7                8318                       # Per bank write bursts
59system.physmem.perBankRdBursts::8                8799                       # Per bank write bursts
60system.physmem.perBankRdBursts::9                8914                       # Per bank write bursts
61system.physmem.perBankRdBursts::10               8952                       # Per bank write bursts
62system.physmem.perBankRdBursts::11               9727                       # Per bank write bursts
63system.physmem.perBankRdBursts::12               9657                       # Per bank write bursts
64system.physmem.perBankRdBursts::13               9778                       # Per bank write bursts
65system.physmem.perBankRdBursts::14               8939                       # Per bank write bursts
66system.physmem.perBankRdBursts::15               9450                       # Per bank write bursts
67system.physmem.perBankWrBursts::0                6271                       # Per bank write bursts
68system.physmem.perBankWrBursts::1                6158                       # Per bank write bursts
69system.physmem.perBankWrBursts::2                6091                       # Per bank write bursts
70system.physmem.perBankWrBursts::3                5883                       # Per bank write bursts
71system.physmem.perBankWrBursts::4                6254                       # Per bank write bursts
72system.physmem.perBankWrBursts::5                6272                       # Per bank write bursts
73system.physmem.perBankWrBursts::6                6041                       # Per bank write bursts
74system.physmem.perBankWrBursts::7                5553                       # Per bank write bursts
75system.physmem.perBankWrBursts::8                5808                       # Per bank write bursts
76system.physmem.perBankWrBursts::9                5908                       # Per bank write bursts
77system.physmem.perBankWrBursts::10               5990                       # Per bank write bursts
78system.physmem.perBankWrBursts::11               6516                       # Per bank write bursts
79system.physmem.perBankWrBursts::12               6373                       # Per bank write bursts
80system.physmem.perBankWrBursts::13               6333                       # Per bank write bursts
81system.physmem.perBankWrBursts::14               6051                       # Per bank write bursts
82system.physmem.perBankWrBursts::15               6141                       # Per bank write bursts
83system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
84system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
85system.physmem.totGap                    202696525000                       # Total gap between requests
86system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
87system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
88system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
89system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
90system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
91system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::6                  148213                       # Read request sizes (log2)
93system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
94system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
95system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
96system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
97system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
98system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::6                  97653                       # Write request sizes (log2)
100system.physmem.rdQLenPdf::0                    138426                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1                      9137                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2                       517                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3                        50                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4                        11                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
132system.physmem.wrQLenPdf::0                      4327                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::1                      4407                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::2                      4462                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::3                      4491                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::4                      4457                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::5                      4447                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::6                      4477                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::7                      4461                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8                      4448                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9                      4431                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10                     4431                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11                     4427                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12                     4432                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13                     4427                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14                     4424                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15                     4406                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16                     4407                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17                     4429                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18                     4442                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19                     4421                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20                     4459                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21                     4501                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22                       15                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23                        6                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24                        3                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25                        4                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26                        4                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27                        2                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28                        2                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29                        1                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30                        1                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31                        1                       # What write queue length does an incoming req see
164system.physmem.bytesPerActivate::samples        69151                       # Bytes accessed per row activation
165system.physmem.bytesPerActivate::mean      227.469277                       # Bytes accessed per row activation
166system.physmem.bytesPerActivate::gmean     137.950297                       # Bytes accessed per row activation
167system.physmem.bytesPerActivate::stdev     327.311281                       # Bytes accessed per row activation
168system.physmem.bytesPerActivate::64             32073     46.38%     46.38% # Bytes accessed per row activation
169system.physmem.bytesPerActivate::128            12750     18.44%     64.82% # Bytes accessed per row activation
170system.physmem.bytesPerActivate::192             5391      7.80%     72.62% # Bytes accessed per row activation
171system.physmem.bytesPerActivate::256             3340      4.83%     77.45% # Bytes accessed per row activation
172system.physmem.bytesPerActivate::320             2388      3.45%     80.90% # Bytes accessed per row activation
173system.physmem.bytesPerActivate::384             2364      3.42%     84.32% # Bytes accessed per row activation
174system.physmem.bytesPerActivate::448             3443      4.98%     89.30% # Bytes accessed per row activation
175system.physmem.bytesPerActivate::512             1961      2.84%     92.13% # Bytes accessed per row activation
176system.physmem.bytesPerActivate::576              807      1.17%     93.30% # Bytes accessed per row activation
177system.physmem.bytesPerActivate::640              577      0.83%     94.13% # Bytes accessed per row activation
178system.physmem.bytesPerActivate::704              471      0.68%     94.81% # Bytes accessed per row activation
179system.physmem.bytesPerActivate::768              358      0.52%     95.33% # Bytes accessed per row activation
180system.physmem.bytesPerActivate::832              272      0.39%     95.73% # Bytes accessed per row activation
181system.physmem.bytesPerActivate::896              260      0.38%     96.10% # Bytes accessed per row activation
182system.physmem.bytesPerActivate::960              188      0.27%     96.37% # Bytes accessed per row activation
183system.physmem.bytesPerActivate::1024             160      0.23%     96.60% # Bytes accessed per row activation
184system.physmem.bytesPerActivate::1088             170      0.25%     96.85% # Bytes accessed per row activation
185system.physmem.bytesPerActivate::1152             142      0.21%     97.06% # Bytes accessed per row activation
186system.physmem.bytesPerActivate::1216             124      0.18%     97.24% # Bytes accessed per row activation
187system.physmem.bytesPerActivate::1280             152      0.22%     97.45% # Bytes accessed per row activation
188system.physmem.bytesPerActivate::1344             134      0.19%     97.65% # Bytes accessed per row activation
189system.physmem.bytesPerActivate::1408             815      1.18%     98.83% # Bytes accessed per row activation
190system.physmem.bytesPerActivate::1472             105      0.15%     98.98% # Bytes accessed per row activation
191system.physmem.bytesPerActivate::1536             136      0.20%     99.18% # Bytes accessed per row activation
192system.physmem.bytesPerActivate::1600              73      0.11%     99.28% # Bytes accessed per row activation
193system.physmem.bytesPerActivate::1664              89      0.13%     99.41% # Bytes accessed per row activation
194system.physmem.bytesPerActivate::1728              48      0.07%     99.48% # Bytes accessed per row activation
195system.physmem.bytesPerActivate::1792              64      0.09%     99.57% # Bytes accessed per row activation
196system.physmem.bytesPerActivate::1856              20      0.03%     99.60% # Bytes accessed per row activation
197system.physmem.bytesPerActivate::1920              34      0.05%     99.65% # Bytes accessed per row activation
198system.physmem.bytesPerActivate::1984              22      0.03%     99.68% # Bytes accessed per row activation
199system.physmem.bytesPerActivate::2048              21      0.03%     99.71% # Bytes accessed per row activation
200system.physmem.bytesPerActivate::2112               9      0.01%     99.73% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::2176              15      0.02%     99.75% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::2240               7      0.01%     99.76% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::2304              10      0.01%     99.77% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::2368               5      0.01%     99.78% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::2432               4      0.01%     99.78% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::2496               7      0.01%     99.79% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::2560               7      0.01%     99.80% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::2624              10      0.01%     99.82% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::2688               8      0.01%     99.83% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::2752               7      0.01%     99.84% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::2816               6      0.01%     99.85% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::2880               4      0.01%     99.86% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::2944               4      0.01%     99.86% # Bytes accessed per row activation
214system.physmem.bytesPerActivate::3008               2      0.00%     99.86% # Bytes accessed per row activation
215system.physmem.bytesPerActivate::3072               4      0.01%     99.87% # Bytes accessed per row activation
216system.physmem.bytesPerActivate::3136               2      0.00%     99.87% # Bytes accessed per row activation
217system.physmem.bytesPerActivate::3200               3      0.00%     99.88% # Bytes accessed per row activation
218system.physmem.bytesPerActivate::3264               4      0.01%     99.88% # Bytes accessed per row activation
219system.physmem.bytesPerActivate::3328               5      0.01%     99.89% # Bytes accessed per row activation
220system.physmem.bytesPerActivate::3392               2      0.00%     99.89% # Bytes accessed per row activation
221system.physmem.bytesPerActivate::3456               1      0.00%     99.89% # Bytes accessed per row activation
222system.physmem.bytesPerActivate::3520               4      0.01%     99.90% # Bytes accessed per row activation
223system.physmem.bytesPerActivate::3584               4      0.01%     99.91% # Bytes accessed per row activation
224system.physmem.bytesPerActivate::3648               3      0.00%     99.91% # Bytes accessed per row activation
225system.physmem.bytesPerActivate::3712               2      0.00%     99.91% # Bytes accessed per row activation
226system.physmem.bytesPerActivate::3776               4      0.01%     99.92% # Bytes accessed per row activation
227system.physmem.bytesPerActivate::3904               1      0.00%     99.92% # Bytes accessed per row activation
228system.physmem.bytesPerActivate::3968               1      0.00%     99.92% # Bytes accessed per row activation
229system.physmem.bytesPerActivate::4032               2      0.00%     99.92% # Bytes accessed per row activation
230system.physmem.bytesPerActivate::4096               2      0.00%     99.93% # Bytes accessed per row activation
231system.physmem.bytesPerActivate::4160               1      0.00%     99.93% # Bytes accessed per row activation
232system.physmem.bytesPerActivate::4224               2      0.00%     99.93% # Bytes accessed per row activation
233system.physmem.bytesPerActivate::4352               1      0.00%     99.93% # Bytes accessed per row activation
234system.physmem.bytesPerActivate::4416               4      0.01%     99.94% # Bytes accessed per row activation
235system.physmem.bytesPerActivate::4480               1      0.00%     99.94% # Bytes accessed per row activation
236system.physmem.bytesPerActivate::4544               3      0.00%     99.95% # Bytes accessed per row activation
237system.physmem.bytesPerActivate::4608               1      0.00%     99.95% # Bytes accessed per row activation
238system.physmem.bytesPerActivate::4672               3      0.00%     99.95% # Bytes accessed per row activation
239system.physmem.bytesPerActivate::4736               1      0.00%     99.95% # Bytes accessed per row activation
240system.physmem.bytesPerActivate::4800               4      0.01%     99.96% # Bytes accessed per row activation
241system.physmem.bytesPerActivate::4864               4      0.01%     99.96% # Bytes accessed per row activation
242system.physmem.bytesPerActivate::4928               6      0.01%     99.97% # Bytes accessed per row activation
243system.physmem.bytesPerActivate::4992               8      0.01%     99.98% # Bytes accessed per row activation
244system.physmem.bytesPerActivate::5056               4      0.01%     99.99% # Bytes accessed per row activation
245system.physmem.bytesPerActivate::5120               4      0.01%    100.00% # Bytes accessed per row activation
246system.physmem.bytesPerActivate::5248               1      0.00%    100.00% # Bytes accessed per row activation
247system.physmem.bytesPerActivate::5376               1      0.00%    100.00% # Bytes accessed per row activation
248system.physmem.bytesPerActivate::5504               1      0.00%    100.00% # Bytes accessed per row activation
249system.physmem.bytesPerActivate::total          69151                       # Bytes accessed per row activation
250system.physmem.totQLat                     1733842500                       # Total ticks spent queuing
251system.physmem.totMemAccLat                4938805000                       # Total ticks spent from burst creation until serviced by the DRAM
252system.physmem.totBusLat                    740715000                       # Total ticks spent in databus transfers
253system.physmem.totBankLat                  2464247500                       # Total ticks spent accessing banks
254system.physmem.avgQLat                       11703.84                       # Average queueing delay per DRAM burst
255system.physmem.avgBankLat                    16634.25                       # Average bank access latency per DRAM burst
256system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
257system.physmem.avgMemAccLat                  33338.09                       # Average memory access latency per DRAM burst
258system.physmem.avgRdBW                          46.78                       # Average DRAM read bandwidth in MiByte/s
259system.physmem.avgWrBW                          30.83                       # Average achieved write bandwidth in MiByte/s
260system.physmem.avgRdBWSys                       46.80                       # Average system read bandwidth in MiByte/s
261system.physmem.avgWrBWSys                       30.83                       # Average system write bandwidth in MiByte/s
262system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
263system.physmem.busUtil                           0.61                       # Data bus utilization in percentage
264system.physmem.busUtilRead                       0.37                       # Data bus utilization in percentage for reads
265system.physmem.busUtilWrite                      0.24                       # Data bus utilization in percentage for writes
266system.physmem.avgRdQLen                         0.02                       # Average read queue length when enqueuing
267system.physmem.avgWrQLen                         8.92                       # Average write queue length when enqueuing
268system.physmem.readRowHits                     118670                       # Number of row buffer hits during reads
269system.physmem.writeRowHits                     57965                       # Number of row buffer hits during writes
270system.physmem.readRowHitRate                   80.11                       # Row buffer hit rate for reads
271system.physmem.writeRowHitRate                  59.36                       # Row buffer hit rate for writes
272system.physmem.avgGap                       824418.69                       # Average gap between requests
273system.physmem.pageHitRate                      71.86                       # Row buffer hit rate, read and write combined
274system.physmem.prechargeAllPercent               4.58                       # Percentage of time for which DRAM has all the banks in precharge state
275system.membus.throughput                     77630410                       # Throughput (bytes/s)
276system.membus.trans_dist::ReadReq               46935                       # Transaction distribution
277system.membus.trans_dist::ReadResp              46935                       # Transaction distribution
278system.membus.trans_dist::Writeback             97653                       # Transaction distribution
279system.membus.trans_dist::UpgradeReq                7                       # Transaction distribution
280system.membus.trans_dist::UpgradeResp               7                       # Transaction distribution
281system.membus.trans_dist::ReadExReq            101278                       # Transaction distribution
282system.membus.trans_dist::ReadExResp           101278                       # Transaction distribution
283system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       394093                       # Packet count per connected master and slave (bytes)
284system.membus.pkt_count::total                 394093                       # Packet count per connected master and slave (bytes)
285system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     15735424                       # Cumulative packet size per connected master and slave (bytes)
286system.membus.tot_pkt_size::total            15735424                       # Cumulative packet size per connected master and slave (bytes)
287system.membus.data_through_bus               15735424                       # Total data (bytes)
288system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
289system.membus.reqLayer0.occupancy          1083458000                       # Layer occupancy (ticks)
290system.membus.reqLayer0.utilization               0.5                       # Layer utilization (%)
291system.membus.respLayer1.occupancy         1398218993                       # Layer occupancy (ticks)
292system.membus.respLayer1.utilization              0.7                       # Layer utilization (%)
293system.cpu_clk_domain.clock                       500                       # Clock period in ticks
294system.cpu.branchPred.lookups               182767812                       # Number of BP lookups
295system.cpu.branchPred.condPredicted         143090812                       # Number of conditional branches predicted
296system.cpu.branchPred.condIncorrect           7262422                       # Number of conditional branches incorrect
297system.cpu.branchPred.BTBLookups             93142512                       # Number of BTB lookups
298system.cpu.branchPred.BTBHits                87193307                       # Number of BTB hits
299system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
300system.cpu.branchPred.BTBHitPct             93.612793                       # BTB Hit Percentage
301system.cpu.branchPred.usedRAS                12680291                       # Number of times the RAS was used to get a target.
302system.cpu.branchPred.RASInCorrect             116092                       # Number of incorrect RAS predictions.
303system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
304system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
305system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
306system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
307system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
308system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
309system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
310system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
311system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
312system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
313system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
314system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
315system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
316system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
317system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
318system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
319system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
320system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
321system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
322system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
323system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
324system.cpu.dtb.inst_hits                            0                       # ITB inst hits
325system.cpu.dtb.inst_misses                          0                       # ITB inst misses
326system.cpu.dtb.read_hits                            0                       # DTB read hits
327system.cpu.dtb.read_misses                          0                       # DTB read misses
328system.cpu.dtb.write_hits                           0                       # DTB write hits
329system.cpu.dtb.write_misses                         0                       # DTB write misses
330system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
331system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
332system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
333system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
334system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
335system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
336system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
337system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
338system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
339system.cpu.dtb.read_accesses                        0                       # DTB read accesses
340system.cpu.dtb.write_accesses                       0                       # DTB write accesses
341system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
342system.cpu.dtb.hits                                 0                       # DTB hits
343system.cpu.dtb.misses                               0                       # DTB misses
344system.cpu.dtb.accesses                             0                       # DTB accesses
345system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
346system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
347system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
348system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
349system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
350system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
351system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
352system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
353system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
354system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
355system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
356system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
357system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
358system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
359system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
360system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
361system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
362system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
363system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
364system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
365system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
366system.cpu.itb.inst_hits                            0                       # ITB inst hits
367system.cpu.itb.inst_misses                          0                       # ITB inst misses
368system.cpu.itb.read_hits                            0                       # DTB read hits
369system.cpu.itb.read_misses                          0                       # DTB read misses
370system.cpu.itb.write_hits                           0                       # DTB write hits
371system.cpu.itb.write_misses                         0                       # DTB write misses
372system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
373system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
374system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
375system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
376system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
377system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
378system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
379system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
380system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
381system.cpu.itb.read_accesses                        0                       # DTB read accesses
382system.cpu.itb.write_accesses                       0                       # DTB write accesses
383system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
384system.cpu.itb.hits                                 0                       # DTB hits
385system.cpu.itb.misses                               0                       # DTB misses
386system.cpu.itb.accesses                             0                       # DTB accesses
387system.cpu.workload.num_syscalls                  548                       # Number of system calls
388system.cpu.numCycles                        405393300                       # number of cpu cycles simulated
389system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
390system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
391system.cpu.fetch.icacheStallCycles          119358761                       # Number of cycles fetch is stalled on an Icache miss
392system.cpu.fetch.Insts                      761461935                       # Number of instructions fetch has processed
393system.cpu.fetch.Branches                   182767812                       # Number of branches that fetch encountered
394system.cpu.fetch.predictedBranches           99873598                       # Number of branches that fetch has predicted taken
395system.cpu.fetch.Cycles                     170116443                       # Number of cycles fetch has run and was not squashing or blocked
396system.cpu.fetch.SquashCycles                35667741                       # Number of cycles fetch has spent squashing
397system.cpu.fetch.BlockedCycles               77537943                       # Number of cycles fetch has spent blocked
398system.cpu.fetch.MiscStallCycles                   37                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
399system.cpu.fetch.PendingTrapStallCycles           427                       # Number of stall cycles due to pending traps
400system.cpu.fetch.IcacheWaitRetryStallCycles           15                       # Number of stall cycles due to full MSHR
401system.cpu.fetch.CacheLines                 114511433                       # Number of cache lines fetched
402system.cpu.fetch.IcacheSquashes               2436940                       # Number of outstanding Icache misses that were squashed
403system.cpu.fetch.rateDist::samples          394614975                       # Number of instructions fetched each cycle (Total)
404system.cpu.fetch.rateDist::mean              2.164245                       # Number of instructions fetched each cycle (Total)
405system.cpu.fetch.rateDist::stdev             2.986660                       # Number of instructions fetched each cycle (Total)
406system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
407system.cpu.fetch.rateDist::0                224511182     56.89%     56.89% # Number of instructions fetched each cycle (Total)
408system.cpu.fetch.rateDist::1                 14185619      3.59%     60.49% # Number of instructions fetched each cycle (Total)
409system.cpu.fetch.rateDist::2                 22882928      5.80%     66.29% # Number of instructions fetched each cycle (Total)
410system.cpu.fetch.rateDist::3                 22735959      5.76%     72.05% # Number of instructions fetched each cycle (Total)
411system.cpu.fetch.rateDist::4                 20902964      5.30%     77.35% # Number of instructions fetched each cycle (Total)
412system.cpu.fetch.rateDist::5                 11599090      2.94%     80.29% # Number of instructions fetched each cycle (Total)
413system.cpu.fetch.rateDist::6                 13052635      3.31%     83.59% # Number of instructions fetched each cycle (Total)
414system.cpu.fetch.rateDist::7                 11995684      3.04%     86.63% # Number of instructions fetched each cycle (Total)
415system.cpu.fetch.rateDist::8                 52748914     13.37%    100.00% # Number of instructions fetched each cycle (Total)
416system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
417system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
418system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
419system.cpu.fetch.rateDist::total            394614975                       # Number of instructions fetched each cycle (Total)
420system.cpu.fetch.branchRate                  0.450841                       # Number of branch fetches per cycle
421system.cpu.fetch.rate                        1.878329                       # Number of inst fetches per cycle
422system.cpu.decode.IdleCycles                129045860                       # Number of cycles decode is idle
423system.cpu.decode.BlockedCycles              73029235                       # Number of cycles decode is blocked
424system.cpu.decode.RunCycles                 158776788                       # Number of cycles decode is running
425system.cpu.decode.UnblockCycles               6235766                       # Number of cycles decode is unblocking
426system.cpu.decode.SquashCycles               27527326                       # Number of cycles decode is squashing
427system.cpu.decode.BranchResolved             26113836                       # Number of times decode resolved a branch
428system.cpu.decode.BranchMispred                 76704                       # Number of times decode detected a branch misprediction
429system.cpu.decode.DecodedInsts              825433505                       # Number of instructions handled by decode
430system.cpu.decode.SquashedInsts                295928                       # Number of squashed instructions handled by decode
431system.cpu.rename.SquashCycles               27527326                       # Number of cycles rename is squashing
432system.cpu.rename.IdleCycles                135634392                       # Number of cycles rename is idle
433system.cpu.rename.BlockCycles                10115343                       # Number of cycles rename is blocking
434system.cpu.rename.serializeStallCycles       47882338                       # count of cycles rename stalled for serializing inst
435system.cpu.rename.RunCycles                 158241210                       # Number of cycles rename is running
436system.cpu.rename.UnblockCycles              15214366                       # Number of cycles rename is unblocking
437system.cpu.rename.RenamedInsts              800503248                       # Number of instructions processed by rename
438system.cpu.rename.ROBFullEvents                  1357                       # Number of times rename has blocked due to ROB full
439system.cpu.rename.IQFullEvents                3055222                       # Number of times rename has blocked due to IQ full
440system.cpu.rename.LSQFullEvents               8963577                       # Number of times rename has blocked due to LSQ full
441system.cpu.rename.FullRegisterEvents              323                       # Number of times there has been no free registers
442system.cpu.rename.RenamedOperands           954180101                       # Number of destination operands rename has renamed
443system.cpu.rename.RenameLookups            3518022066                       # Number of register rename lookups that rename has made
444system.cpu.rename.int_rename_lookups       3236814887                       # Number of integer rename lookups
445system.cpu.rename.fp_rename_lookups               408                       # Number of floating rename lookups
446system.cpu.rename.CommittedMaps             666252291                       # Number of HB maps that are committed
447system.cpu.rename.UndoneMaps                287927810                       # Number of HB maps that are undone due to squashing
448system.cpu.rename.serializingInsts            2293035                       # count of serializing insts renamed
449system.cpu.rename.tempSerializingInsts        2293033                       # count of temporary serializing insts renamed
450system.cpu.rename.skidInsts                  41823481                       # count of insts added to the skid buffer
451system.cpu.memDep0.insertedLoads            170244853                       # Number of loads inserted to the mem dependence unit.
452system.cpu.memDep0.insertedStores            73468690                       # Number of stores inserted to the mem dependence unit.
453system.cpu.memDep0.conflictingLoads          28584671                       # Number of conflicting loads.
454system.cpu.memDep0.conflictingStores         15947575                       # Number of conflicting stores.
455system.cpu.iq.iqInstsAdded                  754970143                       # Number of instructions added to the IQ (excludes non-spec)
456system.cpu.iq.iqNonSpecInstsAdded             3775446                       # Number of non-speculative instructions added to the IQ
457system.cpu.iq.iqInstsIssued                 665247715                       # Number of instructions issued
458system.cpu.iq.iqSquashedInstsIssued           1368678                       # Number of squashed instructions issued
459system.cpu.iq.iqSquashedInstsExamined       187299729                       # Number of squashed instructions iterated over during squash; mainly for profiling
460system.cpu.iq.iqSquashedOperandsExamined    479807189                       # Number of squashed operands that are examined and possibly removed from graph
461system.cpu.iq.iqSquashedNonSpecRemoved         797814                       # Number of squashed non-spec instructions that were removed
462system.cpu.iq.issued_per_cycle::samples     394614975                       # Number of insts issued each cycle
463system.cpu.iq.issued_per_cycle::mean         1.685815                       # Number of insts issued each cycle
464system.cpu.iq.issued_per_cycle::stdev        1.734907                       # Number of insts issued each cycle
465system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
466system.cpu.iq.issued_per_cycle::0           139112608     35.25%     35.25% # Number of insts issued each cycle
467system.cpu.iq.issued_per_cycle::1            69963718     17.73%     52.98% # Number of insts issued each cycle
468system.cpu.iq.issued_per_cycle::2            71480339     18.11%     71.10% # Number of insts issued each cycle
469system.cpu.iq.issued_per_cycle::3            53412881     13.54%     84.63% # Number of insts issued each cycle
470system.cpu.iq.issued_per_cycle::4            31169155      7.90%     92.53% # Number of insts issued each cycle
471system.cpu.iq.issued_per_cycle::5            15993671      4.05%     96.58% # Number of insts issued each cycle
472system.cpu.iq.issued_per_cycle::6             8759011      2.22%     98.80% # Number of insts issued each cycle
473system.cpu.iq.issued_per_cycle::7             2903101      0.74%     99.54% # Number of insts issued each cycle
474system.cpu.iq.issued_per_cycle::8             1820491      0.46%    100.00% # Number of insts issued each cycle
475system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
476system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
477system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
478system.cpu.iq.issued_per_cycle::total       394614975                       # Number of insts issued each cycle
479system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
480system.cpu.iq.fu_full::IntAlu                  480625      5.03%      5.03% # attempts to use FU when none available
481system.cpu.iq.fu_full::IntMult                      0      0.00%      5.03% # attempts to use FU when none available
482system.cpu.iq.fu_full::IntDiv                       0      0.00%      5.03% # attempts to use FU when none available
483system.cpu.iq.fu_full::FloatAdd                     0      0.00%      5.03% # attempts to use FU when none available
484system.cpu.iq.fu_full::FloatCmp                     0      0.00%      5.03% # attempts to use FU when none available
485system.cpu.iq.fu_full::FloatCvt                     0      0.00%      5.03% # attempts to use FU when none available
486system.cpu.iq.fu_full::FloatMult                    0      0.00%      5.03% # attempts to use FU when none available
487system.cpu.iq.fu_full::FloatDiv                     0      0.00%      5.03% # attempts to use FU when none available
488system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      5.03% # attempts to use FU when none available
489system.cpu.iq.fu_full::SimdAdd                      0      0.00%      5.03% # attempts to use FU when none available
490system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      5.03% # attempts to use FU when none available
491system.cpu.iq.fu_full::SimdAlu                      0      0.00%      5.03% # attempts to use FU when none available
492system.cpu.iq.fu_full::SimdCmp                      0      0.00%      5.03% # attempts to use FU when none available
493system.cpu.iq.fu_full::SimdCvt                      0      0.00%      5.03% # attempts to use FU when none available
494system.cpu.iq.fu_full::SimdMisc                     0      0.00%      5.03% # attempts to use FU when none available
495system.cpu.iq.fu_full::SimdMult                     0      0.00%      5.03% # attempts to use FU when none available
496system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      5.03% # attempts to use FU when none available
497system.cpu.iq.fu_full::SimdShift                    0      0.00%      5.03% # attempts to use FU when none available
498system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      5.03% # attempts to use FU when none available
499system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      5.03% # attempts to use FU when none available
500system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      5.03% # attempts to use FU when none available
501system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      5.03% # attempts to use FU when none available
502system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      5.03% # attempts to use FU when none available
503system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      5.03% # attempts to use FU when none available
504system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      5.03% # attempts to use FU when none available
505system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      5.03% # attempts to use FU when none available
506system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      5.03% # attempts to use FU when none available
507system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      5.03% # attempts to use FU when none available
508system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      5.03% # attempts to use FU when none available
509system.cpu.iq.fu_full::MemRead                6529255     68.28%     73.30% # attempts to use FU when none available
510system.cpu.iq.fu_full::MemWrite               2553152     26.70%    100.00% # attempts to use FU when none available
511system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
512system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
513system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
514system.cpu.iq.FU_type_0::IntAlu             447743251     67.30%     67.30% # Type of FU issued
515system.cpu.iq.FU_type_0::IntMult               383309      0.06%     67.36% # Type of FU issued
516system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.36% # Type of FU issued
517system.cpu.iq.FU_type_0::FloatAdd                  94      0.00%     67.36% # Type of FU issued
518system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.36% # Type of FU issued
519system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.36% # Type of FU issued
520system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.36% # Type of FU issued
521system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.36% # Type of FU issued
522system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.36% # Type of FU issued
523system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.36% # Type of FU issued
524system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.36% # Type of FU issued
525system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.36% # Type of FU issued
526system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.36% # Type of FU issued
527system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.36% # Type of FU issued
528system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.36% # Type of FU issued
529system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.36% # Type of FU issued
530system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.36% # Type of FU issued
531system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.36% # Type of FU issued
532system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.36% # Type of FU issued
533system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.36% # Type of FU issued
534system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.36% # Type of FU issued
535system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.36% # Type of FU issued
536system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.36% # Type of FU issued
537system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.36% # Type of FU issued
538system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.36% # Type of FU issued
539system.cpu.iq.FU_type_0::SimdFloatMisc              3      0.00%     67.36% # Type of FU issued
540system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.36% # Type of FU issued
541system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.36% # Type of FU issued
542system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.36% # Type of FU issued
543system.cpu.iq.FU_type_0::MemRead            153363071     23.05%     90.42% # Type of FU issued
544system.cpu.iq.FU_type_0::MemWrite            63757987      9.58%    100.00% # Type of FU issued
545system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
546system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
547system.cpu.iq.FU_type_0::total              665247715                       # Type of FU issued
548system.cpu.iq.rate                           1.640993                       # Inst issue rate
549system.cpu.iq.fu_busy_cnt                     9563032                       # FU busy when requested
550system.cpu.iq.fu_busy_rate                   0.014375                       # FU busy rate (busy events/executed inst)
551system.cpu.iq.int_inst_queue_reads         1736041890                       # Number of integer instruction queue reads
552system.cpu.iq.int_inst_queue_writes         946851577                       # Number of integer instruction queue writes
553system.cpu.iq.int_inst_queue_wakeup_accesses    645982069                       # Number of integer instruction queue wakeup accesses
554system.cpu.iq.fp_inst_queue_reads                 225                       # Number of floating instruction queue reads
555system.cpu.iq.fp_inst_queue_writes                304                       # Number of floating instruction queue writes
556system.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
557system.cpu.iq.int_alu_accesses              674810634                       # Number of integer alu accesses
558system.cpu.iq.fp_alu_accesses                     113                       # Number of floating point alu accesses
559system.cpu.iew.lsq.thread0.forwLoads          8546846                       # Number of loads that had data forwarded from stores
560system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
561system.cpu.iew.lsq.thread0.squashedLoads     44215298                       # Number of loads squashed
562system.cpu.iew.lsq.thread0.ignoredResponses        41270                       # Number of memory responses ignored because the instruction is squashed
563system.cpu.iew.lsq.thread0.memOrderViolation       810207                       # Number of memory ordering violations
564system.cpu.iew.lsq.thread0.squashedStores     16608213                       # Number of stores squashed
565system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
566system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
567system.cpu.iew.lsq.thread0.rescheduledLoads        19520                       # Number of loads that were rescheduled
568system.cpu.iew.lsq.thread0.cacheBlocked          8279                       # Number of times an access to memory failed due to the cache being blocked
569system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
570system.cpu.iew.iewSquashCycles               27527326                       # Number of cycles IEW is squashing
571system.cpu.iew.iewBlockCycles                 5271033                       # Number of cycles IEW is blocking
572system.cpu.iew.iewUnblockCycles                384981                       # Number of cycles IEW is unblocking
573system.cpu.iew.iewDispatchedInsts           760303523                       # Number of instructions dispatched to IQ
574system.cpu.iew.iewDispSquashedInsts           1119045                       # Number of squashed instructions skipped by dispatch
575system.cpu.iew.iewDispLoadInsts             170244853                       # Number of dispatched load instructions
576system.cpu.iew.iewDispStoreInsts             73468690                       # Number of dispatched store instructions
577system.cpu.iew.iewDispNonSpecInsts            2286904                       # Number of dispatched non-speculative instructions
578system.cpu.iew.iewIQFullEvents                 219731                       # Number of times the IQ has become full, causing a stall
579system.cpu.iew.iewLSQFullEvents                 11453                       # Number of times the LSQ has become full, causing a stall
580system.cpu.iew.memOrderViolationEvents         810207                       # Number of memory order violations
581system.cpu.iew.predictedTakenIncorrect        4335544                       # Number of branches that were predicted taken incorrectly
582system.cpu.iew.predictedNotTakenIncorrect      4001823                       # Number of branches that were predicted not taken incorrectly
583system.cpu.iew.branchMispredicts              8337367                       # Number of branch mispredicts detected at execute
584system.cpu.iew.iewExecutedInsts             655831134                       # Number of executed instructions
585system.cpu.iew.iewExecLoadInsts             150081839                       # Number of load instructions executed
586system.cpu.iew.iewExecSquashedInsts           9416581                       # Number of squashed instructions skipped in execute
587system.cpu.iew.exec_swp                             0                       # number of swp insts executed
588system.cpu.iew.exec_nop                       1557934                       # number of nop insts executed
589system.cpu.iew.exec_refs                    212547196                       # number of memory reference insts executed
590system.cpu.iew.exec_branches                138487054                       # Number of branches executed
591system.cpu.iew.exec_stores                   62465357                       # Number of stores executed
592system.cpu.iew.exec_rate                     1.617765                       # Inst execution rate
593system.cpu.iew.wb_sent                      650951989                       # cumulative count of insts sent to commit
594system.cpu.iew.wb_count                     645982085                       # cumulative count of insts written-back
595system.cpu.iew.wb_producers                 374676308                       # num instructions producing a value
596system.cpu.iew.wb_consumers                 646230138                       # num instructions consuming a value
597system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
598system.cpu.iew.wb_rate                       1.593470                       # insts written-back per cycle
599system.cpu.iew.wb_fanout                     0.579788                       # average fanout of values written-back
600system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
601system.cpu.commit.commitSquashedInsts       189364408                       # The number of squashed insts skipped by commit
602system.cpu.commit.commitNonSpecStalls         2977632                       # The number of times commit has been forced to stall to communicate backwards
603system.cpu.commit.branchMispredicts           7188399                       # The number of times a branch was mispredicted
604system.cpu.commit.committed_per_cycle::samples    367087649                       # Number of insts commited each cycle
605system.cpu.commit.committed_per_cycle::mean     1.555400                       # Number of insts commited each cycle
606system.cpu.commit.committed_per_cycle::stdev     2.230509                       # Number of insts commited each cycle
607system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
608system.cpu.commit.committed_per_cycle::0    159393543     43.42%     43.42% # Number of insts commited each cycle
609system.cpu.commit.committed_per_cycle::1     98511772     26.84%     70.26% # Number of insts commited each cycle
610system.cpu.commit.committed_per_cycle::2     33830447      9.22%     79.47% # Number of insts commited each cycle
611system.cpu.commit.committed_per_cycle::3     18783252      5.12%     84.59% # Number of insts commited each cycle
612system.cpu.commit.committed_per_cycle::4     16176645      4.41%     89.00% # Number of insts commited each cycle
613system.cpu.commit.committed_per_cycle::5      7442765      2.03%     91.02% # Number of insts commited each cycle
614system.cpu.commit.committed_per_cycle::6      6952611      1.89%     92.92% # Number of insts commited each cycle
615system.cpu.commit.committed_per_cycle::7      3163238      0.86%     93.78% # Number of insts commited each cycle
616system.cpu.commit.committed_per_cycle::8     22833376      6.22%    100.00% # Number of insts commited each cycle
617system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
618system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
619system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
620system.cpu.commit.committed_per_cycle::total    367087649                       # Number of insts commited each cycle
621system.cpu.commit.committedInsts            506581607                       # Number of instructions committed
622system.cpu.commit.committedOps              570968167                       # Number of ops (including micro ops) committed
623system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
624system.cpu.commit.refs                      182890032                       # Number of memory references committed
625system.cpu.commit.loads                     126029555                       # Number of loads committed
626system.cpu.commit.membars                     1488542                       # Number of memory barriers committed
627system.cpu.commit.branches                  121548301                       # Number of branches committed
628system.cpu.commit.fp_insts                         16                       # Number of committed floating point instructions.
629system.cpu.commit.int_insts                 470727693                       # Number of committed integer instructions.
630system.cpu.commit.function_calls              9757362                       # Number of function calls committed.
631system.cpu.commit.bw_lim_events              22833376                       # number cycles where commit BW limit reached
632system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
633system.cpu.rob.rob_reads                   1104579710                       # The number of ROB reads
634system.cpu.rob.rob_writes                  1548313166                       # The number of ROB writes
635system.cpu.timesIdled                          328667                       # Number of times that the entire CPU went into an idle state and unscheduled itself
636system.cpu.idleCycles                        10778325                       # Total number of cycles that the CPU has spent unscheduled due to idling
637system.cpu.committedInsts                   505237723                       # Number of Instructions Simulated
638system.cpu.committedOps                     569624283                       # Number of Ops (including micro ops) Simulated
639system.cpu.committedInsts_total             505237723                       # Number of Instructions Simulated
640system.cpu.cpi                               0.802381                       # CPI: Cycles Per Instruction
641system.cpu.cpi_total                         0.802381                       # CPI: Total CPI of All Threads
642system.cpu.ipc                               1.246290                       # IPC: Instructions Per Cycle
643system.cpu.ipc_total                         1.246290                       # IPC: Total IPC of All Threads
644system.cpu.int_regfile_reads               3058357965                       # number of integer regfile reads
645system.cpu.int_regfile_writes               751931601                       # number of integer regfile writes
646system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
647system.cpu.misc_regfile_reads               237823379                       # number of misc regfile reads
648system.cpu.misc_regfile_writes                2977084                       # number of misc regfile writes
649system.cpu.toL2Bus.throughput               733902057                       # Throughput (bytes/s)
650system.cpu.toL2Bus.trans_dist::ReadReq         864632                       # Transaction distribution
651system.cpu.toL2Bus.trans_dist::ReadResp        864632                       # Transaction distribution
652system.cpu.toL2Bus.trans_dist::Writeback      1110906                       # Transaction distribution
653system.cpu.toL2Bus.trans_dist::UpgradeReq           71                       # Transaction distribution
654system.cpu.toL2Bus.trans_dist::UpgradeResp           71                       # Transaction distribution
655system.cpu.toL2Bus.trans_dist::ReadExReq       348829                       # Transaction distribution
656system.cpu.toL2Bus.trans_dist::ReadExResp       348829                       # Transaction distribution
657system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        33629                       # Packet count per connected master and slave (bytes)
658system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      3504262                       # Packet count per connected master and slave (bytes)
659system.cpu.toL2Bus.pkt_count::total           3537891                       # Packet count per connected master and slave (bytes)
660system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      1073600                       # Cumulative packet size per connected master and slave (bytes)
661system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    147680832                       # Cumulative packet size per connected master and slave (bytes)
662system.cpu.toL2Bus.tot_pkt_size::total      148754432                       # Cumulative packet size per connected master and slave (bytes)
663system.cpu.toL2Bus.data_through_bus         148754432                       # Total data (bytes)
664system.cpu.toL2Bus.snoop_data_through_bus         5056                       # Total snoop data (bytes)
665system.cpu.toL2Bus.reqLayer0.occupancy     2273126497                       # Layer occupancy (ticks)
666system.cpu.toL2Bus.reqLayer0.utilization          1.1                       # Layer utilization (%)
667system.cpu.toL2Bus.respLayer0.occupancy      25848480                       # Layer occupancy (ticks)
668system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
669system.cpu.toL2Bus.respLayer1.occupancy    1823961981                       # Layer occupancy (ticks)
670system.cpu.toL2Bus.respLayer1.utilization          0.9                       # Layer utilization (%)
671system.cpu.icache.tags.replacements             14927                       # number of replacements
672system.cpu.icache.tags.tagsinuse          1097.546967                       # Cycle average of tags in use
673system.cpu.icache.tags.total_refs           114490465                       # Total number of references to valid blocks.
674system.cpu.icache.tags.sampled_refs             16785                       # Sample count of references to valid blocks.
675system.cpu.icache.tags.avg_refs           6820.998808                       # Average number of references to valid blocks.
676system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
677system.cpu.icache.tags.occ_blocks::cpu.inst  1097.546967                       # Average occupied blocks per requestor
678system.cpu.icache.tags.occ_percent::cpu.inst     0.535912                       # Average percentage of cache occupancy
679system.cpu.icache.tags.occ_percent::total     0.535912                       # Average percentage of cache occupancy
680system.cpu.icache.tags.occ_task_id_blocks::1024         1858                       # Occupied blocks per task id
681system.cpu.icache.tags.age_task_id_blocks_1024::0           40                       # Occupied blocks per task id
682system.cpu.icache.tags.age_task_id_blocks_1024::1           58                       # Occupied blocks per task id
683system.cpu.icache.tags.age_task_id_blocks_1024::2           78                       # Occupied blocks per task id
684system.cpu.icache.tags.age_task_id_blocks_1024::3          302                       # Occupied blocks per task id
685system.cpu.icache.tags.age_task_id_blocks_1024::4         1380                       # Occupied blocks per task id
686system.cpu.icache.tags.occ_task_id_percent::1024     0.907227                       # Percentage of cache occupancy per task id
687system.cpu.icache.tags.tag_accesses         229039718                       # Number of tag accesses
688system.cpu.icache.tags.data_accesses        229039718                       # Number of data accesses
689system.cpu.icache.ReadReq_hits::cpu.inst    114490465                       # number of ReadReq hits
690system.cpu.icache.ReadReq_hits::total       114490465                       # number of ReadReq hits
691system.cpu.icache.demand_hits::cpu.inst     114490465                       # number of demand (read+write) hits
692system.cpu.icache.demand_hits::total        114490465                       # number of demand (read+write) hits
693system.cpu.icache.overall_hits::cpu.inst    114490465                       # number of overall hits
694system.cpu.icache.overall_hits::total       114490465                       # number of overall hits
695system.cpu.icache.ReadReq_misses::cpu.inst        20967                       # number of ReadReq misses
696system.cpu.icache.ReadReq_misses::total         20967                       # number of ReadReq misses
697system.cpu.icache.demand_misses::cpu.inst        20967                       # number of demand (read+write) misses
698system.cpu.icache.demand_misses::total          20967                       # number of demand (read+write) misses
699system.cpu.icache.overall_misses::cpu.inst        20967                       # number of overall misses
700system.cpu.icache.overall_misses::total         20967                       # number of overall misses
701system.cpu.icache.ReadReq_miss_latency::cpu.inst    566965977                       # number of ReadReq miss cycles
702system.cpu.icache.ReadReq_miss_latency::total    566965977                       # number of ReadReq miss cycles
703system.cpu.icache.demand_miss_latency::cpu.inst    566965977                       # number of demand (read+write) miss cycles
704system.cpu.icache.demand_miss_latency::total    566965977                       # number of demand (read+write) miss cycles
705system.cpu.icache.overall_miss_latency::cpu.inst    566965977                       # number of overall miss cycles
706system.cpu.icache.overall_miss_latency::total    566965977                       # number of overall miss cycles
707system.cpu.icache.ReadReq_accesses::cpu.inst    114511432                       # number of ReadReq accesses(hits+misses)
708system.cpu.icache.ReadReq_accesses::total    114511432                       # number of ReadReq accesses(hits+misses)
709system.cpu.icache.demand_accesses::cpu.inst    114511432                       # number of demand (read+write) accesses
710system.cpu.icache.demand_accesses::total    114511432                       # number of demand (read+write) accesses
711system.cpu.icache.overall_accesses::cpu.inst    114511432                       # number of overall (read+write) accesses
712system.cpu.icache.overall_accesses::total    114511432                       # number of overall (read+write) accesses
713system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000183                       # miss rate for ReadReq accesses
714system.cpu.icache.ReadReq_miss_rate::total     0.000183                       # miss rate for ReadReq accesses
715system.cpu.icache.demand_miss_rate::cpu.inst     0.000183                       # miss rate for demand accesses
716system.cpu.icache.demand_miss_rate::total     0.000183                       # miss rate for demand accesses
717system.cpu.icache.overall_miss_rate::cpu.inst     0.000183                       # miss rate for overall accesses
718system.cpu.icache.overall_miss_rate::total     0.000183                       # miss rate for overall accesses
719system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27040.872657                       # average ReadReq miss latency
720system.cpu.icache.ReadReq_avg_miss_latency::total 27040.872657                       # average ReadReq miss latency
721system.cpu.icache.demand_avg_miss_latency::cpu.inst 27040.872657                       # average overall miss latency
722system.cpu.icache.demand_avg_miss_latency::total 27040.872657                       # average overall miss latency
723system.cpu.icache.overall_avg_miss_latency::cpu.inst 27040.872657                       # average overall miss latency
724system.cpu.icache.overall_avg_miss_latency::total 27040.872657                       # average overall miss latency
725system.cpu.icache.blocked_cycles::no_mshrs         1029                       # number of cycles access was blocked
726system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
727system.cpu.icache.blocked::no_mshrs                12                       # number of cycles access was blocked
728system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
729system.cpu.icache.avg_blocked_cycles::no_mshrs    85.750000                       # average number of cycles each access was blocked
730system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
731system.cpu.icache.fast_writes                       0                       # number of fast writes performed
732system.cpu.icache.cache_copies                      0                       # number of cache copies performed
733system.cpu.icache.ReadReq_mshr_hits::cpu.inst         4113                       # number of ReadReq MSHR hits
734system.cpu.icache.ReadReq_mshr_hits::total         4113                       # number of ReadReq MSHR hits
735system.cpu.icache.demand_mshr_hits::cpu.inst         4113                       # number of demand (read+write) MSHR hits
736system.cpu.icache.demand_mshr_hits::total         4113                       # number of demand (read+write) MSHR hits
737system.cpu.icache.overall_mshr_hits::cpu.inst         4113                       # number of overall MSHR hits
738system.cpu.icache.overall_mshr_hits::total         4113                       # number of overall MSHR hits
739system.cpu.icache.ReadReq_mshr_misses::cpu.inst        16854                       # number of ReadReq MSHR misses
740system.cpu.icache.ReadReq_mshr_misses::total        16854                       # number of ReadReq MSHR misses
741system.cpu.icache.demand_mshr_misses::cpu.inst        16854                       # number of demand (read+write) MSHR misses
742system.cpu.icache.demand_mshr_misses::total        16854                       # number of demand (read+write) MSHR misses
743system.cpu.icache.overall_mshr_misses::cpu.inst        16854                       # number of overall MSHR misses
744system.cpu.icache.overall_mshr_misses::total        16854                       # number of overall MSHR misses
745system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    413760769                       # number of ReadReq MSHR miss cycles
746system.cpu.icache.ReadReq_mshr_miss_latency::total    413760769                       # number of ReadReq MSHR miss cycles
747system.cpu.icache.demand_mshr_miss_latency::cpu.inst    413760769                       # number of demand (read+write) MSHR miss cycles
748system.cpu.icache.demand_mshr_miss_latency::total    413760769                       # number of demand (read+write) MSHR miss cycles
749system.cpu.icache.overall_mshr_miss_latency::cpu.inst    413760769                       # number of overall MSHR miss cycles
750system.cpu.icache.overall_mshr_miss_latency::total    413760769                       # number of overall MSHR miss cycles
751system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000147                       # mshr miss rate for ReadReq accesses
752system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000147                       # mshr miss rate for ReadReq accesses
753system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000147                       # mshr miss rate for demand accesses
754system.cpu.icache.demand_mshr_miss_rate::total     0.000147                       # mshr miss rate for demand accesses
755system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000147                       # mshr miss rate for overall accesses
756system.cpu.icache.overall_mshr_miss_rate::total     0.000147                       # mshr miss rate for overall accesses
757system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 24549.707429                       # average ReadReq mshr miss latency
758system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 24549.707429                       # average ReadReq mshr miss latency
759system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 24549.707429                       # average overall mshr miss latency
760system.cpu.icache.demand_avg_mshr_miss_latency::total 24549.707429                       # average overall mshr miss latency
761system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 24549.707429                       # average overall mshr miss latency
762system.cpu.icache.overall_avg_mshr_miss_latency::total 24549.707429                       # average overall mshr miss latency
763system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
764system.cpu.l2cache.tags.replacements           115464                       # number of replacements
765system.cpu.l2cache.tags.tagsinuse        27088.798678                       # Cycle average of tags in use
766system.cpu.l2cache.tags.total_refs            1780777                       # Total number of references to valid blocks.
767system.cpu.l2cache.tags.sampled_refs           146712                       # Sample count of references to valid blocks.
768system.cpu.l2cache.tags.avg_refs            12.137910                       # Average number of references to valid blocks.
769system.cpu.l2cache.tags.warmup_cycle     102535173000                       # Cycle when the warmup percentage was hit.
770system.cpu.l2cache.tags.occ_blocks::writebacks 23012.092696                       # Average occupied blocks per requestor
771system.cpu.l2cache.tags.occ_blocks::cpu.inst   360.882153                       # Average occupied blocks per requestor
772system.cpu.l2cache.tags.occ_blocks::cpu.data  3715.823828                       # Average occupied blocks per requestor
773system.cpu.l2cache.tags.occ_percent::writebacks     0.702273                       # Average percentage of cache occupancy
774system.cpu.l2cache.tags.occ_percent::cpu.inst     0.011013                       # Average percentage of cache occupancy
775system.cpu.l2cache.tags.occ_percent::cpu.data     0.113398                       # Average percentage of cache occupancy
776system.cpu.l2cache.tags.occ_percent::total     0.826685                       # Average percentage of cache occupancy
777system.cpu.l2cache.tags.occ_task_id_blocks::1024        31248                       # Occupied blocks per task id
778system.cpu.l2cache.tags.age_task_id_blocks_1024::0           69                       # Occupied blocks per task id
779system.cpu.l2cache.tags.age_task_id_blocks_1024::1            2                       # Occupied blocks per task id
780system.cpu.l2cache.tags.age_task_id_blocks_1024::2         2200                       # Occupied blocks per task id
781system.cpu.l2cache.tags.age_task_id_blocks_1024::3         7669                       # Occupied blocks per task id
782system.cpu.l2cache.tags.age_task_id_blocks_1024::4        21308                       # Occupied blocks per task id
783system.cpu.l2cache.tags.occ_task_id_percent::1024     0.953613                       # Percentage of cache occupancy per task id
784system.cpu.l2cache.tags.tag_accesses         19090479                       # Number of tag accesses
785system.cpu.l2cache.tags.data_accesses        19090479                       # Number of data accesses
786system.cpu.l2cache.ReadReq_hits::cpu.inst        13395                       # number of ReadReq hits
787system.cpu.l2cache.ReadReq_hits::cpu.data       804194                       # number of ReadReq hits
788system.cpu.l2cache.ReadReq_hits::total         817589                       # number of ReadReq hits
789system.cpu.l2cache.Writeback_hits::writebacks      1110906                       # number of Writeback hits
790system.cpu.l2cache.Writeback_hits::total      1110906                       # number of Writeback hits
791system.cpu.l2cache.UpgradeReq_hits::cpu.data           66                       # number of UpgradeReq hits
792system.cpu.l2cache.UpgradeReq_hits::total           66                       # number of UpgradeReq hits
793system.cpu.l2cache.ReadExReq_hits::cpu.data       247549                       # number of ReadExReq hits
794system.cpu.l2cache.ReadExReq_hits::total       247549                       # number of ReadExReq hits
795system.cpu.l2cache.demand_hits::cpu.inst        13395                       # number of demand (read+write) hits
796system.cpu.l2cache.demand_hits::cpu.data      1051743                       # number of demand (read+write) hits
797system.cpu.l2cache.demand_hits::total         1065138                       # number of demand (read+write) hits
798system.cpu.l2cache.overall_hits::cpu.inst        13395                       # number of overall hits
799system.cpu.l2cache.overall_hits::cpu.data      1051743                       # number of overall hits
800system.cpu.l2cache.overall_hits::total        1065138                       # number of overall hits
801system.cpu.l2cache.ReadReq_misses::cpu.inst         3380                       # number of ReadReq misses
802system.cpu.l2cache.ReadReq_misses::cpu.data        43584                       # number of ReadReq misses
803system.cpu.l2cache.ReadReq_misses::total        46964                       # number of ReadReq misses
804system.cpu.l2cache.UpgradeReq_misses::cpu.data            5                       # number of UpgradeReq misses
805system.cpu.l2cache.UpgradeReq_misses::total            5                       # number of UpgradeReq misses
806system.cpu.l2cache.ReadExReq_misses::cpu.data       101280                       # number of ReadExReq misses
807system.cpu.l2cache.ReadExReq_misses::total       101280                       # number of ReadExReq misses
808system.cpu.l2cache.demand_misses::cpu.inst         3380                       # number of demand (read+write) misses
809system.cpu.l2cache.demand_misses::cpu.data       144864                       # number of demand (read+write) misses
810system.cpu.l2cache.demand_misses::total        148244                       # number of demand (read+write) misses
811system.cpu.l2cache.overall_misses::cpu.inst         3380                       # number of overall misses
812system.cpu.l2cache.overall_misses::cpu.data       144864                       # number of overall misses
813system.cpu.l2cache.overall_misses::total       148244                       # number of overall misses
814system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    262616000                       # number of ReadReq miss cycles
815system.cpu.l2cache.ReadReq_miss_latency::cpu.data   3492071500                       # number of ReadReq miss cycles
816system.cpu.l2cache.ReadReq_miss_latency::total   3754687500                       # number of ReadReq miss cycles
817system.cpu.l2cache.ReadExReq_miss_latency::cpu.data   7549884498                       # number of ReadExReq miss cycles
818system.cpu.l2cache.ReadExReq_miss_latency::total   7549884498                       # number of ReadExReq miss cycles
819system.cpu.l2cache.demand_miss_latency::cpu.inst    262616000                       # number of demand (read+write) miss cycles
820system.cpu.l2cache.demand_miss_latency::cpu.data  11041955998                       # number of demand (read+write) miss cycles
821system.cpu.l2cache.demand_miss_latency::total  11304571998                       # number of demand (read+write) miss cycles
822system.cpu.l2cache.overall_miss_latency::cpu.inst    262616000                       # number of overall miss cycles
823system.cpu.l2cache.overall_miss_latency::cpu.data  11041955998                       # number of overall miss cycles
824system.cpu.l2cache.overall_miss_latency::total  11304571998                       # number of overall miss cycles
825system.cpu.l2cache.ReadReq_accesses::cpu.inst        16775                       # number of ReadReq accesses(hits+misses)
826system.cpu.l2cache.ReadReq_accesses::cpu.data       847778                       # number of ReadReq accesses(hits+misses)
827system.cpu.l2cache.ReadReq_accesses::total       864553                       # number of ReadReq accesses(hits+misses)
828system.cpu.l2cache.Writeback_accesses::writebacks      1110906                       # number of Writeback accesses(hits+misses)
829system.cpu.l2cache.Writeback_accesses::total      1110906                       # number of Writeback accesses(hits+misses)
830system.cpu.l2cache.UpgradeReq_accesses::cpu.data           71                       # number of UpgradeReq accesses(hits+misses)
831system.cpu.l2cache.UpgradeReq_accesses::total           71                       # number of UpgradeReq accesses(hits+misses)
832system.cpu.l2cache.ReadExReq_accesses::cpu.data       348829                       # number of ReadExReq accesses(hits+misses)
833system.cpu.l2cache.ReadExReq_accesses::total       348829                       # number of ReadExReq accesses(hits+misses)
834system.cpu.l2cache.demand_accesses::cpu.inst        16775                       # number of demand (read+write) accesses
835system.cpu.l2cache.demand_accesses::cpu.data      1196607                       # number of demand (read+write) accesses
836system.cpu.l2cache.demand_accesses::total      1213382                       # number of demand (read+write) accesses
837system.cpu.l2cache.overall_accesses::cpu.inst        16775                       # number of overall (read+write) accesses
838system.cpu.l2cache.overall_accesses::cpu.data      1196607                       # number of overall (read+write) accesses
839system.cpu.l2cache.overall_accesses::total      1213382                       # number of overall (read+write) accesses
840system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.201490                       # miss rate for ReadReq accesses
841system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.051410                       # miss rate for ReadReq accesses
842system.cpu.l2cache.ReadReq_miss_rate::total     0.054322                       # miss rate for ReadReq accesses
843system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.070423                       # miss rate for UpgradeReq accesses
844system.cpu.l2cache.UpgradeReq_miss_rate::total     0.070423                       # miss rate for UpgradeReq accesses
845system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.290343                       # miss rate for ReadExReq accesses
846system.cpu.l2cache.ReadExReq_miss_rate::total     0.290343                       # miss rate for ReadExReq accesses
847system.cpu.l2cache.demand_miss_rate::cpu.inst     0.201490                       # miss rate for demand accesses
848system.cpu.l2cache.demand_miss_rate::cpu.data     0.121062                       # miss rate for demand accesses
849system.cpu.l2cache.demand_miss_rate::total     0.122174                       # miss rate for demand accesses
850system.cpu.l2cache.overall_miss_rate::cpu.inst     0.201490                       # miss rate for overall accesses
851system.cpu.l2cache.overall_miss_rate::cpu.data     0.121062                       # miss rate for overall accesses
852system.cpu.l2cache.overall_miss_rate::total     0.122174                       # miss rate for overall accesses
853system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77697.041420                       # average ReadReq miss latency
854system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80122.785885                       # average ReadReq miss latency
855system.cpu.l2cache.ReadReq_avg_miss_latency::total 79948.205008                       # average ReadReq miss latency
856system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74544.673164                       # average ReadExReq miss latency
857system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74544.673164                       # average ReadExReq miss latency
858system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77697.041420                       # average overall miss latency
859system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76222.912511                       # average overall miss latency
860system.cpu.l2cache.demand_avg_miss_latency::total 76256.523016                       # average overall miss latency
861system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77697.041420                       # average overall miss latency
862system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76222.912511                       # average overall miss latency
863system.cpu.l2cache.overall_avg_miss_latency::total 76256.523016                       # average overall miss latency
864system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
865system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
866system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
867system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
868system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
869system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
870system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
871system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
872system.cpu.l2cache.writebacks::writebacks        97653                       # number of writebacks
873system.cpu.l2cache.writebacks::total            97653                       # number of writebacks
874system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            6                       # number of ReadReq MSHR hits
875system.cpu.l2cache.ReadReq_mshr_hits::cpu.data           23                       # number of ReadReq MSHR hits
876system.cpu.l2cache.ReadReq_mshr_hits::total           29                       # number of ReadReq MSHR hits
877system.cpu.l2cache.demand_mshr_hits::cpu.inst            6                       # number of demand (read+write) MSHR hits
878system.cpu.l2cache.demand_mshr_hits::cpu.data           23                       # number of demand (read+write) MSHR hits
879system.cpu.l2cache.demand_mshr_hits::total           29                       # number of demand (read+write) MSHR hits
880system.cpu.l2cache.overall_mshr_hits::cpu.inst            6                       # number of overall MSHR hits
881system.cpu.l2cache.overall_mshr_hits::cpu.data           23                       # number of overall MSHR hits
882system.cpu.l2cache.overall_mshr_hits::total           29                       # number of overall MSHR hits
883system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3374                       # number of ReadReq MSHR misses
884system.cpu.l2cache.ReadReq_mshr_misses::cpu.data        43561                       # number of ReadReq MSHR misses
885system.cpu.l2cache.ReadReq_mshr_misses::total        46935                       # number of ReadReq MSHR misses
886system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            5                       # number of UpgradeReq MSHR misses
887system.cpu.l2cache.UpgradeReq_mshr_misses::total            5                       # number of UpgradeReq MSHR misses
888system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       101280                       # number of ReadExReq MSHR misses
889system.cpu.l2cache.ReadExReq_mshr_misses::total       101280                       # number of ReadExReq MSHR misses
890system.cpu.l2cache.demand_mshr_misses::cpu.inst         3374                       # number of demand (read+write) MSHR misses
891system.cpu.l2cache.demand_mshr_misses::cpu.data       144841                       # number of demand (read+write) MSHR misses
892system.cpu.l2cache.demand_mshr_misses::total       148215                       # number of demand (read+write) MSHR misses
893system.cpu.l2cache.overall_mshr_misses::cpu.inst         3374                       # number of overall MSHR misses
894system.cpu.l2cache.overall_mshr_misses::cpu.data       144841                       # number of overall MSHR misses
895system.cpu.l2cache.overall_mshr_misses::total       148215                       # number of overall MSHR misses
896system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    219732000                       # number of ReadReq MSHR miss cycles
897system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data   2944554000                       # number of ReadReq MSHR miss cycles
898system.cpu.l2cache.ReadReq_mshr_miss_latency::total   3164286000                       # number of ReadReq MSHR miss cycles
899system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data        50005                       # number of UpgradeReq MSHR miss cycles
900system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total        50005                       # number of UpgradeReq MSHR miss cycles
901system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   6265225502                       # number of ReadExReq MSHR miss cycles
902system.cpu.l2cache.ReadExReq_mshr_miss_latency::total   6265225502                       # number of ReadExReq MSHR miss cycles
903system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    219732000                       # number of demand (read+write) MSHR miss cycles
904system.cpu.l2cache.demand_mshr_miss_latency::cpu.data   9209779502                       # number of demand (read+write) MSHR miss cycles
905system.cpu.l2cache.demand_mshr_miss_latency::total   9429511502                       # number of demand (read+write) MSHR miss cycles
906system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    219732000                       # number of overall MSHR miss cycles
907system.cpu.l2cache.overall_mshr_miss_latency::cpu.data   9209779502                       # number of overall MSHR miss cycles
908system.cpu.l2cache.overall_mshr_miss_latency::total   9429511502                       # number of overall MSHR miss cycles
909system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.201133                       # mshr miss rate for ReadReq accesses
910system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.051383                       # mshr miss rate for ReadReq accesses
911system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.054288                       # mshr miss rate for ReadReq accesses
912system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.070423                       # mshr miss rate for UpgradeReq accesses
913system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.070423                       # mshr miss rate for UpgradeReq accesses
914system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.290343                       # mshr miss rate for ReadExReq accesses
915system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.290343                       # mshr miss rate for ReadExReq accesses
916system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.201133                       # mshr miss rate for demand accesses
917system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.121043                       # mshr miss rate for demand accesses
918system.cpu.l2cache.demand_mshr_miss_rate::total     0.122150                       # mshr miss rate for demand accesses
919system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.201133                       # mshr miss rate for overall accesses
920system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.121043                       # mshr miss rate for overall accesses
921system.cpu.l2cache.overall_mshr_miss_rate::total     0.122150                       # mshr miss rate for overall accesses
922system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 65125.074096                       # average ReadReq mshr miss latency
923system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67596.106609                       # average ReadReq mshr miss latency
924system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67418.472355                       # average ReadReq mshr miss latency
925system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        10001                       # average UpgradeReq mshr miss latency
926system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        10001                       # average UpgradeReq mshr miss latency
927system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61860.441370                       # average ReadExReq mshr miss latency
928system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61860.441370                       # average ReadExReq mshr miss latency
929system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65125.074096                       # average overall mshr miss latency
930system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63585.445433                       # average overall mshr miss latency
931system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63620.493891                       # average overall mshr miss latency
932system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65125.074096                       # average overall mshr miss latency
933system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63585.445433                       # average overall mshr miss latency
934system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63620.493891                       # average overall mshr miss latency
935system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
936system.cpu.dcache.tags.replacements           1192511                       # number of replacements
937system.cpu.dcache.tags.tagsinuse          4057.506365                       # Cycle average of tags in use
938system.cpu.dcache.tags.total_refs           190177939                       # Total number of references to valid blocks.
939system.cpu.dcache.tags.sampled_refs           1196607                       # Sample count of references to valid blocks.
940system.cpu.dcache.tags.avg_refs            158.930993                       # Average number of references to valid blocks.
941system.cpu.dcache.tags.warmup_cycle        4256684250                       # Cycle when the warmup percentage was hit.
942system.cpu.dcache.tags.occ_blocks::cpu.data  4057.506365                       # Average occupied blocks per requestor
943system.cpu.dcache.tags.occ_percent::cpu.data     0.990602                       # Average percentage of cache occupancy
944system.cpu.dcache.tags.occ_percent::total     0.990602                       # Average percentage of cache occupancy
945system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
946system.cpu.dcache.tags.age_task_id_blocks_1024::0           36                       # Occupied blocks per task id
947system.cpu.dcache.tags.age_task_id_blocks_1024::1           22                       # Occupied blocks per task id
948system.cpu.dcache.tags.age_task_id_blocks_1024::2         2352                       # Occupied blocks per task id
949system.cpu.dcache.tags.age_task_id_blocks_1024::3         1686                       # Occupied blocks per task id
950system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
951system.cpu.dcache.tags.tag_accesses         391455847                       # Number of tag accesses
952system.cpu.dcache.tags.data_accesses        391455847                       # Number of data accesses
953system.cpu.dcache.ReadReq_hits::cpu.data    136212044                       # number of ReadReq hits
954system.cpu.dcache.ReadReq_hits::total       136212044                       # number of ReadReq hits
955system.cpu.dcache.WriteReq_hits::cpu.data     50988351                       # number of WriteReq hits
956system.cpu.dcache.WriteReq_hits::total       50988351                       # number of WriteReq hits
957system.cpu.dcache.LoadLockedReq_hits::cpu.data      1488804                       # number of LoadLockedReq hits
958system.cpu.dcache.LoadLockedReq_hits::total      1488804                       # number of LoadLockedReq hits
959system.cpu.dcache.StoreCondReq_hits::cpu.data      1488541                       # number of StoreCondReq hits
960system.cpu.dcache.StoreCondReq_hits::total      1488541                       # number of StoreCondReq hits
961system.cpu.dcache.demand_hits::cpu.data     187200395                       # number of demand (read+write) hits
962system.cpu.dcache.demand_hits::total        187200395                       # number of demand (read+write) hits
963system.cpu.dcache.overall_hits::cpu.data    187200395                       # number of overall hits
964system.cpu.dcache.overall_hits::total       187200395                       # number of overall hits
965system.cpu.dcache.ReadReq_misses::cpu.data      1700889                       # number of ReadReq misses
966system.cpu.dcache.ReadReq_misses::total       1700889                       # number of ReadReq misses
967system.cpu.dcache.WriteReq_misses::cpu.data      3250955                       # number of WriteReq misses
968system.cpu.dcache.WriteReq_misses::total      3250955                       # number of WriteReq misses
969system.cpu.dcache.LoadLockedReq_misses::cpu.data           36                       # number of LoadLockedReq misses
970system.cpu.dcache.LoadLockedReq_misses::total           36                       # number of LoadLockedReq misses
971system.cpu.dcache.demand_misses::cpu.data      4951844                       # number of demand (read+write) misses
972system.cpu.dcache.demand_misses::total        4951844                       # number of demand (read+write) misses
973system.cpu.dcache.overall_misses::cpu.data      4951844                       # number of overall misses
974system.cpu.dcache.overall_misses::total       4951844                       # number of overall misses
975system.cpu.dcache.ReadReq_miss_latency::cpu.data  29691567711                       # number of ReadReq miss cycles
976system.cpu.dcache.ReadReq_miss_latency::total  29691567711                       # number of ReadReq miss cycles
977system.cpu.dcache.WriteReq_miss_latency::cpu.data  72513714730                       # number of WriteReq miss cycles
978system.cpu.dcache.WriteReq_miss_latency::total  72513714730                       # number of WriteReq miss cycles
979system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       595500                       # number of LoadLockedReq miss cycles
980system.cpu.dcache.LoadLockedReq_miss_latency::total       595500                       # number of LoadLockedReq miss cycles
981system.cpu.dcache.demand_miss_latency::cpu.data 102205282441                       # number of demand (read+write) miss cycles
982system.cpu.dcache.demand_miss_latency::total 102205282441                       # number of demand (read+write) miss cycles
983system.cpu.dcache.overall_miss_latency::cpu.data 102205282441                       # number of overall miss cycles
984system.cpu.dcache.overall_miss_latency::total 102205282441                       # number of overall miss cycles
985system.cpu.dcache.ReadReq_accesses::cpu.data    137912933                       # number of ReadReq accesses(hits+misses)
986system.cpu.dcache.ReadReq_accesses::total    137912933                       # number of ReadReq accesses(hits+misses)
987system.cpu.dcache.WriteReq_accesses::cpu.data     54239306                       # number of WriteReq accesses(hits+misses)
988system.cpu.dcache.WriteReq_accesses::total     54239306                       # number of WriteReq accesses(hits+misses)
989system.cpu.dcache.LoadLockedReq_accesses::cpu.data      1488840                       # number of LoadLockedReq accesses(hits+misses)
990system.cpu.dcache.LoadLockedReq_accesses::total      1488840                       # number of LoadLockedReq accesses(hits+misses)
991system.cpu.dcache.StoreCondReq_accesses::cpu.data      1488541                       # number of StoreCondReq accesses(hits+misses)
992system.cpu.dcache.StoreCondReq_accesses::total      1488541                       # number of StoreCondReq accesses(hits+misses)
993system.cpu.dcache.demand_accesses::cpu.data    192152239                       # number of demand (read+write) accesses
994system.cpu.dcache.demand_accesses::total    192152239                       # number of demand (read+write) accesses
995system.cpu.dcache.overall_accesses::cpu.data    192152239                       # number of overall (read+write) accesses
996system.cpu.dcache.overall_accesses::total    192152239                       # number of overall (read+write) accesses
997system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.012333                       # miss rate for ReadReq accesses
998system.cpu.dcache.ReadReq_miss_rate::total     0.012333                       # miss rate for ReadReq accesses
999system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.059937                       # miss rate for WriteReq accesses
1000system.cpu.dcache.WriteReq_miss_rate::total     0.059937                       # miss rate for WriteReq accesses
1001system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.000024                       # miss rate for LoadLockedReq accesses
1002system.cpu.dcache.LoadLockedReq_miss_rate::total     0.000024                       # miss rate for LoadLockedReq accesses
1003system.cpu.dcache.demand_miss_rate::cpu.data     0.025770                       # miss rate for demand accesses
1004system.cpu.dcache.demand_miss_rate::total     0.025770                       # miss rate for demand accesses
1005system.cpu.dcache.overall_miss_rate::cpu.data     0.025770                       # miss rate for overall accesses
1006system.cpu.dcache.overall_miss_rate::total     0.025770                       # miss rate for overall accesses
1007system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17456.499343                       # average ReadReq miss latency
1008system.cpu.dcache.ReadReq_avg_miss_latency::total 17456.499343                       # average ReadReq miss latency
1009system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 22305.357881                       # average WriteReq miss latency
1010system.cpu.dcache.WriteReq_avg_miss_latency::total 22305.357881                       # average WriteReq miss latency
1011system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16541.666667                       # average LoadLockedReq miss latency
1012system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 16541.666667                       # average LoadLockedReq miss latency
1013system.cpu.dcache.demand_avg_miss_latency::cpu.data 20639.842944                       # average overall miss latency
1014system.cpu.dcache.demand_avg_miss_latency::total 20639.842944                       # average overall miss latency
1015system.cpu.dcache.overall_avg_miss_latency::cpu.data 20639.842944                       # average overall miss latency
1016system.cpu.dcache.overall_avg_miss_latency::total 20639.842944                       # average overall miss latency
1017system.cpu.dcache.blocked_cycles::no_mshrs        17574                       # number of cycles access was blocked
1018system.cpu.dcache.blocked_cycles::no_targets        52604                       # number of cycles access was blocked
1019system.cpu.dcache.blocked::no_mshrs              1663                       # number of cycles access was blocked
1020system.cpu.dcache.blocked::no_targets             661                       # number of cycles access was blocked
1021system.cpu.dcache.avg_blocked_cycles::no_mshrs    10.567649                       # average number of cycles each access was blocked
1022system.cpu.dcache.avg_blocked_cycles::no_targets    79.582451                       # average number of cycles each access was blocked
1023system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
1024system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
1025system.cpu.dcache.writebacks::writebacks      1110906                       # number of writebacks
1026system.cpu.dcache.writebacks::total           1110906                       # number of writebacks
1027system.cpu.dcache.ReadReq_mshr_hits::cpu.data       852565                       # number of ReadReq MSHR hits
1028system.cpu.dcache.ReadReq_mshr_hits::total       852565                       # number of ReadReq MSHR hits
1029system.cpu.dcache.WriteReq_mshr_hits::cpu.data      2902601                       # number of WriteReq MSHR hits
1030system.cpu.dcache.WriteReq_mshr_hits::total      2902601                       # number of WriteReq MSHR hits
1031system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data           36                       # number of LoadLockedReq MSHR hits
1032system.cpu.dcache.LoadLockedReq_mshr_hits::total           36                       # number of LoadLockedReq MSHR hits
1033system.cpu.dcache.demand_mshr_hits::cpu.data      3755166                       # number of demand (read+write) MSHR hits
1034system.cpu.dcache.demand_mshr_hits::total      3755166                       # number of demand (read+write) MSHR hits
1035system.cpu.dcache.overall_mshr_hits::cpu.data      3755166                       # number of overall MSHR hits
1036system.cpu.dcache.overall_mshr_hits::total      3755166                       # number of overall MSHR hits
1037system.cpu.dcache.ReadReq_mshr_misses::cpu.data       848324                       # number of ReadReq MSHR misses
1038system.cpu.dcache.ReadReq_mshr_misses::total       848324                       # number of ReadReq MSHR misses
1039system.cpu.dcache.WriteReq_mshr_misses::cpu.data       348354                       # number of WriteReq MSHR misses
1040system.cpu.dcache.WriteReq_mshr_misses::total       348354                       # number of WriteReq MSHR misses
1041system.cpu.dcache.demand_mshr_misses::cpu.data      1196678                       # number of demand (read+write) MSHR misses
1042system.cpu.dcache.demand_mshr_misses::total      1196678                       # number of demand (read+write) MSHR misses
1043system.cpu.dcache.overall_mshr_misses::cpu.data      1196678                       # number of overall MSHR misses
1044system.cpu.dcache.overall_mshr_misses::total      1196678                       # number of overall MSHR misses
1045system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  12420423026                       # number of ReadReq MSHR miss cycles
1046system.cpu.dcache.ReadReq_mshr_miss_latency::total  12420423026                       # number of ReadReq MSHR miss cycles
1047system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  10423297989                       # number of WriteReq MSHR miss cycles
1048system.cpu.dcache.WriteReq_mshr_miss_latency::total  10423297989                       # number of WriteReq MSHR miss cycles
1049system.cpu.dcache.demand_mshr_miss_latency::cpu.data  22843721015                       # number of demand (read+write) MSHR miss cycles
1050system.cpu.dcache.demand_mshr_miss_latency::total  22843721015                       # number of demand (read+write) MSHR miss cycles
1051system.cpu.dcache.overall_mshr_miss_latency::cpu.data  22843721015                       # number of overall MSHR miss cycles
1052system.cpu.dcache.overall_mshr_miss_latency::total  22843721015                       # number of overall MSHR miss cycles
1053system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.006151                       # mshr miss rate for ReadReq accesses
1054system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.006151                       # mshr miss rate for ReadReq accesses
1055system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006423                       # mshr miss rate for WriteReq accesses
1056system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006423                       # mshr miss rate for WriteReq accesses
1057system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006228                       # mshr miss rate for demand accesses
1058system.cpu.dcache.demand_mshr_miss_rate::total     0.006228                       # mshr miss rate for demand accesses
1059system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006228                       # mshr miss rate for overall accesses
1060system.cpu.dcache.overall_mshr_miss_rate::total     0.006228                       # mshr miss rate for overall accesses
1061system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14641.131249                       # average ReadReq mshr miss latency
1062system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14641.131249                       # average ReadReq mshr miss latency
1063system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29921.568258                       # average WriteReq mshr miss latency
1064system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29921.568258                       # average WriteReq mshr miss latency
1065system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19089.279668                       # average overall mshr miss latency
1066system.cpu.dcache.demand_avg_mshr_miss_latency::total 19089.279668                       # average overall mshr miss latency
1067system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19089.279668                       # average overall mshr miss latency
1068system.cpu.dcache.overall_avg_mshr_miss_latency::total 19089.279668                       # average overall mshr miss latency
1069system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
1070
1071---------- End Simulation Statistics   ----------
1072