stats.txt revision 10148
17860SN/A
27860SN/A---------- Begin Simulation Statistics ----------
310148Sandreas.hansson@arm.comsim_seconds                                  0.202387                       # Number of seconds simulated
410148Sandreas.hansson@arm.comsim_ticks                                202386636500                       # Number of ticks simulated
510148Sandreas.hansson@arm.comfinal_tick                               202386636500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
67860SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
710148Sandreas.hansson@arm.comhost_inst_rate                                 118405                       # Simulator instruction rate (inst/s)
810148Sandreas.hansson@arm.comhost_op_rate                                   133495                       # Simulator op (including micro ops) rate (op/s)
910148Sandreas.hansson@arm.comhost_tick_rate                               47430504                       # Simulator tick rate (ticks/s)
1010148Sandreas.hansson@arm.comhost_mem_usage                                 317288                       # Number of bytes of host memory used
1110148Sandreas.hansson@arm.comhost_seconds                                  4267.01                       # Real time elapsed on the host
129459Ssaidi@eecs.umich.edusim_insts                                   505237723                       # Number of instructions simulated
139459Ssaidi@eecs.umich.edusim_ops                                     569624283                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610148Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst            215296                       # Number of bytes read from this memory
1710148Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data           9261568                       # Number of bytes read from this memory
1810148Sandreas.hansson@arm.comsystem.physmem.bytes_read::total              9476864                       # Number of bytes read from this memory
1910148Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst       215296                       # Number of instructions bytes read from this memory
2010148Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total          215296                       # Number of instructions bytes read from this memory
2110148Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks      6245824                       # Number of bytes written to this memory
2210148Sandreas.hansson@arm.comsystem.physmem.bytes_written::total           6245824                       # Number of bytes written to this memory
2310148Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst               3364                       # Number of read requests responded to by this memory
2410148Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data             144712                       # Number of read requests responded to by this memory
2510148Sandreas.hansson@arm.comsystem.physmem.num_reads::total                148076                       # Number of read requests responded to by this memory
2610148Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks           97591                       # Number of write requests responded to by this memory
2710148Sandreas.hansson@arm.comsystem.physmem.num_writes::total                97591                       # Number of write requests responded to by this memory
2810148Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst              1063786                       # Total read bandwidth from this memory (bytes/s)
2910148Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data             45761757                       # Total read bandwidth from this memory (bytes/s)
3010148Sandreas.hansson@arm.comsystem.physmem.bw_read::total                46825542                       # Total read bandwidth from this memory (bytes/s)
3110148Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst         1063786                       # Instruction read bandwidth from this memory (bytes/s)
3210148Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total            1063786                       # Instruction read bandwidth from this memory (bytes/s)
3310148Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks          30860852                       # Write bandwidth from this memory (bytes/s)
3410148Sandreas.hansson@arm.comsystem.physmem.bw_write::total               30860852                       # Write bandwidth from this memory (bytes/s)
3510148Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks          30860852                       # Total bandwidth to/from this memory (bytes/s)
3610148Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst             1063786                       # Total bandwidth to/from this memory (bytes/s)
3710148Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data            45761757                       # Total bandwidth to/from this memory (bytes/s)
3810148Sandreas.hansson@arm.comsystem.physmem.bw_total::total               77686394                       # Total bandwidth to/from this memory (bytes/s)
3910148Sandreas.hansson@arm.comsystem.physmem.readReqs                        148077                       # Number of read requests accepted
4010148Sandreas.hansson@arm.comsystem.physmem.writeReqs                        97591                       # Number of write requests accepted
4110148Sandreas.hansson@arm.comsystem.physmem.readBursts                      148077                       # Number of DRAM read bursts, including those serviced by the write queue
4210148Sandreas.hansson@arm.comsystem.physmem.writeBursts                      97591                       # Number of DRAM write bursts, including those merged in the write queue
4310148Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                  9467712                       # Total number of bytes read from DRAM
4410148Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                      9216                       # Total number of bytes read from write queue
4510148Sandreas.hansson@arm.comsystem.physmem.bytesWritten                   6243712                       # Total number of bytes written to DRAM
4610148Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                   9476928                       # Total read bytes from the system interface side
4710148Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                6245824                       # Total written bytes from the system interface side
4810148Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                      144                       # Number of DRAM read bursts serviced by the write queue
499978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
5010148Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs              9                       # Number of requests that are neither read nor write
5110148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0                9595                       # Per bank write bursts
5210148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1                9241                       # Per bank write bursts
5310148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2                9230                       # Per bank write bursts
5410148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                8948                       # Per bank write bursts
5510148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4                9774                       # Per bank write bursts
5610148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                9652                       # Per bank write bursts
5710148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                9107                       # Per bank write bursts
5810148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                8317                       # Per bank write bursts
5910148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                8793                       # Per bank write bursts
6010148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                8911                       # Per bank write bursts
6110148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10               8931                       # Per bank write bursts
6210148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11               9713                       # Per bank write bursts
6310148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12               9649                       # Per bank write bursts
6410148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13               9746                       # Per bank write bursts
6510148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14               8931                       # Per bank write bursts
6610148Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15               9395                       # Per bank write bursts
6710148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                6267                       # Per bank write bursts
6810148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                6152                       # Per bank write bursts
6910148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                6088                       # Per bank write bursts
7010148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                5869                       # Per bank write bursts
7110148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                6257                       # Per bank write bursts
7210148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                6287                       # Per bank write bursts
7310148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                6043                       # Per bank write bursts
7410148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                5545                       # Per bank write bursts
7510148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                5805                       # Per bank write bursts
7610148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                5895                       # Per bank write bursts
7710148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10               5984                       # Per bank write bursts
7810148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11               6504                       # Per bank write bursts
7910148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12               6370                       # Per bank write bursts
8010148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13               6330                       # Per bank write bursts
8110148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14               6044                       # Per bank write bursts
8210148Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15               6118                       # Per bank write bursts
839978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
849978Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
8510148Sandreas.hansson@arm.comsystem.physmem.totGap                    202386616500                       # Total gap between requests
869978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
879978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
889978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
899978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
909978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
9210148Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                  148077                       # Read request sizes (log2)
939978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
949978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
959978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
969978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
979978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
989978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
9910148Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                  97591                       # Write request sizes (log2)
10010148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                    138091                       # What read queue length does an incoming req see
10110148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                      9280                       # What read queue length does an incoming req see
10210148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                       494                       # What read queue length does an incoming req see
10310148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                        59                       # What read queue length does an incoming req see
10410148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                         9                       # What read queue length does an incoming req see
10510148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
10610148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
1079312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
1089312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
1099312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
1109312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
1119312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
1129312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1259312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1269312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
13210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
13310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
13410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
13510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
13610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
13710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
13810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
13910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
14010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
14110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
14210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
14310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
14410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
14510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
14610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
14710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                     1942                       # What write queue length does an incoming req see
14810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                     2167                       # What write queue length does an incoming req see
14910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                     2625                       # What write queue length does an incoming req see
15010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                     4944                       # What write queue length does an incoming req see
15110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                     5396                       # What write queue length does an incoming req see
15210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                     5464                       # What write queue length does an incoming req see
15310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                     5496                       # What write queue length does an incoming req see
15410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                     5554                       # What write queue length does an incoming req see
15510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                     5550                       # What write queue length does an incoming req see
15610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                     5554                       # What write queue length does an incoming req see
15710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                     6518                       # What write queue length does an incoming req see
15810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                     5915                       # What write queue length does an incoming req see
15910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                     5951                       # What write queue length does an incoming req see
16010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                     7213                       # What write queue length does an incoming req see
16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                     5991                       # What write queue length does an incoming req see
16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                     5771                       # What write queue length does an incoming req see
16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                     5705                       # What write queue length does an incoming req see
16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                     5565                       # What write queue length does an incoming req see
16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                      917                       # What write queue length does an incoming req see
16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                      289                       # What write queue length does an incoming req see
16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                      217                       # What write queue length does an incoming req see
16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                      195                       # What write queue length does an incoming req see
16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                      188                       # What write queue length does an incoming req see
17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                      173                       # What write queue length does an incoming req see
17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                      176                       # What write queue length does an incoming req see
17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                      168                       # What write queue length does an incoming req see
17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                      166                       # What write queue length does an incoming req see
17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                      165                       # What write queue length does an incoming req see
17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                      160                       # What write queue length does an incoming req see
17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                      152                       # What write queue length does an incoming req see
17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                      153                       # What write queue length does an incoming req see
17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                      152                       # What write queue length does an incoming req see
17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                      156                       # What write queue length does an incoming req see
18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                      153                       # What write queue length does an incoming req see
18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                      146                       # What write queue length does an incoming req see
18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                      142                       # What write queue length does an incoming req see
18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                      128                       # What write queue length does an incoming req see
18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                      125                       # What write queue length does an incoming req see
18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                      124                       # What write queue length does an incoming req see
18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                        6                       # What write queue length does an incoming req see
18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                        3                       # What write queue length does an incoming req see
18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                        1                       # What write queue length does an incoming req see
18910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
19010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
19110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
19210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
19310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
19410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
19510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
19610148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples        39628                       # Bytes accessed per row activation
19710148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      257.573029                       # Bytes accessed per row activation
19810148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     159.018208                       # Bytes accessed per row activation
19910148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     287.256707                       # Bytes accessed per row activation
20010148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127          15558     39.26%     39.26% # Bytes accessed per row activation
20110148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255        11171     28.19%     67.45% # Bytes accessed per row activation
20210148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383         4346     10.97%     78.42% # Bytes accessed per row activation
20310148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511         2186      5.52%     83.93% # Bytes accessed per row activation
20410148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639         1365      3.44%     87.38% # Bytes accessed per row activation
20510148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767          780      1.97%     89.35% # Bytes accessed per row activation
20610148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895          563      1.42%     90.77% # Bytes accessed per row activation
20710148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023          515      1.30%     92.07% # Bytes accessed per row activation
20810148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151         3144      7.93%    100.00% # Bytes accessed per row activation
20910148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total          39628                       # Bytes accessed per row activation
21010148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::samples          5484                       # Reads before turning the bus around for writes
21110148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::mean        26.971554                       # Reads before turning the bus around for writes
21210148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::stdev      384.653172                       # Reads before turning the bus around for writes
21310148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::0-1023           5482     99.96%     99.96% # Reads before turning the bus around for writes
21410148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::1024-2047            1      0.02%     99.98% # Reads before turning the bus around for writes
21510148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::27648-28671            1      0.02%    100.00% # Reads before turning the bus around for writes
21610148Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::total            5484                       # Reads before turning the bus around for writes
21710148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::samples          5484                       # Writes before turning the bus around for reads
21810148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::mean        17.789570                       # Writes before turning the bus around for reads
21910148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::gmean       17.450739                       # Writes before turning the bus around for reads
22010148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::stdev        4.762634                       # Writes before turning the bus around for reads
22110148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::16-17            3346     61.01%     61.01% # Writes before turning the bus around for reads
22210148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::18-19            1810     33.01%     94.02% # Writes before turning the bus around for reads
22310148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::20-21             182      3.32%     97.34% # Writes before turning the bus around for reads
22410148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::22-23              11      0.20%     97.54% # Writes before turning the bus around for reads
22510148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::24-25               3      0.05%     97.59% # Writes before turning the bus around for reads
22610148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::26-27               4      0.07%     97.67% # Writes before turning the bus around for reads
22710148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::28-29               3      0.05%     97.72% # Writes before turning the bus around for reads
22810148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::30-31               1      0.02%     97.74% # Writes before turning the bus around for reads
22910148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::32-33               3      0.05%     97.79% # Writes before turning the bus around for reads
23010148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::34-35               1      0.02%     97.81% # Writes before turning the bus around for reads
23110148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::36-37               1      0.02%     97.83% # Writes before turning the bus around for reads
23210148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::38-39              12      0.22%     98.05% # Writes before turning the bus around for reads
23310148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::40-41              29      0.53%     98.58% # Writes before turning the bus around for reads
23410148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::42-43              19      0.35%     98.92% # Writes before turning the bus around for reads
23510148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::44-45               8      0.15%     99.07% # Writes before turning the bus around for reads
23610148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::46-47               7      0.13%     99.20% # Writes before turning the bus around for reads
23710148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::48-49               7      0.13%     99.33% # Writes before turning the bus around for reads
23810148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::50-51               8      0.15%     99.47% # Writes before turning the bus around for reads
23910148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::52-53               9      0.16%     99.64% # Writes before turning the bus around for reads
24010148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::54-55               6      0.11%     99.74% # Writes before turning the bus around for reads
24110148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::56-57               4      0.07%     99.82% # Writes before turning the bus around for reads
24210148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::58-59               3      0.05%     99.87% # Writes before turning the bus around for reads
24310148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::62-63               1      0.02%     99.89% # Writes before turning the bus around for reads
24410148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::64-65               2      0.04%     99.93% # Writes before turning the bus around for reads
24510148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::66-67               1      0.02%     99.95% # Writes before turning the bus around for reads
24610148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::72-73               1      0.02%     99.96% # Writes before turning the bus around for reads
24710148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::76-77               1      0.02%     99.98% # Writes before turning the bus around for reads
24810148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::90-91               1      0.02%    100.00% # Writes before turning the bus around for reads
24910148Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::total            5484                       # Writes before turning the bus around for reads
25010148Sandreas.hansson@arm.comsystem.physmem.totQLat                     1351646500                       # Total ticks spent queuing
25110148Sandreas.hansson@arm.comsystem.physmem.totMemAccLat                4559189000                       # Total ticks spent from burst creation until serviced by the DRAM
25210148Sandreas.hansson@arm.comsystem.physmem.totBusLat                    739665000                       # Total ticks spent in databus transfers
25310148Sandreas.hansson@arm.comsystem.physmem.totBankLat                  2467877500                       # Total ticks spent accessing banks
25410148Sandreas.hansson@arm.comsystem.physmem.avgQLat                        9136.88                       # Average queueing delay per DRAM burst
25510148Sandreas.hansson@arm.comsystem.physmem.avgBankLat                    16682.40                       # Average bank access latency per DRAM burst
2569978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
25710148Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  30819.28                       # Average memory access latency per DRAM burst
25810038SAli.Saidi@ARM.comsystem.physmem.avgRdBW                          46.78                       # Average DRAM read bandwidth in MiByte/s
25910148Sandreas.hansson@arm.comsystem.physmem.avgWrBW                          30.85                       # Average achieved write bandwidth in MiByte/s
26010148Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                       46.83                       # Average system read bandwidth in MiByte/s
26110148Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                       30.86                       # Average system write bandwidth in MiByte/s
2629978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
2639490Sandreas.hansson@arm.comsystem.physmem.busUtil                           0.61                       # Data bus utilization in percentage
2649978Sandreas.hansson@arm.comsystem.physmem.busUtilRead                       0.37                       # Data bus utilization in percentage for reads
2659978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.24                       # Data bus utilization in percentage for writes
26610148Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         1.05                       # Average read queue length when enqueuing
26710148Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        20.36                       # Average write queue length when enqueuing
26810148Sandreas.hansson@arm.comsystem.physmem.readRowHits                     116029                       # Number of row buffer hits during reads
26910148Sandreas.hansson@arm.comsystem.physmem.writeRowHits                     64903                       # Number of row buffer hits during writes
27010148Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   78.43                       # Row buffer hit rate for reads
27110148Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                  66.51                       # Row buffer hit rate for writes
27210148Sandreas.hansson@arm.comsystem.physmem.avgGap                       823821.65                       # Average gap between requests
27310148Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      73.69                       # Row buffer hit rate, read and write combined
27410148Sandreas.hansson@arm.comsystem.physmem.prechargeAllPercent               4.51                       # Percentage of time for which DRAM has all the banks in precharge state
27510148Sandreas.hansson@arm.comsystem.membus.throughput                     77686394                       # Throughput (bytes/s)
27610148Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq               46784                       # Transaction distribution
27710148Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp              46783                       # Transaction distribution
27810148Sandreas.hansson@arm.comsystem.membus.trans_dist::Writeback             97591                       # Transaction distribution
27910148Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeReq                9                       # Transaction distribution
28010148Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeResp               9                       # Transaction distribution
28110148Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq            101293                       # Transaction distribution
28210148Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp           101293                       # Transaction distribution
28310148Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       393762                       # Packet count per connected master and slave (bytes)
28410148Sandreas.hansson@arm.comsystem.membus.pkt_count::total                 393762                       # Packet count per connected master and slave (bytes)
28510148Sandreas.hansson@arm.comsystem.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     15722688                       # Cumulative packet size per connected master and slave (bytes)
28610148Sandreas.hansson@arm.comsystem.membus.tot_pkt_size::total            15722688                       # Cumulative packet size per connected master and slave (bytes)
28710148Sandreas.hansson@arm.comsystem.membus.data_through_bus               15722688                       # Total data (bytes)
2889729Sandreas.hansson@arm.comsystem.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
28910148Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy          1083423500                       # Layer occupancy (ticks)
2909729Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               0.5                       # Layer utilization (%)
29110148Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy         1396187241                       # Layer occupancy (ticks)
2929729Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization              0.7                       # Layer utilization (%)
29310036SAli.Saidi@ARM.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
29410148Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups               182802497                       # Number of BP lookups
29510148Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted         143128799                       # Number of conditional branches predicted
29610148Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect           7265604                       # Number of conditional branches incorrect
29710148Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups             92710665                       # Number of BTB lookups
29810148Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                87222146                       # Number of BTB hits
2999482Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
30010148Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             94.079949                       # BTB Hit Percentage
30110148Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                12678300                       # Number of times the RAS was used to get a target.
30210148Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect             116271                       # Number of incorrect RAS predictions.
30310038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
30410038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
30510038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
30610038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
30710038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
30810038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
30910038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
31010038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
31110038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
31210038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
31310038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
31410038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
31510038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
31610038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
31710038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
31810038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
31910038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
32010038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
32110038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
32210038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
32310038SAli.Saidi@ARM.comsystem.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
3248317SN/Asystem.cpu.dtb.inst_hits                            0                       # ITB inst hits
3258317SN/Asystem.cpu.dtb.inst_misses                          0                       # ITB inst misses
3268317SN/Asystem.cpu.dtb.read_hits                            0                       # DTB read hits
3278317SN/Asystem.cpu.dtb.read_misses                          0                       # DTB read misses
3288317SN/Asystem.cpu.dtb.write_hits                           0                       # DTB write hits
3298317SN/Asystem.cpu.dtb.write_misses                         0                       # DTB write misses
3308317SN/Asystem.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
3318317SN/Asystem.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
3328317SN/Asystem.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
3338317SN/Asystem.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
3348317SN/Asystem.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
3358317SN/Asystem.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
3368317SN/Asystem.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
3378317SN/Asystem.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
3388317SN/Asystem.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
3398317SN/Asystem.cpu.dtb.read_accesses                        0                       # DTB read accesses
3408317SN/Asystem.cpu.dtb.write_accesses                       0                       # DTB write accesses
3418317SN/Asystem.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
3428317SN/Asystem.cpu.dtb.hits                                 0                       # DTB hits
3438317SN/Asystem.cpu.dtb.misses                               0                       # DTB misses
3448317SN/Asystem.cpu.dtb.accesses                             0                       # DTB accesses
34510038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
34610038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
34710038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
34810038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
34910038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
35010038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
35110038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
35210038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
35310038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
35410038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
35510038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
35610038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
35710038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
35810038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
35910038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
36010038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
36110038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
36210038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
36310038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
36410038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
36510038SAli.Saidi@ARM.comsystem.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
3668317SN/Asystem.cpu.itb.inst_hits                            0                       # ITB inst hits
3678317SN/Asystem.cpu.itb.inst_misses                          0                       # ITB inst misses
3688317SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
3698317SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
3708317SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
3718317SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
3728317SN/Asystem.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
3738317SN/Asystem.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
3748317SN/Asystem.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
3758317SN/Asystem.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
3768317SN/Asystem.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
3778317SN/Asystem.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
3788317SN/Asystem.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
3798317SN/Asystem.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
3808317SN/Asystem.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
3818317SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
3828317SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
3838317SN/Asystem.cpu.itb.inst_accesses                        0                       # ITB inst accesses
3848317SN/Asystem.cpu.itb.hits                                 0                       # DTB hits
3858317SN/Asystem.cpu.itb.misses                               0                       # DTB misses
3868317SN/Asystem.cpu.itb.accesses                             0                       # DTB accesses
3878317SN/Asystem.cpu.workload.num_syscalls                  548                       # Number of system calls
38810148Sandreas.hansson@arm.comsystem.cpu.numCycles                        404773274                       # number of cpu cycles simulated
3898317SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
3908317SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
39110148Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles          119371431                       # Number of cycles fetch is stalled on an Icache miss
39210148Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                      761670050                       # Number of instructions fetch has processed
39310148Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                   182802497                       # Number of branches that fetch encountered
39410148Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches           99900446                       # Number of branches that fetch has predicted taken
39510148Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                     170159805                       # Number of cycles fetch has run and was not squashing or blocked
39610148Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                35695191                       # Number of cycles fetch has spent squashing
39710148Sandreas.hansson@arm.comsystem.cpu.fetch.BlockedCycles               77489066                       # Number of cycles fetch has spent blocked
39810148Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                   40                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
39910148Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles           409                       # Number of stall cycles due to pending traps
4009988Snilay@cs.wisc.edusystem.cpu.fetch.IcacheWaitRetryStallCycles           15                       # Number of stall cycles due to full MSHR
40110148Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                 114520254                       # Number of cache lines fetched
40210148Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes               2435167                       # Number of outstanding Icache misses that were squashed
40310148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples          394646362                       # Number of instructions fetched each cycle (Total)
40410148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              2.164609                       # Number of instructions fetched each cycle (Total)
40510148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             2.986746                       # Number of instructions fetched each cycle (Total)
4068317SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
40710148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                224499175     56.89%     56.89% # Number of instructions fetched each cycle (Total)
40810148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                 14180048      3.59%     60.48% # Number of instructions fetched each cycle (Total)
40910148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                 22900330      5.80%     66.28% # Number of instructions fetched each cycle (Total)
41010148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                 22746018      5.76%     72.05% # Number of instructions fetched each cycle (Total)
41110148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4                 20904181      5.30%     77.34% # Number of instructions fetched each cycle (Total)
41210148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5                 11597078      2.94%     80.28% # Number of instructions fetched each cycle (Total)
41310148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6                 13062660      3.31%     83.59% # Number of instructions fetched each cycle (Total)
41410148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7                 11996924      3.04%     86.63% # Number of instructions fetched each cycle (Total)
41510148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8                 52759948     13.37%    100.00% # Number of instructions fetched each cycle (Total)
4168317SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
4178317SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
4188317SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
41910148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total            394646362                       # Number of instructions fetched each cycle (Total)
42010148Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.451617                       # Number of branch fetches per cycle
42110148Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        1.881720                       # Number of inst fetches per cycle
42210148Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                129065441                       # Number of cycles decode is idle
42310148Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles              72977589                       # Number of cycles decode is blocked
42410148Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                 158843318                       # Number of cycles decode is running
42510148Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles               6208520                       # Number of cycles decode is unblocking
42610148Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles               27551494                       # Number of cycles decode is squashing
42710148Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved             26113840                       # Number of times decode resolved a branch
42810148Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred                 76933                       # Number of times decode detected a branch misprediction
42910148Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts              825615862                       # Number of instructions handled by decode
43010148Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts                295408                       # Number of squashed instructions handled by decode
43110148Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles               27551494                       # Number of cycles rename is squashing
43210148Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                135663599                       # Number of cycles rename is idle
43310148Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                10124037                       # Number of cycles rename is blocking
43410148Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles       47858907                       # count of cycles rename stalled for serializing inst
43510148Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                 158270703                       # Number of cycles rename is running
43610148Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles              15177622                       # Number of cycles rename is unblocking
43710148Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts              800676203                       # Number of instructions processed by rename
43810148Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                  1362                       # Number of times rename has blocked due to ROB full
43910148Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                3041401                       # Number of times rename has blocked due to IQ full
44010148Sandreas.hansson@arm.comsystem.cpu.rename.LSQFullEvents               8927839                       # Number of times rename has blocked due to LSQ full
44110148Sandreas.hansson@arm.comsystem.cpu.rename.FullRegisterEvents              380                       # Number of times there has been no free registers
44210148Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands           954380743                       # Number of destination operands rename has renamed
44310148Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups            3518821037                       # Number of register rename lookups that rename has made
44410148Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups       3237543722                       # Number of integer rename lookups
4459988Snilay@cs.wisc.edusystem.cpu.rename.fp_rename_lookups               408                       # Number of floating rename lookups
4469459Ssaidi@eecs.umich.edusystem.cpu.rename.CommittedMaps             666252291                       # Number of HB maps that are committed
44710148Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                288128452                       # Number of HB maps that are undone due to squashing
44810148Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts            2293069                       # count of serializing insts renamed
44910148Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts        2293066                       # count of temporary serializing insts renamed
45010148Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                  41767697                       # count of insts added to the skid buffer
45110148Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads            170285712                       # Number of loads inserted to the mem dependence unit.
45210148Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores            73492930                       # Number of stores inserted to the mem dependence unit.
45310148Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads          28608200                       # Number of conflicting loads.
45410148Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingStores         15804502                       # Number of conflicting stores.
45510148Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                  755130380                       # Number of instructions added to the IQ (excludes non-spec)
45610148Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded             3775454                       # Number of non-speculative instructions added to the IQ
45710148Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                 665331830                       # Number of instructions issued
45810148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued           1375167                       # Number of squashed instructions issued
45910148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined       187454297                       # Number of squashed instructions iterated over during squash; mainly for profiling
46010148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined    480174835                       # Number of squashed operands that are examined and possibly removed from graph
46110148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved         797822                       # Number of squashed non-spec instructions that were removed
46210148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples     394646362                       # Number of insts issued each cycle
46310148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         1.685894                       # Number of insts issued each cycle
46410148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.735410                       # Number of insts issued each cycle
4658317SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
46610148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0           139160941     35.26%     35.26% # Number of insts issued each cycle
46710148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1            69972049     17.73%     52.99% # Number of insts issued each cycle
46810148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2            71433490     18.10%     71.09% # Number of insts issued each cycle
46910148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3            53381143     13.53%     84.62% # Number of insts issued each cycle
47010148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4            31203736      7.91%     92.53% # Number of insts issued each cycle
47110148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5            16006372      4.06%     96.58% # Number of insts issued each cycle
47210148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6             8742132      2.22%     98.80% # Number of insts issued each cycle
47310148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7             2922216      0.74%     99.54% # Number of insts issued each cycle
47410148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8             1824283      0.46%    100.00% # Number of insts issued each cycle
4758317SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
4768317SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
4778317SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
47810148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total       394646362                       # Number of insts issued each cycle
4798317SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
48010148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                  481604      5.01%      5.01% # attempts to use FU when none available
48110148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%      5.01% # attempts to use FU when none available
48210148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%      5.01% # attempts to use FU when none available
48310148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%      5.01% # attempts to use FU when none available
48410148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%      5.01% # attempts to use FU when none available
48510148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%      5.01% # attempts to use FU when none available
48610148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%      5.01% # attempts to use FU when none available
48710148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%      5.01% # attempts to use FU when none available
48810148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%      5.01% # attempts to use FU when none available
48910148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%      5.01% # attempts to use FU when none available
49010148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      5.01% # attempts to use FU when none available
49110148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%      5.01% # attempts to use FU when none available
49210148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%      5.01% # attempts to use FU when none available
49310148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%      5.01% # attempts to use FU when none available
49410148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%      5.01% # attempts to use FU when none available
49510148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%      5.01% # attempts to use FU when none available
49610148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      5.01% # attempts to use FU when none available
49710148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%      5.01% # attempts to use FU when none available
49810148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      5.01% # attempts to use FU when none available
49910148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%      5.01% # attempts to use FU when none available
50010148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      5.01% # attempts to use FU when none available
50110148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      5.01% # attempts to use FU when none available
50210148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      5.01% # attempts to use FU when none available
50310148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      5.01% # attempts to use FU when none available
50410148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      5.01% # attempts to use FU when none available
50510148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      5.01% # attempts to use FU when none available
50610148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%      5.01% # attempts to use FU when none available
50710148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      5.01% # attempts to use FU when none available
50810148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      5.01% # attempts to use FU when none available
50910148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead                6543314     68.07%     73.08% # attempts to use FU when none available
51010148Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite               2587932     26.92%    100.00% # attempts to use FU when none available
5118317SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
5128317SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
5138317SN/Asystem.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
51410148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu             447808389     67.31%     67.31% # Type of FU issued
51510148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult               383403      0.06%     67.36% # Type of FU issued
5169459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.36% # Type of FU issued
51710038SAli.Saidi@ARM.comsystem.cpu.iq.FU_type_0::FloatAdd                  94      0.00%     67.36% # Type of FU issued
5189459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.36% # Type of FU issued
5199459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.36% # Type of FU issued
5209459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.36% # Type of FU issued
5219459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.36% # Type of FU issued
5229459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.36% # Type of FU issued
5239459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.36% # Type of FU issued
5249459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.36% # Type of FU issued
5259459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.36% # Type of FU issued
5269459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.36% # Type of FU issued
5279459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.36% # Type of FU issued
5289459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.36% # Type of FU issued
5299459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.36% # Type of FU issued
5309459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.36% # Type of FU issued
5319459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.36% # Type of FU issued
5329459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.36% # Type of FU issued
5339459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.36% # Type of FU issued
5349459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.36% # Type of FU issued
5359459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.36% # Type of FU issued
5369459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.36% # Type of FU issued
5379459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.36% # Type of FU issued
5389459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.36% # Type of FU issued
5399459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatMisc              3      0.00%     67.36% # Type of FU issued
5409459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.36% # Type of FU issued
5419459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.36% # Type of FU issued
5429459Ssaidi@eecs.umich.edusystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.36% # Type of FU issued
54310148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead            153377795     23.05%     90.42% # Type of FU issued
54410148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite            63762146      9.58%    100.00% # Type of FU issued
5458317SN/Asystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
5468317SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
54710148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total              665331830                       # Type of FU issued
54810148Sandreas.hansson@arm.comsystem.cpu.iq.rate                           1.643715                       # Inst issue rate
54910148Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                     9612850                       # FU busy when requested
55010148Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.014448                       # FU busy rate (busy events/executed inst)
55110148Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads         1736297816                       # Number of integer instruction queue reads
55210148Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes         947166381                       # Number of integer instruction queue writes
55310148Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses    646062448                       # Number of integer instruction queue wakeup accesses
55410148Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_reads                 223                       # Number of floating instruction queue reads
55510148Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_writes                298                       # Number of floating instruction queue writes
5568317SN/Asystem.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
55710148Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses              674944567                       # Number of integer alu accesses
55810038SAli.Saidi@ARM.comsystem.cpu.iq.fp_alu_accesses                     113                       # Number of floating point alu accesses
55910148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads          8567764                       # Number of loads that had data forwarded from stores
5608317SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
56110148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads     44256157                       # Number of loads squashed
56210148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses        42344                       # Number of memory responses ignored because the instruction is squashed
56310148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation       810357                       # Number of memory ordering violations
56410148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores     16632453                       # Number of stores squashed
5658317SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
5668317SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
56710148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.rescheduledLoads        19504                       # Number of loads that were rescheduled
56810148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked          8568                       # Number of times an access to memory failed due to the cache being blocked
5698317SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
57010148Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles               27551494                       # Number of cycles IEW is squashing
57110148Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                 5275843                       # Number of cycles IEW is blocking
57210148Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles                386509                       # Number of cycles IEW is unblocking
57310148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts           760464256                       # Number of instructions dispatched to IQ
57410148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts           1125230                       # Number of squashed instructions skipped by dispatch
57510148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts             170285712                       # Number of dispatched load instructions
57610148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts             73492930                       # Number of dispatched store instructions
57710148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts            2286912                       # Number of dispatched non-speculative instructions
57810148Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents                 220350                       # Number of times the IQ has become full, causing a stall
57910148Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents                 11309                       # Number of times the LSQ has become full, causing a stall
58010148Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents         810357                       # Number of memory order violations
58110148Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect        4338774                       # Number of branches that were predicted taken incorrectly
58210148Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect      4002387                       # Number of branches that were predicted not taken incorrectly
58310148Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts              8341161                       # Number of branch mispredicts detected at execute
58410148Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts             655913475                       # Number of executed instructions
58510148Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts             150097155                       # Number of load instructions executed
58610148Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts           9418355                       # Number of squashed instructions skipped in execute
5878317SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
58810148Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                       1558422                       # number of nop insts executed
58910148Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                    212571042                       # number of memory reference insts executed
59010148Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                138499517                       # Number of branches executed
59110148Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                   62473887                       # Number of stores executed
59210148Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     1.620447                       # Inst execution rate
59310148Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                      651035258                       # cumulative count of insts sent to commit
59410148Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                     646062464                       # cumulative count of insts written-back
59510148Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                 374747617                       # num instructions producing a value
59610148Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                 646369396                       # num instructions consuming a value
5978317SN/Asystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
59810148Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       1.596109                       # insts written-back per cycle
59910148Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.579773                       # average fanout of values written-back
6008317SN/Asystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
60110148Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts       189524475                       # The number of squashed insts skipped by commit
6029459Ssaidi@eecs.umich.edusystem.cpu.commit.commitNonSpecStalls         2977632                       # The number of times commit has been forced to stall to communicate backwards
60310148Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts           7191502                       # The number of times a branch was mispredicted
60410148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples    367094868                       # Number of insts commited each cycle
60510148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     1.555370                       # Number of insts commited each cycle
60610148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     2.229648                       # Number of insts commited each cycle
6078241SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
60810148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0    159372239     43.41%     43.41% # Number of insts commited each cycle
60910148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1     98509322     26.83%     70.25% # Number of insts commited each cycle
61010148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2     33822268      9.21%     79.46% # Number of insts commited each cycle
61110148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3     18793314      5.12%     84.58% # Number of insts commited each cycle
61210148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4     16194287      4.41%     88.99% # Number of insts commited each cycle
61310148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5      7448885      2.03%     91.02% # Number of insts commited each cycle
61410148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6      7004810      1.91%     92.93% # Number of insts commited each cycle
61510148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7      3214010      0.88%     93.81% # Number of insts commited each cycle
61610148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8     22735733      6.19%    100.00% # Number of insts commited each cycle
6178241SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
6188241SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
6198241SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
62010148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total    367094868                       # Number of insts commited each cycle
6219459Ssaidi@eecs.umich.edusystem.cpu.commit.committedInsts            506581607                       # Number of instructions committed
6229459Ssaidi@eecs.umich.edusystem.cpu.commit.committedOps              570968167                       # Number of ops (including micro ops) committed
6238317SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
6249459Ssaidi@eecs.umich.edusystem.cpu.commit.refs                      182890032                       # Number of memory references committed
6259459Ssaidi@eecs.umich.edusystem.cpu.commit.loads                     126029555                       # Number of loads committed
6268317SN/Asystem.cpu.commit.membars                     1488542                       # Number of memory barriers committed
6279459Ssaidi@eecs.umich.edusystem.cpu.commit.branches                  121548301                       # Number of branches committed
6288241SN/Asystem.cpu.commit.fp_insts                         16                       # Number of committed floating point instructions.
6299459Ssaidi@eecs.umich.edusystem.cpu.commit.int_insts                 470727693                       # Number of committed integer instructions.
6308241SN/Asystem.cpu.commit.function_calls              9757362                       # Number of function calls committed.
63110148Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events              22735733                       # number cycles where commit BW limit reached
6328317SN/Asystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
63310148Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                   1104844639                       # The number of ROB reads
63410148Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                  1548657613                       # The number of ROB writes
63510148Sandreas.hansson@arm.comsystem.cpu.timesIdled                          329536                       # Number of times that the entire CPU went into an idle state and unscheduled itself
63610148Sandreas.hansson@arm.comsystem.cpu.idleCycles                        10126912                       # Total number of cycles that the CPU has spent unscheduled due to idling
6379459Ssaidi@eecs.umich.edusystem.cpu.committedInsts                   505237723                       # Number of Instructions Simulated
6389459Ssaidi@eecs.umich.edusystem.cpu.committedOps                     569624283                       # Number of Ops (including micro ops) Simulated
6399459Ssaidi@eecs.umich.edusystem.cpu.committedInsts_total             505237723                       # Number of Instructions Simulated
64010148Sandreas.hansson@arm.comsystem.cpu.cpi                               0.801154                       # CPI: Cycles Per Instruction
64110148Sandreas.hansson@arm.comsystem.cpu.cpi_total                         0.801154                       # CPI: Total CPI of All Threads
64210148Sandreas.hansson@arm.comsystem.cpu.ipc                               1.248199                       # IPC: Instructions Per Cycle
64310148Sandreas.hansson@arm.comsystem.cpu.ipc_total                         1.248199                       # IPC: Total IPC of All Threads
64410148Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads               3058738251                       # number of integer regfile reads
64510148Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes               752038270                       # number of integer regfile writes
6468317SN/Asystem.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
64710148Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads               237846973                       # number of misc regfile reads
6489459Ssaidi@eecs.umich.edusystem.cpu.misc_regfile_writes                2977084                       # number of misc regfile writes
64910148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.throughput               735012008                       # Throughput (bytes/s)
65010148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq         864661                       # Transaction distribution
65110148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp        864660                       # Transaction distribution
65210148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::Writeback      1110883                       # Transaction distribution
65310148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeReq           79                       # Transaction distribution
65410148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeResp           79                       # Transaction distribution
65510148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq       348779                       # Transaction distribution
65610148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp       348779                       # Transaction distribution
65710148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        33728                       # Packet count per connected master and slave (bytes)
65810148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      3504101                       # Packet count per connected master and slave (bytes)
65910148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total           3537829                       # Packet count per connected master and slave (bytes)
66010148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      1076352                       # Cumulative packet size per connected master and slave (bytes)
66110148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    147674432                       # Cumulative packet size per connected master and slave (bytes)
66210148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.tot_pkt_size::total      148750784                       # Cumulative packet size per connected master and slave (bytes)
66310148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.data_through_bus         148750784                       # Total data (bytes)
66410148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_data_through_bus         5824                       # Total snoop data (bytes)
66510148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy     2273084998                       # Layer occupancy (ticks)
6669729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          1.1                       # Layer utilization (%)
66710148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy      25918735                       # Layer occupancy (ticks)
6689729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
66910148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy    1823048732                       # Layer occupancy (ticks)
6709729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          0.9                       # Layer utilization (%)
67110148Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements             14973                       # number of replacements
67210148Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse          1095.994633                       # Cycle average of tags in use
67310148Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs           114499162                       # Total number of references to valid blocks.
67410148Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs             16828                       # Sample count of references to valid blocks.
67510148Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs           6804.086166                       # Average number of references to valid blocks.
6769838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
67710148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst  1095.994633                       # Average occupied blocks per requestor
67810148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.535154                       # Average percentage of cache occupancy
67910148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.535154                       # Average percentage of cache occupancy
68010148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024         1855                       # Occupied blocks per task id
68110148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0           43                       # Occupied blocks per task id
68210148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1           54                       # Occupied blocks per task id
68310148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::2           79                       # Occupied blocks per task id
68410148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::3          300                       # Occupied blocks per task id
68510148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::4         1379                       # Occupied blocks per task id
68610148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.905762                       # Percentage of cache occupancy per task id
68710148Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses         229057415                       # Number of tag accesses
68810148Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses        229057415                       # Number of data accesses
68910148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst    114499162                       # number of ReadReq hits
69010148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total       114499162                       # number of ReadReq hits
69110148Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst     114499162                       # number of demand (read+write) hits
69210148Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total        114499162                       # number of demand (read+write) hits
69310148Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst    114499162                       # number of overall hits
69410148Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total       114499162                       # number of overall hits
69510148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst        21091                       # number of ReadReq misses
69610148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total         21091                       # number of ReadReq misses
69710148Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst        21091                       # number of demand (read+write) misses
69810148Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total          21091                       # number of demand (read+write) misses
69910148Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst        21091                       # number of overall misses
70010148Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total         21091                       # number of overall misses
70110148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst    555853234                       # number of ReadReq miss cycles
70210148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total    555853234                       # number of ReadReq miss cycles
70310148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst    555853234                       # number of demand (read+write) miss cycles
70410148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total    555853234                       # number of demand (read+write) miss cycles
70510148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst    555853234                       # number of overall miss cycles
70610148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total    555853234                       # number of overall miss cycles
70710148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst    114520253                       # number of ReadReq accesses(hits+misses)
70810148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total    114520253                       # number of ReadReq accesses(hits+misses)
70910148Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst    114520253                       # number of demand (read+write) accesses
71010148Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total    114520253                       # number of demand (read+write) accesses
71110148Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst    114520253                       # number of overall (read+write) accesses
71210148Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total    114520253                       # number of overall (read+write) accesses
71310148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000184                       # miss rate for ReadReq accesses
71410148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.000184                       # miss rate for ReadReq accesses
71510148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.000184                       # miss rate for demand accesses
71610148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.000184                       # miss rate for demand accesses
71710148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.000184                       # miss rate for overall accesses
71810148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.000184                       # miss rate for overall accesses
71910148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 26354.996634                       # average ReadReq miss latency
72010148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 26354.996634                       # average ReadReq miss latency
72110148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 26354.996634                       # average overall miss latency
72210148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 26354.996634                       # average overall miss latency
72310148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 26354.996634                       # average overall miss latency
72410148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 26354.996634                       # average overall miss latency
72510148Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs          663                       # number of cycles access was blocked
7268317SN/Asystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
72710148Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs                11                       # number of cycles access was blocked
7288317SN/Asystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
72910148Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs    60.272727                       # average number of cycles each access was blocked
7308983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
7318317SN/Asystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
7328317SN/Asystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
73310148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst         4181                       # number of ReadReq MSHR hits
73410148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total         4181                       # number of ReadReq MSHR hits
73510148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst         4181                       # number of demand (read+write) MSHR hits
73610148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total         4181                       # number of demand (read+write) MSHR hits
73710148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst         4181                       # number of overall MSHR hits
73810148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total         4181                       # number of overall MSHR hits
73910148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst        16910                       # number of ReadReq MSHR misses
74010148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total        16910                       # number of ReadReq MSHR misses
74110148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst        16910                       # number of demand (read+write) MSHR misses
74210148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total        16910                       # number of demand (read+write) MSHR misses
74310148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst        16910                       # number of overall MSHR misses
74410148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total        16910                       # number of overall MSHR misses
74510148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    402050014                       # number of ReadReq MSHR miss cycles
74610148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total    402050014                       # number of ReadReq MSHR miss cycles
74710148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst    402050014                       # number of demand (read+write) MSHR miss cycles
74810148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total    402050014                       # number of demand (read+write) MSHR miss cycles
74910148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst    402050014                       # number of overall MSHR miss cycles
75010148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total    402050014                       # number of overall MSHR miss cycles
75110148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000148                       # mshr miss rate for ReadReq accesses
75210148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.000148                       # mshr miss rate for ReadReq accesses
75310148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000148                       # mshr miss rate for demand accesses
75410148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.000148                       # mshr miss rate for demand accesses
75510148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000148                       # mshr miss rate for overall accesses
75610148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.000148                       # mshr miss rate for overall accesses
75710148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 23775.873093                       # average ReadReq mshr miss latency
75810148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 23775.873093                       # average ReadReq mshr miss latency
75910148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 23775.873093                       # average overall mshr miss latency
76010148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 23775.873093                       # average overall mshr miss latency
76110148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 23775.873093                       # average overall mshr miss latency
76210148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 23775.873093                       # average overall mshr miss latency
7638317SN/Asystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
76410148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements           115331                       # number of replacements
76510148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse        27082.895535                       # Cycle average of tags in use
76610148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs            1781400                       # Total number of references to valid blocks.
76710148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs           146592                       # Sample count of references to valid blocks.
76810148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs            12.152096                       # Average number of references to valid blocks.
76910148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle     102338963500                       # Cycle when the warmup percentage was hit.
77010148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::writebacks 23017.339474                       # Average occupied blocks per requestor
77110148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst   360.906574                       # Average occupied blocks per requestor
77210148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data  3704.649487                       # Average occupied blocks per requestor
77310148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::writebacks     0.702433                       # Average percentage of cache occupancy
77410148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.011014                       # Average percentage of cache occupancy
77510148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.113057                       # Average percentage of cache occupancy
77610148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.826504                       # Average percentage of cache occupancy
77710148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024        31261                       # Occupied blocks per task id
77810148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0           76                       # Occupied blocks per task id
77910148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1            4                       # Occupied blocks per task id
78010148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::2         2190                       # Occupied blocks per task id
78110148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::3         7667                       # Occupied blocks per task id
78210148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::4        21324                       # Occupied blocks per task id
78310148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.954010                       # Percentage of cache occupancy per task id
78410148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses         19089931                       # Number of tag accesses
78510148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses        19089931                       # Number of data accesses
78610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst        13449                       # number of ReadReq hits
78710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.data       804311                       # number of ReadReq hits
78810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total         817760                       # number of ReadReq hits
78910148Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::writebacks      1110883                       # number of Writeback hits
79010148Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::total      1110883                       # number of Writeback hits
79110148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::cpu.data           71                       # number of UpgradeReq hits
79210148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::total           71                       # number of UpgradeReq hits
79310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::cpu.data       247485                       # number of ReadExReq hits
79410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total       247485                       # number of ReadExReq hits
79510148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst        13449                       # number of demand (read+write) hits
79610148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.data      1051796                       # number of demand (read+write) hits
79710148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total         1065245                       # number of demand (read+write) hits
79810148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst        13449                       # number of overall hits
79910148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.data      1051796                       # number of overall hits
80010148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total        1065245                       # number of overall hits
80110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst         3370                       # number of ReadReq misses
80210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data        43440                       # number of ReadReq misses
80310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total        46810                       # number of ReadReq misses
80410148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::cpu.data            8                       # number of UpgradeReq misses
80510148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::total            8                       # number of UpgradeReq misses
80610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data       101294                       # number of ReadExReq misses
80710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total       101294                       # number of ReadExReq misses
80810148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst         3370                       # number of demand (read+write) misses
80910148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data       144734                       # number of demand (read+write) misses
81010148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total        148104                       # number of demand (read+write) misses
81110148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst         3370                       # number of overall misses
81210148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data       144734                       # number of overall misses
81310148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total       148104                       # number of overall misses
81410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst    250298750                       # number of ReadReq miss cycles
81510148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data   3365658750                       # number of ReadReq miss cycles
81610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total   3615957500                       # number of ReadReq miss cycles
81710148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::cpu.data        23499                       # number of UpgradeReq miss cycles
81810148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::total        23499                       # number of UpgradeReq miss cycles
81910148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data   7297338249                       # number of ReadExReq miss cycles
82010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total   7297338249                       # number of ReadExReq miss cycles
82110148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst    250298750                       # number of demand (read+write) miss cycles
82210148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data  10662996999                       # number of demand (read+write) miss cycles
82310148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total  10913295749                       # number of demand (read+write) miss cycles
82410148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst    250298750                       # number of overall miss cycles
82510148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data  10662996999                       # number of overall miss cycles
82610148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total  10913295749                       # number of overall miss cycles
82710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst        16819                       # number of ReadReq accesses(hits+misses)
82810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data       847751                       # number of ReadReq accesses(hits+misses)
82910148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total       864570                       # number of ReadReq accesses(hits+misses)
83010148Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::writebacks      1110883                       # number of Writeback accesses(hits+misses)
83110148Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::total      1110883                       # number of Writeback accesses(hits+misses)
83210148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::cpu.data           79                       # number of UpgradeReq accesses(hits+misses)
83310148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::total           79                       # number of UpgradeReq accesses(hits+misses)
83410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data       348779                       # number of ReadExReq accesses(hits+misses)
83510148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total       348779                       # number of ReadExReq accesses(hits+misses)
83610148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst        16819                       # number of demand (read+write) accesses
83710148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data      1196530                       # number of demand (read+write) accesses
83810148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total      1213349                       # number of demand (read+write) accesses
83910148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst        16819                       # number of overall (read+write) accesses
84010148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data      1196530                       # number of overall (read+write) accesses
84110148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total      1213349                       # number of overall (read+write) accesses
84210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.200369                       # miss rate for ReadReq accesses
84310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.051241                       # miss rate for ReadReq accesses
84410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.054143                       # miss rate for ReadReq accesses
84510148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.101266                       # miss rate for UpgradeReq accesses
84610148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::total     0.101266                       # miss rate for UpgradeReq accesses
84710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.290425                       # miss rate for ReadExReq accesses
84810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.290425                       # miss rate for ReadExReq accesses
84910148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.200369                       # miss rate for demand accesses
85010148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data     0.120961                       # miss rate for demand accesses
85110148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.122062                       # miss rate for demand accesses
85210148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.200369                       # miss rate for overall accesses
85310148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.data     0.120961                       # miss rate for overall accesses
85410148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.122062                       # miss rate for overall accesses
85510148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74272.626113                       # average ReadReq miss latency
85610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77478.332182                       # average ReadReq miss latency
85710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 77247.543260                       # average ReadReq miss latency
85810148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data  2937.375000                       # average UpgradeReq miss latency
85910148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::total  2937.375000                       # average UpgradeReq miss latency
86010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72041.169753                       # average ReadExReq miss latency
86110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 72041.169753                       # average ReadExReq miss latency
86210148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74272.626113                       # average overall miss latency
86310148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 73673.062300                       # average overall miss latency
86410148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 73686.704944                       # average overall miss latency
86510148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74272.626113                       # average overall miss latency
86610148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 73673.062300                       # average overall miss latency
86710148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 73686.704944                       # average overall miss latency
8688317SN/Asystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
8698317SN/Asystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
8708317SN/Asystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
8718317SN/Asystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
8728983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
8738983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
8748317SN/Asystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
8757860SN/Asystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
87610148Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::writebacks        97591                       # number of writebacks
87710148Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::total            97591                       # number of writebacks
87810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            5                       # number of ReadReq MSHR hits
87910148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::cpu.data           21                       # number of ReadReq MSHR hits
88010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::total           26                       # number of ReadReq MSHR hits
88110148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.inst            5                       # number of demand (read+write) MSHR hits
88210148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.data           21                       # number of demand (read+write) MSHR hits
88310148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::total           26                       # number of demand (read+write) MSHR hits
88410148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.inst            5                       # number of overall MSHR hits
88510148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.data           21                       # number of overall MSHR hits
88610148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::total           26                       # number of overall MSHR hits
88710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3365                       # number of ReadReq MSHR misses
88810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data        43419                       # number of ReadReq MSHR misses
88910148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total        46784                       # number of ReadReq MSHR misses
89010148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            8                       # number of UpgradeReq MSHR misses
89110148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::total            8                       # number of UpgradeReq MSHR misses
89210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       101294                       # number of ReadExReq MSHR misses
89310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total       101294                       # number of ReadExReq MSHR misses
89410148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst         3365                       # number of demand (read+write) MSHR misses
89510148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data       144713                       # number of demand (read+write) MSHR misses
89610148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total       148078                       # number of demand (read+write) MSHR misses
89710148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst         3365                       # number of overall MSHR misses
89810148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data       144713                       # number of overall MSHR misses
89910148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total       148078                       # number of overall MSHR misses
90010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    207676000                       # number of ReadReq MSHR miss cycles
90110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data   2821069500                       # number of ReadReq MSHR miss cycles
90210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total   3028745500                       # number of ReadReq MSHR miss cycles
90310148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data        80008                       # number of UpgradeReq MSHR miss cycles
90410148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::total        80008                       # number of UpgradeReq MSHR miss cycles
90510148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   6013621251                       # number of ReadExReq MSHR miss cycles
90610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total   6013621251                       # number of ReadExReq MSHR miss cycles
90710148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    207676000                       # number of demand (read+write) MSHR miss cycles
90810148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data   8834690751                       # number of demand (read+write) MSHR miss cycles
90910148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total   9042366751                       # number of demand (read+write) MSHR miss cycles
91010148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    207676000                       # number of overall MSHR miss cycles
91110148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data   8834690751                       # number of overall MSHR miss cycles
91210148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total   9042366751                       # number of overall MSHR miss cycles
91310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.200071                       # mshr miss rate for ReadReq accesses
91410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.051217                       # mshr miss rate for ReadReq accesses
91510148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.054112                       # mshr miss rate for ReadReq accesses
91610148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.101266                       # mshr miss rate for UpgradeReq accesses
91710148Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.101266                       # mshr miss rate for UpgradeReq accesses
91810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.290425                       # mshr miss rate for ReadExReq accesses
91910148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.290425                       # mshr miss rate for ReadExReq accesses
92010148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.200071                       # mshr miss rate for demand accesses
92110148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.120944                       # mshr miss rate for demand accesses
92210148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.122041                       # mshr miss rate for demand accesses
92310148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.200071                       # mshr miss rate for overall accesses
92410148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.120944                       # mshr miss rate for overall accesses
92510148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.122041                       # mshr miss rate for overall accesses
92610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61716.493314                       # average ReadReq mshr miss latency
92710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64973.156913                       # average ReadReq mshr miss latency
92810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 64738.917151                       # average ReadReq mshr miss latency
9299978Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        10001                       # average UpgradeReq mshr miss latency
9309978Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        10001                       # average UpgradeReq mshr miss latency
93110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59367.990710                       # average ReadExReq mshr miss latency
93210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59367.990710                       # average ReadExReq mshr miss latency
93310148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61716.493314                       # average overall mshr miss latency
93410148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61049.738109                       # average overall mshr miss latency
93510148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 61064.889795                       # average overall mshr miss latency
93610148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61716.493314                       # average overall mshr miss latency
93710148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61049.738109                       # average overall mshr miss latency
93810148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 61064.889795                       # average overall mshr miss latency
9397860SN/Asystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
94010148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements           1192434                       # number of replacements
94110148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse          4057.447359                       # Cycle average of tags in use
94210148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs           190168921                       # Total number of references to valid blocks.
94310148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs           1196530                       # Sample count of references to valid blocks.
94410148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs            158.933684                       # Average number of references to valid blocks.
9459978Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle        4256684250                       # Cycle when the warmup percentage was hit.
94610148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data  4057.447359                       # Average occupied blocks per requestor
94710148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.990588                       # Average percentage of cache occupancy
94810148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.990588                       # Average percentage of cache occupancy
94910036SAli.Saidi@ARM.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
95010148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           41                       # Occupied blocks per task id
95110148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1           26                       # Occupied blocks per task id
95210148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::2         2348                       # Occupied blocks per task id
95310148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::3         1681                       # Occupied blocks per task id
95410036SAli.Saidi@ARM.comsystem.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
95510148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses         391443552                       # Number of tag accesses
95610148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses        391443552                       # Number of data accesses
95710148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data    136203085                       # number of ReadReq hits
95810148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total       136203085                       # number of ReadReq hits
95910148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data     50988219                       # number of WriteReq hits
96010148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total       50988219                       # number of WriteReq hits
96110148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::cpu.data      1488837                       # number of LoadLockedReq hits
96210148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total      1488837                       # number of LoadLockedReq hits
9639459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_hits::cpu.data      1488541                       # number of StoreCondReq hits
9649459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_hits::total      1488541                       # number of StoreCondReq hits
96510148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data     187191304                       # number of demand (read+write) hits
96610148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total        187191304                       # number of demand (read+write) hits
96710148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data    187191304                       # number of overall hits
96810148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total       187191304                       # number of overall hits
96910148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data      1703703                       # number of ReadReq misses
97010148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total       1703703                       # number of ReadReq misses
97110148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data      3251087                       # number of WriteReq misses
97210148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total      3251087                       # number of WriteReq misses
97310148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::cpu.data           39                       # number of LoadLockedReq misses
97410148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::total           39                       # number of LoadLockedReq misses
97510148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data      4954790                       # number of demand (read+write) misses
97610148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total        4954790                       # number of demand (read+write) misses
97710148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data      4954790                       # number of overall misses
97810148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total       4954790                       # number of overall misses
97910148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data  29263316713                       # number of ReadReq miss cycles
98010148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total  29263316713                       # number of ReadReq miss cycles
98110148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data  70545580472                       # number of WriteReq miss cycles
98210148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total  70545580472                       # number of WriteReq miss cycles
98310148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       635500                       # number of LoadLockedReq miss cycles
98410148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::total       635500                       # number of LoadLockedReq miss cycles
98510148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data  99808897185                       # number of demand (read+write) miss cycles
98610148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total  99808897185                       # number of demand (read+write) miss cycles
98710148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data  99808897185                       # number of overall miss cycles
98810148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total  99808897185                       # number of overall miss cycles
98910148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data    137906788                       # number of ReadReq accesses(hits+misses)
99010148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total    137906788                       # number of ReadReq accesses(hits+misses)
9919449SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_accesses::cpu.data     54239306                       # number of WriteReq accesses(hits+misses)
9929449SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_accesses::total     54239306                       # number of WriteReq accesses(hits+misses)
99310148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::cpu.data      1488876                       # number of LoadLockedReq accesses(hits+misses)
99410148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total      1488876                       # number of LoadLockedReq accesses(hits+misses)
9959459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_accesses::cpu.data      1488541                       # number of StoreCondReq accesses(hits+misses)
9969459Ssaidi@eecs.umich.edusystem.cpu.dcache.StoreCondReq_accesses::total      1488541                       # number of StoreCondReq accesses(hits+misses)
99710148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data    192146094                       # number of demand (read+write) accesses
99810148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total    192146094                       # number of demand (read+write) accesses
99910148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data    192146094                       # number of overall (read+write) accesses
100010148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total    192146094                       # number of overall (read+write) accesses
100110148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.012354                       # miss rate for ReadReq accesses
100210148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.012354                       # miss rate for ReadReq accesses
100310148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.059940                       # miss rate for WriteReq accesses
100410148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.059940                       # miss rate for WriteReq accesses
100510148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.000026                       # miss rate for LoadLockedReq accesses
100610148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::total     0.000026                       # miss rate for LoadLockedReq accesses
100710148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.025787                       # miss rate for demand accesses
100810148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.025787                       # miss rate for demand accesses
100910148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.025787                       # miss rate for overall accesses
101010148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.025787                       # miss rate for overall accesses
101110148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17176.301687                       # average ReadReq miss latency
101210148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 17176.301687                       # average ReadReq miss latency
101310148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21699.074947                       # average WriteReq miss latency
101410148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 21699.074947                       # average WriteReq miss latency
101510148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16294.871795                       # average LoadLockedReq miss latency
101610148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::total 16294.871795                       # average LoadLockedReq miss latency
101710148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 20143.920769                       # average overall miss latency
101810148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 20143.920769                       # average overall miss latency
101910148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 20143.920769                       # average overall miss latency
102010148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 20143.920769                       # average overall miss latency
102110148Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs        17635                       # number of cycles access was blocked
102210148Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets        54424                       # number of cycles access was blocked
102310148Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs              1686                       # number of cycles access was blocked
102410148Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets             666                       # number of cycles access was blocked
102510148Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    10.459668                       # average number of cycles each access was blocked
102610148Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets    81.717718                       # average number of cycles each access was blocked
10279449SAli.Saidi@ARM.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
10289449SAli.Saidi@ARM.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
102910148Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::writebacks      1110883                       # number of writebacks
103010148Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::total           1110883                       # number of writebacks
103110148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data       855409                       # number of ReadReq MSHR hits
103210148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total       855409                       # number of ReadReq MSHR hits
103310148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data      2902772                       # number of WriteReq MSHR hits
103410148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total      2902772                       # number of WriteReq MSHR hits
103510148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data           39                       # number of LoadLockedReq MSHR hits
103610148Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::total           39                       # number of LoadLockedReq MSHR hits
103710148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data      3758181                       # number of demand (read+write) MSHR hits
103810148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total      3758181                       # number of demand (read+write) MSHR hits
103910148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data      3758181                       # number of overall MSHR hits
104010148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total      3758181                       # number of overall MSHR hits
104110148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data       848294                       # number of ReadReq MSHR misses
104210148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total       848294                       # number of ReadReq MSHR misses
104310148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data       348315                       # number of WriteReq MSHR misses
104410148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total       348315                       # number of WriteReq MSHR misses
104510148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data      1196609                       # number of demand (read+write) MSHR misses
104610148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total      1196609                       # number of demand (read+write) MSHR misses
104710148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data      1196609                       # number of overall MSHR misses
104810148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total      1196609                       # number of overall MSHR misses
104910148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  12295329526                       # number of ReadReq MSHR miss cycles
105010148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total  12295329526                       # number of ReadReq MSHR miss cycles
105110148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  10170217738                       # number of WriteReq MSHR miss cycles
105210148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total  10170217738                       # number of WriteReq MSHR miss cycles
105310148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data  22465547264                       # number of demand (read+write) MSHR miss cycles
105410148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total  22465547264                       # number of demand (read+write) MSHR miss cycles
105510148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data  22465547264                       # number of overall MSHR miss cycles
105610148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total  22465547264                       # number of overall MSHR miss cycles
105710038SAli.Saidi@ARM.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.006151                       # mshr miss rate for ReadReq accesses
105810038SAli.Saidi@ARM.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.006151                       # mshr miss rate for ReadReq accesses
105910148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006422                       # mshr miss rate for WriteReq accesses
106010148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006422                       # mshr miss rate for WriteReq accesses
10619988Snilay@cs.wisc.edusystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006228                       # mshr miss rate for demand accesses
10629988Snilay@cs.wisc.edusystem.cpu.dcache.demand_mshr_miss_rate::total     0.006228                       # mshr miss rate for demand accesses
10639988Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006228                       # mshr miss rate for overall accesses
10649988Snilay@cs.wisc.edusystem.cpu.dcache.overall_mshr_miss_rate::total     0.006228                       # mshr miss rate for overall accesses
106510148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14494.184240                       # average ReadReq mshr miss latency
106610148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14494.184240                       # average ReadReq mshr miss latency
106710148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29198.334088                       # average WriteReq mshr miss latency
106810148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29198.334088                       # average WriteReq mshr miss latency
106910148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 18774.342550                       # average overall mshr miss latency
107010148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 18774.342550                       # average overall mshr miss latency
107110148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 18774.342550                       # average overall mshr miss latency
107210148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 18774.342550                       # average overall mshr miss latency
10739449SAli.Saidi@ARM.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
10747860SN/A
10757860SN/A---------- End Simulation Statistics   ----------
1076