stats.txt revision 11680:b4d943429dc6
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.066079 # Number of seconds simulated 4sim_ticks 66079350000 # Number of ticks simulated 5final_tick 66079350000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 104457 # Simulator instruction rate (inst/s) 8host_op_rate 183932 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 43689609 # Simulator tick rate (ticks/s) 10host_mem_usage 414668 # Number of bytes of host memory used 11host_seconds 1512.47 # Real time elapsed on the host 12sim_insts 157988547 # Number of instructions simulated 13sim_ops 278192464 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 17system.physmem.bytes_read::cpu.inst 69696 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu.data 1892800 # Number of bytes read from this memory 19system.physmem.bytes_read::total 1962496 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu.inst 69696 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::total 69696 # Number of instructions bytes read from this memory 22system.physmem.bytes_written::writebacks 19520 # Number of bytes written to this memory 23system.physmem.bytes_written::total 19520 # Number of bytes written to this memory 24system.physmem.num_reads::cpu.inst 1089 # Number of read requests responded to by this memory 25system.physmem.num_reads::cpu.data 29575 # Number of read requests responded to by this memory 26system.physmem.num_reads::total 30664 # Number of read requests responded to by this memory 27system.physmem.num_writes::writebacks 305 # Number of write requests responded to by this memory 28system.physmem.num_writes::total 305 # Number of write requests responded to by this memory 29system.physmem.bw_read::cpu.inst 1054732 # Total read bandwidth from this memory (bytes/s) 30system.physmem.bw_read::cpu.data 28644350 # Total read bandwidth from this memory (bytes/s) 31system.physmem.bw_read::total 29699081 # Total read bandwidth from this memory (bytes/s) 32system.physmem.bw_inst_read::cpu.inst 1054732 # Instruction read bandwidth from this memory (bytes/s) 33system.physmem.bw_inst_read::total 1054732 # Instruction read bandwidth from this memory (bytes/s) 34system.physmem.bw_write::writebacks 295402 # Write bandwidth from this memory (bytes/s) 35system.physmem.bw_write::total 295402 # Write bandwidth from this memory (bytes/s) 36system.physmem.bw_total::writebacks 295402 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.bw_total::cpu.inst 1054732 # Total bandwidth to/from this memory (bytes/s) 38system.physmem.bw_total::cpu.data 28644350 # Total bandwidth to/from this memory (bytes/s) 39system.physmem.bw_total::total 29994484 # Total bandwidth to/from this memory (bytes/s) 40system.physmem.readReqs 30664 # Number of read requests accepted 41system.physmem.writeReqs 305 # Number of write requests accepted 42system.physmem.readBursts 30664 # Number of DRAM read bursts, including those serviced by the write queue 43system.physmem.writeBursts 305 # Number of DRAM write bursts, including those merged in the write queue 44system.physmem.bytesReadDRAM 1952768 # Total number of bytes read from DRAM 45system.physmem.bytesReadWrQ 9728 # Total number of bytes read from write queue 46system.physmem.bytesWritten 18368 # Total number of bytes written to DRAM 47system.physmem.bytesReadSys 1962496 # Total read bytes from the system interface side 48system.physmem.bytesWrittenSys 19520 # Total written bytes from the system interface side 49system.physmem.servicedByWrQ 152 # Number of DRAM read bursts serviced by the write queue 50system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 51system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 52system.physmem.perBankRdBursts::0 1940 # Per bank write bursts 53system.physmem.perBankRdBursts::1 2080 # Per bank write bursts 54system.physmem.perBankRdBursts::2 2040 # Per bank write bursts 55system.physmem.perBankRdBursts::3 1947 # Per bank write bursts 56system.physmem.perBankRdBursts::4 2062 # Per bank write bursts 57system.physmem.perBankRdBursts::5 1911 # Per bank write bursts 58system.physmem.perBankRdBursts::6 1975 # Per bank write bursts 59system.physmem.perBankRdBursts::7 1870 # Per bank write bursts 60system.physmem.perBankRdBursts::8 1951 # Per bank write bursts 61system.physmem.perBankRdBursts::9 1941 # Per bank write bursts 62system.physmem.perBankRdBursts::10 1805 # Per bank write bursts 63system.physmem.perBankRdBursts::11 1794 # Per bank write bursts 64system.physmem.perBankRdBursts::12 1792 # Per bank write bursts 65system.physmem.perBankRdBursts::13 1799 # Per bank write bursts 66system.physmem.perBankRdBursts::14 1826 # Per bank write bursts 67system.physmem.perBankRdBursts::15 1779 # Per bank write bursts 68system.physmem.perBankWrBursts::0 26 # Per bank write bursts 69system.physmem.perBankWrBursts::1 125 # Per bank write bursts 70system.physmem.perBankWrBursts::2 27 # Per bank write bursts 71system.physmem.perBankWrBursts::3 24 # Per bank write bursts 72system.physmem.perBankWrBursts::4 54 # Per bank write bursts 73system.physmem.perBankWrBursts::5 3 # Per bank write bursts 74system.physmem.perBankWrBursts::6 18 # Per bank write bursts 75system.physmem.perBankWrBursts::7 1 # Per bank write bursts 76system.physmem.perBankWrBursts::8 0 # Per bank write bursts 77system.physmem.perBankWrBursts::9 6 # Per bank write bursts 78system.physmem.perBankWrBursts::10 3 # Per bank write bursts 79system.physmem.perBankWrBursts::11 0 # Per bank write bursts 80system.physmem.perBankWrBursts::12 0 # Per bank write bursts 81system.physmem.perBankWrBursts::13 0 # Per bank write bursts 82system.physmem.perBankWrBursts::14 0 # Per bank write bursts 83system.physmem.perBankWrBursts::15 0 # Per bank write bursts 84system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 85system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 86system.physmem.totGap 66079146500 # Total gap between requests 87system.physmem.readPktSize::0 0 # Read request sizes (log2) 88system.physmem.readPktSize::1 0 # Read request sizes (log2) 89system.physmem.readPktSize::2 0 # Read request sizes (log2) 90system.physmem.readPktSize::3 0 # Read request sizes (log2) 91system.physmem.readPktSize::4 0 # Read request sizes (log2) 92system.physmem.readPktSize::5 0 # Read request sizes (log2) 93system.physmem.readPktSize::6 30664 # Read request sizes (log2) 94system.physmem.writePktSize::0 0 # Write request sizes (log2) 95system.physmem.writePktSize::1 0 # Write request sizes (log2) 96system.physmem.writePktSize::2 0 # Write request sizes (log2) 97system.physmem.writePktSize::3 0 # Write request sizes (log2) 98system.physmem.writePktSize::4 0 # Write request sizes (log2) 99system.physmem.writePktSize::5 0 # Write request sizes (log2) 100system.physmem.writePktSize::6 305 # Write request sizes (log2) 101system.physmem.rdQLenPdf::0 29931 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::1 435 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::2 98 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 31 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 12 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 4 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 133system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::15 14 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::16 14 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::17 17 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::18 16 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::19 16 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::20 16 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::21 16 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::22 16 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::23 16 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::24 16 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::25 16 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::26 16 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::27 16 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::28 16 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::29 16 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::30 16 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::31 16 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::32 16 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::33 3 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 196system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 197system.physmem.bytesPerActivate::samples 2875 # Bytes accessed per row activation 198system.physmem.bytesPerActivate::mean 685.122783 # Bytes accessed per row activation 199system.physmem.bytesPerActivate::gmean 477.283945 # Bytes accessed per row activation 200system.physmem.bytesPerActivate::stdev 398.354531 # Bytes accessed per row activation 201system.physmem.bytesPerActivate::0-127 431 14.99% 14.99% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::128-255 281 9.77% 24.77% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::256-383 140 4.87% 29.63% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::384-511 134 4.66% 34.30% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::512-639 130 4.52% 38.82% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::640-767 125 4.35% 43.17% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::768-895 77 2.68% 45.84% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::896-1023 84 2.92% 48.77% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::1024-1151 1473 51.23% 100.00% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::total 2875 # Bytes accessed per row activation 211system.physmem.rdPerTurnAround::samples 16 # Reads before turning the bus around for writes 212system.physmem.rdPerTurnAround::mean 1904.687500 # Reads before turning the bus around for writes 213system.physmem.rdPerTurnAround::gmean 23.337942 # Reads before turning the bus around for writes 214system.physmem.rdPerTurnAround::stdev 7552.888425 # Reads before turning the bus around for writes 215system.physmem.rdPerTurnAround::0-1023 15 93.75% 93.75% # Reads before turning the bus around for writes 216system.physmem.rdPerTurnAround::29696-30719 1 6.25% 100.00% # Reads before turning the bus around for writes 217system.physmem.rdPerTurnAround::total 16 # Reads before turning the bus around for writes 218system.physmem.wrPerTurnAround::samples 16 # Writes before turning the bus around for reads 219system.physmem.wrPerTurnAround::mean 17.937500 # Writes before turning the bus around for reads 220system.physmem.wrPerTurnAround::gmean 17.900644 # Writes before turning the bus around for reads 221system.physmem.wrPerTurnAround::stdev 1.181454 # Writes before turning the bus around for reads 222system.physmem.wrPerTurnAround::16 3 18.75% 18.75% # Writes before turning the bus around for reads 223system.physmem.wrPerTurnAround::18 10 62.50% 81.25% # Writes before turning the bus around for reads 224system.physmem.wrPerTurnAround::19 1 6.25% 87.50% # Writes before turning the bus around for reads 225system.physmem.wrPerTurnAround::20 2 12.50% 100.00% # Writes before turning the bus around for reads 226system.physmem.wrPerTurnAround::total 16 # Writes before turning the bus around for reads 227system.physmem.totQLat 407578000 # Total ticks spent queuing 228system.physmem.totMemAccLat 979678000 # Total ticks spent from burst creation until serviced by the DRAM 229system.physmem.totBusLat 152560000 # Total ticks spent in databus transfers 230system.physmem.avgQLat 13357.96 # Average queueing delay per DRAM burst 231system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 232system.physmem.avgMemAccLat 32107.96 # Average memory access latency per DRAM burst 233system.physmem.avgRdBW 29.55 # Average DRAM read bandwidth in MiByte/s 234system.physmem.avgWrBW 0.28 # Average achieved write bandwidth in MiByte/s 235system.physmem.avgRdBWSys 29.70 # Average system read bandwidth in MiByte/s 236system.physmem.avgWrBWSys 0.30 # Average system write bandwidth in MiByte/s 237system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 238system.physmem.busUtil 0.23 # Data bus utilization in percentage 239system.physmem.busUtilRead 0.23 # Data bus utilization in percentage for reads 240system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 241system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing 242system.physmem.avgWrQLen 15.50 # Average write queue length when enqueuing 243system.physmem.readRowHits 27718 # Number of row buffer hits during reads 244system.physmem.writeRowHits 199 # Number of row buffer hits during writes 245system.physmem.readRowHitRate 90.84 # Row buffer hit rate for reads 246system.physmem.writeRowHitRate 65.25 # Row buffer hit rate for writes 247system.physmem.avgGap 2133719.09 # Average gap between requests 248system.physmem.pageHitRate 90.59 # Row buffer hit rate, read and write combined 249system.physmem_0.actEnergy 11095560 # Energy for activate commands per rank (pJ) 250system.physmem_0.preEnergy 5886045 # Energy for precharge commands per rank (pJ) 251system.physmem_0.readEnergy 112990500 # Energy for read commands per rank (pJ) 252system.physmem_0.writeEnergy 1451160 # Energy for write commands per rank (pJ) 253system.physmem_0.refreshEnergy 311007840.000000 # Energy for refresh commands per rank (pJ) 254system.physmem_0.actBackEnergy 261882510 # Energy for active background per rank (pJ) 255system.physmem_0.preBackEnergy 17017920 # Energy for precharge background per rank (pJ) 256system.physmem_0.actPowerDownEnergy 979925760 # Energy for active power-down per rank (pJ) 257system.physmem_0.prePowerDownEnergy 266852640 # Energy for precharge power-down per rank (pJ) 258system.physmem_0.selfRefreshEnergy 15064489440 # Energy for self refresh per rank (pJ) 259system.physmem_0.totalEnergy 17032599375 # Total energy per rank (pJ) 260system.physmem_0.averagePower 257.759790 # Core power per rank (mW) 261system.physmem_0.totalIdleTime 65460562250 # Total Idle time Per DRAM Rank 262system.physmem_0.memoryStateTime::IDLE 23034750 # Time in different power states 263system.physmem_0.memoryStateTime::REF 131986000 # Time in different power states 264system.physmem_0.memoryStateTime::SREF 62616842500 # Time in different power states 265system.physmem_0.memoryStateTime::PRE_PDN 694916500 # Time in different power states 266system.physmem_0.memoryStateTime::ACT 463599750 # Time in different power states 267system.physmem_0.memoryStateTime::ACT_PDN 2148970500 # Time in different power states 268system.physmem_1.actEnergy 9481920 # Energy for activate commands per rank (pJ) 269system.physmem_1.preEnergy 5024580 # Energy for precharge commands per rank (pJ) 270system.physmem_1.readEnergy 104865180 # Energy for read commands per rank (pJ) 271system.physmem_1.writeEnergy 46980 # Energy for write commands per rank (pJ) 272system.physmem_1.refreshEnergy 381691440.000000 # Energy for refresh commands per rank (pJ) 273system.physmem_1.actBackEnergy 255809160 # Energy for active background per rank (pJ) 274system.physmem_1.preBackEnergy 19980960 # Energy for precharge background per rank (pJ) 275system.physmem_1.actPowerDownEnergy 1151008410 # Energy for active power-down per rank (pJ) 276system.physmem_1.prePowerDownEnergy 399268320 # Energy for precharge power-down per rank (pJ) 277system.physmem_1.selfRefreshEnergy 14907041175 # Energy for self refresh per rank (pJ) 278system.physmem_1.totalEnergy 17234823375 # Total energy per rank (pJ) 279system.physmem_1.averagePower 260.820111 # Core power per rank (mW) 280system.physmem_1.totalIdleTime 65463256000 # Total Idle time Per DRAM Rank 281system.physmem_1.memoryStateTime::IDLE 30077000 # Time in different power states 282system.physmem_1.memoryStateTime::REF 162078000 # Time in different power states 283system.physmem_1.memoryStateTime::SREF 61901089500 # Time in different power states 284system.physmem_1.memoryStateTime::PRE_PDN 1039749000 # Time in different power states 285system.physmem_1.memoryStateTime::ACT 422083750 # Time in different power states 286system.physmem_1.memoryStateTime::ACT_PDN 2524272750 # Time in different power states 287system.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 288system.cpu.branchPred.lookups 40670761 # Number of BP lookups 289system.cpu.branchPred.condPredicted 40670761 # Number of conditional branches predicted 290system.cpu.branchPred.condIncorrect 1447235 # Number of conditional branches incorrect 291system.cpu.branchPred.BTBLookups 26704882 # Number of BTB lookups 292system.cpu.branchPred.BTBHits 0 # Number of BTB hits 293system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 294system.cpu.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage 295system.cpu.branchPred.usedRAS 6058055 # Number of times the RAS was used to get a target. 296system.cpu.branchPred.RASInCorrect 92918 # Number of incorrect RAS predictions. 297system.cpu.branchPred.indirectLookups 26704882 # Number of indirect predictor lookups. 298system.cpu.branchPred.indirectHits 21174798 # Number of indirect target hits. 299system.cpu.branchPred.indirectMisses 5530084 # Number of indirect misses. 300system.cpu.branchPredindirectMispredicted 547932 # Number of mispredicted indirect branches. 301system.cpu_clk_domain.clock 500 # Clock period in ticks 302system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 303system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks 304system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 305system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 306system.cpu.workload.num_syscalls 444 # Number of system calls 307system.cpu.pwrStateResidencyTicks::ON 66079350000 # Cumulative time (in ticks) in various power states 308system.cpu.numCycles 132158701 # number of cpu cycles simulated 309system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 310system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 311system.cpu.fetch.icacheStallCycles 30720551 # Number of cycles fetch is stalled on an Icache miss 312system.cpu.fetch.Insts 221310466 # Number of instructions fetch has processed 313system.cpu.fetch.Branches 40670761 # Number of branches that fetch encountered 314system.cpu.fetch.predictedBranches 27232853 # Number of branches that fetch has predicted taken 315system.cpu.fetch.Cycles 99729501 # Number of cycles fetch has run and was not squashing or blocked 316system.cpu.fetch.SquashCycles 3011659 # Number of cycles fetch has spent squashing 317system.cpu.fetch.TlbCycles 476 # Number of cycles fetch has spent waiting for tlb 318system.cpu.fetch.MiscStallCycles 6367 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 319system.cpu.fetch.PendingTrapStallCycles 115460 # Number of stall cycles due to pending traps 320system.cpu.fetch.PendingQuiesceStallCycles 59 # Number of stall cycles due to pending quiesce instructions 321system.cpu.fetch.IcacheWaitRetryStallCycles 223 # Number of stall cycles due to full MSHR 322system.cpu.fetch.CacheLines 29905952 # Number of cache lines fetched 323system.cpu.fetch.IcacheSquashes 367398 # Number of outstanding Icache misses that were squashed 324system.cpu.fetch.ItlbSquashes 15 # Number of outstanding ITLB misses that were squashed 325system.cpu.fetch.rateDist::samples 132078466 # Number of instructions fetched each cycle (Total) 326system.cpu.fetch.rateDist::mean 2.949325 # Number of instructions fetched each cycle (Total) 327system.cpu.fetch.rateDist::stdev 3.409240 # Number of instructions fetched each cycle (Total) 328system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 329system.cpu.fetch.rateDist::0 66113924 50.06% 50.06% # Number of instructions fetched each cycle (Total) 330system.cpu.fetch.rateDist::1 4057337 3.07% 53.13% # Number of instructions fetched each cycle (Total) 331system.cpu.fetch.rateDist::2 3620378 2.74% 55.87% # Number of instructions fetched each cycle (Total) 332system.cpu.fetch.rateDist::3 6125698 4.64% 60.51% # Number of instructions fetched each cycle (Total) 333system.cpu.fetch.rateDist::4 7769884 5.88% 66.39% # Number of instructions fetched each cycle (Total) 334system.cpu.fetch.rateDist::5 5562288 4.21% 70.60% # Number of instructions fetched each cycle (Total) 335system.cpu.fetch.rateDist::6 3378570 2.56% 73.16% # Number of instructions fetched each cycle (Total) 336system.cpu.fetch.rateDist::7 2898316 2.19% 75.35% # Number of instructions fetched each cycle (Total) 337system.cpu.fetch.rateDist::8 32552071 24.65% 100.00% # Number of instructions fetched each cycle (Total) 338system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 339system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 340system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 341system.cpu.fetch.rateDist::total 132078466 # Number of instructions fetched each cycle (Total) 342system.cpu.fetch.branchRate 0.307742 # Number of branch fetches per cycle 343system.cpu.fetch.rate 1.674581 # Number of inst fetches per cycle 344system.cpu.decode.IdleCycles 15424627 # Number of cycles decode is idle 345system.cpu.decode.BlockedCycles 64723504 # Number of cycles decode is blocked 346system.cpu.decode.RunCycles 40539404 # Number of cycles decode is running 347system.cpu.decode.UnblockCycles 9885102 # Number of cycles decode is unblocking 348system.cpu.decode.SquashCycles 1505829 # Number of cycles decode is squashing 349system.cpu.decode.DecodedInsts 364367574 # Number of instructions handled by decode 350system.cpu.rename.SquashCycles 1505829 # Number of cycles rename is squashing 351system.cpu.rename.IdleCycles 20975204 # Number of cycles rename is idle 352system.cpu.rename.BlockCycles 11377644 # Number of cycles rename is blocking 353system.cpu.rename.serializeStallCycles 18396 # count of cycles rename stalled for serializing inst 354system.cpu.rename.RunCycles 44575622 # Number of cycles rename is running 355system.cpu.rename.UnblockCycles 53625771 # Number of cycles rename is unblocking 356system.cpu.rename.RenamedInsts 354569179 # Number of instructions processed by rename 357system.cpu.rename.ROBFullEvents 16511 # Number of times rename has blocked due to ROB full 358system.cpu.rename.IQFullEvents 791289 # Number of times rename has blocked due to IQ full 359system.cpu.rename.LQFullEvents 46695905 # Number of times rename has blocked due to LQ full 360system.cpu.rename.SQFullEvents 5223216 # Number of times rename has blocked due to SQ full 361system.cpu.rename.RenamedOperands 357047318 # Number of destination operands rename has renamed 362system.cpu.rename.RenameLookups 939748965 # Number of register rename lookups that rename has made 363system.cpu.rename.int_rename_lookups 578695140 # Number of integer rename lookups 364system.cpu.rename.fp_rename_lookups 22535 # Number of floating rename lookups 365system.cpu.rename.CommittedMaps 279212747 # Number of HB maps that are committed 366system.cpu.rename.UndoneMaps 77834571 # Number of HB maps that are undone due to squashing 367system.cpu.rename.serializingInsts 494 # count of serializing insts renamed 368system.cpu.rename.tempSerializingInsts 495 # count of temporary serializing insts renamed 369system.cpu.rename.skidInsts 64563941 # count of insts added to the skid buffer 370system.cpu.memDep0.insertedLoads 112883257 # Number of loads inserted to the mem dependence unit. 371system.cpu.memDep0.insertedStores 38651230 # Number of stores inserted to the mem dependence unit. 372system.cpu.memDep0.conflictingLoads 51754424 # Number of conflicting loads. 373system.cpu.memDep0.conflictingStores 9024100 # Number of conflicting stores. 374system.cpu.iq.iqInstsAdded 345545955 # Number of instructions added to the IQ (excludes non-spec) 375system.cpu.iq.iqNonSpecInstsAdded 4258 # Number of non-speculative instructions added to the IQ 376system.cpu.iq.iqInstsIssued 318634973 # Number of instructions issued 377system.cpu.iq.iqSquashedInstsIssued 172634 # Number of squashed instructions issued 378system.cpu.iq.iqSquashedInstsExamined 67357749 # Number of squashed instructions iterated over during squash; mainly for profiling 379system.cpu.iq.iqSquashedOperandsExamined 104786759 # Number of squashed operands that are examined and possibly removed from graph 380system.cpu.iq.iqSquashedNonSpecRemoved 3813 # Number of squashed non-spec instructions that were removed 381system.cpu.iq.issued_per_cycle::samples 132078466 # Number of insts issued each cycle 382system.cpu.iq.issued_per_cycle::mean 2.412467 # Number of insts issued each cycle 383system.cpu.iq.issued_per_cycle::stdev 2.166876 # Number of insts issued each cycle 384system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 385system.cpu.iq.issued_per_cycle::0 36007190 27.26% 27.26% # Number of insts issued each cycle 386system.cpu.iq.issued_per_cycle::1 20156467 15.26% 42.52% # Number of insts issued each cycle 387system.cpu.iq.issued_per_cycle::2 17165000 13.00% 55.52% # Number of insts issued each cycle 388system.cpu.iq.issued_per_cycle::3 17631185 13.35% 68.87% # Number of insts issued each cycle 389system.cpu.iq.issued_per_cycle::4 15357300 11.63% 80.50% # Number of insts issued each cycle 390system.cpu.iq.issued_per_cycle::5 12905365 9.77% 90.27% # Number of insts issued each cycle 391system.cpu.iq.issued_per_cycle::6 6726655 5.09% 95.36% # Number of insts issued each cycle 392system.cpu.iq.issued_per_cycle::7 4095436 3.10% 98.46% # Number of insts issued each cycle 393system.cpu.iq.issued_per_cycle::8 2033868 1.54% 100.00% # Number of insts issued each cycle 394system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 395system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 396system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 397system.cpu.iq.issued_per_cycle::total 132078466 # Number of insts issued each cycle 398system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 399system.cpu.iq.fu_full::IntAlu 366214 8.93% 8.93% # attempts to use FU when none available 400system.cpu.iq.fu_full::IntMult 0 0.00% 8.93% # attempts to use FU when none available 401system.cpu.iq.fu_full::IntDiv 0 0.00% 8.93% # attempts to use FU when none available 402system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.93% # attempts to use FU when none available 403system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.93% # attempts to use FU when none available 404system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.93% # attempts to use FU when none available 405system.cpu.iq.fu_full::FloatMult 0 0.00% 8.93% # attempts to use FU when none available 406system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.93% # attempts to use FU when none available 407system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.93% # attempts to use FU when none available 408system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.93% # attempts to use FU when none available 409system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.93% # attempts to use FU when none available 410system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.93% # attempts to use FU when none available 411system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.93% # attempts to use FU when none available 412system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.93% # attempts to use FU when none available 413system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.93% # attempts to use FU when none available 414system.cpu.iq.fu_full::SimdMult 0 0.00% 8.93% # attempts to use FU when none available 415system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.93% # attempts to use FU when none available 416system.cpu.iq.fu_full::SimdShift 0 0.00% 8.93% # attempts to use FU when none available 417system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.93% # attempts to use FU when none available 418system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.93% # attempts to use FU when none available 419system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.93% # attempts to use FU when none available 420system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.93% # attempts to use FU when none available 421system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.93% # attempts to use FU when none available 422system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.93% # attempts to use FU when none available 423system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.93% # attempts to use FU when none available 424system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.93% # attempts to use FU when none available 425system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.93% # attempts to use FU when none available 426system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.93% # attempts to use FU when none available 427system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.93% # attempts to use FU when none available 428system.cpu.iq.fu_full::MemRead 3544036 86.42% 95.35% # attempts to use FU when none available 429system.cpu.iq.fu_full::MemWrite 190508 4.65% 100.00% # attempts to use FU when none available 430system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 431system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 432system.cpu.iq.FU_type_0::No_OpClass 33340 0.01% 0.01% # Type of FU issued 433system.cpu.iq.FU_type_0::IntAlu 182328648 57.22% 57.23% # Type of FU issued 434system.cpu.iq.FU_type_0::IntMult 11540 0.00% 57.24% # Type of FU issued 435system.cpu.iq.FU_type_0::IntDiv 353 0.00% 57.24% # Type of FU issued 436system.cpu.iq.FU_type_0::FloatAdd 275 0.00% 57.24% # Type of FU issued 437system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.24% # Type of FU issued 438system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.24% # Type of FU issued 439system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.24% # Type of FU issued 440system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.24% # Type of FU issued 441system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.24% # Type of FU issued 442system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.24% # Type of FU issued 443system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.24% # Type of FU issued 444system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.24% # Type of FU issued 445system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.24% # Type of FU issued 446system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.24% # Type of FU issued 447system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.24% # Type of FU issued 448system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.24% # Type of FU issued 449system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.24% # Type of FU issued 450system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.24% # Type of FU issued 451system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.24% # Type of FU issued 452system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.24% # Type of FU issued 453system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.24% # Type of FU issued 454system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.24% # Type of FU issued 455system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.24% # Type of FU issued 456system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.24% # Type of FU issued 457system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.24% # Type of FU issued 458system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.24% # Type of FU issued 459system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.24% # Type of FU issued 460system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.24% # Type of FU issued 461system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.24% # Type of FU issued 462system.cpu.iq.FU_type_0::MemRead 101489755 31.85% 89.09% # Type of FU issued 463system.cpu.iq.FU_type_0::MemWrite 34771062 10.91% 100.00% # Type of FU issued 464system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 465system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 466system.cpu.iq.FU_type_0::total 318634973 # Type of FU issued 467system.cpu.iq.rate 2.411003 # Inst issue rate 468system.cpu.iq.fu_busy_cnt 4100758 # FU busy when requested 469system.cpu.iq.fu_busy_rate 0.012870 # FU busy rate (busy events/executed inst) 470system.cpu.iq.int_inst_queue_reads 773602517 # Number of integer instruction queue reads 471system.cpu.iq.int_inst_queue_writes 412934380 # Number of integer instruction queue writes 472system.cpu.iq.int_inst_queue_wakeup_accesses 314305089 # Number of integer instruction queue wakeup accesses 473system.cpu.iq.fp_inst_queue_reads 19287 # Number of floating instruction queue reads 474system.cpu.iq.fp_inst_queue_writes 34996 # Number of floating instruction queue writes 475system.cpu.iq.fp_inst_queue_wakeup_accesses 4478 # Number of floating instruction queue wakeup accesses 476system.cpu.iq.int_alu_accesses 322693854 # Number of integer alu accesses 477system.cpu.iq.fp_alu_accesses 8537 # Number of floating point alu accesses 478system.cpu.iew.lsq.thread0.forwLoads 57471685 # Number of loads that had data forwarded from stores 479system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 480system.cpu.iew.lsq.thread0.squashedLoads 22103872 # Number of loads squashed 481system.cpu.iew.lsq.thread0.ignoredResponses 67270 # Number of memory responses ignored because the instruction is squashed 482system.cpu.iew.lsq.thread0.memOrderViolation 64283 # Number of memory ordering violations 483system.cpu.iew.lsq.thread0.squashedStores 7211478 # Number of stores squashed 484system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 485system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 486system.cpu.iew.lsq.thread0.rescheduledLoads 3969 # Number of loads that were rescheduled 487system.cpu.iew.lsq.thread0.cacheBlocked 140998 # Number of times an access to memory failed due to the cache being blocked 488system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 489system.cpu.iew.iewSquashCycles 1505829 # Number of cycles IEW is squashing 490system.cpu.iew.iewBlockCycles 8247421 # Number of cycles IEW is blocking 491system.cpu.iew.iewUnblockCycles 3042364 # Number of cycles IEW is unblocking 492system.cpu.iew.iewDispatchedInsts 345550213 # Number of instructions dispatched to IQ 493system.cpu.iew.iewDispSquashedInsts 133191 # Number of squashed instructions skipped by dispatch 494system.cpu.iew.iewDispLoadInsts 112883257 # Number of dispatched load instructions 495system.cpu.iew.iewDispStoreInsts 38651230 # Number of dispatched store instructions 496system.cpu.iew.iewDispNonSpecInsts 1745 # Number of dispatched non-speculative instructions 497system.cpu.iew.iewIQFullEvents 2963 # Number of times the IQ has become full, causing a stall 498system.cpu.iew.iewLSQFullEvents 3048582 # Number of times the LSQ has become full, causing a stall 499system.cpu.iew.memOrderViolationEvents 64283 # Number of memory order violations 500system.cpu.iew.predictedTakenIncorrect 545574 # Number of branches that were predicted taken incorrectly 501system.cpu.iew.predictedNotTakenIncorrect 1082259 # Number of branches that were predicted not taken incorrectly 502system.cpu.iew.branchMispredicts 1627833 # Number of branch mispredicts detected at execute 503system.cpu.iew.iewExecutedInsts 316133024 # Number of executed instructions 504system.cpu.iew.iewExecLoadInsts 100718075 # Number of load instructions executed 505system.cpu.iew.iewExecSquashedInsts 2501949 # Number of squashed instructions skipped in execute 506system.cpu.iew.exec_swp 0 # number of swp insts executed 507system.cpu.iew.exec_nop 0 # number of nop insts executed 508system.cpu.iew.exec_refs 135067596 # number of memory reference insts executed 509system.cpu.iew.exec_branches 32155475 # Number of branches executed 510system.cpu.iew.exec_stores 34349521 # Number of stores executed 511system.cpu.iew.exec_rate 2.392071 # Inst execution rate 512system.cpu.iew.wb_sent 314966910 # cumulative count of insts sent to commit 513system.cpu.iew.wb_count 314309567 # cumulative count of insts written-back 514system.cpu.iew.wb_producers 238188610 # num instructions producing a value 515system.cpu.iew.wb_consumers 344086280 # num instructions consuming a value 516system.cpu.iew.wb_rate 2.378274 # insts written-back per cycle 517system.cpu.iew.wb_fanout 0.692235 # average fanout of values written-back 518system.cpu.commit.commitSquashedInsts 67483313 # The number of squashed insts skipped by commit 519system.cpu.commit.commitNonSpecStalls 445 # The number of times commit has been forced to stall to communicate backwards 520system.cpu.commit.branchMispredicts 1453904 # The number of times a branch was mispredicted 521system.cpu.commit.committed_per_cycle::samples 122408865 # Number of insts commited each cycle 522system.cpu.commit.committed_per_cycle::mean 2.272650 # Number of insts commited each cycle 523system.cpu.commit.committed_per_cycle::stdev 3.045643 # Number of insts commited each cycle 524system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 525system.cpu.commit.committed_per_cycle::0 57244612 46.77% 46.77% # Number of insts commited each cycle 526system.cpu.commit.committed_per_cycle::1 16526306 13.50% 60.27% # Number of insts commited each cycle 527system.cpu.commit.committed_per_cycle::2 11253907 9.19% 69.46% # Number of insts commited each cycle 528system.cpu.commit.committed_per_cycle::3 8747083 7.15% 76.61% # Number of insts commited each cycle 529system.cpu.commit.committed_per_cycle::4 2074138 1.69% 78.30% # Number of insts commited each cycle 530system.cpu.commit.committed_per_cycle::5 1764583 1.44% 79.74% # Number of insts commited each cycle 531system.cpu.commit.committed_per_cycle::6 930878 0.76% 80.50% # Number of insts commited each cycle 532system.cpu.commit.committed_per_cycle::7 726504 0.59% 81.10% # Number of insts commited each cycle 533system.cpu.commit.committed_per_cycle::8 23140854 18.90% 100.00% # Number of insts commited each cycle 534system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 535system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 536system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 537system.cpu.commit.committed_per_cycle::total 122408865 # Number of insts commited each cycle 538system.cpu.commit.committedInsts 157988547 # Number of instructions committed 539system.cpu.commit.committedOps 278192464 # Number of ops (including micro ops) committed 540system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 541system.cpu.commit.refs 122219137 # Number of memory references committed 542system.cpu.commit.loads 90779385 # Number of loads committed 543system.cpu.commit.membars 0 # Number of memory barriers committed 544system.cpu.commit.branches 29309705 # Number of branches committed 545system.cpu.commit.fp_insts 40 # Number of committed floating point instructions. 546system.cpu.commit.int_insts 278169481 # Number of committed integer instructions. 547system.cpu.commit.function_calls 4237596 # Number of function calls committed. 548system.cpu.commit.op_class_0::No_OpClass 16695 0.01% 0.01% # Class of committed instruction 549system.cpu.commit.op_class_0::IntAlu 155945353 56.06% 56.06% # Class of committed instruction 550system.cpu.commit.op_class_0::IntMult 10938 0.00% 56.07% # Class of committed instruction 551system.cpu.commit.op_class_0::IntDiv 329 0.00% 56.07% # Class of committed instruction 552system.cpu.commit.op_class_0::FloatAdd 12 0.00% 56.07% # Class of committed instruction 553system.cpu.commit.op_class_0::FloatCmp 0 0.00% 56.07% # Class of committed instruction 554system.cpu.commit.op_class_0::FloatCvt 0 0.00% 56.07% # Class of committed instruction 555system.cpu.commit.op_class_0::FloatMult 0 0.00% 56.07% # Class of committed instruction 556system.cpu.commit.op_class_0::FloatDiv 0 0.00% 56.07% # Class of committed instruction 557system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 56.07% # Class of committed instruction 558system.cpu.commit.op_class_0::SimdAdd 0 0.00% 56.07% # Class of committed instruction 559system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 56.07% # Class of committed instruction 560system.cpu.commit.op_class_0::SimdAlu 0 0.00% 56.07% # Class of committed instruction 561system.cpu.commit.op_class_0::SimdCmp 0 0.00% 56.07% # Class of committed instruction 562system.cpu.commit.op_class_0::SimdCvt 0 0.00% 56.07% # Class of committed instruction 563system.cpu.commit.op_class_0::SimdMisc 0 0.00% 56.07% # Class of committed instruction 564system.cpu.commit.op_class_0::SimdMult 0 0.00% 56.07% # Class of committed instruction 565system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 56.07% # Class of committed instruction 566system.cpu.commit.op_class_0::SimdShift 0 0.00% 56.07% # Class of committed instruction 567system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 56.07% # Class of committed instruction 568system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 56.07% # Class of committed instruction 569system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 56.07% # Class of committed instruction 570system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 56.07% # Class of committed instruction 571system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 56.07% # Class of committed instruction 572system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 56.07% # Class of committed instruction 573system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 56.07% # Class of committed instruction 574system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 56.07% # Class of committed instruction 575system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 56.07% # Class of committed instruction 576system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 56.07% # Class of committed instruction 577system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 56.07% # Class of committed instruction 578system.cpu.commit.op_class_0::MemRead 90779385 32.63% 88.70% # Class of committed instruction 579system.cpu.commit.op_class_0::MemWrite 31439752 11.30% 100.00% # Class of committed instruction 580system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 581system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 582system.cpu.commit.op_class_0::total 278192464 # Class of committed instruction 583system.cpu.commit.bw_lim_events 23140854 # number cycles where commit BW limit reached 584system.cpu.rob.rob_reads 444943788 # The number of ROB reads 585system.cpu.rob.rob_writes 701094607 # The number of ROB writes 586system.cpu.timesIdled 892 # Number of times that the entire CPU went into an idle state and unscheduled itself 587system.cpu.idleCycles 80235 # Total number of cycles that the CPU has spent unscheduled due to idling 588system.cpu.committedInsts 157988547 # Number of Instructions Simulated 589system.cpu.committedOps 278192464 # Number of Ops (including micro ops) Simulated 590system.cpu.cpi 0.836508 # CPI: Cycles Per Instruction 591system.cpu.cpi_total 0.836508 # CPI: Total CPI of All Threads 592system.cpu.ipc 1.195446 # IPC: Instructions Per Cycle 593system.cpu.ipc_total 1.195446 # IPC: Total IPC of All Threads 594system.cpu.int_regfile_reads 503639899 # number of integer regfile reads 595system.cpu.int_regfile_writes 248370602 # number of integer regfile writes 596system.cpu.fp_regfile_reads 4288 # number of floating regfile reads 597system.cpu.fp_regfile_writes 677 # number of floating regfile writes 598system.cpu.cc_regfile_reads 109192725 # number of cc regfile reads 599system.cpu.cc_regfile_writes 65564647 # number of cc regfile writes 600system.cpu.misc_regfile_reads 202344104 # number of misc regfile reads 601system.cpu.misc_regfile_writes 1 # number of misc regfile writes 602system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 603system.cpu.dcache.tags.replacements 2073334 # number of replacements 604system.cpu.dcache.tags.tagsinuse 4067.317880 # Cycle average of tags in use 605system.cpu.dcache.tags.total_refs 71743454 # Total number of references to valid blocks. 606system.cpu.dcache.tags.sampled_refs 2077430 # Sample count of references to valid blocks. 607system.cpu.dcache.tags.avg_refs 34.534715 # Average number of references to valid blocks. 608system.cpu.dcache.tags.warmup_cycle 21320595500 # Cycle when the warmup percentage was hit. 609system.cpu.dcache.tags.occ_blocks::cpu.data 4067.317880 # Average occupied blocks per requestor 610system.cpu.dcache.tags.occ_percent::cpu.data 0.992998 # Average percentage of cache occupancy 611system.cpu.dcache.tags.occ_percent::total 0.992998 # Average percentage of cache occupancy 612system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id 613system.cpu.dcache.tags.age_task_id_blocks_1024::0 505 # Occupied blocks per task id 614system.cpu.dcache.tags.age_task_id_blocks_1024::1 3441 # Occupied blocks per task id 615system.cpu.dcache.tags.age_task_id_blocks_1024::2 150 # Occupied blocks per task id 616system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id 617system.cpu.dcache.tags.tag_accesses 151138894 # Number of tag accesses 618system.cpu.dcache.tags.data_accesses 151138894 # Number of data accesses 619system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 620system.cpu.dcache.ReadReq_hits::cpu.data 40397499 # number of ReadReq hits 621system.cpu.dcache.ReadReq_hits::total 40397499 # number of ReadReq hits 622system.cpu.dcache.WriteReq_hits::cpu.data 31345955 # number of WriteReq hits 623system.cpu.dcache.WriteReq_hits::total 31345955 # number of WriteReq hits 624system.cpu.dcache.demand_hits::cpu.data 71743454 # number of demand (read+write) hits 625system.cpu.dcache.demand_hits::total 71743454 # number of demand (read+write) hits 626system.cpu.dcache.overall_hits::cpu.data 71743454 # number of overall hits 627system.cpu.dcache.overall_hits::total 71743454 # number of overall hits 628system.cpu.dcache.ReadReq_misses::cpu.data 2693481 # number of ReadReq misses 629system.cpu.dcache.ReadReq_misses::total 2693481 # number of ReadReq misses 630system.cpu.dcache.WriteReq_misses::cpu.data 93797 # number of WriteReq misses 631system.cpu.dcache.WriteReq_misses::total 93797 # number of WriteReq misses 632system.cpu.dcache.demand_misses::cpu.data 2787278 # number of demand (read+write) misses 633system.cpu.dcache.demand_misses::total 2787278 # number of demand (read+write) misses 634system.cpu.dcache.overall_misses::cpu.data 2787278 # number of overall misses 635system.cpu.dcache.overall_misses::total 2787278 # number of overall misses 636system.cpu.dcache.ReadReq_miss_latency::cpu.data 32417345000 # number of ReadReq miss cycles 637system.cpu.dcache.ReadReq_miss_latency::total 32417345000 # number of ReadReq miss cycles 638system.cpu.dcache.WriteReq_miss_latency::cpu.data 3182155993 # number of WriteReq miss cycles 639system.cpu.dcache.WriteReq_miss_latency::total 3182155993 # number of WriteReq miss cycles 640system.cpu.dcache.demand_miss_latency::cpu.data 35599500993 # number of demand (read+write) miss cycles 641system.cpu.dcache.demand_miss_latency::total 35599500993 # number of demand (read+write) miss cycles 642system.cpu.dcache.overall_miss_latency::cpu.data 35599500993 # number of overall miss cycles 643system.cpu.dcache.overall_miss_latency::total 35599500993 # number of overall miss cycles 644system.cpu.dcache.ReadReq_accesses::cpu.data 43090980 # number of ReadReq accesses(hits+misses) 645system.cpu.dcache.ReadReq_accesses::total 43090980 # number of ReadReq accesses(hits+misses) 646system.cpu.dcache.WriteReq_accesses::cpu.data 31439752 # number of WriteReq accesses(hits+misses) 647system.cpu.dcache.WriteReq_accesses::total 31439752 # number of WriteReq accesses(hits+misses) 648system.cpu.dcache.demand_accesses::cpu.data 74530732 # number of demand (read+write) accesses 649system.cpu.dcache.demand_accesses::total 74530732 # number of demand (read+write) accesses 650system.cpu.dcache.overall_accesses::cpu.data 74530732 # number of overall (read+write) accesses 651system.cpu.dcache.overall_accesses::total 74530732 # number of overall (read+write) accesses 652system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.062507 # miss rate for ReadReq accesses 653system.cpu.dcache.ReadReq_miss_rate::total 0.062507 # miss rate for ReadReq accesses 654system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002983 # miss rate for WriteReq accesses 655system.cpu.dcache.WriteReq_miss_rate::total 0.002983 # miss rate for WriteReq accesses 656system.cpu.dcache.demand_miss_rate::cpu.data 0.037398 # miss rate for demand accesses 657system.cpu.dcache.demand_miss_rate::total 0.037398 # miss rate for demand accesses 658system.cpu.dcache.overall_miss_rate::cpu.data 0.037398 # miss rate for overall accesses 659system.cpu.dcache.overall_miss_rate::total 0.037398 # miss rate for overall accesses 660system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12035.483079 # average ReadReq miss latency 661system.cpu.dcache.ReadReq_avg_miss_latency::total 12035.483079 # average ReadReq miss latency 662system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33925.989029 # average WriteReq miss latency 663system.cpu.dcache.WriteReq_avg_miss_latency::total 33925.989029 # average WriteReq miss latency 664system.cpu.dcache.demand_avg_miss_latency::cpu.data 12772.138622 # average overall miss latency 665system.cpu.dcache.demand_avg_miss_latency::total 12772.138622 # average overall miss latency 666system.cpu.dcache.overall_avg_miss_latency::cpu.data 12772.138622 # average overall miss latency 667system.cpu.dcache.overall_avg_miss_latency::total 12772.138622 # average overall miss latency 668system.cpu.dcache.blocked_cycles::no_mshrs 219409 # number of cycles access was blocked 669system.cpu.dcache.blocked_cycles::no_targets 385 # number of cycles access was blocked 670system.cpu.dcache.blocked::no_mshrs 43429 # number of cycles access was blocked 671system.cpu.dcache.blocked::no_targets 4 # number of cycles access was blocked 672system.cpu.dcache.avg_blocked_cycles::no_mshrs 5.052131 # average number of cycles each access was blocked 673system.cpu.dcache.avg_blocked_cycles::no_targets 96.250000 # average number of cycles each access was blocked 674system.cpu.dcache.writebacks::writebacks 2066585 # number of writebacks 675system.cpu.dcache.writebacks::total 2066585 # number of writebacks 676system.cpu.dcache.ReadReq_mshr_hits::cpu.data 697929 # number of ReadReq MSHR hits 677system.cpu.dcache.ReadReq_mshr_hits::total 697929 # number of ReadReq MSHR hits 678system.cpu.dcache.WriteReq_mshr_hits::cpu.data 11919 # number of WriteReq MSHR hits 679system.cpu.dcache.WriteReq_mshr_hits::total 11919 # number of WriteReq MSHR hits 680system.cpu.dcache.demand_mshr_hits::cpu.data 709848 # number of demand (read+write) MSHR hits 681system.cpu.dcache.demand_mshr_hits::total 709848 # number of demand (read+write) MSHR hits 682system.cpu.dcache.overall_mshr_hits::cpu.data 709848 # number of overall MSHR hits 683system.cpu.dcache.overall_mshr_hits::total 709848 # number of overall MSHR hits 684system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1995552 # number of ReadReq MSHR misses 685system.cpu.dcache.ReadReq_mshr_misses::total 1995552 # number of ReadReq MSHR misses 686system.cpu.dcache.WriteReq_mshr_misses::cpu.data 81878 # number of WriteReq MSHR misses 687system.cpu.dcache.WriteReq_mshr_misses::total 81878 # number of WriteReq MSHR misses 688system.cpu.dcache.demand_mshr_misses::cpu.data 2077430 # number of demand (read+write) MSHR misses 689system.cpu.dcache.demand_mshr_misses::total 2077430 # number of demand (read+write) MSHR misses 690system.cpu.dcache.overall_mshr_misses::cpu.data 2077430 # number of overall MSHR misses 691system.cpu.dcache.overall_mshr_misses::total 2077430 # number of overall MSHR misses 692system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24266554500 # number of ReadReq MSHR miss cycles 693system.cpu.dcache.ReadReq_mshr_miss_latency::total 24266554500 # number of ReadReq MSHR miss cycles 694system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3024734993 # number of WriteReq MSHR miss cycles 695system.cpu.dcache.WriteReq_mshr_miss_latency::total 3024734993 # number of WriteReq MSHR miss cycles 696system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27291289493 # number of demand (read+write) MSHR miss cycles 697system.cpu.dcache.demand_mshr_miss_latency::total 27291289493 # number of demand (read+write) MSHR miss cycles 698system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27291289493 # number of overall MSHR miss cycles 699system.cpu.dcache.overall_mshr_miss_latency::total 27291289493 # number of overall MSHR miss cycles 700system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046310 # mshr miss rate for ReadReq accesses 701system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046310 # mshr miss rate for ReadReq accesses 702system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002604 # mshr miss rate for WriteReq accesses 703system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002604 # mshr miss rate for WriteReq accesses 704system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027873 # mshr miss rate for demand accesses 705system.cpu.dcache.demand_mshr_miss_rate::total 0.027873 # mshr miss rate for demand accesses 706system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027873 # mshr miss rate for overall accesses 707system.cpu.dcache.overall_mshr_miss_rate::total 0.027873 # mshr miss rate for overall accesses 708system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12160.321806 # average ReadReq mshr miss latency 709system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12160.321806 # average ReadReq mshr miss latency 710system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36941.974560 # average WriteReq mshr miss latency 711system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36941.974560 # average WriteReq mshr miss latency 712system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13137.044085 # average overall mshr miss latency 713system.cpu.dcache.demand_avg_mshr_miss_latency::total 13137.044085 # average overall mshr miss latency 714system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13137.044085 # average overall mshr miss latency 715system.cpu.dcache.overall_avg_mshr_miss_latency::total 13137.044085 # average overall mshr miss latency 716system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 717system.cpu.icache.tags.replacements 94 # number of replacements 718system.cpu.icache.tags.tagsinuse 871.416193 # Cycle average of tags in use 719system.cpu.icache.tags.total_refs 29904477 # Total number of references to valid blocks. 720system.cpu.icache.tags.sampled_refs 1117 # Sample count of references to valid blocks. 721system.cpu.icache.tags.avg_refs 26772.136974 # Average number of references to valid blocks. 722system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 723system.cpu.icache.tags.occ_blocks::cpu.inst 871.416193 # Average occupied blocks per requestor 724system.cpu.icache.tags.occ_percent::cpu.inst 0.425496 # Average percentage of cache occupancy 725system.cpu.icache.tags.occ_percent::total 0.425496 # Average percentage of cache occupancy 726system.cpu.icache.tags.occ_task_id_blocks::1024 1023 # Occupied blocks per task id 727system.cpu.icache.tags.age_task_id_blocks_1024::0 51 # Occupied blocks per task id 728system.cpu.icache.tags.age_task_id_blocks_1024::2 30 # Occupied blocks per task id 729system.cpu.icache.tags.age_task_id_blocks_1024::3 37 # Occupied blocks per task id 730system.cpu.icache.tags.age_task_id_blocks_1024::4 905 # Occupied blocks per task id 731system.cpu.icache.tags.occ_task_id_percent::1024 0.499512 # Percentage of cache occupancy per task id 732system.cpu.icache.tags.tag_accesses 59813021 # Number of tag accesses 733system.cpu.icache.tags.data_accesses 59813021 # Number of data accesses 734system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 735system.cpu.icache.ReadReq_hits::cpu.inst 29904477 # number of ReadReq hits 736system.cpu.icache.ReadReq_hits::total 29904477 # number of ReadReq hits 737system.cpu.icache.demand_hits::cpu.inst 29904477 # number of demand (read+write) hits 738system.cpu.icache.demand_hits::total 29904477 # number of demand (read+write) hits 739system.cpu.icache.overall_hits::cpu.inst 29904477 # number of overall hits 740system.cpu.icache.overall_hits::total 29904477 # number of overall hits 741system.cpu.icache.ReadReq_misses::cpu.inst 1475 # number of ReadReq misses 742system.cpu.icache.ReadReq_misses::total 1475 # number of ReadReq misses 743system.cpu.icache.demand_misses::cpu.inst 1475 # number of demand (read+write) misses 744system.cpu.icache.demand_misses::total 1475 # number of demand (read+write) misses 745system.cpu.icache.overall_misses::cpu.inst 1475 # number of overall misses 746system.cpu.icache.overall_misses::total 1475 # number of overall misses 747system.cpu.icache.ReadReq_miss_latency::cpu.inst 154630499 # number of ReadReq miss cycles 748system.cpu.icache.ReadReq_miss_latency::total 154630499 # number of ReadReq miss cycles 749system.cpu.icache.demand_miss_latency::cpu.inst 154630499 # number of demand (read+write) miss cycles 750system.cpu.icache.demand_miss_latency::total 154630499 # number of demand (read+write) miss cycles 751system.cpu.icache.overall_miss_latency::cpu.inst 154630499 # number of overall miss cycles 752system.cpu.icache.overall_miss_latency::total 154630499 # number of overall miss cycles 753system.cpu.icache.ReadReq_accesses::cpu.inst 29905952 # number of ReadReq accesses(hits+misses) 754system.cpu.icache.ReadReq_accesses::total 29905952 # number of ReadReq accesses(hits+misses) 755system.cpu.icache.demand_accesses::cpu.inst 29905952 # number of demand (read+write) accesses 756system.cpu.icache.demand_accesses::total 29905952 # number of demand (read+write) accesses 757system.cpu.icache.overall_accesses::cpu.inst 29905952 # number of overall (read+write) accesses 758system.cpu.icache.overall_accesses::total 29905952 # number of overall (read+write) accesses 759system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000049 # miss rate for ReadReq accesses 760system.cpu.icache.ReadReq_miss_rate::total 0.000049 # miss rate for ReadReq accesses 761system.cpu.icache.demand_miss_rate::cpu.inst 0.000049 # miss rate for demand accesses 762system.cpu.icache.demand_miss_rate::total 0.000049 # miss rate for demand accesses 763system.cpu.icache.overall_miss_rate::cpu.inst 0.000049 # miss rate for overall accesses 764system.cpu.icache.overall_miss_rate::total 0.000049 # miss rate for overall accesses 765system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 104834.236610 # average ReadReq miss latency 766system.cpu.icache.ReadReq_avg_miss_latency::total 104834.236610 # average ReadReq miss latency 767system.cpu.icache.demand_avg_miss_latency::cpu.inst 104834.236610 # average overall miss latency 768system.cpu.icache.demand_avg_miss_latency::total 104834.236610 # average overall miss latency 769system.cpu.icache.overall_avg_miss_latency::cpu.inst 104834.236610 # average overall miss latency 770system.cpu.icache.overall_avg_miss_latency::total 104834.236610 # average overall miss latency 771system.cpu.icache.blocked_cycles::no_mshrs 3285 # number of cycles access was blocked 772system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 773system.cpu.icache.blocked::no_mshrs 15 # number of cycles access was blocked 774system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 775system.cpu.icache.avg_blocked_cycles::no_mshrs 219 # average number of cycles each access was blocked 776system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 777system.cpu.icache.writebacks::writebacks 94 # number of writebacks 778system.cpu.icache.writebacks::total 94 # number of writebacks 779system.cpu.icache.ReadReq_mshr_hits::cpu.inst 358 # number of ReadReq MSHR hits 780system.cpu.icache.ReadReq_mshr_hits::total 358 # number of ReadReq MSHR hits 781system.cpu.icache.demand_mshr_hits::cpu.inst 358 # number of demand (read+write) MSHR hits 782system.cpu.icache.demand_mshr_hits::total 358 # number of demand (read+write) MSHR hits 783system.cpu.icache.overall_mshr_hits::cpu.inst 358 # number of overall MSHR hits 784system.cpu.icache.overall_mshr_hits::total 358 # number of overall MSHR hits 785system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1117 # number of ReadReq MSHR misses 786system.cpu.icache.ReadReq_mshr_misses::total 1117 # number of ReadReq MSHR misses 787system.cpu.icache.demand_mshr_misses::cpu.inst 1117 # number of demand (read+write) MSHR misses 788system.cpu.icache.demand_mshr_misses::total 1117 # number of demand (read+write) MSHR misses 789system.cpu.icache.overall_mshr_misses::cpu.inst 1117 # number of overall MSHR misses 790system.cpu.icache.overall_mshr_misses::total 1117 # number of overall MSHR misses 791system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 115157499 # number of ReadReq MSHR miss cycles 792system.cpu.icache.ReadReq_mshr_miss_latency::total 115157499 # number of ReadReq MSHR miss cycles 793system.cpu.icache.demand_mshr_miss_latency::cpu.inst 115157499 # number of demand (read+write) MSHR miss cycles 794system.cpu.icache.demand_mshr_miss_latency::total 115157499 # number of demand (read+write) MSHR miss cycles 795system.cpu.icache.overall_mshr_miss_latency::cpu.inst 115157499 # number of overall MSHR miss cycles 796system.cpu.icache.overall_mshr_miss_latency::total 115157499 # number of overall MSHR miss cycles 797system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for ReadReq accesses 798system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000037 # mshr miss rate for ReadReq accesses 799system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for demand accesses 800system.cpu.icache.demand_mshr_miss_rate::total 0.000037 # mshr miss rate for demand accesses 801system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000037 # mshr miss rate for overall accesses 802system.cpu.icache.overall_mshr_miss_rate::total 0.000037 # mshr miss rate for overall accesses 803system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 103095.343778 # average ReadReq mshr miss latency 804system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 103095.343778 # average ReadReq mshr miss latency 805system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 103095.343778 # average overall mshr miss latency 806system.cpu.icache.demand_avg_mshr_miss_latency::total 103095.343778 # average overall mshr miss latency 807system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 103095.343778 # average overall mshr miss latency 808system.cpu.icache.overall_avg_mshr_miss_latency::total 103095.343778 # average overall mshr miss latency 809system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 810system.cpu.l2cache.tags.replacements 694 # number of replacements 811system.cpu.l2cache.tags.tagsinuse 21600.967235 # Cycle average of tags in use 812system.cpu.l2cache.tags.total_refs 4121275 # Total number of references to valid blocks. 813system.cpu.l2cache.tags.sampled_refs 30681 # Sample count of references to valid blocks. 814system.cpu.l2cache.tags.avg_refs 134.326619 # Average number of references to valid blocks. 815system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 816system.cpu.l2cache.tags.occ_blocks::writebacks 3.261837 # Average occupied blocks per requestor 817system.cpu.l2cache.tags.occ_blocks::cpu.inst 710.389241 # Average occupied blocks per requestor 818system.cpu.l2cache.tags.occ_blocks::cpu.data 20887.316157 # Average occupied blocks per requestor 819system.cpu.l2cache.tags.occ_percent::writebacks 0.000100 # Average percentage of cache occupancy 820system.cpu.l2cache.tags.occ_percent::cpu.inst 0.021679 # Average percentage of cache occupancy 821system.cpu.l2cache.tags.occ_percent::cpu.data 0.637430 # Average percentage of cache occupancy 822system.cpu.l2cache.tags.occ_percent::total 0.659209 # Average percentage of cache occupancy 823system.cpu.l2cache.tags.occ_task_id_blocks::1024 29987 # Occupied blocks per task id 824system.cpu.l2cache.tags.age_task_id_blocks_1024::0 59 # Occupied blocks per task id 825system.cpu.l2cache.tags.age_task_id_blocks_1024::1 58 # Occupied blocks per task id 826system.cpu.l2cache.tags.age_task_id_blocks_1024::2 187 # Occupied blocks per task id 827system.cpu.l2cache.tags.age_task_id_blocks_1024::3 56 # Occupied blocks per task id 828system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29627 # Occupied blocks per task id 829system.cpu.l2cache.tags.occ_task_id_percent::1024 0.915131 # Percentage of cache occupancy per task id 830system.cpu.l2cache.tags.tag_accesses 33246329 # Number of tag accesses 831system.cpu.l2cache.tags.data_accesses 33246329 # Number of data accesses 832system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 833system.cpu.l2cache.WritebackDirty_hits::writebacks 2066585 # number of WritebackDirty hits 834system.cpu.l2cache.WritebackDirty_hits::total 2066585 # number of WritebackDirty hits 835system.cpu.l2cache.WritebackClean_hits::writebacks 94 # number of WritebackClean hits 836system.cpu.l2cache.WritebackClean_hits::total 94 # number of WritebackClean hits 837system.cpu.l2cache.ReadExReq_hits::cpu.data 52930 # number of ReadExReq hits 838system.cpu.l2cache.ReadExReq_hits::total 52930 # number of ReadExReq hits 839system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 28 # number of ReadCleanReq hits 840system.cpu.l2cache.ReadCleanReq_hits::total 28 # number of ReadCleanReq hits 841system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1994925 # number of ReadSharedReq hits 842system.cpu.l2cache.ReadSharedReq_hits::total 1994925 # number of ReadSharedReq hits 843system.cpu.l2cache.demand_hits::cpu.inst 28 # number of demand (read+write) hits 844system.cpu.l2cache.demand_hits::cpu.data 2047855 # number of demand (read+write) hits 845system.cpu.l2cache.demand_hits::total 2047883 # number of demand (read+write) hits 846system.cpu.l2cache.overall_hits::cpu.inst 28 # number of overall hits 847system.cpu.l2cache.overall_hits::cpu.data 2047855 # number of overall hits 848system.cpu.l2cache.overall_hits::total 2047883 # number of overall hits 849system.cpu.l2cache.ReadExReq_misses::cpu.data 28997 # number of ReadExReq misses 850system.cpu.l2cache.ReadExReq_misses::total 28997 # number of ReadExReq misses 851system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1089 # number of ReadCleanReq misses 852system.cpu.l2cache.ReadCleanReq_misses::total 1089 # number of ReadCleanReq misses 853system.cpu.l2cache.ReadSharedReq_misses::cpu.data 578 # number of ReadSharedReq misses 854system.cpu.l2cache.ReadSharedReq_misses::total 578 # number of ReadSharedReq misses 855system.cpu.l2cache.demand_misses::cpu.inst 1089 # number of demand (read+write) misses 856system.cpu.l2cache.demand_misses::cpu.data 29575 # number of demand (read+write) misses 857system.cpu.l2cache.demand_misses::total 30664 # number of demand (read+write) misses 858system.cpu.l2cache.overall_misses::cpu.inst 1089 # number of overall misses 859system.cpu.l2cache.overall_misses::cpu.data 29575 # number of overall misses 860system.cpu.l2cache.overall_misses::total 30664 # number of overall misses 861system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2345855500 # number of ReadExReq miss cycles 862system.cpu.l2cache.ReadExReq_miss_latency::total 2345855500 # number of ReadExReq miss cycles 863system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 113174000 # number of ReadCleanReq miss cycles 864system.cpu.l2cache.ReadCleanReq_miss_latency::total 113174000 # number of ReadCleanReq miss cycles 865system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 87677000 # number of ReadSharedReq miss cycles 866system.cpu.l2cache.ReadSharedReq_miss_latency::total 87677000 # number of ReadSharedReq miss cycles 867system.cpu.l2cache.demand_miss_latency::cpu.inst 113174000 # number of demand (read+write) miss cycles 868system.cpu.l2cache.demand_miss_latency::cpu.data 2433532500 # number of demand (read+write) miss cycles 869system.cpu.l2cache.demand_miss_latency::total 2546706500 # number of demand (read+write) miss cycles 870system.cpu.l2cache.overall_miss_latency::cpu.inst 113174000 # number of overall miss cycles 871system.cpu.l2cache.overall_miss_latency::cpu.data 2433532500 # number of overall miss cycles 872system.cpu.l2cache.overall_miss_latency::total 2546706500 # number of overall miss cycles 873system.cpu.l2cache.WritebackDirty_accesses::writebacks 2066585 # number of WritebackDirty accesses(hits+misses) 874system.cpu.l2cache.WritebackDirty_accesses::total 2066585 # number of WritebackDirty accesses(hits+misses) 875system.cpu.l2cache.WritebackClean_accesses::writebacks 94 # number of WritebackClean accesses(hits+misses) 876system.cpu.l2cache.WritebackClean_accesses::total 94 # number of WritebackClean accesses(hits+misses) 877system.cpu.l2cache.ReadExReq_accesses::cpu.data 81927 # number of ReadExReq accesses(hits+misses) 878system.cpu.l2cache.ReadExReq_accesses::total 81927 # number of ReadExReq accesses(hits+misses) 879system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1117 # number of ReadCleanReq accesses(hits+misses) 880system.cpu.l2cache.ReadCleanReq_accesses::total 1117 # number of ReadCleanReq accesses(hits+misses) 881system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1995503 # number of ReadSharedReq accesses(hits+misses) 882system.cpu.l2cache.ReadSharedReq_accesses::total 1995503 # number of ReadSharedReq accesses(hits+misses) 883system.cpu.l2cache.demand_accesses::cpu.inst 1117 # number of demand (read+write) accesses 884system.cpu.l2cache.demand_accesses::cpu.data 2077430 # number of demand (read+write) accesses 885system.cpu.l2cache.demand_accesses::total 2078547 # number of demand (read+write) accesses 886system.cpu.l2cache.overall_accesses::cpu.inst 1117 # number of overall (read+write) accesses 887system.cpu.l2cache.overall_accesses::cpu.data 2077430 # number of overall (read+write) accesses 888system.cpu.l2cache.overall_accesses::total 2078547 # number of overall (read+write) accesses 889system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.353937 # miss rate for ReadExReq accesses 890system.cpu.l2cache.ReadExReq_miss_rate::total 0.353937 # miss rate for ReadExReq accesses 891system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.974933 # miss rate for ReadCleanReq accesses 892system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.974933 # miss rate for ReadCleanReq accesses 893system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000290 # miss rate for ReadSharedReq accesses 894system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000290 # miss rate for ReadSharedReq accesses 895system.cpu.l2cache.demand_miss_rate::cpu.inst 0.974933 # miss rate for demand accesses 896system.cpu.l2cache.demand_miss_rate::cpu.data 0.014236 # miss rate for demand accesses 897system.cpu.l2cache.demand_miss_rate::total 0.014753 # miss rate for demand accesses 898system.cpu.l2cache.overall_miss_rate::cpu.inst 0.974933 # miss rate for overall accesses 899system.cpu.l2cache.overall_miss_rate::cpu.data 0.014236 # miss rate for overall accesses 900system.cpu.l2cache.overall_miss_rate::total 0.014753 # miss rate for overall accesses 901system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80899.937925 # average ReadExReq miss latency 902system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80899.937925 # average ReadExReq miss latency 903system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 103924.701561 # average ReadCleanReq miss latency 904system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 103924.701561 # average ReadCleanReq miss latency 905system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 151690.311419 # average ReadSharedReq miss latency 906system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 151690.311419 # average ReadSharedReq miss latency 907system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 103924.701561 # average overall miss latency 908system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82283.431953 # average overall miss latency 909system.cpu.l2cache.demand_avg_miss_latency::total 83051.999087 # average overall miss latency 910system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 103924.701561 # average overall miss latency 911system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82283.431953 # average overall miss latency 912system.cpu.l2cache.overall_avg_miss_latency::total 83051.999087 # average overall miss latency 913system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 914system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 915system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 916system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 917system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 918system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 919system.cpu.l2cache.writebacks::writebacks 305 # number of writebacks 920system.cpu.l2cache.writebacks::total 305 # number of writebacks 921system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28997 # number of ReadExReq MSHR misses 922system.cpu.l2cache.ReadExReq_mshr_misses::total 28997 # number of ReadExReq MSHR misses 923system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1089 # number of ReadCleanReq MSHR misses 924system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1089 # number of ReadCleanReq MSHR misses 925system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 578 # number of ReadSharedReq MSHR misses 926system.cpu.l2cache.ReadSharedReq_mshr_misses::total 578 # number of ReadSharedReq MSHR misses 927system.cpu.l2cache.demand_mshr_misses::cpu.inst 1089 # number of demand (read+write) MSHR misses 928system.cpu.l2cache.demand_mshr_misses::cpu.data 29575 # number of demand (read+write) MSHR misses 929system.cpu.l2cache.demand_mshr_misses::total 30664 # number of demand (read+write) MSHR misses 930system.cpu.l2cache.overall_mshr_misses::cpu.inst 1089 # number of overall MSHR misses 931system.cpu.l2cache.overall_mshr_misses::cpu.data 29575 # number of overall MSHR misses 932system.cpu.l2cache.overall_mshr_misses::total 30664 # number of overall MSHR misses 933system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2055885500 # number of ReadExReq MSHR miss cycles 934system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2055885500 # number of ReadExReq MSHR miss cycles 935system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 102284000 # number of ReadCleanReq MSHR miss cycles 936system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 102284000 # number of ReadCleanReq MSHR miss cycles 937system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 81897000 # number of ReadSharedReq MSHR miss cycles 938system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 81897000 # number of ReadSharedReq MSHR miss cycles 939system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 102284000 # number of demand (read+write) MSHR miss cycles 940system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2137782500 # number of demand (read+write) MSHR miss cycles 941system.cpu.l2cache.demand_mshr_miss_latency::total 2240066500 # number of demand (read+write) MSHR miss cycles 942system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 102284000 # number of overall MSHR miss cycles 943system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2137782500 # number of overall MSHR miss cycles 944system.cpu.l2cache.overall_mshr_miss_latency::total 2240066500 # number of overall MSHR miss cycles 945system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.353937 # mshr miss rate for ReadExReq accesses 946system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.353937 # mshr miss rate for ReadExReq accesses 947system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.974933 # mshr miss rate for ReadCleanReq accesses 948system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.974933 # mshr miss rate for ReadCleanReq accesses 949system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000290 # mshr miss rate for ReadSharedReq accesses 950system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000290 # mshr miss rate for ReadSharedReq accesses 951system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.974933 # mshr miss rate for demand accesses 952system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014236 # mshr miss rate for demand accesses 953system.cpu.l2cache.demand_mshr_miss_rate::total 0.014753 # mshr miss rate for demand accesses 954system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.974933 # mshr miss rate for overall accesses 955system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014236 # mshr miss rate for overall accesses 956system.cpu.l2cache.overall_mshr_miss_rate::total 0.014753 # mshr miss rate for overall accesses 957system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70899.937925 # average ReadExReq mshr miss latency 958system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70899.937925 # average ReadExReq mshr miss latency 959system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 93924.701561 # average ReadCleanReq mshr miss latency 960system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 93924.701561 # average ReadCleanReq mshr miss latency 961system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 141690.311419 # average ReadSharedReq mshr miss latency 962system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 141690.311419 # average ReadSharedReq mshr miss latency 963system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 93924.701561 # average overall mshr miss latency 964system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72283.431953 # average overall mshr miss latency 965system.cpu.l2cache.demand_avg_mshr_miss_latency::total 73051.999087 # average overall mshr miss latency 966system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 93924.701561 # average overall mshr miss latency 967system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72283.431953 # average overall mshr miss latency 968system.cpu.l2cache.overall_avg_mshr_miss_latency::total 73051.999087 # average overall mshr miss latency 969system.cpu.toL2Bus.snoop_filter.tot_requests 4151975 # Total number of requests made to the snoop filter. 970system.cpu.toL2Bus.snoop_filter.hit_single_requests 2073430 # Number of requests hitting in the snoop filter with a single holder of the requested data. 971system.cpu.toL2Bus.snoop_filter.hit_multi_requests 19 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 972system.cpu.toL2Bus.snoop_filter.tot_snoops 331 # Total number of snoops made to the snoop filter. 973system.cpu.toL2Bus.snoop_filter.hit_single_snoops 331 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 974system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 975system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 976system.cpu.toL2Bus.trans_dist::ReadResp 1996620 # Transaction distribution 977system.cpu.toL2Bus.trans_dist::WritebackDirty 2066890 # Transaction distribution 978system.cpu.toL2Bus.trans_dist::WritebackClean 94 # Transaction distribution 979system.cpu.toL2Bus.trans_dist::CleanEvict 7138 # Transaction distribution 980system.cpu.toL2Bus.trans_dist::ReadExReq 81927 # Transaction distribution 981system.cpu.toL2Bus.trans_dist::ReadExResp 81927 # Transaction distribution 982system.cpu.toL2Bus.trans_dist::ReadCleanReq 1117 # Transaction distribution 983system.cpu.toL2Bus.trans_dist::ReadSharedReq 1995503 # Transaction distribution 984system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2328 # Packet count per connected master and slave (bytes) 985system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6228194 # Packet count per connected master and slave (bytes) 986system.cpu.toL2Bus.pkt_count::total 6230522 # Packet count per connected master and slave (bytes) 987system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 77504 # Cumulative packet size per connected master and slave (bytes) 988system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265216960 # Cumulative packet size per connected master and slave (bytes) 989system.cpu.toL2Bus.pkt_size::total 265294464 # Cumulative packet size per connected master and slave (bytes) 990system.cpu.toL2Bus.snoops 694 # Total snoops (count) 991system.cpu.toL2Bus.snoopTraffic 19520 # Total snoop traffic (bytes) 992system.cpu.toL2Bus.snoop_fanout::samples 2079241 # Request fanout histogram 993system.cpu.toL2Bus.snoop_fanout::mean 0.000169 # Request fanout histogram 994system.cpu.toL2Bus.snoop_fanout::stdev 0.013010 # Request fanout histogram 995system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 996system.cpu.toL2Bus.snoop_fanout::0 2078889 99.98% 99.98% # Request fanout histogram 997system.cpu.toL2Bus.snoop_fanout::1 352 0.02% 100.00% # Request fanout histogram 998system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 999system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 1000system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram 1001system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 1002system.cpu.toL2Bus.snoop_fanout::total 2079241 # Request fanout histogram 1003system.cpu.toL2Bus.reqLayer0.occupancy 4142666500 # Layer occupancy (ticks) 1004system.cpu.toL2Bus.reqLayer0.utilization 6.3 # Layer utilization (%) 1005system.cpu.toL2Bus.respLayer0.occupancy 1675999 # Layer occupancy (ticks) 1006system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 1007system.cpu.toL2Bus.respLayer1.occupancy 3116145000 # Layer occupancy (ticks) 1008system.cpu.toL2Bus.respLayer1.utilization 4.7 # Layer utilization (%) 1009system.membus.snoop_filter.tot_requests 31027 # Total number of requests made to the snoop filter. 1010system.membus.snoop_filter.hit_single_requests 363 # Number of requests hitting in the snoop filter with a single holder of the requested data. 1011system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. 1012system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. 1013system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. 1014system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. 1015system.membus.pwrStateResidencyTicks::UNDEFINED 66079350000 # Cumulative time (in ticks) in various power states 1016system.membus.trans_dist::ReadResp 1667 # Transaction distribution 1017system.membus.trans_dist::WritebackDirty 305 # Transaction distribution 1018system.membus.trans_dist::CleanEvict 58 # Transaction distribution 1019system.membus.trans_dist::ReadExReq 28997 # Transaction distribution 1020system.membus.trans_dist::ReadExResp 28997 # Transaction distribution 1021system.membus.trans_dist::ReadSharedReq 1667 # Transaction distribution 1022system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61691 # Packet count per connected master and slave (bytes) 1023system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61691 # Packet count per connected master and slave (bytes) 1024system.membus.pkt_count::total 61691 # Packet count per connected master and slave (bytes) 1025system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1982016 # Cumulative packet size per connected master and slave (bytes) 1026system.membus.pkt_size_system.cpu.l2cache.mem_side::total 1982016 # Cumulative packet size per connected master and slave (bytes) 1027system.membus.pkt_size::total 1982016 # Cumulative packet size per connected master and slave (bytes) 1028system.membus.snoops 0 # Total snoops (count) 1029system.membus.snoopTraffic 0 # Total snoop traffic (bytes) 1030system.membus.snoop_fanout::samples 30664 # Request fanout histogram 1031system.membus.snoop_fanout::mean 0 # Request fanout histogram 1032system.membus.snoop_fanout::stdev 0 # Request fanout histogram 1033system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 1034system.membus.snoop_fanout::0 30664 100.00% 100.00% # Request fanout histogram 1035system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 1036system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 1037system.membus.snoop_fanout::min_value 0 # Request fanout histogram 1038system.membus.snoop_fanout::max_value 0 # Request fanout histogram 1039system.membus.snoop_fanout::total 30664 # Request fanout histogram 1040system.membus.reqLayer0.occupancy 43847500 # Layer occupancy (ticks) 1041system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) 1042system.membus.respLayer1.occupancy 161573250 # Layer occupancy (ticks) 1043system.membus.respLayer1.utilization 0.2 # Layer utilization (%) 1044 1045---------- End Simulation Statistics ---------- 1046