stats.txt revision 10038:7eccd14e2610
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.026912 # Number of seconds simulated 4sim_ticks 26911921000 # Number of ticks simulated 5final_tick 26911921000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 176190 # Simulator instruction rate (inst/s) 8host_op_rate 177456 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 52341651 # Simulator tick rate (ticks/s) 10host_mem_usage 402844 # Number of bytes of host memory used 11host_seconds 514.16 # Real time elapsed on the host 12sim_insts 90589798 # Number of instructions simulated 13sim_ops 91240351 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 45504 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 947776 # Number of bytes read from this memory 18system.physmem.bytes_read::total 993280 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 45504 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 45504 # Number of instructions bytes read from this memory 21system.physmem.num_reads::cpu.inst 711 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 14809 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 15520 # Number of read requests responded to by this memory 24system.physmem.bw_read::cpu.inst 1690849 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_read::cpu.data 35217701 # Total read bandwidth from this memory (bytes/s) 26system.physmem.bw_read::total 36908551 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_inst_read::cpu.inst 1690849 # Instruction read bandwidth from this memory (bytes/s) 28system.physmem.bw_inst_read::total 1690849 # Instruction read bandwidth from this memory (bytes/s) 29system.physmem.bw_total::cpu.inst 1690849 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.bw_total::cpu.data 35217701 # Total bandwidth to/from this memory (bytes/s) 31system.physmem.bw_total::total 36908551 # Total bandwidth to/from this memory (bytes/s) 32system.physmem.readReqs 15520 # Number of read requests accepted 33system.physmem.writeReqs 0 # Number of write requests accepted 34system.physmem.readBursts 15520 # Number of DRAM read bursts, including those serviced by the write queue 35system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 36system.physmem.bytesReadDRAM 993280 # Total number of bytes read from DRAM 37system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 38system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 39system.physmem.bytesReadSys 993280 # Total read bytes from the system interface side 40system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 41system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 42system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 43system.physmem.neitherReadNorWriteReqs 1 # Number of requests that are neither read nor write 44system.physmem.perBankRdBursts::0 989 # Per bank write bursts 45system.physmem.perBankRdBursts::1 886 # Per bank write bursts 46system.physmem.perBankRdBursts::2 942 # Per bank write bursts 47system.physmem.perBankRdBursts::3 1029 # Per bank write bursts 48system.physmem.perBankRdBursts::4 1049 # Per bank write bursts 49system.physmem.perBankRdBursts::5 1105 # Per bank write bursts 50system.physmem.perBankRdBursts::6 1079 # Per bank write bursts 51system.physmem.perBankRdBursts::7 1079 # Per bank write bursts 52system.physmem.perBankRdBursts::8 1024 # Per bank write bursts 53system.physmem.perBankRdBursts::9 959 # Per bank write bursts 54system.physmem.perBankRdBursts::10 938 # Per bank write bursts 55system.physmem.perBankRdBursts::11 899 # Per bank write bursts 56system.physmem.perBankRdBursts::12 904 # Per bank write bursts 57system.physmem.perBankRdBursts::13 865 # Per bank write bursts 58system.physmem.perBankRdBursts::14 877 # Per bank write bursts 59system.physmem.perBankRdBursts::15 896 # Per bank write bursts 60system.physmem.perBankWrBursts::0 0 # Per bank write bursts 61system.physmem.perBankWrBursts::1 0 # Per bank write bursts 62system.physmem.perBankWrBursts::2 0 # Per bank write bursts 63system.physmem.perBankWrBursts::3 0 # Per bank write bursts 64system.physmem.perBankWrBursts::4 0 # Per bank write bursts 65system.physmem.perBankWrBursts::5 0 # Per bank write bursts 66system.physmem.perBankWrBursts::6 0 # Per bank write bursts 67system.physmem.perBankWrBursts::7 0 # Per bank write bursts 68system.physmem.perBankWrBursts::8 0 # Per bank write bursts 69system.physmem.perBankWrBursts::9 0 # Per bank write bursts 70system.physmem.perBankWrBursts::10 0 # Per bank write bursts 71system.physmem.perBankWrBursts::11 0 # Per bank write bursts 72system.physmem.perBankWrBursts::12 0 # Per bank write bursts 73system.physmem.perBankWrBursts::13 0 # Per bank write bursts 74system.physmem.perBankWrBursts::14 0 # Per bank write bursts 75system.physmem.perBankWrBursts::15 0 # Per bank write bursts 76system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 77system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 78system.physmem.totGap 26911727500 # Total gap between requests 79system.physmem.readPktSize::0 0 # Read request sizes (log2) 80system.physmem.readPktSize::1 0 # Read request sizes (log2) 81system.physmem.readPktSize::2 0 # Read request sizes (log2) 82system.physmem.readPktSize::3 0 # Read request sizes (log2) 83system.physmem.readPktSize::4 0 # Read request sizes (log2) 84system.physmem.readPktSize::5 0 # Read request sizes (log2) 85system.physmem.readPktSize::6 15520 # Read request sizes (log2) 86system.physmem.writePktSize::0 0 # Write request sizes (log2) 87system.physmem.writePktSize::1 0 # Write request sizes (log2) 88system.physmem.writePktSize::2 0 # Write request sizes (log2) 89system.physmem.writePktSize::3 0 # Write request sizes (log2) 90system.physmem.writePktSize::4 0 # Write request sizes (log2) 91system.physmem.writePktSize::5 0 # Write request sizes (log2) 92system.physmem.writePktSize::6 0 # Write request sizes (log2) 93system.physmem.rdQLenPdf::0 11175 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::1 4158 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::2 167 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::3 13 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 125system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 157system.physmem.bytesPerActivate::samples 622 # Bytes accessed per row activation 158system.physmem.bytesPerActivate::mean 1591.562701 # Bytes accessed per row activation 159system.physmem.bytesPerActivate::gmean 476.433802 # Bytes accessed per row activation 160system.physmem.bytesPerActivate::stdev 2197.906875 # Bytes accessed per row activation 161system.physmem.bytesPerActivate::64-65 160 25.72% 25.72% # Bytes accessed per row activation 162system.physmem.bytesPerActivate::128-129 68 10.93% 36.66% # Bytes accessed per row activation 163system.physmem.bytesPerActivate::192-193 41 6.59% 43.25% # Bytes accessed per row activation 164system.physmem.bytesPerActivate::256-257 21 3.38% 46.62% # Bytes accessed per row activation 165system.physmem.bytesPerActivate::320-321 13 2.09% 48.71% # Bytes accessed per row activation 166system.physmem.bytesPerActivate::384-385 6 0.96% 49.68% # Bytes accessed per row activation 167system.physmem.bytesPerActivate::448-449 27 4.34% 54.02% # Bytes accessed per row activation 168system.physmem.bytesPerActivate::512-513 12 1.93% 55.95% # Bytes accessed per row activation 169system.physmem.bytesPerActivate::576-577 5 0.80% 56.75% # Bytes accessed per row activation 170system.physmem.bytesPerActivate::640-641 10 1.61% 58.36% # Bytes accessed per row activation 171system.physmem.bytesPerActivate::704-705 3 0.48% 58.84% # Bytes accessed per row activation 172system.physmem.bytesPerActivate::768-769 4 0.64% 59.49% # Bytes accessed per row activation 173system.physmem.bytesPerActivate::832-833 5 0.80% 60.29% # Bytes accessed per row activation 174system.physmem.bytesPerActivate::896-897 8 1.29% 61.58% # Bytes accessed per row activation 175system.physmem.bytesPerActivate::960-961 3 0.48% 62.06% # Bytes accessed per row activation 176system.physmem.bytesPerActivate::1024-1025 3 0.48% 62.54% # Bytes accessed per row activation 177system.physmem.bytesPerActivate::1088-1089 6 0.96% 63.50% # Bytes accessed per row activation 178system.physmem.bytesPerActivate::1152-1153 2 0.32% 63.83% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::1216-1217 2 0.32% 64.15% # Bytes accessed per row activation 180system.physmem.bytesPerActivate::1280-1281 3 0.48% 64.63% # Bytes accessed per row activation 181system.physmem.bytesPerActivate::1344-1345 2 0.32% 64.95% # Bytes accessed per row activation 182system.physmem.bytesPerActivate::1408-1409 4 0.64% 65.59% # Bytes accessed per row activation 183system.physmem.bytesPerActivate::1472-1473 6 0.96% 66.56% # Bytes accessed per row activation 184system.physmem.bytesPerActivate::1536-1537 19 3.05% 69.61% # Bytes accessed per row activation 185system.physmem.bytesPerActivate::1600-1601 6 0.96% 70.58% # Bytes accessed per row activation 186system.physmem.bytesPerActivate::1664-1665 6 0.96% 71.54% # Bytes accessed per row activation 187system.physmem.bytesPerActivate::1792-1793 3 0.48% 72.03% # Bytes accessed per row activation 188system.physmem.bytesPerActivate::1856-1857 3 0.48% 72.51% # Bytes accessed per row activation 189system.physmem.bytesPerActivate::1984-1985 1 0.16% 72.67% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::2048-2049 6 0.96% 73.63% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::2112-2113 2 0.32% 73.95% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::2176-2177 6 0.96% 74.92% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::2304-2305 2 0.32% 75.24% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::2368-2369 1 0.16% 75.40% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::2496-2497 3 0.48% 75.88% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::2560-2561 1 0.16% 76.05% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::2624-2625 2 0.32% 76.37% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::2688-2689 1 0.16% 76.53% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::2752-2753 5 0.80% 77.33% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::2816-2817 4 0.64% 77.97% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::2944-2945 2 0.32% 78.30% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::3008-3009 3 0.48% 78.78% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::3072-3073 4 0.64% 79.42% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::3136-3137 2 0.32% 79.74% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::3200-3201 2 0.32% 80.06% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::3264-3265 2 0.32% 80.39% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::3392-3393 3 0.48% 80.87% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::3456-3457 1 0.16% 81.03% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::3520-3521 2 0.32% 81.35% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::3584-3585 1 0.16% 81.51% # Bytes accessed per row activation 211system.physmem.bytesPerActivate::3648-3649 3 0.48% 81.99% # Bytes accessed per row activation 212system.physmem.bytesPerActivate::3712-3713 3 0.48% 82.48% # Bytes accessed per row activation 213system.physmem.bytesPerActivate::3776-3777 2 0.32% 82.80% # Bytes accessed per row activation 214system.physmem.bytesPerActivate::3904-3905 1 0.16% 82.96% # Bytes accessed per row activation 215system.physmem.bytesPerActivate::3968-3969 1 0.16% 83.12% # Bytes accessed per row activation 216system.physmem.bytesPerActivate::4032-4033 1 0.16% 83.28% # Bytes accessed per row activation 217system.physmem.bytesPerActivate::4096-4097 3 0.48% 83.76% # Bytes accessed per row activation 218system.physmem.bytesPerActivate::4160-4161 2 0.32% 84.08% # Bytes accessed per row activation 219system.physmem.bytesPerActivate::4224-4225 1 0.16% 84.24% # Bytes accessed per row activation 220system.physmem.bytesPerActivate::4416-4417 3 0.48% 84.73% # Bytes accessed per row activation 221system.physmem.bytesPerActivate::4480-4481 4 0.64% 85.37% # Bytes accessed per row activation 222system.physmem.bytesPerActivate::4544-4545 4 0.64% 86.01% # Bytes accessed per row activation 223system.physmem.bytesPerActivate::4608-4609 1 0.16% 86.17% # Bytes accessed per row activation 224system.physmem.bytesPerActivate::4672-4673 3 0.48% 86.66% # Bytes accessed per row activation 225system.physmem.bytesPerActivate::4736-4737 2 0.32% 86.98% # Bytes accessed per row activation 226system.physmem.bytesPerActivate::4800-4801 2 0.32% 87.30% # Bytes accessed per row activation 227system.physmem.bytesPerActivate::4864-4865 1 0.16% 87.46% # Bytes accessed per row activation 228system.physmem.bytesPerActivate::4928-4929 2 0.32% 87.78% # Bytes accessed per row activation 229system.physmem.bytesPerActivate::4992-4993 1 0.16% 87.94% # Bytes accessed per row activation 230system.physmem.bytesPerActivate::5056-5057 2 0.32% 88.26% # Bytes accessed per row activation 231system.physmem.bytesPerActivate::5120-5121 5 0.80% 89.07% # Bytes accessed per row activation 232system.physmem.bytesPerActivate::5184-5185 3 0.48% 89.55% # Bytes accessed per row activation 233system.physmem.bytesPerActivate::5248-5249 4 0.64% 90.19% # Bytes accessed per row activation 234system.physmem.bytesPerActivate::5376-5377 2 0.32% 90.51% # Bytes accessed per row activation 235system.physmem.bytesPerActivate::5440-5441 6 0.96% 91.48% # Bytes accessed per row activation 236system.physmem.bytesPerActivate::5504-5505 3 0.48% 91.96% # Bytes accessed per row activation 237system.physmem.bytesPerActivate::5568-5569 1 0.16% 92.12% # Bytes accessed per row activation 238system.physmem.bytesPerActivate::5696-5697 1 0.16% 92.28% # Bytes accessed per row activation 239system.physmem.bytesPerActivate::5824-5825 1 0.16% 92.44% # Bytes accessed per row activation 240system.physmem.bytesPerActivate::5888-5889 1 0.16% 92.60% # Bytes accessed per row activation 241system.physmem.bytesPerActivate::6016-6017 3 0.48% 93.09% # Bytes accessed per row activation 242system.physmem.bytesPerActivate::6080-6081 1 0.16% 93.25% # Bytes accessed per row activation 243system.physmem.bytesPerActivate::6144-6145 2 0.32% 93.57% # Bytes accessed per row activation 244system.physmem.bytesPerActivate::6208-6209 1 0.16% 93.73% # Bytes accessed per row activation 245system.physmem.bytesPerActivate::6272-6273 2 0.32% 94.05% # Bytes accessed per row activation 246system.physmem.bytesPerActivate::6336-6337 3 0.48% 94.53% # Bytes accessed per row activation 247system.physmem.bytesPerActivate::6400-6401 1 0.16% 94.69% # Bytes accessed per row activation 248system.physmem.bytesPerActivate::6528-6529 2 0.32% 95.02% # Bytes accessed per row activation 249system.physmem.bytesPerActivate::6592-6593 1 0.16% 95.18% # Bytes accessed per row activation 250system.physmem.bytesPerActivate::6656-6657 3 0.48% 95.66% # Bytes accessed per row activation 251system.physmem.bytesPerActivate::6720-6721 1 0.16% 95.82% # Bytes accessed per row activation 252system.physmem.bytesPerActivate::6784-6785 1 0.16% 95.98% # Bytes accessed per row activation 253system.physmem.bytesPerActivate::6912-6913 1 0.16% 96.14% # Bytes accessed per row activation 254system.physmem.bytesPerActivate::6976-6977 1 0.16% 96.30% # Bytes accessed per row activation 255system.physmem.bytesPerActivate::7040-7041 1 0.16% 96.46% # Bytes accessed per row activation 256system.physmem.bytesPerActivate::7104-7105 2 0.32% 96.78% # Bytes accessed per row activation 257system.physmem.bytesPerActivate::7168-7169 1 0.16% 96.95% # Bytes accessed per row activation 258system.physmem.bytesPerActivate::7424-7425 1 0.16% 97.11% # Bytes accessed per row activation 259system.physmem.bytesPerActivate::7616-7617 1 0.16% 97.27% # Bytes accessed per row activation 260system.physmem.bytesPerActivate::7680-7681 1 0.16% 97.43% # Bytes accessed per row activation 261system.physmem.bytesPerActivate::7744-7745 1 0.16% 97.59% # Bytes accessed per row activation 262system.physmem.bytesPerActivate::7872-7873 1 0.16% 97.75% # Bytes accessed per row activation 263system.physmem.bytesPerActivate::8128-8129 2 0.32% 98.07% # Bytes accessed per row activation 264system.physmem.bytesPerActivate::8192-8193 12 1.93% 100.00% # Bytes accessed per row activation 265system.physmem.bytesPerActivate::total 622 # Bytes accessed per row activation 266system.physmem.totQLat 103005000 # Total ticks spent queuing 267system.physmem.totMemAccLat 356453750 # Total ticks spent from burst creation until serviced by the DRAM 268system.physmem.totBusLat 77600000 # Total ticks spent in databus transfers 269system.physmem.totBankLat 175848750 # Total ticks spent accessing banks 270system.physmem.avgQLat 6636.92 # Average queueing delay per DRAM burst 271system.physmem.avgBankLat 11330.46 # Average bank access latency per DRAM burst 272system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 273system.physmem.avgMemAccLat 22967.38 # Average memory access latency per DRAM burst 274system.physmem.avgRdBW 36.91 # Average DRAM read bandwidth in MiByte/s 275system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 276system.physmem.avgRdBWSys 36.91 # Average system read bandwidth in MiByte/s 277system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 278system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 279system.physmem.busUtil 0.29 # Data bus utilization in percentage 280system.physmem.busUtilRead 0.29 # Data bus utilization in percentage for reads 281system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 282system.physmem.avgRdQLen 0.01 # Average read queue length when enqueuing 283system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 284system.physmem.readRowHits 14898 # Number of row buffer hits during reads 285system.physmem.writeRowHits 0 # Number of row buffer hits during writes 286system.physmem.readRowHitRate 95.99 # Row buffer hit rate for reads 287system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 288system.physmem.avgGap 1734003.06 # Average gap between requests 289system.physmem.pageHitRate 95.99 # Row buffer hit rate, read and write combined 290system.physmem.prechargeAllPercent 0.99 # Percentage of time for which DRAM has all the banks in precharge state 291system.membus.throughput 36908551 # Throughput (bytes/s) 292system.membus.trans_dist::ReadReq 982 # Transaction distribution 293system.membus.trans_dist::ReadResp 982 # Transaction distribution 294system.membus.trans_dist::UpgradeReq 1 # Transaction distribution 295system.membus.trans_dist::UpgradeResp 1 # Transaction distribution 296system.membus.trans_dist::ReadExReq 14538 # Transaction distribution 297system.membus.trans_dist::ReadExResp 14538 # Transaction distribution 298system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 31042 # Packet count per connected master and slave (bytes) 299system.membus.pkt_count::total 31042 # Packet count per connected master and slave (bytes) 300system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 993280 # Cumulative packet size per connected master and slave (bytes) 301system.membus.tot_pkt_size::total 993280 # Cumulative packet size per connected master and slave (bytes) 302system.membus.data_through_bus 993280 # Total data (bytes) 303system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 304system.membus.reqLayer0.occupancy 19254500 # Layer occupancy (ticks) 305system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) 306system.membus.respLayer1.occupancy 145212249 # Layer occupancy (ticks) 307system.membus.respLayer1.utilization 0.5 # Layer utilization (%) 308system.cpu_clk_domain.clock 500 # Clock period in ticks 309system.cpu.branchPred.lookups 26683530 # Number of BP lookups 310system.cpu.branchPred.condPredicted 22001633 # Number of conditional branches predicted 311system.cpu.branchPred.condIncorrect 843091 # Number of conditional branches incorrect 312system.cpu.branchPred.BTBLookups 11366562 # Number of BTB lookups 313system.cpu.branchPred.BTBHits 11283436 # Number of BTB hits 314system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 315system.cpu.branchPred.BTBHitPct 99.268679 # BTB Hit Percentage 316system.cpu.branchPred.usedRAS 69998 # Number of times the RAS was used to get a target. 317system.cpu.branchPred.RASInCorrect 165 # Number of incorrect RAS predictions. 318system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 319system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 320system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 321system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 322system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 323system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 324system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 325system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 326system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 327system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 328system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 329system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 330system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 331system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 332system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 333system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 334system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 335system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 336system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits 337system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses 338system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses 339system.cpu.dtb.inst_hits 0 # ITB inst hits 340system.cpu.dtb.inst_misses 0 # ITB inst misses 341system.cpu.dtb.read_hits 0 # DTB read hits 342system.cpu.dtb.read_misses 0 # DTB read misses 343system.cpu.dtb.write_hits 0 # DTB write hits 344system.cpu.dtb.write_misses 0 # DTB write misses 345system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 346system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 347system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 348system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 349system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 350system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 351system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 352system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 353system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 354system.cpu.dtb.read_accesses 0 # DTB read accesses 355system.cpu.dtb.write_accesses 0 # DTB write accesses 356system.cpu.dtb.inst_accesses 0 # ITB inst accesses 357system.cpu.dtb.hits 0 # DTB hits 358system.cpu.dtb.misses 0 # DTB misses 359system.cpu.dtb.accesses 0 # DTB accesses 360system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 361system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 362system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 363system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 364system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 365system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 366system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 367system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 368system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 369system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 370system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 371system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 372system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 373system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 374system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 375system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 376system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 377system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 378system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits 379system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses 380system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses 381system.cpu.itb.inst_hits 0 # ITB inst hits 382system.cpu.itb.inst_misses 0 # ITB inst misses 383system.cpu.itb.read_hits 0 # DTB read hits 384system.cpu.itb.read_misses 0 # DTB read misses 385system.cpu.itb.write_hits 0 # DTB write hits 386system.cpu.itb.write_misses 0 # DTB write misses 387system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 388system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 389system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 390system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 391system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 392system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 393system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 394system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 395system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 396system.cpu.itb.read_accesses 0 # DTB read accesses 397system.cpu.itb.write_accesses 0 # DTB write accesses 398system.cpu.itb.inst_accesses 0 # ITB inst accesses 399system.cpu.itb.hits 0 # DTB hits 400system.cpu.itb.misses 0 # DTB misses 401system.cpu.itb.accesses 0 # DTB accesses 402system.cpu.workload.num_syscalls 442 # Number of system calls 403system.cpu.numCycles 53823843 # number of cpu cycles simulated 404system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 405system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 406system.cpu.fetch.icacheStallCycles 14173676 # Number of cycles fetch is stalled on an Icache miss 407system.cpu.fetch.Insts 127895760 # Number of instructions fetch has processed 408system.cpu.fetch.Branches 26683530 # Number of branches that fetch encountered 409system.cpu.fetch.predictedBranches 11353434 # Number of branches that fetch has predicted taken 410system.cpu.fetch.Cycles 24037387 # Number of cycles fetch has run and was not squashing or blocked 411system.cpu.fetch.SquashCycles 4765940 # Number of cycles fetch has spent squashing 412system.cpu.fetch.BlockedCycles 11314746 # Number of cycles fetch has spent blocked 413system.cpu.fetch.MiscStallCycles 107 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 414system.cpu.fetch.PendingTrapStallCycles 8 # Number of stall cycles due to pending traps 415system.cpu.fetch.IcacheWaitRetryStallCycles 29 # Number of stall cycles due to full MSHR 416system.cpu.fetch.CacheLines 13845039 # Number of cache lines fetched 417system.cpu.fetch.IcacheSquashes 329540 # Number of outstanding Icache misses that were squashed 418system.cpu.fetch.rateDist::samples 53432137 # Number of instructions fetched each cycle (Total) 419system.cpu.fetch.rateDist::mean 2.410093 # Number of instructions fetched each cycle (Total) 420system.cpu.fetch.rateDist::stdev 3.214797 # Number of instructions fetched each cycle (Total) 421system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 422system.cpu.fetch.rateDist::0 29433098 55.09% 55.09% # Number of instructions fetched each cycle (Total) 423system.cpu.fetch.rateDist::1 3389468 6.34% 61.43% # Number of instructions fetched each cycle (Total) 424system.cpu.fetch.rateDist::2 2029496 3.80% 65.23% # Number of instructions fetched each cycle (Total) 425system.cpu.fetch.rateDist::3 1553729 2.91% 68.13% # Number of instructions fetched each cycle (Total) 426system.cpu.fetch.rateDist::4 1668795 3.12% 71.26% # Number of instructions fetched each cycle (Total) 427system.cpu.fetch.rateDist::5 2919650 5.46% 76.72% # Number of instructions fetched each cycle (Total) 428system.cpu.fetch.rateDist::6 1509735 2.83% 79.55% # Number of instructions fetched each cycle (Total) 429system.cpu.fetch.rateDist::7 1090422 2.04% 81.59% # Number of instructions fetched each cycle (Total) 430system.cpu.fetch.rateDist::8 9837744 18.41% 100.00% # Number of instructions fetched each cycle (Total) 431system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 432system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 433system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 434system.cpu.fetch.rateDist::total 53432137 # Number of instructions fetched each cycle (Total) 435system.cpu.fetch.branchRate 0.495757 # Number of branch fetches per cycle 436system.cpu.fetch.rate 2.376192 # Number of inst fetches per cycle 437system.cpu.decode.IdleCycles 16937041 # Number of cycles decode is idle 438system.cpu.decode.BlockedCycles 9161066 # Number of cycles decode is blocked 439system.cpu.decode.RunCycles 22405812 # Number of cycles decode is running 440system.cpu.decode.UnblockCycles 1030640 # Number of cycles decode is unblocking 441system.cpu.decode.SquashCycles 3897578 # Number of cycles decode is squashing 442system.cpu.decode.BranchResolved 4444113 # Number of times decode resolved a branch 443system.cpu.decode.BranchMispred 8703 # Number of times decode detected a branch misprediction 444system.cpu.decode.DecodedInsts 126077551 # Number of instructions handled by decode 445system.cpu.decode.SquashedInsts 42669 # Number of squashed instructions handled by decode 446system.cpu.rename.SquashCycles 3897578 # Number of cycles rename is squashing 447system.cpu.rename.IdleCycles 18718868 # Number of cycles rename is idle 448system.cpu.rename.BlockCycles 3591285 # Number of cycles rename is blocking 449system.cpu.rename.serializeStallCycles 186478 # count of cycles rename stalled for serializing inst 450system.cpu.rename.RunCycles 21552610 # Number of cycles rename is running 451system.cpu.rename.UnblockCycles 5485318 # Number of cycles rename is unblocking 452system.cpu.rename.RenamedInsts 123153621 # Number of instructions processed by rename 453system.cpu.rename.ROBFullEvents 8 # Number of times rename has blocked due to ROB full 454system.cpu.rename.IQFullEvents 426233 # Number of times rename has blocked due to IQ full 455system.cpu.rename.LSQFullEvents 4596906 # Number of times rename has blocked due to LSQ full 456system.cpu.rename.FullRegisterEvents 1480 # Number of times there has been no free registers 457system.cpu.rename.RenamedOperands 143604331 # Number of destination operands rename has renamed 458system.cpu.rename.RenameLookups 536493258 # Number of register rename lookups that rename has made 459system.cpu.rename.int_rename_lookups 499981919 # Number of integer rename lookups 460system.cpu.rename.fp_rename_lookups 760 # Number of floating rename lookups 461system.cpu.rename.CommittedMaps 107414186 # Number of HB maps that are committed 462system.cpu.rename.UndoneMaps 36190145 # Number of HB maps that are undone due to squashing 463system.cpu.rename.serializingInsts 4605 # count of serializing insts renamed 464system.cpu.rename.tempSerializingInsts 4603 # count of temporary serializing insts renamed 465system.cpu.rename.skidInsts 12541075 # count of insts added to the skid buffer 466system.cpu.memDep0.insertedLoads 29476574 # Number of loads inserted to the mem dependence unit. 467system.cpu.memDep0.insertedStores 5520683 # Number of stores inserted to the mem dependence unit. 468system.cpu.memDep0.conflictingLoads 2151148 # Number of conflicting loads. 469system.cpu.memDep0.conflictingStores 1293650 # Number of conflicting stores. 470system.cpu.iq.iqInstsAdded 118168195 # Number of instructions added to the IQ (excludes non-spec) 471system.cpu.iq.iqNonSpecInstsAdded 8471 # Number of non-speculative instructions added to the IQ 472system.cpu.iq.iqInstsIssued 105168426 # Number of instructions issued 473system.cpu.iq.iqSquashedInstsIssued 79356 # Number of squashed instructions issued 474system.cpu.iq.iqSquashedInstsExamined 26740210 # Number of squashed instructions iterated over during squash; mainly for profiling 475system.cpu.iq.iqSquashedOperandsExamined 65568590 # Number of squashed operands that are examined and possibly removed from graph 476system.cpu.iq.iqSquashedNonSpecRemoved 253 # Number of squashed non-spec instructions that were removed 477system.cpu.iq.issued_per_cycle::samples 53432137 # Number of insts issued each cycle 478system.cpu.iq.issued_per_cycle::mean 1.968262 # Number of insts issued each cycle 479system.cpu.iq.issued_per_cycle::stdev 1.908954 # Number of insts issued each cycle 480system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 481system.cpu.iq.issued_per_cycle::0 15374181 28.77% 28.77% # Number of insts issued each cycle 482system.cpu.iq.issued_per_cycle::1 11650585 21.80% 50.58% # Number of insts issued each cycle 483system.cpu.iq.issued_per_cycle::2 8250698 15.44% 66.02% # Number of insts issued each cycle 484system.cpu.iq.issued_per_cycle::3 6826591 12.78% 78.80% # Number of insts issued each cycle 485system.cpu.iq.issued_per_cycle::4 4953996 9.27% 88.07% # Number of insts issued each cycle 486system.cpu.iq.issued_per_cycle::5 2948586 5.52% 93.59% # Number of insts issued each cycle 487system.cpu.iq.issued_per_cycle::6 2456814 4.60% 98.18% # Number of insts issued each cycle 488system.cpu.iq.issued_per_cycle::7 528614 0.99% 99.17% # Number of insts issued each cycle 489system.cpu.iq.issued_per_cycle::8 442072 0.83% 100.00% # Number of insts issued each cycle 490system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 491system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 492system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 493system.cpu.iq.issued_per_cycle::total 53432137 # Number of insts issued each cycle 494system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 495system.cpu.iq.fu_full::IntAlu 45737 6.91% 6.91% # attempts to use FU when none available 496system.cpu.iq.fu_full::IntMult 27 0.00% 6.92% # attempts to use FU when none available 497system.cpu.iq.fu_full::IntDiv 0 0.00% 6.92% # attempts to use FU when none available 498system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.92% # attempts to use FU when none available 499system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.92% # attempts to use FU when none available 500system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.92% # attempts to use FU when none available 501system.cpu.iq.fu_full::FloatMult 0 0.00% 6.92% # attempts to use FU when none available 502system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.92% # attempts to use FU when none available 503system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.92% # attempts to use FU when none available 504system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.92% # attempts to use FU when none available 505system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.92% # attempts to use FU when none available 506system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.92% # attempts to use FU when none available 507system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.92% # attempts to use FU when none available 508system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.92% # attempts to use FU when none available 509system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.92% # attempts to use FU when none available 510system.cpu.iq.fu_full::SimdMult 0 0.00% 6.92% # attempts to use FU when none available 511system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.92% # attempts to use FU when none available 512system.cpu.iq.fu_full::SimdShift 0 0.00% 6.92% # attempts to use FU when none available 513system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.92% # attempts to use FU when none available 514system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.92% # attempts to use FU when none available 515system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.92% # attempts to use FU when none available 516system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.92% # attempts to use FU when none available 517system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.92% # attempts to use FU when none available 518system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.92% # attempts to use FU when none available 519system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.92% # attempts to use FU when none available 520system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.92% # attempts to use FU when none available 521system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.92% # attempts to use FU when none available 522system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.92% # attempts to use FU when none available 523system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.92% # attempts to use FU when none available 524system.cpu.iq.fu_full::MemRead 340297 51.45% 58.36% # attempts to use FU when none available 525system.cpu.iq.fu_full::MemWrite 275411 41.64% 100.00% # attempts to use FU when none available 526system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 527system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 528system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 529system.cpu.iq.FU_type_0::IntAlu 74430007 70.77% 70.77% # Type of FU issued 530system.cpu.iq.FU_type_0::IntMult 10980 0.01% 70.78% # Type of FU issued 531system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.78% # Type of FU issued 532system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.78% # Type of FU issued 533system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.78% # Type of FU issued 534system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.78% # Type of FU issued 535system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.78% # Type of FU issued 536system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.78% # Type of FU issued 537system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.78% # Type of FU issued 538system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.78% # Type of FU issued 539system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.78% # Type of FU issued 540system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.78% # Type of FU issued 541system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.78% # Type of FU issued 542system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.78% # Type of FU issued 543system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.78% # Type of FU issued 544system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.78% # Type of FU issued 545system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.78% # Type of FU issued 546system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.78% # Type of FU issued 547system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.78% # Type of FU issued 548system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.78% # Type of FU issued 549system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.78% # Type of FU issued 550system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.78% # Type of FU issued 551system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.78% # Type of FU issued 552system.cpu.iq.FU_type_0::SimdFloatCvt 130 0.00% 70.78% # Type of FU issued 553system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.78% # Type of FU issued 554system.cpu.iq.FU_type_0::SimdFloatMisc 172 0.00% 70.78% # Type of FU issued 555system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.78% # Type of FU issued 556system.cpu.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 70.78% # Type of FU issued 557system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.78% # Type of FU issued 558system.cpu.iq.FU_type_0::MemRead 25613380 24.35% 95.14% # Type of FU issued 559system.cpu.iq.FU_type_0::MemWrite 5113753 4.86% 100.00% # Type of FU issued 560system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 561system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 562system.cpu.iq.FU_type_0::total 105168426 # Type of FU issued 563system.cpu.iq.rate 1.953938 # Inst issue rate 564system.cpu.iq.fu_busy_cnt 661472 # FU busy when requested 565system.cpu.iq.fu_busy_rate 0.006290 # FU busy rate (busy events/executed inst) 566system.cpu.iq.int_inst_queue_reads 264509133 # Number of integer instruction queue reads 567system.cpu.iq.int_inst_queue_writes 144921601 # Number of integer instruction queue writes 568system.cpu.iq.int_inst_queue_wakeup_accesses 102693545 # Number of integer instruction queue wakeup accesses 569system.cpu.iq.fp_inst_queue_reads 684 # Number of floating instruction queue reads 570system.cpu.iq.fp_inst_queue_writes 985 # Number of floating instruction queue writes 571system.cpu.iq.fp_inst_queue_wakeup_accesses 281 # Number of floating instruction queue wakeup accesses 572system.cpu.iq.int_alu_accesses 105829562 # Number of integer alu accesses 573system.cpu.iq.fp_alu_accesses 336 # Number of floating point alu accesses 574system.cpu.iew.lsq.thread0.forwLoads 441614 # Number of loads that had data forwarded from stores 575system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 576system.cpu.iew.lsq.thread0.squashedLoads 6902608 # Number of loads squashed 577system.cpu.iew.lsq.thread0.ignoredResponses 6756 # Number of memory responses ignored because the instruction is squashed 578system.cpu.iew.lsq.thread0.memOrderViolation 6465 # Number of memory ordering violations 579system.cpu.iew.lsq.thread0.squashedStores 775839 # Number of stores squashed 580system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 581system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 582system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled 583system.cpu.iew.lsq.thread0.cacheBlocked 31615 # Number of times an access to memory failed due to the cache being blocked 584system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 585system.cpu.iew.iewSquashCycles 3897578 # Number of cycles IEW is squashing 586system.cpu.iew.iewBlockCycles 958412 # Number of cycles IEW is blocking 587system.cpu.iew.iewUnblockCycles 126923 # Number of cycles IEW is unblocking 588system.cpu.iew.iewDispatchedInsts 118189357 # Number of instructions dispatched to IQ 589system.cpu.iew.iewDispSquashedInsts 310100 # Number of squashed instructions skipped by dispatch 590system.cpu.iew.iewDispLoadInsts 29476574 # Number of dispatched load instructions 591system.cpu.iew.iewDispStoreInsts 5520683 # Number of dispatched store instructions 592system.cpu.iew.iewDispNonSpecInsts 4583 # Number of dispatched non-speculative instructions 593system.cpu.iew.iewIQFullEvents 65855 # Number of times the IQ has become full, causing a stall 594system.cpu.iew.iewLSQFullEvents 6705 # Number of times the LSQ has become full, causing a stall 595system.cpu.iew.memOrderViolationEvents 6465 # Number of memory order violations 596system.cpu.iew.predictedTakenIncorrect 447219 # Number of branches that were predicted taken incorrectly 597system.cpu.iew.predictedNotTakenIncorrect 445977 # Number of branches that were predicted not taken incorrectly 598system.cpu.iew.branchMispredicts 893196 # Number of branch mispredicts detected at execute 599system.cpu.iew.iewExecutedInsts 104191790 # Number of executed instructions 600system.cpu.iew.iewExecLoadInsts 25292626 # Number of load instructions executed 601system.cpu.iew.iewExecSquashedInsts 976636 # Number of squashed instructions skipped in execute 602system.cpu.iew.exec_swp 0 # number of swp insts executed 603system.cpu.iew.exec_nop 12691 # number of nop insts executed 604system.cpu.iew.exec_refs 30349836 # number of memory reference insts executed 605system.cpu.iew.exec_branches 21326689 # Number of branches executed 606system.cpu.iew.exec_stores 5057210 # Number of stores executed 607system.cpu.iew.exec_rate 1.935792 # Inst execution rate 608system.cpu.iew.wb_sent 102971901 # cumulative count of insts sent to commit 609system.cpu.iew.wb_count 102693826 # cumulative count of insts written-back 610system.cpu.iew.wb_producers 62250392 # num instructions producing a value 611system.cpu.iew.wb_consumers 104309215 # num instructions consuming a value 612system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 613system.cpu.iew.wb_rate 1.907962 # insts written-back per cycle 614system.cpu.iew.wb_fanout 0.596787 # average fanout of values written-back 615system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 616system.cpu.commit.commitSquashedInsts 26939334 # The number of squashed insts skipped by commit 617system.cpu.commit.commitNonSpecStalls 8218 # The number of times commit has been forced to stall to communicate backwards 618system.cpu.commit.branchMispredicts 834485 # The number of times a branch was mispredicted 619system.cpu.commit.committed_per_cycle::samples 49534559 # Number of insts commited each cycle 620system.cpu.commit.committed_per_cycle::mean 1.842208 # Number of insts commited each cycle 621system.cpu.commit.committed_per_cycle::stdev 2.540547 # Number of insts commited each cycle 622system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 623system.cpu.commit.committed_per_cycle::0 20043988 40.46% 40.46% # Number of insts commited each cycle 624system.cpu.commit.committed_per_cycle::1 13146531 26.54% 67.00% # Number of insts commited each cycle 625system.cpu.commit.committed_per_cycle::2 4167490 8.41% 75.42% # Number of insts commited each cycle 626system.cpu.commit.committed_per_cycle::3 3431351 6.93% 82.35% # Number of insts commited each cycle 627system.cpu.commit.committed_per_cycle::4 1535298 3.10% 85.44% # Number of insts commited each cycle 628system.cpu.commit.committed_per_cycle::5 726633 1.47% 86.91% # Number of insts commited each cycle 629system.cpu.commit.committed_per_cycle::6 954931 1.93% 88.84% # Number of insts commited each cycle 630system.cpu.commit.committed_per_cycle::7 253243 0.51% 89.35% # Number of insts commited each cycle 631system.cpu.commit.committed_per_cycle::8 5275094 10.65% 100.00% # Number of insts commited each cycle 632system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 633system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 634system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 635system.cpu.commit.committed_per_cycle::total 49534559 # Number of insts commited each cycle 636system.cpu.commit.committedInsts 90602407 # Number of instructions committed 637system.cpu.commit.committedOps 91252960 # Number of ops (including micro ops) committed 638system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 639system.cpu.commit.refs 27318810 # Number of memory references committed 640system.cpu.commit.loads 22573966 # Number of loads committed 641system.cpu.commit.membars 3888 # Number of memory barriers committed 642system.cpu.commit.branches 18732304 # Number of branches committed 643system.cpu.commit.fp_insts 48 # Number of committed floating point instructions. 644system.cpu.commit.int_insts 72525674 # Number of committed integer instructions. 645system.cpu.commit.function_calls 56148 # Number of function calls committed. 646system.cpu.commit.bw_lim_events 5275094 # number cycles where commit BW limit reached 647system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 648system.cpu.rob.rob_reads 162446025 # The number of ROB reads 649system.cpu.rob.rob_writes 240301749 # The number of ROB writes 650system.cpu.timesIdled 46102 # Number of times that the entire CPU went into an idle state and unscheduled itself 651system.cpu.idleCycles 391706 # Total number of cycles that the CPU has spent unscheduled due to idling 652system.cpu.committedInsts 90589798 # Number of Instructions Simulated 653system.cpu.committedOps 91240351 # Number of Ops (including micro ops) Simulated 654system.cpu.committedInsts_total 90589798 # Number of Instructions Simulated 655system.cpu.cpi 0.594149 # CPI: Cycles Per Instruction 656system.cpu.cpi_total 0.594149 # CPI: Total CPI of All Threads 657system.cpu.ipc 1.683079 # IPC: Instructions Per Cycle 658system.cpu.ipc_total 1.683079 # IPC: Total IPC of All Threads 659system.cpu.int_regfile_reads 495606364 # number of integer regfile reads 660system.cpu.int_regfile_writes 120553547 # number of integer regfile writes 661system.cpu.fp_regfile_reads 143 # number of floating regfile reads 662system.cpu.fp_regfile_writes 349 # number of floating regfile writes 663system.cpu.misc_regfile_reads 29209842 # number of misc regfile reads 664system.cpu.misc_regfile_writes 7784 # number of misc regfile writes 665system.cpu.toL2Bus.throughput 4497544713 # Throughput (bytes/s) 666system.cpu.toL2Bus.trans_dist::ReadReq 904632 # Transaction distribution 667system.cpu.toL2Bus.trans_dist::ReadResp 904632 # Transaction distribution 668system.cpu.toL2Bus.trans_dist::Writeback 942884 # Transaction distribution 669system.cpu.toL2Bus.trans_dist::UpgradeReq 2 # Transaction distribution 670system.cpu.toL2Bus.trans_dist::UpgradeResp 2 # Transaction distribution 671system.cpu.toL2Bus.trans_dist::ReadExReq 43696 # Transaction distribution 672system.cpu.toL2Bus.trans_dist::ReadExResp 43696 # Transaction distribution 673system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1476 # Packet count per connected master and slave (bytes) 674system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2838066 # Packet count per connected master and slave (bytes) 675system.cpu.toL2Bus.pkt_count::total 2839542 # Packet count per connected master and slave (bytes) 676system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 47168 # Cumulative packet size per connected master and slave (bytes) 677system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 120990272 # Cumulative packet size per connected master and slave (bytes) 678system.cpu.toL2Bus.tot_pkt_size::total 121037440 # Cumulative packet size per connected master and slave (bytes) 679system.cpu.toL2Bus.data_through_bus 121037440 # Total data (bytes) 680system.cpu.toL2Bus.snoop_data_through_bus 128 # Total snoop data (bytes) 681system.cpu.toL2Bus.reqLayer0.occupancy 1888491000 # Layer occupancy (ticks) 682system.cpu.toL2Bus.reqLayer0.utilization 7.0 # Layer utilization (%) 683system.cpu.toL2Bus.respLayer0.occupancy 1225749 # Layer occupancy (ticks) 684system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 685system.cpu.toL2Bus.respLayer1.occupancy 1424096491 # Layer occupancy (ticks) 686system.cpu.toL2Bus.respLayer1.utilization 5.3 # Layer utilization (%) 687system.cpu.icache.tags.replacements 3 # number of replacements 688system.cpu.icache.tags.tagsinuse 632.652083 # Cycle average of tags in use 689system.cpu.icache.tags.total_refs 13844045 # Total number of references to valid blocks. 690system.cpu.icache.tags.sampled_refs 737 # Sample count of references to valid blocks. 691system.cpu.icache.tags.avg_refs 18784.321574 # Average number of references to valid blocks. 692system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 693system.cpu.icache.tags.occ_blocks::cpu.inst 632.652083 # Average occupied blocks per requestor 694system.cpu.icache.tags.occ_percent::cpu.inst 0.308912 # Average percentage of cache occupancy 695system.cpu.icache.tags.occ_percent::total 0.308912 # Average percentage of cache occupancy 696system.cpu.icache.tags.occ_task_id_blocks::1024 734 # Occupied blocks per task id 697system.cpu.icache.tags.age_task_id_blocks_1024::0 38 # Occupied blocks per task id 698system.cpu.icache.tags.age_task_id_blocks_1024::2 16 # Occupied blocks per task id 699system.cpu.icache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id 700system.cpu.icache.tags.age_task_id_blocks_1024::4 676 # Occupied blocks per task id 701system.cpu.icache.tags.occ_task_id_percent::1024 0.358398 # Percentage of cache occupancy per task id 702system.cpu.icache.tags.tag_accesses 27690815 # Number of tag accesses 703system.cpu.icache.tags.data_accesses 27690815 # Number of data accesses 704system.cpu.icache.ReadReq_hits::cpu.inst 13844045 # number of ReadReq hits 705system.cpu.icache.ReadReq_hits::total 13844045 # number of ReadReq hits 706system.cpu.icache.demand_hits::cpu.inst 13844045 # number of demand (read+write) hits 707system.cpu.icache.demand_hits::total 13844045 # number of demand (read+write) hits 708system.cpu.icache.overall_hits::cpu.inst 13844045 # number of overall hits 709system.cpu.icache.overall_hits::total 13844045 # number of overall hits 710system.cpu.icache.ReadReq_misses::cpu.inst 993 # number of ReadReq misses 711system.cpu.icache.ReadReq_misses::total 993 # number of ReadReq misses 712system.cpu.icache.demand_misses::cpu.inst 993 # number of demand (read+write) misses 713system.cpu.icache.demand_misses::total 993 # number of demand (read+write) misses 714system.cpu.icache.overall_misses::cpu.inst 993 # number of overall misses 715system.cpu.icache.overall_misses::total 993 # number of overall misses 716system.cpu.icache.ReadReq_miss_latency::cpu.inst 66969998 # number of ReadReq miss cycles 717system.cpu.icache.ReadReq_miss_latency::total 66969998 # number of ReadReq miss cycles 718system.cpu.icache.demand_miss_latency::cpu.inst 66969998 # number of demand (read+write) miss cycles 719system.cpu.icache.demand_miss_latency::total 66969998 # number of demand (read+write) miss cycles 720system.cpu.icache.overall_miss_latency::cpu.inst 66969998 # number of overall miss cycles 721system.cpu.icache.overall_miss_latency::total 66969998 # number of overall miss cycles 722system.cpu.icache.ReadReq_accesses::cpu.inst 13845038 # number of ReadReq accesses(hits+misses) 723system.cpu.icache.ReadReq_accesses::total 13845038 # number of ReadReq accesses(hits+misses) 724system.cpu.icache.demand_accesses::cpu.inst 13845038 # number of demand (read+write) accesses 725system.cpu.icache.demand_accesses::total 13845038 # number of demand (read+write) accesses 726system.cpu.icache.overall_accesses::cpu.inst 13845038 # number of overall (read+write) accesses 727system.cpu.icache.overall_accesses::total 13845038 # number of overall (read+write) accesses 728system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000072 # miss rate for ReadReq accesses 729system.cpu.icache.ReadReq_miss_rate::total 0.000072 # miss rate for ReadReq accesses 730system.cpu.icache.demand_miss_rate::cpu.inst 0.000072 # miss rate for demand accesses 731system.cpu.icache.demand_miss_rate::total 0.000072 # miss rate for demand accesses 732system.cpu.icache.overall_miss_rate::cpu.inst 0.000072 # miss rate for overall accesses 733system.cpu.icache.overall_miss_rate::total 0.000072 # miss rate for overall accesses 734system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67442.092649 # average ReadReq miss latency 735system.cpu.icache.ReadReq_avg_miss_latency::total 67442.092649 # average ReadReq miss latency 736system.cpu.icache.demand_avg_miss_latency::cpu.inst 67442.092649 # average overall miss latency 737system.cpu.icache.demand_avg_miss_latency::total 67442.092649 # average overall miss latency 738system.cpu.icache.overall_avg_miss_latency::cpu.inst 67442.092649 # average overall miss latency 739system.cpu.icache.overall_avg_miss_latency::total 67442.092649 # average overall miss latency 740system.cpu.icache.blocked_cycles::no_mshrs 594 # number of cycles access was blocked 741system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 742system.cpu.icache.blocked::no_mshrs 10 # number of cycles access was blocked 743system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 744system.cpu.icache.avg_blocked_cycles::no_mshrs 59.400000 # average number of cycles each access was blocked 745system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 746system.cpu.icache.fast_writes 0 # number of fast writes performed 747system.cpu.icache.cache_copies 0 # number of cache copies performed 748system.cpu.icache.ReadReq_mshr_hits::cpu.inst 254 # number of ReadReq MSHR hits 749system.cpu.icache.ReadReq_mshr_hits::total 254 # number of ReadReq MSHR hits 750system.cpu.icache.demand_mshr_hits::cpu.inst 254 # number of demand (read+write) MSHR hits 751system.cpu.icache.demand_mshr_hits::total 254 # number of demand (read+write) MSHR hits 752system.cpu.icache.overall_mshr_hits::cpu.inst 254 # number of overall MSHR hits 753system.cpu.icache.overall_mshr_hits::total 254 # number of overall MSHR hits 754system.cpu.icache.ReadReq_mshr_misses::cpu.inst 739 # number of ReadReq MSHR misses 755system.cpu.icache.ReadReq_mshr_misses::total 739 # number of ReadReq MSHR misses 756system.cpu.icache.demand_mshr_misses::cpu.inst 739 # number of demand (read+write) MSHR misses 757system.cpu.icache.demand_mshr_misses::total 739 # number of demand (read+write) MSHR misses 758system.cpu.icache.overall_mshr_misses::cpu.inst 739 # number of overall MSHR misses 759system.cpu.icache.overall_mshr_misses::total 739 # number of overall MSHR misses 760system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 50789000 # number of ReadReq MSHR miss cycles 761system.cpu.icache.ReadReq_mshr_miss_latency::total 50789000 # number of ReadReq MSHR miss cycles 762system.cpu.icache.demand_mshr_miss_latency::cpu.inst 50789000 # number of demand (read+write) MSHR miss cycles 763system.cpu.icache.demand_mshr_miss_latency::total 50789000 # number of demand (read+write) MSHR miss cycles 764system.cpu.icache.overall_mshr_miss_latency::cpu.inst 50789000 # number of overall MSHR miss cycles 765system.cpu.icache.overall_mshr_miss_latency::total 50789000 # number of overall MSHR miss cycles 766system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses 767system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000053 # mshr miss rate for ReadReq accesses 768system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses 769system.cpu.icache.demand_mshr_miss_rate::total 0.000053 # mshr miss rate for demand accesses 770system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses 771system.cpu.icache.overall_mshr_miss_rate::total 0.000053 # mshr miss rate for overall accesses 772system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68726.657645 # average ReadReq mshr miss latency 773system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68726.657645 # average ReadReq mshr miss latency 774system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68726.657645 # average overall mshr miss latency 775system.cpu.icache.demand_avg_mshr_miss_latency::total 68726.657645 # average overall mshr miss latency 776system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68726.657645 # average overall mshr miss latency 777system.cpu.icache.overall_avg_mshr_miss_latency::total 68726.657645 # average overall mshr miss latency 778system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 779system.cpu.l2cache.tags.replacements 0 # number of replacements 780system.cpu.l2cache.tags.tagsinuse 10731.098995 # Cycle average of tags in use 781system.cpu.l2cache.tags.total_refs 1831378 # Total number of references to valid blocks. 782system.cpu.l2cache.tags.sampled_refs 15503 # Sample count of references to valid blocks. 783system.cpu.l2cache.tags.avg_refs 118.130555 # Average number of references to valid blocks. 784system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 785system.cpu.l2cache.tags.occ_blocks::writebacks 9880.580291 # Average occupied blocks per requestor 786system.cpu.l2cache.tags.occ_blocks::cpu.inst 618.669492 # Average occupied blocks per requestor 787system.cpu.l2cache.tags.occ_blocks::cpu.data 231.849212 # Average occupied blocks per requestor 788system.cpu.l2cache.tags.occ_percent::writebacks 0.301531 # Average percentage of cache occupancy 789system.cpu.l2cache.tags.occ_percent::cpu.inst 0.018880 # Average percentage of cache occupancy 790system.cpu.l2cache.tags.occ_percent::cpu.data 0.007075 # Average percentage of cache occupancy 791system.cpu.l2cache.tags.occ_percent::total 0.327487 # Average percentage of cache occupancy 792system.cpu.l2cache.tags.occ_task_id_blocks::1024 15503 # Occupied blocks per task id 793system.cpu.l2cache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id 794system.cpu.l2cache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id 795system.cpu.l2cache.tags.age_task_id_blocks_1024::2 515 # Occupied blocks per task id 796system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1301 # Occupied blocks per task id 797system.cpu.l2cache.tags.age_task_id_blocks_1024::4 13618 # Occupied blocks per task id 798system.cpu.l2cache.tags.occ_task_id_percent::1024 0.473114 # Percentage of cache occupancy per task id 799system.cpu.l2cache.tags.tag_accesses 15188896 # Number of tag accesses 800system.cpu.l2cache.tags.data_accesses 15188896 # Number of data accesses 801system.cpu.l2cache.ReadReq_hits::cpu.inst 25 # number of ReadReq hits 802system.cpu.l2cache.ReadReq_hits::cpu.data 903612 # number of ReadReq hits 803system.cpu.l2cache.ReadReq_hits::total 903637 # number of ReadReq hits 804system.cpu.l2cache.Writeback_hits::writebacks 942884 # number of Writeback hits 805system.cpu.l2cache.Writeback_hits::total 942884 # number of Writeback hits 806system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits 807system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits 808system.cpu.l2cache.ReadExReq_hits::cpu.data 29158 # number of ReadExReq hits 809system.cpu.l2cache.ReadExReq_hits::total 29158 # number of ReadExReq hits 810system.cpu.l2cache.demand_hits::cpu.inst 25 # number of demand (read+write) hits 811system.cpu.l2cache.demand_hits::cpu.data 932770 # number of demand (read+write) hits 812system.cpu.l2cache.demand_hits::total 932795 # number of demand (read+write) hits 813system.cpu.l2cache.overall_hits::cpu.inst 25 # number of overall hits 814system.cpu.l2cache.overall_hits::cpu.data 932770 # number of overall hits 815system.cpu.l2cache.overall_hits::total 932795 # number of overall hits 816system.cpu.l2cache.ReadReq_misses::cpu.inst 712 # number of ReadReq misses 817system.cpu.l2cache.ReadReq_misses::cpu.data 281 # number of ReadReq misses 818system.cpu.l2cache.ReadReq_misses::total 993 # number of ReadReq misses 819system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses 820system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses 821system.cpu.l2cache.ReadExReq_misses::cpu.data 14538 # number of ReadExReq misses 822system.cpu.l2cache.ReadExReq_misses::total 14538 # number of ReadExReq misses 823system.cpu.l2cache.demand_misses::cpu.inst 712 # number of demand (read+write) misses 824system.cpu.l2cache.demand_misses::cpu.data 14819 # number of demand (read+write) misses 825system.cpu.l2cache.demand_misses::total 15531 # number of demand (read+write) misses 826system.cpu.l2cache.overall_misses::cpu.inst 712 # number of overall misses 827system.cpu.l2cache.overall_misses::cpu.data 14819 # number of overall misses 828system.cpu.l2cache.overall_misses::total 15531 # number of overall misses 829system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 49793250 # number of ReadReq miss cycles 830system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21247250 # number of ReadReq miss cycles 831system.cpu.l2cache.ReadReq_miss_latency::total 71040500 # number of ReadReq miss cycles 832system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 962911000 # number of ReadExReq miss cycles 833system.cpu.l2cache.ReadExReq_miss_latency::total 962911000 # number of ReadExReq miss cycles 834system.cpu.l2cache.demand_miss_latency::cpu.inst 49793250 # number of demand (read+write) miss cycles 835system.cpu.l2cache.demand_miss_latency::cpu.data 984158250 # number of demand (read+write) miss cycles 836system.cpu.l2cache.demand_miss_latency::total 1033951500 # number of demand (read+write) miss cycles 837system.cpu.l2cache.overall_miss_latency::cpu.inst 49793250 # number of overall miss cycles 838system.cpu.l2cache.overall_miss_latency::cpu.data 984158250 # number of overall miss cycles 839system.cpu.l2cache.overall_miss_latency::total 1033951500 # number of overall miss cycles 840system.cpu.l2cache.ReadReq_accesses::cpu.inst 737 # number of ReadReq accesses(hits+misses) 841system.cpu.l2cache.ReadReq_accesses::cpu.data 903893 # number of ReadReq accesses(hits+misses) 842system.cpu.l2cache.ReadReq_accesses::total 904630 # number of ReadReq accesses(hits+misses) 843system.cpu.l2cache.Writeback_accesses::writebacks 942884 # number of Writeback accesses(hits+misses) 844system.cpu.l2cache.Writeback_accesses::total 942884 # number of Writeback accesses(hits+misses) 845system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses) 846system.cpu.l2cache.UpgradeReq_accesses::total 2 # number of UpgradeReq accesses(hits+misses) 847system.cpu.l2cache.ReadExReq_accesses::cpu.data 43696 # number of ReadExReq accesses(hits+misses) 848system.cpu.l2cache.ReadExReq_accesses::total 43696 # number of ReadExReq accesses(hits+misses) 849system.cpu.l2cache.demand_accesses::cpu.inst 737 # number of demand (read+write) accesses 850system.cpu.l2cache.demand_accesses::cpu.data 947589 # number of demand (read+write) accesses 851system.cpu.l2cache.demand_accesses::total 948326 # number of demand (read+write) accesses 852system.cpu.l2cache.overall_accesses::cpu.inst 737 # number of overall (read+write) accesses 853system.cpu.l2cache.overall_accesses::cpu.data 947589 # number of overall (read+write) accesses 854system.cpu.l2cache.overall_accesses::total 948326 # number of overall (read+write) accesses 855system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.966079 # miss rate for ReadReq accesses 856system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000311 # miss rate for ReadReq accesses 857system.cpu.l2cache.ReadReq_miss_rate::total 0.001098 # miss rate for ReadReq accesses 858system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for UpgradeReq accesses 859system.cpu.l2cache.UpgradeReq_miss_rate::total 0.500000 # miss rate for UpgradeReq accesses 860system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.332708 # miss rate for ReadExReq accesses 861system.cpu.l2cache.ReadExReq_miss_rate::total 0.332708 # miss rate for ReadExReq accesses 862system.cpu.l2cache.demand_miss_rate::cpu.inst 0.966079 # miss rate for demand accesses 863system.cpu.l2cache.demand_miss_rate::cpu.data 0.015639 # miss rate for demand accesses 864system.cpu.l2cache.demand_miss_rate::total 0.016377 # miss rate for demand accesses 865system.cpu.l2cache.overall_miss_rate::cpu.inst 0.966079 # miss rate for overall accesses 866system.cpu.l2cache.overall_miss_rate::cpu.data 0.015639 # miss rate for overall accesses 867system.cpu.l2cache.overall_miss_rate::total 0.016377 # miss rate for overall accesses 868system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69934.339888 # average ReadReq miss latency 869system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75612.989324 # average ReadReq miss latency 870system.cpu.l2cache.ReadReq_avg_miss_latency::total 71541.289023 # average ReadReq miss latency 871system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66234.076214 # average ReadExReq miss latency 872system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66234.076214 # average ReadExReq miss latency 873system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69934.339888 # average overall miss latency 874system.cpu.l2cache.demand_avg_miss_latency::cpu.data 66411.920507 # average overall miss latency 875system.cpu.l2cache.demand_avg_miss_latency::total 66573.401584 # average overall miss latency 876system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69934.339888 # average overall miss latency 877system.cpu.l2cache.overall_avg_miss_latency::cpu.data 66411.920507 # average overall miss latency 878system.cpu.l2cache.overall_avg_miss_latency::total 66573.401584 # average overall miss latency 879system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 880system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 881system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 882system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 883system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 884system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 885system.cpu.l2cache.fast_writes 0 # number of fast writes performed 886system.cpu.l2cache.cache_copies 0 # number of cache copies performed 887system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits 888system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 10 # number of ReadReq MSHR hits 889system.cpu.l2cache.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits 890system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits 891system.cpu.l2cache.demand_mshr_hits::cpu.data 10 # number of demand (read+write) MSHR hits 892system.cpu.l2cache.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits 893system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits 894system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits 895system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits 896system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 711 # number of ReadReq MSHR misses 897system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 271 # number of ReadReq MSHR misses 898system.cpu.l2cache.ReadReq_mshr_misses::total 982 # number of ReadReq MSHR misses 899system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses 900system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses 901system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14538 # number of ReadExReq MSHR misses 902system.cpu.l2cache.ReadExReq_mshr_misses::total 14538 # number of ReadExReq MSHR misses 903system.cpu.l2cache.demand_mshr_misses::cpu.inst 711 # number of demand (read+write) MSHR misses 904system.cpu.l2cache.demand_mshr_misses::cpu.data 14809 # number of demand (read+write) MSHR misses 905system.cpu.l2cache.demand_mshr_misses::total 15520 # number of demand (read+write) MSHR misses 906system.cpu.l2cache.overall_mshr_misses::cpu.inst 711 # number of overall MSHR misses 907system.cpu.l2cache.overall_mshr_misses::cpu.data 14809 # number of overall MSHR misses 908system.cpu.l2cache.overall_mshr_misses::total 15520 # number of overall MSHR misses 909system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 40836000 # number of ReadReq MSHR miss cycles 910system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 17269250 # number of ReadReq MSHR miss cycles 911system.cpu.l2cache.ReadReq_mshr_miss_latency::total 58105250 # number of ReadReq MSHR miss cycles 912system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 10001 # number of UpgradeReq MSHR miss cycles 913system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 10001 # number of UpgradeReq MSHR miss cycles 914system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 780533500 # number of ReadExReq MSHR miss cycles 915system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 780533500 # number of ReadExReq MSHR miss cycles 916system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 40836000 # number of demand (read+write) MSHR miss cycles 917system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 797802750 # number of demand (read+write) MSHR miss cycles 918system.cpu.l2cache.demand_mshr_miss_latency::total 838638750 # number of demand (read+write) MSHR miss cycles 919system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 40836000 # number of overall MSHR miss cycles 920system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 797802750 # number of overall MSHR miss cycles 921system.cpu.l2cache.overall_mshr_miss_latency::total 838638750 # number of overall MSHR miss cycles 922system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.964722 # mshr miss rate for ReadReq accesses 923system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000300 # mshr miss rate for ReadReq accesses 924system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001086 # mshr miss rate for ReadReq accesses 925system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for UpgradeReq accesses 926system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for UpgradeReq accesses 927system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.332708 # mshr miss rate for ReadExReq accesses 928system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.332708 # mshr miss rate for ReadExReq accesses 929system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.964722 # mshr miss rate for demand accesses 930system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015628 # mshr miss rate for demand accesses 931system.cpu.l2cache.demand_mshr_miss_rate::total 0.016366 # mshr miss rate for demand accesses 932system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.964722 # mshr miss rate for overall accesses 933system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015628 # mshr miss rate for overall accesses 934system.cpu.l2cache.overall_mshr_miss_rate::total 0.016366 # mshr miss rate for overall accesses 935system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57434.599156 # average ReadReq mshr miss latency 936system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63724.169742 # average ReadReq mshr miss latency 937system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59170.315682 # average ReadReq mshr miss latency 938system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency 939system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency 940system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 53689.193837 # average ReadExReq mshr miss latency 941system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 53689.193837 # average ReadExReq mshr miss latency 942system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57434.599156 # average overall mshr miss latency 943system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 53872.830711 # average overall mshr miss latency 944system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54036.001933 # average overall mshr miss latency 945system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57434.599156 # average overall mshr miss latency 946system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 53872.830711 # average overall mshr miss latency 947system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54036.001933 # average overall mshr miss latency 948system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 949system.cpu.dcache.tags.replacements 943493 # number of replacements 950system.cpu.dcache.tags.tagsinuse 3671.741279 # Cycle average of tags in use 951system.cpu.dcache.tags.total_refs 28144387 # Total number of references to valid blocks. 952system.cpu.dcache.tags.sampled_refs 947589 # Sample count of references to valid blocks. 953system.cpu.dcache.tags.avg_refs 29.701049 # Average number of references to valid blocks. 954system.cpu.dcache.tags.warmup_cycle 8006035000 # Cycle when the warmup percentage was hit. 955system.cpu.dcache.tags.occ_blocks::cpu.data 3671.741279 # Average occupied blocks per requestor 956system.cpu.dcache.tags.occ_percent::cpu.data 0.896421 # Average percentage of cache occupancy 957system.cpu.dcache.tags.occ_percent::total 0.896421 # Average percentage of cache occupancy 958system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id 959system.cpu.dcache.tags.age_task_id_blocks_1024::0 445 # Occupied blocks per task id 960system.cpu.dcache.tags.age_task_id_blocks_1024::1 3140 # Occupied blocks per task id 961system.cpu.dcache.tags.age_task_id_blocks_1024::2 511 # Occupied blocks per task id 962system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id 963system.cpu.dcache.tags.tag_accesses 59988391 # Number of tag accesses 964system.cpu.dcache.tags.data_accesses 59988391 # Number of data accesses 965system.cpu.dcache.ReadReq_hits::cpu.data 23603738 # number of ReadReq hits 966system.cpu.dcache.ReadReq_hits::total 23603738 # number of ReadReq hits 967system.cpu.dcache.WriteReq_hits::cpu.data 4532850 # number of WriteReq hits 968system.cpu.dcache.WriteReq_hits::total 4532850 # number of WriteReq hits 969system.cpu.dcache.LoadLockedReq_hits::cpu.data 3905 # number of LoadLockedReq hits 970system.cpu.dcache.LoadLockedReq_hits::total 3905 # number of LoadLockedReq hits 971system.cpu.dcache.StoreCondReq_hits::cpu.data 3887 # number of StoreCondReq hits 972system.cpu.dcache.StoreCondReq_hits::total 3887 # number of StoreCondReq hits 973system.cpu.dcache.demand_hits::cpu.data 28136588 # number of demand (read+write) hits 974system.cpu.dcache.demand_hits::total 28136588 # number of demand (read+write) hits 975system.cpu.dcache.overall_hits::cpu.data 28136588 # number of overall hits 976system.cpu.dcache.overall_hits::total 28136588 # number of overall hits 977system.cpu.dcache.ReadReq_misses::cpu.data 1173883 # number of ReadReq misses 978system.cpu.dcache.ReadReq_misses::total 1173883 # number of ReadReq misses 979system.cpu.dcache.WriteReq_misses::cpu.data 202131 # number of WriteReq misses 980system.cpu.dcache.WriteReq_misses::total 202131 # number of WriteReq misses 981system.cpu.dcache.LoadLockedReq_misses::cpu.data 7 # number of LoadLockedReq misses 982system.cpu.dcache.LoadLockedReq_misses::total 7 # number of LoadLockedReq misses 983system.cpu.dcache.demand_misses::cpu.data 1376014 # number of demand (read+write) misses 984system.cpu.dcache.demand_misses::total 1376014 # number of demand (read+write) misses 985system.cpu.dcache.overall_misses::cpu.data 1376014 # number of overall misses 986system.cpu.dcache.overall_misses::total 1376014 # number of overall misses 987system.cpu.dcache.ReadReq_miss_latency::cpu.data 13893935229 # number of ReadReq miss cycles 988system.cpu.dcache.ReadReq_miss_latency::total 13893935229 # number of ReadReq miss cycles 989system.cpu.dcache.WriteReq_miss_latency::cpu.data 8459874583 # number of WriteReq miss cycles 990system.cpu.dcache.WriteReq_miss_latency::total 8459874583 # number of WriteReq miss cycles 991system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 251500 # number of LoadLockedReq miss cycles 992system.cpu.dcache.LoadLockedReq_miss_latency::total 251500 # number of LoadLockedReq miss cycles 993system.cpu.dcache.demand_miss_latency::cpu.data 22353809812 # number of demand (read+write) miss cycles 994system.cpu.dcache.demand_miss_latency::total 22353809812 # number of demand (read+write) miss cycles 995system.cpu.dcache.overall_miss_latency::cpu.data 22353809812 # number of overall miss cycles 996system.cpu.dcache.overall_miss_latency::total 22353809812 # number of overall miss cycles 997system.cpu.dcache.ReadReq_accesses::cpu.data 24777621 # number of ReadReq accesses(hits+misses) 998system.cpu.dcache.ReadReq_accesses::total 24777621 # number of ReadReq accesses(hits+misses) 999system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses) 1000system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses) 1001system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3912 # number of LoadLockedReq accesses(hits+misses) 1002system.cpu.dcache.LoadLockedReq_accesses::total 3912 # number of LoadLockedReq accesses(hits+misses) 1003system.cpu.dcache.StoreCondReq_accesses::cpu.data 3887 # number of StoreCondReq accesses(hits+misses) 1004system.cpu.dcache.StoreCondReq_accesses::total 3887 # number of StoreCondReq accesses(hits+misses) 1005system.cpu.dcache.demand_accesses::cpu.data 29512602 # number of demand (read+write) accesses 1006system.cpu.dcache.demand_accesses::total 29512602 # number of demand (read+write) accesses 1007system.cpu.dcache.overall_accesses::cpu.data 29512602 # number of overall (read+write) accesses 1008system.cpu.dcache.overall_accesses::total 29512602 # number of overall (read+write) accesses 1009system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047377 # miss rate for ReadReq accesses 1010system.cpu.dcache.ReadReq_miss_rate::total 0.047377 # miss rate for ReadReq accesses 1011system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.042689 # miss rate for WriteReq accesses 1012system.cpu.dcache.WriteReq_miss_rate::total 0.042689 # miss rate for WriteReq accesses 1013system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001789 # miss rate for LoadLockedReq accesses 1014system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001789 # miss rate for LoadLockedReq accesses 1015system.cpu.dcache.demand_miss_rate::cpu.data 0.046625 # miss rate for demand accesses 1016system.cpu.dcache.demand_miss_rate::total 0.046625 # miss rate for demand accesses 1017system.cpu.dcache.overall_miss_rate::cpu.data 0.046625 # miss rate for overall accesses 1018system.cpu.dcache.overall_miss_rate::total 0.046625 # miss rate for overall accesses 1019system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11835.877365 # average ReadReq miss latency 1020system.cpu.dcache.ReadReq_avg_miss_latency::total 11835.877365 # average ReadReq miss latency 1021system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41853.424675 # average WriteReq miss latency 1022system.cpu.dcache.WriteReq_avg_miss_latency::total 41853.424675 # average WriteReq miss latency 1023system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 35928.571429 # average LoadLockedReq miss latency 1024system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 35928.571429 # average LoadLockedReq miss latency 1025system.cpu.dcache.demand_avg_miss_latency::cpu.data 16245.336030 # average overall miss latency 1026system.cpu.dcache.demand_avg_miss_latency::total 16245.336030 # average overall miss latency 1027system.cpu.dcache.overall_avg_miss_latency::cpu.data 16245.336030 # average overall miss latency 1028system.cpu.dcache.overall_avg_miss_latency::total 16245.336030 # average overall miss latency 1029system.cpu.dcache.blocked_cycles::no_mshrs 154233 # number of cycles access was blocked 1030system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1031system.cpu.dcache.blocked::no_mshrs 23951 # number of cycles access was blocked 1032system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 1033system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.439522 # average number of cycles each access was blocked 1034system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1035system.cpu.dcache.fast_writes 0 # number of fast writes performed 1036system.cpu.dcache.cache_copies 0 # number of cache copies performed 1037system.cpu.dcache.writebacks::writebacks 942884 # number of writebacks 1038system.cpu.dcache.writebacks::total 942884 # number of writebacks 1039system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269973 # number of ReadReq MSHR hits 1040system.cpu.dcache.ReadReq_mshr_hits::total 269973 # number of ReadReq MSHR hits 1041system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158450 # number of WriteReq MSHR hits 1042system.cpu.dcache.WriteReq_mshr_hits::total 158450 # number of WriteReq MSHR hits 1043system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 7 # number of LoadLockedReq MSHR hits 1044system.cpu.dcache.LoadLockedReq_mshr_hits::total 7 # number of LoadLockedReq MSHR hits 1045system.cpu.dcache.demand_mshr_hits::cpu.data 428423 # number of demand (read+write) MSHR hits 1046system.cpu.dcache.demand_mshr_hits::total 428423 # number of demand (read+write) MSHR hits 1047system.cpu.dcache.overall_mshr_hits::cpu.data 428423 # number of overall MSHR hits 1048system.cpu.dcache.overall_mshr_hits::total 428423 # number of overall MSHR hits 1049system.cpu.dcache.ReadReq_mshr_misses::cpu.data 903910 # number of ReadReq MSHR misses 1050system.cpu.dcache.ReadReq_mshr_misses::total 903910 # number of ReadReq MSHR misses 1051system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43681 # number of WriteReq MSHR misses 1052system.cpu.dcache.WriteReq_mshr_misses::total 43681 # number of WriteReq MSHR misses 1053system.cpu.dcache.demand_mshr_misses::cpu.data 947591 # number of demand (read+write) MSHR misses 1054system.cpu.dcache.demand_mshr_misses::total 947591 # number of demand (read+write) MSHR misses 1055system.cpu.dcache.overall_mshr_misses::cpu.data 947591 # number of overall MSHR misses 1056system.cpu.dcache.overall_mshr_misses::total 947591 # number of overall MSHR misses 1057system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9994274260 # number of ReadReq MSHR miss cycles 1058system.cpu.dcache.ReadReq_mshr_miss_latency::total 9994274260 # number of ReadReq MSHR miss cycles 1059system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1319346668 # number of WriteReq MSHR miss cycles 1060system.cpu.dcache.WriteReq_mshr_miss_latency::total 1319346668 # number of WriteReq MSHR miss cycles 1061system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11313620928 # number of demand (read+write) MSHR miss cycles 1062system.cpu.dcache.demand_mshr_miss_latency::total 11313620928 # number of demand (read+write) MSHR miss cycles 1063system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11313620928 # number of overall MSHR miss cycles 1064system.cpu.dcache.overall_mshr_miss_latency::total 11313620928 # number of overall MSHR miss cycles 1065system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036481 # mshr miss rate for ReadReq accesses 1066system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036481 # mshr miss rate for ReadReq accesses 1067system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009225 # mshr miss rate for WriteReq accesses 1068system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009225 # mshr miss rate for WriteReq accesses 1069system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032108 # mshr miss rate for demand accesses 1070system.cpu.dcache.demand_mshr_miss_rate::total 0.032108 # mshr miss rate for demand accesses 1071system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032108 # mshr miss rate for overall accesses 1072system.cpu.dcache.overall_mshr_miss_rate::total 0.032108 # mshr miss rate for overall accesses 1073system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11056.713899 # average ReadReq mshr miss latency 1074system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11056.713899 # average ReadReq mshr miss latency 1075system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30204.131499 # average WriteReq mshr miss latency 1076system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30204.131499 # average WriteReq mshr miss latency 1077system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11939.350340 # average overall mshr miss latency 1078system.cpu.dcache.demand_avg_mshr_miss_latency::total 11939.350340 # average overall mshr miss latency 1079system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11939.350340 # average overall mshr miss latency 1080system.cpu.dcache.overall_avg_mshr_miss_latency::total 11939.350340 # average overall mshr miss latency 1081system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1082 1083---------- End Simulation Statistics ---------- 1084