stats.txt revision 9625:47591444a7c5
19241Sandreas.hansson@arm.com
211491Sandreas.hansson@arm.com---------- Begin Simulation Statistics ----------
39241Sandreas.hansson@arm.comsim_seconds                                  2.533115                       # Number of seconds simulated
49241Sandreas.hansson@arm.comsim_ticks                                2533114761500                       # Number of ticks simulated
59241Sandreas.hansson@arm.comfinal_tick                               2533114761500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
69241Sandreas.hansson@arm.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
79241Sandreas.hansson@arm.comhost_inst_rate                                  48903                       # Simulator instruction rate (inst/s)
89241Sandreas.hansson@arm.comhost_op_rate                                    62925                       # Simulator op (including micro ops) rate (op/s)
99241Sandreas.hansson@arm.comhost_tick_rate                             2054075271                       # Simulator tick rate (ticks/s)
109241Sandreas.hansson@arm.comhost_mem_usage                                 439344                       # Number of bytes of host memory used
119241Sandreas.hansson@arm.comhost_seconds                                  1233.21                       # Real time elapsed on the host
129241Sandreas.hansson@arm.comsim_insts                                    60307912                       # Number of instructions simulated
139241Sandreas.hansson@arm.comsim_ops                                      77599507                       # Number of ops (including micro ops) simulated
149241Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_read::cpu.inst           64                       # Number of bytes read from this memory
159241Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_read::total            64                       # Number of bytes read from this memory
169241Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_inst_read::cpu.inst           64                       # Number of instructions bytes read from this memory
179241Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_inst_read::total           64                       # Number of instructions bytes read from this memory
189241Sandreas.hansson@arm.comsystem.realview.nvmem.num_reads::cpu.inst            1                       # Number of read requests responded to by this memory
199241Sandreas.hansson@arm.comsystem.realview.nvmem.num_reads::total              1                       # Number of read requests responded to by this memory
209241Sandreas.hansson@arm.comsystem.realview.nvmem.bw_read::cpu.inst            25                       # Total read bandwidth from this memory (bytes/s)
219241Sandreas.hansson@arm.comsystem.realview.nvmem.bw_read::total               25                       # Total read bandwidth from this memory (bytes/s)
229241Sandreas.hansson@arm.comsystem.realview.nvmem.bw_inst_read::cpu.inst           25                       # Instruction read bandwidth from this memory (bytes/s)
239241Sandreas.hansson@arm.comsystem.realview.nvmem.bw_inst_read::total           25                       # Instruction read bandwidth from this memory (bytes/s)
249241Sandreas.hansson@arm.comsystem.realview.nvmem.bw_total::cpu.inst           25                       # Total bandwidth to/from this memory (bytes/s)
259241Sandreas.hansson@arm.comsystem.realview.nvmem.bw_total::total              25                       # Total bandwidth to/from this memory (bytes/s)
269241Sandreas.hansson@arm.comsystem.physmem.bytes_read::realview.clcd    119537664                       # Number of bytes read from this memory
279241Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.dtb.walker         2304                       # Number of bytes read from this memory
289241Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.itb.walker          192                       # Number of bytes read from this memory
299241Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst            797568                       # Number of bytes read from this memory
309241Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data           9093776                       # Number of bytes read from this memory
319241Sandreas.hansson@arm.comsystem.physmem.bytes_read::total            129431504                       # Number of bytes read from this memory
329241Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst       797568                       # Number of instructions bytes read from this memory
339241Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total          797568                       # Number of instructions bytes read from this memory
349241Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks      3783296                       # Number of bytes written to this memory
359241Sandreas.hansson@arm.comsystem.physmem.bytes_written::cpu.data        3016072                       # Number of bytes written to this memory
369241Sandreas.hansson@arm.comsystem.physmem.bytes_written::total           6799368                       # Number of bytes written to this memory
379241Sandreas.hansson@arm.comsystem.physmem.num_reads::realview.clcd      14942208                       # Number of read requests responded to by this memory
389241Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.dtb.walker           36                       # Number of read requests responded to by this memory
399241Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.itb.walker            3                       # Number of read requests responded to by this memory
409241Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst              12462                       # Number of read requests responded to by this memory
419666Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data             142124                       # Number of read requests responded to by this memory
429666Sandreas.hansson@arm.comsystem.physmem.num_reads::total              15096833                       # Number of read requests responded to by this memory
439241Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks           59114                       # Number of write requests responded to by this memory
4411168Sandreas.hansson@arm.comsystem.physmem.num_writes::cpu.data            754018                       # Number of write requests responded to by this memory
4511168Sandreas.hansson@arm.comsystem.physmem.num_writes::total               813132                       # Number of write requests responded to by this memory
469719Sandreas.hansson@arm.comsystem.physmem.bw_read::realview.clcd        47189991                       # Total read bandwidth from this memory (bytes/s)
479666Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.dtb.walker            910                       # Total read bandwidth from this memory (bytes/s)
489241Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.itb.walker             76                       # Total read bandwidth from this memory (bytes/s)
499241Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst               314857                       # Total read bandwidth from this memory (bytes/s)
509241Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data              3589958                       # Total read bandwidth from this memory (bytes/s)
519241Sandreas.hansson@arm.comsystem.physmem.bw_read::total                51095792                       # Total read bandwidth from this memory (bytes/s)
529241Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst          314857                       # Instruction read bandwidth from this memory (bytes/s)
539241Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total             314857                       # Instruction read bandwidth from this memory (bytes/s)
549717Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks           1493535                       # Write bandwidth from this memory (bytes/s)
559717Sandreas.hansson@arm.comsystem.physmem.bw_write::cpu.data             1190657                       # Write bandwidth from this memory (bytes/s)
569717Sandreas.hansson@arm.comsystem.physmem.bw_write::total                2684193                       # Write bandwidth from this memory (bytes/s)
579717Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks           1493535                       # Total bandwidth to/from this memory (bytes/s)
589717Sandreas.hansson@arm.comsystem.physmem.bw_total::realview.clcd       47189991                       # Total bandwidth to/from this memory (bytes/s)
599717Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.dtb.walker           910                       # Total bandwidth to/from this memory (bytes/s)
609241Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.itb.walker            76                       # Total bandwidth to/from this memory (bytes/s)
619241Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst              314857                       # Total bandwidth to/from this memory (bytes/s)
629241Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data             4780616                       # Total bandwidth to/from this memory (bytes/s)
639241Sandreas.hansson@arm.comsystem.physmem.bw_total::total               53779984                       # Total bandwidth to/from this memory (bytes/s)
649241Sandreas.hansson@arm.comsystem.physmem.readReqs                      15096833                       # Total number of read requests seen
659241Sandreas.hansson@arm.comsystem.physmem.writeReqs                       813132                       # Total number of write requests seen
669241Sandreas.hansson@arm.comsystem.physmem.cpureqs                         218384                       # Reqs generatd by CPU via cache - shady
679717Sandreas.hansson@arm.comsystem.physmem.bytesRead                    966197312                       # Total number of bytes read from memory
689717Sandreas.hansson@arm.comsystem.physmem.bytesWritten                  52040448                       # Total number of bytes written to memory
699717Sandreas.hansson@arm.comsystem.physmem.bytesConsumedRd              129431504                       # bytesRead derated as per pkt->getSize()
709717Sandreas.hansson@arm.comsystem.physmem.bytesConsumedWr                6799368                       # bytesWritten derated as per pkt->getSize()
719717Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                      362                       # Number of read reqs serviced by write Q
729717Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWrite               4681                       # Reqs where no action is needed
739717Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::0                943940                       # Track reads on a per bank basis
749717Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::1                943443                       # Track reads on a per bank basis
759717Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::2                943393                       # Track reads on a per bank basis
769717Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::3                944200                       # Track reads on a per bank basis
779717Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::4                943981                       # Track reads on a per bank basis
789717Sandreas.hansson@arm.comsystem.physmem.perBankRdReqs::5                943147                       # Track reads on a per bank basis
7911540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::6                943277                       # Track reads on a per bank basis
8011540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::7                943874                       # Track reads on a per bank basis
8111540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::8                943783                       # Track reads on a per bank basis
8211540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::9                943286                       # Track reads on a per bank basis
8311540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::10               943218                       # Track reads on a per bank basis
8411540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::11               943604                       # Track reads on a per bank basis
8511540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::12               943686                       # Track reads on a per bank basis
8611540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::13               943073                       # Track reads on a per bank basis
8711540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::14               942962                       # Track reads on a per bank basis
8811540Sandreas.sandberg@arm.comsystem.physmem.perBankRdReqs::15               943604                       # Track reads on a per bank basis
8911540Sandreas.sandberg@arm.comsystem.physmem.perBankWrReqs::0                 50831                       # Track writes on a per bank basis
9011540Sandreas.sandberg@arm.comsystem.physmem.perBankWrReqs::1                 50410                       # Track writes on a per bank basis
9111540Sandreas.sandberg@arm.comsystem.physmem.perBankWrReqs::2                 50438                       # Track writes on a per bank basis
9211540Sandreas.sandberg@arm.comsystem.physmem.perBankWrReqs::3                 51154                       # Track writes on a per bank basis
9311540Sandreas.sandberg@arm.comsystem.physmem.perBankWrReqs::4                 50913                       # Track writes on a per bank basis
949717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::5                 50182                       # Track writes on a per bank basis
959717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::6                 50278                       # Track writes on a per bank basis
969717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::7                 50867                       # Track writes on a per bank basis
979718Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::8                 51364                       # Track writes on a per bank basis
989717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::9                 50898                       # Track writes on a per bank basis
999717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::10                50799                       # Track writes on a per bank basis
1009717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::11                51185                       # Track writes on a per bank basis
1019717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::12                51240                       # Track writes on a per bank basis
1029717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::13                50713                       # Track writes on a per bank basis
1039717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::14                50631                       # Track writes on a per bank basis
1049717Sandreas.hansson@arm.comsystem.physmem.perBankWrReqs::15                51229                       # Track writes on a per bank basis
1059717Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
1069719Sandreas.hansson@arm.comsystem.physmem.numWrRetry                       32499                       # Number of times wr buffer was full causing retry
1079719Sandreas.hansson@arm.comsystem.physmem.totGap                    2533113625500                       # Total gap between requests
1089719Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Categorize read packet sizes
1099719Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Categorize read packet sizes
11010713Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                      36                       # Categorize read packet sizes
1119719Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                14942208                       # Categorize read packet sizes
11211491Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Categorize read packet sizes
11311491Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Categorize read packet sizes
11411491Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                  154589                       # Categorize read packet sizes
11511491Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Categorize write packet sizes
11611491Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Categorize write packet sizes
1179717Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                 754018                       # Categorize write packet sizes
1189717Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Categorize write packet sizes
1199717Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Categorize write packet sizes
1209717Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Categorize write packet sizes
1219717Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                  59114                       # Categorize write packet sizes
1229717Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                   1039924                       # What read queue length does an incoming req see
1239717Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                    981034                       # What read queue length does an incoming req see
1249717Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                    950254                       # What read queue length does an incoming req see
1259241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                   3550451                       # What read queue length does an incoming req see
1269241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                   2676520                       # What read queue length does an incoming req see
1279241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                   2688059                       # What read queue length does an incoming req see
1289241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                   2649699                       # What read queue length does an incoming req see
1299241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                     60688                       # What read queue length does an incoming req see
1309241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                     59177                       # What read queue length does an incoming req see
1319241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                    108732                       # What read queue length does an incoming req see
1329241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                   157579                       # What read queue length does an incoming req see
1339241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                   108199                       # What read queue length does an incoming req see
1349241Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                    16725                       # What read queue length does an incoming req see
1359718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                    16575                       # What read queue length does an incoming req see
1369718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                    20010                       # What read queue length does an incoming req see
1379718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                    12714                       # What read queue length does an incoming req see
1389718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                      111                       # What read queue length does an incoming req see
1399718Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                       11                       # What read queue length does an incoming req see
1409720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        4                       # What read queue length does an incoming req see
1419720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        3                       # What read queue length does an incoming req see
1429720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        1                       # What read queue length does an incoming req see
1439720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        1                       # What read queue length does an incoming req see
1449720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1459720Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
14611491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
14711491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
14811491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
14911491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
15011491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
15111491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
15211491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
15311491Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
15411491Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                      2572                       # What write queue length does an incoming req see
15511491Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                      2626                       # What write queue length does an incoming req see
15611491Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                      2664                       # What write queue length does an incoming req see
1579717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                      2707                       # What write queue length does an incoming req see
1589717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                      2733                       # What write queue length does an incoming req see
1599241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                      2762                       # What write queue length does an incoming req see
1609719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                      2786                       # What write queue length does an incoming req see
1619719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                      2812                       # What write queue length does an incoming req see
1629719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                      2832                       # What write queue length does an incoming req see
1639717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                     35354                       # What write queue length does an incoming req see
1649717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                    35354                       # What write queue length does an incoming req see
1659241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                    35354                       # What write queue length does an incoming req see
1669717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                    35354                       # What write queue length does an incoming req see
1679717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                    35353                       # What write queue length does an incoming req see
1689241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                    35353                       # What write queue length does an incoming req see
1699717Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                    35353                       # What write queue length does an incoming req see
17011168Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                    35353                       # What write queue length does an incoming req see
1719241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                    35353                       # What write queue length does an incoming req see
1729719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                    35353                       # What write queue length does an incoming req see
1739719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                    35353                       # What write queue length does an incoming req see
1749241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                    35353                       # What write queue length does an incoming req see
1759241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                    35353                       # What write queue length does an incoming req see
1769241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                    35353                       # What write queue length does an incoming req see
1779719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                    32782                       # What write queue length does an incoming req see
1789719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                    32728                       # What write queue length does an incoming req see
1799241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                    32690                       # What write queue length does an incoming req see
1809241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                    32647                       # What write queue length does an incoming req see
1819241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                    32621                       # What write queue length does an incoming req see
1829241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                    32592                       # What write queue length does an incoming req see
18310713Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                    32568                       # What write queue length does an incoming req see
1849719Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                    32542                       # What write queue length does an incoming req see
1859241Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                    32522                       # What write queue length does an incoming req see
1869241Sandreas.hansson@arm.comsystem.physmem.totQLat                   393203348000                       # Total cycles spent in queuing delays
18710704Sandreas.hansson@arm.comsystem.physmem.totMemAccLat              485594944250                       # Sum of mem lat for all requests
18810704Sandreas.hansson@arm.comsystem.physmem.totBusLat                  75482355000                       # Total cycles spent in databus access
18910704Sandreas.hansson@arm.comsystem.physmem.totBankLat                 16909241250                       # Total cycles spent in bank access
19010704Sandreas.hansson@arm.comsystem.physmem.avgQLat                       26046.04                       # Average queueing delay per request
19110704Sandreas.hansson@arm.comsystem.physmem.avgBankLat                     1120.08                       # Average bank access latency per request
19210704Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per request
1939241Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  32166.12                       # Average memory access latency
1949241Sandreas.hansson@arm.comsystem.physmem.avgRdBW                         381.43                       # Average achieved read bandwidth in MB/s
1959719Sandreas.hansson@arm.comsystem.physmem.avgWrBW                          20.54                       # Average achieved write bandwidth in MB/s
1969241Sandreas.hansson@arm.comsystem.physmem.avgConsumedRdBW                  51.10                       # Average consumed read bandwidth in MB/s
1979241Sandreas.hansson@arm.comsystem.physmem.avgConsumedWrBW                   2.68                       # Average consumed write bandwidth in MB/s
1989241Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MB/s
1999717Sandreas.hansson@arm.comsystem.physmem.busUtil                           3.14                       # Data bus utilization in percentage
2009241Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         0.19                       # Average read queue length over time
2019241Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        12.50                       # Average write queue length over time
2029719Sandreas.hansson@arm.comsystem.physmem.readRowHits                   15020252                       # Number of row buffer hits during reads
2039719Sandreas.hansson@arm.comsystem.physmem.writeRowHits                    793086                       # Number of row buffer hits during writes
2049719Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   99.50                       # Row buffer hit rate for reads
2059719Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                  97.53                       # Row buffer hit rate for writes
2069719Sandreas.hansson@arm.comsystem.physmem.avgGap                       159215.54                       # Average gap between requests
2079719Sandreas.hansson@arm.comsystem.cf0.dma_read_full_pages                      0                       # Number of full page size DMA reads (not PRD).
2089717Sandreas.hansson@arm.comsystem.cf0.dma_read_bytes                           0                       # Number of bytes transfered via DMA reads (not PRD).
2099717Sandreas.hansson@arm.comsystem.cf0.dma_read_txs                             0                       # Number of DMA read transactions (not PRD).
2109241Sandreas.hansson@arm.comsystem.cf0.dma_write_full_pages                     0                       # Number of full page size DMA writes.
21111393Sandreas.hansson@arm.comsystem.cf0.dma_write_bytes                          0                       # Number of bytes transfered via DMA writes.
21211393Sandreas.hansson@arm.comsystem.cf0.dma_write_txs                            0                       # Number of DMA write transactions.
2139719Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                14667150                       # Number of BP lookups
2149719Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted          11753528                       # Number of conditional branches predicted
2159719Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect            704564                       # Number of conditional branches incorrect
2169719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups              9796618                       # Number of BTB lookups
2179719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                 7939850                       # Number of BTB hits
2189719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
2199719Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             81.046847                       # BTB Hit Percentage
2209719Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                 1399135                       # Number of times the RAS was used to get a target.
2219241Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect              72592                       # Number of incorrect RAS predictions.
2229241Sandreas.hansson@arm.comsystem.cpu.dtb.inst_hits                            0                       # ITB inst hits
2239241Sandreas.hansson@arm.comsystem.cpu.dtb.inst_misses                          0                       # ITB inst misses
2249241Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                     51396830                       # DTB read hits
2259241Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                      64077                       # DTB read misses
2269241Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                    11700143                       # DTB write hits
2279241Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                     15896                       # DTB write misses
22811169Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb                            2                       # Number of times complete TLB was flushed
22911169Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
2309241Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_mva_asid                1439                       # Number of times TLB was flushed by MVA & ASID
23111169Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_asid                      63                       # Number of times TLB was flushed by ASID
2329241Sandreas.hansson@arm.comsystem.cpu.dtb.flush_entries                     3561                       # Number of entries that have been flushed from TLB
23311169Sandreas.hansson@arm.comsystem.cpu.dtb.align_faults                      2438                       # Number of TLB faults due to alignment restrictions
2349241Sandreas.hansson@arm.comsystem.cpu.dtb.prefetch_faults                    402                       # Number of TLB faults due to prefetch
23511168Sandreas.hansson@arm.comsystem.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
2369241Sandreas.hansson@arm.comsystem.cpu.dtb.perms_faults                      1367                       # Number of TLB faults due to permissions restrictions
23711168Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                 51460907                       # DTB read accesses
23811168Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses                11716039                       # DTB write accesses
2399241Sandreas.hansson@arm.comsystem.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
2409719Sandreas.hansson@arm.comsystem.cpu.dtb.hits                          63096973                       # DTB hits
24111169Sandreas.hansson@arm.comsystem.cpu.dtb.misses                           79973                       # DTB misses
2429719Sandreas.hansson@arm.comsystem.cpu.dtb.accesses                      63176946                       # DTB accesses
2439241Sandreas.hansson@arm.comsystem.cpu.itb.inst_hits                     12326910                       # ITB inst hits
2449241Sandreas.hansson@arm.comsystem.cpu.itb.inst_misses                      11389                       # ITB inst misses
2459666Sandreas.hansson@arm.comsystem.cpu.itb.read_hits                            0                       # DTB read hits
246system.cpu.itb.read_misses                          0                       # DTB read misses
247system.cpu.itb.write_hits                           0                       # DTB write hits
248system.cpu.itb.write_misses                         0                       # DTB write misses
249system.cpu.itb.flush_tlb                            2                       # Number of times complete TLB was flushed
250system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
251system.cpu.itb.flush_tlb_mva_asid                1439                       # Number of times TLB was flushed by MVA & ASID
252system.cpu.itb.flush_tlb_asid                      63                       # Number of times TLB was flushed by ASID
253system.cpu.itb.flush_entries                     2475                       # Number of entries that have been flushed from TLB
254system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
255system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
256system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
257system.cpu.itb.perms_faults                      2902                       # Number of TLB faults due to permissions restrictions
258system.cpu.itb.read_accesses                        0                       # DTB read accesses
259system.cpu.itb.write_accesses                       0                       # DTB write accesses
260system.cpu.itb.inst_accesses                 12338299                       # ITB inst accesses
261system.cpu.itb.hits                          12326910                       # DTB hits
262system.cpu.itb.misses                           11389                       # DTB misses
263system.cpu.itb.accesses                      12338299                       # DTB accesses
264system.cpu.numCycles                        471812928                       # number of cpu cycles simulated
265system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
266system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
267system.cpu.fetch.icacheStallCycles           30572325                       # Number of cycles fetch is stalled on an Icache miss
268system.cpu.fetch.Insts                       95988347                       # Number of instructions fetch has processed
269system.cpu.fetch.Branches                    14667150                       # Number of branches that fetch encountered
270system.cpu.fetch.predictedBranches            9338985                       # Number of branches that fetch has predicted taken
271system.cpu.fetch.Cycles                      21158726                       # Number of cycles fetch has run and was not squashing or blocked
272system.cpu.fetch.SquashCycles                 5294508                       # Number of cycles fetch has spent squashing
273system.cpu.fetch.TlbCycles                     123624                       # Number of cycles fetch has spent waiting for tlb
274system.cpu.fetch.BlockedCycles               95546847                       # Number of cycles fetch has spent blocked
275system.cpu.fetch.MiscStallCycles                 2524                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
276system.cpu.fetch.PendingTrapStallCycles         86189                       # Number of stall cycles due to pending traps
277system.cpu.fetch.PendingQuiesceStallCycles       195223                       # Number of stall cycles due to pending quiesce instructions
278system.cpu.fetch.IcacheWaitRetryStallCycles          338                       # Number of stall cycles due to full MSHR
279system.cpu.fetch.CacheLines                  12323529                       # Number of cache lines fetched
280system.cpu.fetch.IcacheSquashes                899693                       # Number of outstanding Icache misses that were squashed
281system.cpu.fetch.ItlbSquashes                    5440                       # Number of outstanding ITLB misses that were squashed
282system.cpu.fetch.rateDist::samples          151321070                       # Number of instructions fetched each cycle (Total)
283system.cpu.fetch.rateDist::mean              0.784862                       # Number of instructions fetched each cycle (Total)
284system.cpu.fetch.rateDist::stdev             2.149553                       # Number of instructions fetched each cycle (Total)
285system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
286system.cpu.fetch.rateDist::0                130177628     86.03%     86.03% # Number of instructions fetched each cycle (Total)
287system.cpu.fetch.rateDist::1                  1303626      0.86%     86.89% # Number of instructions fetched each cycle (Total)
288system.cpu.fetch.rateDist::2                  1711813      1.13%     88.02% # Number of instructions fetched each cycle (Total)
289system.cpu.fetch.rateDist::3                  2496487      1.65%     89.67% # Number of instructions fetched each cycle (Total)
290system.cpu.fetch.rateDist::4                  2227867      1.47%     91.14% # Number of instructions fetched each cycle (Total)
291system.cpu.fetch.rateDist::5                  1109718      0.73%     91.88% # Number of instructions fetched each cycle (Total)
292system.cpu.fetch.rateDist::6                  2758277      1.82%     93.70% # Number of instructions fetched each cycle (Total)
293system.cpu.fetch.rateDist::7                   745468      0.49%     94.19% # Number of instructions fetched each cycle (Total)
294system.cpu.fetch.rateDist::8                  8790186      5.81%    100.00% # Number of instructions fetched each cycle (Total)
295system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
296system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
297system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
298system.cpu.fetch.rateDist::total            151321070                       # Number of instructions fetched each cycle (Total)
299system.cpu.fetch.branchRate                  0.031087                       # Number of branch fetches per cycle
300system.cpu.fetch.rate                        0.203446                       # Number of inst fetches per cycle
301system.cpu.decode.IdleCycles                 32524080                       # Number of cycles decode is idle
302system.cpu.decode.BlockedCycles              95179608                       # Number of cycles decode is blocked
303system.cpu.decode.RunCycles                  19189171                       # Number of cycles decode is running
304system.cpu.decode.UnblockCycles                962117                       # Number of cycles decode is unblocking
305system.cpu.decode.SquashCycles                3466094                       # Number of cycles decode is squashing
306system.cpu.decode.BranchResolved              1956870                       # Number of times decode resolved a branch
307system.cpu.decode.BranchMispred                171719                       # Number of times decode detected a branch misprediction
308system.cpu.decode.DecodedInsts              112629435                       # Number of instructions handled by decode
309system.cpu.decode.SquashedInsts                567829                       # Number of squashed instructions handled by decode
310system.cpu.rename.SquashCycles                3466094                       # Number of cycles rename is squashing
311system.cpu.rename.IdleCycles                 34464944                       # Number of cycles rename is idle
312system.cpu.rename.BlockCycles                36679462                       # Number of cycles rename is blocking
313system.cpu.rename.serializeStallCycles       52534223                       # count of cycles rename stalled for serializing inst
314system.cpu.rename.RunCycles                  18153241                       # Number of cycles rename is running
315system.cpu.rename.UnblockCycles               6023106                       # Number of cycles rename is unblocking
316system.cpu.rename.RenamedInsts              106095889                       # Number of instructions processed by rename
317system.cpu.rename.ROBFullEvents                 20512                       # Number of times rename has blocked due to ROB full
318system.cpu.rename.IQFullEvents                 985946                       # Number of times rename has blocked due to IQ full
319system.cpu.rename.LSQFullEvents               4064605                       # Number of times rename has blocked due to LSQ full
320system.cpu.rename.FullRegisterEvents              763                       # Number of times there has been no free registers
321system.cpu.rename.RenamedOperands           110475366                       # Number of destination operands rename has renamed
322system.cpu.rename.RenameLookups             485429679                       # Number of register rename lookups that rename has made
323system.cpu.rename.int_rename_lookups        485339109                       # Number of integer rename lookups
324system.cpu.rename.fp_rename_lookups             90570                       # Number of floating rename lookups
325system.cpu.rename.CommittedMaps              78390245                       # Number of HB maps that are committed
326system.cpu.rename.UndoneMaps                 32085120                       # Number of HB maps that are undone due to squashing
327system.cpu.rename.serializingInsts             830681                       # count of serializing insts renamed
328system.cpu.rename.tempSerializingInsts         737048                       # count of temporary serializing insts renamed
329system.cpu.rename.skidInsts                  12150768                       # count of insts added to the skid buffer
330system.cpu.memDep0.insertedLoads             20327707                       # Number of loads inserted to the mem dependence unit.
331system.cpu.memDep0.insertedStores            13516010                       # Number of stores inserted to the mem dependence unit.
332system.cpu.memDep0.conflictingLoads           1973803                       # Number of conflicting loads.
333system.cpu.memDep0.conflictingStores          2472084                       # Number of conflicting stores.
334system.cpu.iq.iqInstsAdded                   97885695                       # Number of instructions added to the IQ (excludes non-spec)
335system.cpu.iq.iqNonSpecInstsAdded             1983581                       # Number of non-speculative instructions added to the IQ
336system.cpu.iq.iqInstsIssued                 124302750                       # Number of instructions issued
337system.cpu.iq.iqSquashedInstsIssued            167746                       # Number of squashed instructions issued
338system.cpu.iq.iqSquashedInstsExamined        21700961                       # Number of squashed instructions iterated over during squash; mainly for profiling
339system.cpu.iq.iqSquashedOperandsExamined     56920385                       # Number of squashed operands that are examined and possibly removed from graph
340system.cpu.iq.iqSquashedNonSpecRemoved         501172                       # Number of squashed non-spec instructions that were removed
341system.cpu.iq.issued_per_cycle::samples     151321070                       # Number of insts issued each cycle
342system.cpu.iq.issued_per_cycle::mean         0.821450                       # Number of insts issued each cycle
343system.cpu.iq.issued_per_cycle::stdev        1.535276                       # Number of insts issued each cycle
344system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
345system.cpu.iq.issued_per_cycle::0           107116828     70.79%     70.79% # Number of insts issued each cycle
346system.cpu.iq.issued_per_cycle::1            13508917      8.93%     79.72% # Number of insts issued each cycle
347system.cpu.iq.issued_per_cycle::2             7078442      4.68%     84.39% # Number of insts issued each cycle
348system.cpu.iq.issued_per_cycle::3             5929928      3.92%     88.31% # Number of insts issued each cycle
349system.cpu.iq.issued_per_cycle::4            12595030      8.32%     96.64% # Number of insts issued each cycle
350system.cpu.iq.issued_per_cycle::5             2803233      1.85%     98.49% # Number of insts issued each cycle
351system.cpu.iq.issued_per_cycle::6             1696659      1.12%     99.61% # Number of insts issued each cycle
352system.cpu.iq.issued_per_cycle::7              465338      0.31%     99.92% # Number of insts issued each cycle
353system.cpu.iq.issued_per_cycle::8              126695      0.08%    100.00% # Number of insts issued each cycle
354system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
355system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
356system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
357system.cpu.iq.issued_per_cycle::total       151321070                       # Number of insts issued each cycle
358system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
359system.cpu.iq.fu_full::IntAlu                   61883      0.70%      0.70% # attempts to use FU when none available
360system.cpu.iq.fu_full::IntMult                      4      0.00%      0.70% # attempts to use FU when none available
361system.cpu.iq.fu_full::IntDiv                       0      0.00%      0.70% # attempts to use FU when none available
362system.cpu.iq.fu_full::FloatAdd                     0      0.00%      0.70% # attempts to use FU when none available
363system.cpu.iq.fu_full::FloatCmp                     0      0.00%      0.70% # attempts to use FU when none available
364system.cpu.iq.fu_full::FloatCvt                     0      0.00%      0.70% # attempts to use FU when none available
365system.cpu.iq.fu_full::FloatMult                    0      0.00%      0.70% # attempts to use FU when none available
366system.cpu.iq.fu_full::FloatDiv                     0      0.00%      0.70% # attempts to use FU when none available
367system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      0.70% # attempts to use FU when none available
368system.cpu.iq.fu_full::SimdAdd                      0      0.00%      0.70% # attempts to use FU when none available
369system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      0.70% # attempts to use FU when none available
370system.cpu.iq.fu_full::SimdAlu                      0      0.00%      0.70% # attempts to use FU when none available
371system.cpu.iq.fu_full::SimdCmp                      0      0.00%      0.70% # attempts to use FU when none available
372system.cpu.iq.fu_full::SimdCvt                      0      0.00%      0.70% # attempts to use FU when none available
373system.cpu.iq.fu_full::SimdMisc                     0      0.00%      0.70% # attempts to use FU when none available
374system.cpu.iq.fu_full::SimdMult                     0      0.00%      0.70% # attempts to use FU when none available
375system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      0.70% # attempts to use FU when none available
376system.cpu.iq.fu_full::SimdShift                    0      0.00%      0.70% # attempts to use FU when none available
377system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      0.70% # attempts to use FU when none available
378system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      0.70% # attempts to use FU when none available
379system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      0.70% # attempts to use FU when none available
380system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      0.70% # attempts to use FU when none available
381system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      0.70% # attempts to use FU when none available
382system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      0.70% # attempts to use FU when none available
383system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      0.70% # attempts to use FU when none available
384system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      0.70% # attempts to use FU when none available
385system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      0.70% # attempts to use FU when none available
386system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      0.70% # attempts to use FU when none available
387system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      0.70% # attempts to use FU when none available
388system.cpu.iq.fu_full::MemRead                8366537     94.63%     95.33% # attempts to use FU when none available
389system.cpu.iq.fu_full::MemWrite                413041      4.67%    100.00% # attempts to use FU when none available
390system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
391system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
392system.cpu.iq.FU_type_0::No_OpClass            363666      0.29%      0.29% # Type of FU issued
393system.cpu.iq.FU_type_0::IntAlu              58607180     47.15%     47.44% # Type of FU issued
394system.cpu.iq.FU_type_0::IntMult                93099      0.07%     47.52% # Type of FU issued
395system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     47.52% # Type of FU issued
396system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     47.52% # Type of FU issued
397system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     47.52% # Type of FU issued
398system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     47.52% # Type of FU issued
399system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     47.52% # Type of FU issued
400system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     47.52% # Type of FU issued
401system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     47.52% # Type of FU issued
402system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     47.52% # Type of FU issued
403system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     47.52% # Type of FU issued
404system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     47.52% # Type of FU issued
405system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     47.52% # Type of FU issued
406system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     47.52% # Type of FU issued
407system.cpu.iq.FU_type_0::SimdMisc                  18      0.00%     47.52% # Type of FU issued
408system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     47.52% # Type of FU issued
409system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     47.52% # Type of FU issued
410system.cpu.iq.FU_type_0::SimdShift                  5      0.00%     47.52% # Type of FU issued
411system.cpu.iq.FU_type_0::SimdShiftAcc              13      0.00%     47.52% # Type of FU issued
412system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     47.52% # Type of FU issued
413system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     47.52% # Type of FU issued
414system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     47.52% # Type of FU issued
415system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     47.52% # Type of FU issued
416system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     47.52% # Type of FU issued
417system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     47.52% # Type of FU issued
418system.cpu.iq.FU_type_0::SimdFloatMisc           2113      0.00%     47.52% # Type of FU issued
419system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     47.52% # Type of FU issued
420system.cpu.iq.FU_type_0::SimdFloatMultAcc           13      0.00%     47.52% # Type of FU issued
421system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     47.52% # Type of FU issued
422system.cpu.iq.FU_type_0::MemRead             52915799     42.57%     90.09% # Type of FU issued
423system.cpu.iq.FU_type_0::MemWrite            12320844      9.91%    100.00% # Type of FU issued
424system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
425system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
426system.cpu.iq.FU_type_0::total              124302750                       # Type of FU issued
427system.cpu.iq.rate                           0.263458                       # Inst issue rate
428system.cpu.iq.fu_busy_cnt                     8841465                       # FU busy when requested
429system.cpu.iq.fu_busy_rate                   0.071128                       # FU busy rate (busy events/executed inst)
430system.cpu.iq.int_inst_queue_reads          408992248                       # Number of integer instruction queue reads
431system.cpu.iq.int_inst_queue_writes         121586509                       # Number of integer instruction queue writes
432system.cpu.iq.int_inst_queue_wakeup_accesses     85934655                       # Number of integer instruction queue wakeup accesses
433system.cpu.iq.fp_inst_queue_reads               23175                       # Number of floating instruction queue reads
434system.cpu.iq.fp_inst_queue_writes              12492                       # Number of floating instruction queue writes
435system.cpu.iq.fp_inst_queue_wakeup_accesses        10289                       # Number of floating instruction queue wakeup accesses
436system.cpu.iq.int_alu_accesses              132768239                       # Number of integer alu accesses
437system.cpu.iq.fp_alu_accesses                   12310                       # Number of floating point alu accesses
438system.cpu.iew.lsq.thread0.forwLoads           623420                       # Number of loads that had data forwarded from stores
439system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
440system.cpu.iew.lsq.thread0.squashedLoads      4673095                       # Number of loads squashed
441system.cpu.iew.lsq.thread0.ignoredResponses         6218                       # Number of memory responses ignored because the instruction is squashed
442system.cpu.iew.lsq.thread0.memOrderViolation        29888                       # Number of memory ordering violations
443system.cpu.iew.lsq.thread0.squashedStores      1783885                       # Number of stores squashed
444system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
445system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
446system.cpu.iew.lsq.thread0.rescheduledLoads     34107776                       # Number of loads that were rescheduled
447system.cpu.iew.lsq.thread0.cacheBlocked        892693                       # Number of times an access to memory failed due to the cache being blocked
448system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
449system.cpu.iew.iewSquashCycles                3466094                       # Number of cycles IEW is squashing
450system.cpu.iew.iewBlockCycles                27949012                       # Number of cycles IEW is blocking
451system.cpu.iew.iewUnblockCycles                433143                       # Number of cycles IEW is unblocking
452system.cpu.iew.iewDispatchedInsts           100090532                       # Number of instructions dispatched to IQ
453system.cpu.iew.iewDispSquashedInsts            202747                       # Number of squashed instructions skipped by dispatch
454system.cpu.iew.iewDispLoadInsts              20327707                       # Number of dispatched load instructions
455system.cpu.iew.iewDispStoreInsts             13516010                       # Number of dispatched store instructions
456system.cpu.iew.iewDispNonSpecInsts            1410284                       # Number of dispatched non-speculative instructions
457system.cpu.iew.iewIQFullEvents                 112802                       # Number of times the IQ has become full, causing a stall
458system.cpu.iew.iewLSQFullEvents                  3586                       # Number of times the LSQ has become full, causing a stall
459system.cpu.iew.memOrderViolationEvents          29888                       # Number of memory order violations
460system.cpu.iew.predictedTakenIncorrect         350750                       # Number of branches that were predicted taken incorrectly
461system.cpu.iew.predictedNotTakenIncorrect       269018                       # Number of branches that were predicted not taken incorrectly
462system.cpu.iew.branchMispredicts               619768                       # Number of branch mispredicts detected at execute
463system.cpu.iew.iewExecutedInsts             121511519                       # Number of executed instructions
464system.cpu.iew.iewExecLoadInsts              52083610                       # Number of load instructions executed
465system.cpu.iew.iewExecSquashedInsts           2791231                       # Number of squashed instructions skipped in execute
466system.cpu.iew.exec_swp                             0                       # number of swp insts executed
467system.cpu.iew.exec_nop                        221256                       # number of nop insts executed
468system.cpu.iew.exec_refs                     64295473                       # number of memory reference insts executed
469system.cpu.iew.exec_branches                 11548935                       # Number of branches executed
470system.cpu.iew.exec_stores                   12211863                       # Number of stores executed
471system.cpu.iew.exec_rate                     0.257542                       # Inst execution rate
472system.cpu.iew.wb_sent                      120354811                       # cumulative count of insts sent to commit
473system.cpu.iew.wb_count                      85944944                       # cumulative count of insts written-back
474system.cpu.iew.wb_producers                  47248906                       # num instructions producing a value
475system.cpu.iew.wb_consumers                  88214174                       # num instructions consuming a value
476system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
477system.cpu.iew.wb_rate                       0.182159                       # insts written-back per cycle
478system.cpu.iew.wb_fanout                     0.535616                       # average fanout of values written-back
479system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
480system.cpu.commit.commitSquashedInsts        21435223                       # The number of squashed insts skipped by commit
481system.cpu.commit.commitNonSpecStalls         1482409                       # The number of times commit has been forced to stall to communicate backwards
482system.cpu.commit.branchMispredicts            535384                       # The number of times a branch was mispredicted
483system.cpu.commit.committed_per_cycle::samples    147854976                       # Number of insts commited each cycle
484system.cpu.commit.committed_per_cycle::mean     0.525852                       # Number of insts commited each cycle
485system.cpu.commit.committed_per_cycle::stdev     1.516269                       # Number of insts commited each cycle
486system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
487system.cpu.commit.committed_per_cycle::0    120428562     81.45%     81.45% # Number of insts commited each cycle
488system.cpu.commit.committed_per_cycle::1     13320107      9.01%     90.46% # Number of insts commited each cycle
489system.cpu.commit.committed_per_cycle::2      3879152      2.62%     93.08% # Number of insts commited each cycle
490system.cpu.commit.committed_per_cycle::3      2123376      1.44%     94.52% # Number of insts commited each cycle
491system.cpu.commit.committed_per_cycle::4      1928119      1.30%     95.82% # Number of insts commited each cycle
492system.cpu.commit.committed_per_cycle::5       968604      0.66%     96.48% # Number of insts commited each cycle
493system.cpu.commit.committed_per_cycle::6      1604726      1.09%     97.56% # Number of insts commited each cycle
494system.cpu.commit.committed_per_cycle::7       701143      0.47%     98.04% # Number of insts commited each cycle
495system.cpu.commit.committed_per_cycle::8      2901187      1.96%    100.00% # Number of insts commited each cycle
496system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
497system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
498system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
499system.cpu.commit.committed_per_cycle::total    147854976                       # Number of insts commited each cycle
500system.cpu.commit.committedInsts             60458293                       # Number of instructions committed
501system.cpu.commit.committedOps               77749888                       # Number of ops (including micro ops) committed
502system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
503system.cpu.commit.refs                       27386737                       # Number of memory references committed
504system.cpu.commit.loads                      15654612                       # Number of loads committed
505system.cpu.commit.membars                      403603                       # Number of memory barriers committed
506system.cpu.commit.branches                    9961369                       # Number of branches committed
507system.cpu.commit.fp_insts                      10212                       # Number of committed floating point instructions.
508system.cpu.commit.int_insts                  68855092                       # Number of committed integer instructions.
509system.cpu.commit.function_calls               991267                       # Number of function calls committed.
510system.cpu.commit.bw_lim_events               2901187                       # number cycles where commit BW limit reached
511system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
512system.cpu.rob.rob_reads                    242290263                       # The number of ROB reads
513system.cpu.rob.rob_writes                   201932483                       # The number of ROB writes
514system.cpu.timesIdled                         1770811                       # Number of times that the entire CPU went into an idle state and unscheduled itself
515system.cpu.idleCycles                       320491858                       # Total number of cycles that the CPU has spent unscheduled due to idling
516system.cpu.quiesceCycles                   4594333550                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
517system.cpu.committedInsts                    60307912                       # Number of Instructions Simulated
518system.cpu.committedOps                      77599507                       # Number of Ops (including micro ops) Simulated
519system.cpu.committedInsts_total              60307912                       # Number of Instructions Simulated
520system.cpu.cpi                               7.823400                       # CPI: Cycles Per Instruction
521system.cpu.cpi_total                         7.823400                       # CPI: Total CPI of All Threads
522system.cpu.ipc                               0.127822                       # IPC: Instructions Per Cycle
523system.cpu.ipc_total                         0.127822                       # IPC: Total IPC of All Threads
524system.cpu.int_regfile_reads                550176555                       # number of integer regfile reads
525system.cpu.int_regfile_writes                88426576                       # number of integer regfile writes
526system.cpu.fp_regfile_reads                      8298                       # number of floating regfile reads
527system.cpu.fp_regfile_writes                     2914                       # number of floating regfile writes
528system.cpu.misc_regfile_reads                30119271                       # number of misc regfile reads
529system.cpu.misc_regfile_writes                 831902                       # number of misc regfile writes
530system.cpu.icache.replacements                 980182                       # number of replacements
531system.cpu.icache.tagsinuse                511.616610                       # Cycle average of tags in use
532system.cpu.icache.total_refs                 11263184                       # Total number of references to valid blocks.
533system.cpu.icache.sampled_refs                 980694                       # Sample count of references to valid blocks.
534system.cpu.icache.avg_refs                  11.484912                       # Average number of references to valid blocks.
535system.cpu.icache.warmup_cycle             6410377000                       # Cycle when the warmup percentage was hit.
536system.cpu.icache.occ_blocks::cpu.inst     511.616610                       # Average occupied blocks per requestor
537system.cpu.icache.occ_percent::cpu.inst      0.999251                       # Average percentage of cache occupancy
538system.cpu.icache.occ_percent::total         0.999251                       # Average percentage of cache occupancy
539system.cpu.icache.ReadReq_hits::cpu.inst     11263184                       # number of ReadReq hits
540system.cpu.icache.ReadReq_hits::total        11263184                       # number of ReadReq hits
541system.cpu.icache.demand_hits::cpu.inst      11263184                       # number of demand (read+write) hits
542system.cpu.icache.demand_hits::total         11263184                       # number of demand (read+write) hits
543system.cpu.icache.overall_hits::cpu.inst     11263184                       # number of overall hits
544system.cpu.icache.overall_hits::total        11263184                       # number of overall hits
545system.cpu.icache.ReadReq_misses::cpu.inst      1060219                       # number of ReadReq misses
546system.cpu.icache.ReadReq_misses::total       1060219                       # number of ReadReq misses
547system.cpu.icache.demand_misses::cpu.inst      1060219                       # number of demand (read+write) misses
548system.cpu.icache.demand_misses::total        1060219                       # number of demand (read+write) misses
549system.cpu.icache.overall_misses::cpu.inst      1060219                       # number of overall misses
550system.cpu.icache.overall_misses::total       1060219                       # number of overall misses
551system.cpu.icache.ReadReq_miss_latency::cpu.inst  14018220995                       # number of ReadReq miss cycles
552system.cpu.icache.ReadReq_miss_latency::total  14018220995                       # number of ReadReq miss cycles
553system.cpu.icache.demand_miss_latency::cpu.inst  14018220995                       # number of demand (read+write) miss cycles
554system.cpu.icache.demand_miss_latency::total  14018220995                       # number of demand (read+write) miss cycles
555system.cpu.icache.overall_miss_latency::cpu.inst  14018220995                       # number of overall miss cycles
556system.cpu.icache.overall_miss_latency::total  14018220995                       # number of overall miss cycles
557system.cpu.icache.ReadReq_accesses::cpu.inst     12323403                       # number of ReadReq accesses(hits+misses)
558system.cpu.icache.ReadReq_accesses::total     12323403                       # number of ReadReq accesses(hits+misses)
559system.cpu.icache.demand_accesses::cpu.inst     12323403                       # number of demand (read+write) accesses
560system.cpu.icache.demand_accesses::total     12323403                       # number of demand (read+write) accesses
561system.cpu.icache.overall_accesses::cpu.inst     12323403                       # number of overall (read+write) accesses
562system.cpu.icache.overall_accesses::total     12323403                       # number of overall (read+write) accesses
563system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.086033                       # miss rate for ReadReq accesses
564system.cpu.icache.ReadReq_miss_rate::total     0.086033                       # miss rate for ReadReq accesses
565system.cpu.icache.demand_miss_rate::cpu.inst     0.086033                       # miss rate for demand accesses
566system.cpu.icache.demand_miss_rate::total     0.086033                       # miss rate for demand accesses
567system.cpu.icache.overall_miss_rate::cpu.inst     0.086033                       # miss rate for overall accesses
568system.cpu.icache.overall_miss_rate::total     0.086033                       # miss rate for overall accesses
569system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13222.005072                       # average ReadReq miss latency
570system.cpu.icache.ReadReq_avg_miss_latency::total 13222.005072                       # average ReadReq miss latency
571system.cpu.icache.demand_avg_miss_latency::cpu.inst 13222.005072                       # average overall miss latency
572system.cpu.icache.demand_avg_miss_latency::total 13222.005072                       # average overall miss latency
573system.cpu.icache.overall_avg_miss_latency::cpu.inst 13222.005072                       # average overall miss latency
574system.cpu.icache.overall_avg_miss_latency::total 13222.005072                       # average overall miss latency
575system.cpu.icache.blocked_cycles::no_mshrs         4586                       # number of cycles access was blocked
576system.cpu.icache.blocked_cycles::no_targets          802                       # number of cycles access was blocked
577system.cpu.icache.blocked::no_mshrs               300                       # number of cycles access was blocked
578system.cpu.icache.blocked::no_targets               1                       # number of cycles access was blocked
579system.cpu.icache.avg_blocked_cycles::no_mshrs    15.286667                       # average number of cycles each access was blocked
580system.cpu.icache.avg_blocked_cycles::no_targets          802                       # average number of cycles each access was blocked
581system.cpu.icache.fast_writes                       0                       # number of fast writes performed
582system.cpu.icache.cache_copies                      0                       # number of cache copies performed
583system.cpu.icache.ReadReq_mshr_hits::cpu.inst        79489                       # number of ReadReq MSHR hits
584system.cpu.icache.ReadReq_mshr_hits::total        79489                       # number of ReadReq MSHR hits
585system.cpu.icache.demand_mshr_hits::cpu.inst        79489                       # number of demand (read+write) MSHR hits
586system.cpu.icache.demand_mshr_hits::total        79489                       # number of demand (read+write) MSHR hits
587system.cpu.icache.overall_mshr_hits::cpu.inst        79489                       # number of overall MSHR hits
588system.cpu.icache.overall_mshr_hits::total        79489                       # number of overall MSHR hits
589system.cpu.icache.ReadReq_mshr_misses::cpu.inst       980730                       # number of ReadReq MSHR misses
590system.cpu.icache.ReadReq_mshr_misses::total       980730                       # number of ReadReq MSHR misses
591system.cpu.icache.demand_mshr_misses::cpu.inst       980730                       # number of demand (read+write) MSHR misses
592system.cpu.icache.demand_mshr_misses::total       980730                       # number of demand (read+write) MSHR misses
593system.cpu.icache.overall_mshr_misses::cpu.inst       980730                       # number of overall MSHR misses
594system.cpu.icache.overall_mshr_misses::total       980730                       # number of overall MSHR misses
595system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst  11392389495                       # number of ReadReq MSHR miss cycles
596system.cpu.icache.ReadReq_mshr_miss_latency::total  11392389495                       # number of ReadReq MSHR miss cycles
597system.cpu.icache.demand_mshr_miss_latency::cpu.inst  11392389495                       # number of demand (read+write) MSHR miss cycles
598system.cpu.icache.demand_mshr_miss_latency::total  11392389495                       # number of demand (read+write) MSHR miss cycles
599system.cpu.icache.overall_mshr_miss_latency::cpu.inst  11392389495                       # number of overall MSHR miss cycles
600system.cpu.icache.overall_mshr_miss_latency::total  11392389495                       # number of overall MSHR miss cycles
601system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst      7555000                       # number of ReadReq MSHR uncacheable cycles
602system.cpu.icache.ReadReq_mshr_uncacheable_latency::total      7555000                       # number of ReadReq MSHR uncacheable cycles
603system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst      7555000                       # number of overall MSHR uncacheable cycles
604system.cpu.icache.overall_mshr_uncacheable_latency::total      7555000                       # number of overall MSHR uncacheable cycles
605system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.079583                       # mshr miss rate for ReadReq accesses
606system.cpu.icache.ReadReq_mshr_miss_rate::total     0.079583                       # mshr miss rate for ReadReq accesses
607system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.079583                       # mshr miss rate for demand accesses
608system.cpu.icache.demand_mshr_miss_rate::total     0.079583                       # mshr miss rate for demand accesses
609system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.079583                       # mshr miss rate for overall accesses
610system.cpu.icache.overall_mshr_miss_rate::total     0.079583                       # mshr miss rate for overall accesses
611system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11616.234331                       # average ReadReq mshr miss latency
612system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11616.234331                       # average ReadReq mshr miss latency
613system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11616.234331                       # average overall mshr miss latency
614system.cpu.icache.demand_avg_mshr_miss_latency::total 11616.234331                       # average overall mshr miss latency
615system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11616.234331                       # average overall mshr miss latency
616system.cpu.icache.overall_avg_mshr_miss_latency::total 11616.234331                       # average overall mshr miss latency
617system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average ReadReq mshr uncacheable latency
618system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
619system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average overall mshr uncacheable latency
620system.cpu.icache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
621system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
622system.cpu.l2cache.replacements                 64360                       # number of replacements
623system.cpu.l2cache.tagsinuse             51336.859008                       # Cycle average of tags in use
624system.cpu.l2cache.total_refs                 1885213                       # Total number of references to valid blocks.
625system.cpu.l2cache.sampled_refs                129758                       # Sample count of references to valid blocks.
626system.cpu.l2cache.avg_refs                 14.528684                       # Average number of references to valid blocks.
627system.cpu.l2cache.warmup_cycle          2523139048000                       # Cycle when the warmup percentage was hit.
628system.cpu.l2cache.occ_blocks::writebacks 36935.695243                       # Average occupied blocks per requestor
629system.cpu.l2cache.occ_blocks::cpu.dtb.walker    23.234452                       # Average occupied blocks per requestor
630system.cpu.l2cache.occ_blocks::cpu.itb.walker     0.003892                       # Average occupied blocks per requestor
631system.cpu.l2cache.occ_blocks::cpu.inst   8162.031134                       # Average occupied blocks per requestor
632system.cpu.l2cache.occ_blocks::cpu.data   6215.894286                       # Average occupied blocks per requestor
633system.cpu.l2cache.occ_percent::writebacks     0.563594                       # Average percentage of cache occupancy
634system.cpu.l2cache.occ_percent::cpu.dtb.walker     0.000355                       # Average percentage of cache occupancy
635system.cpu.l2cache.occ_percent::cpu.itb.walker     0.000000                       # Average percentage of cache occupancy
636system.cpu.l2cache.occ_percent::cpu.inst     0.124543                       # Average percentage of cache occupancy
637system.cpu.l2cache.occ_percent::cpu.data     0.094847                       # Average percentage of cache occupancy
638system.cpu.l2cache.occ_percent::total        0.783338                       # Average percentage of cache occupancy
639system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker        52172                       # number of ReadReq hits
640system.cpu.l2cache.ReadReq_hits::cpu.itb.walker        10475                       # number of ReadReq hits
641system.cpu.l2cache.ReadReq_hits::cpu.inst       967239                       # number of ReadReq hits
642system.cpu.l2cache.ReadReq_hits::cpu.data       386976                       # number of ReadReq hits
643system.cpu.l2cache.ReadReq_hits::total        1416862                       # number of ReadReq hits
644system.cpu.l2cache.Writeback_hits::writebacks       607588                       # number of Writeback hits
645system.cpu.l2cache.Writeback_hits::total       607588                       # number of Writeback hits
646system.cpu.l2cache.UpgradeReq_hits::cpu.data           42                       # number of UpgradeReq hits
647system.cpu.l2cache.UpgradeReq_hits::total           42                       # number of UpgradeReq hits
648system.cpu.l2cache.SCUpgradeReq_hits::cpu.data            9                       # number of SCUpgradeReq hits
649system.cpu.l2cache.SCUpgradeReq_hits::total            9                       # number of SCUpgradeReq hits
650system.cpu.l2cache.ReadExReq_hits::cpu.data       112931                       # number of ReadExReq hits
651system.cpu.l2cache.ReadExReq_hits::total       112931                       # number of ReadExReq hits
652system.cpu.l2cache.demand_hits::cpu.dtb.walker        52172                       # number of demand (read+write) hits
653system.cpu.l2cache.demand_hits::cpu.itb.walker        10475                       # number of demand (read+write) hits
654system.cpu.l2cache.demand_hits::cpu.inst       967239                       # number of demand (read+write) hits
655system.cpu.l2cache.demand_hits::cpu.data       499907                       # number of demand (read+write) hits
656system.cpu.l2cache.demand_hits::total         1529793                       # number of demand (read+write) hits
657system.cpu.l2cache.overall_hits::cpu.dtb.walker        52172                       # number of overall hits
658system.cpu.l2cache.overall_hits::cpu.itb.walker        10475                       # number of overall hits
659system.cpu.l2cache.overall_hits::cpu.inst       967239                       # number of overall hits
660system.cpu.l2cache.overall_hits::cpu.data       499907                       # number of overall hits
661system.cpu.l2cache.overall_hits::total        1529793                       # number of overall hits
662system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker           36                       # number of ReadReq misses
663system.cpu.l2cache.ReadReq_misses::cpu.itb.walker            3                       # number of ReadReq misses
664system.cpu.l2cache.ReadReq_misses::cpu.inst        12355                       # number of ReadReq misses
665system.cpu.l2cache.ReadReq_misses::cpu.data        10700                       # number of ReadReq misses
666system.cpu.l2cache.ReadReq_misses::total        23094                       # number of ReadReq misses
667system.cpu.l2cache.UpgradeReq_misses::cpu.data         2920                       # number of UpgradeReq misses
668system.cpu.l2cache.UpgradeReq_misses::total         2920                       # number of UpgradeReq misses
669system.cpu.l2cache.SCUpgradeReq_misses::cpu.data            3                       # number of SCUpgradeReq misses
670system.cpu.l2cache.SCUpgradeReq_misses::total            3                       # number of SCUpgradeReq misses
671system.cpu.l2cache.ReadExReq_misses::cpu.data       133206                       # number of ReadExReq misses
672system.cpu.l2cache.ReadExReq_misses::total       133206                       # number of ReadExReq misses
673system.cpu.l2cache.demand_misses::cpu.dtb.walker           36                       # number of demand (read+write) misses
674system.cpu.l2cache.demand_misses::cpu.itb.walker            3                       # number of demand (read+write) misses
675system.cpu.l2cache.demand_misses::cpu.inst        12355                       # number of demand (read+write) misses
676system.cpu.l2cache.demand_misses::cpu.data       143906                       # number of demand (read+write) misses
677system.cpu.l2cache.demand_misses::total        156300                       # number of demand (read+write) misses
678system.cpu.l2cache.overall_misses::cpu.dtb.walker           36                       # number of overall misses
679system.cpu.l2cache.overall_misses::cpu.itb.walker            3                       # number of overall misses
680system.cpu.l2cache.overall_misses::cpu.inst        12355                       # number of overall misses
681system.cpu.l2cache.overall_misses::cpu.data       143906                       # number of overall misses
682system.cpu.l2cache.overall_misses::total       156300                       # number of overall misses
683system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker      2484000                       # number of ReadReq miss cycles
684system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker       186500                       # number of ReadReq miss cycles
685system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    703826000                       # number of ReadReq miss cycles
686system.cpu.l2cache.ReadReq_miss_latency::cpu.data    629251500                       # number of ReadReq miss cycles
687system.cpu.l2cache.ReadReq_miss_latency::total   1335748000                       # number of ReadReq miss cycles
688system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data       410500                       # number of UpgradeReq miss cycles
689system.cpu.l2cache.UpgradeReq_miss_latency::total       410500                       # number of UpgradeReq miss cycles
690system.cpu.l2cache.ReadExReq_miss_latency::cpu.data   6753390000                       # number of ReadExReq miss cycles
691system.cpu.l2cache.ReadExReq_miss_latency::total   6753390000                       # number of ReadExReq miss cycles
692system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker      2484000                       # number of demand (read+write) miss cycles
693system.cpu.l2cache.demand_miss_latency::cpu.itb.walker       186500                       # number of demand (read+write) miss cycles
694system.cpu.l2cache.demand_miss_latency::cpu.inst    703826000                       # number of demand (read+write) miss cycles
695system.cpu.l2cache.demand_miss_latency::cpu.data   7382641500                       # number of demand (read+write) miss cycles
696system.cpu.l2cache.demand_miss_latency::total   8089138000                       # number of demand (read+write) miss cycles
697system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker      2484000                       # number of overall miss cycles
698system.cpu.l2cache.overall_miss_latency::cpu.itb.walker       186500                       # number of overall miss cycles
699system.cpu.l2cache.overall_miss_latency::cpu.inst    703826000                       # number of overall miss cycles
700system.cpu.l2cache.overall_miss_latency::cpu.data   7382641500                       # number of overall miss cycles
701system.cpu.l2cache.overall_miss_latency::total   8089138000                       # number of overall miss cycles
702system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker        52208                       # number of ReadReq accesses(hits+misses)
703system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker        10478                       # number of ReadReq accesses(hits+misses)
704system.cpu.l2cache.ReadReq_accesses::cpu.inst       979594                       # number of ReadReq accesses(hits+misses)
705system.cpu.l2cache.ReadReq_accesses::cpu.data       397676                       # number of ReadReq accesses(hits+misses)
706system.cpu.l2cache.ReadReq_accesses::total      1439956                       # number of ReadReq accesses(hits+misses)
707system.cpu.l2cache.Writeback_accesses::writebacks       607588                       # number of Writeback accesses(hits+misses)
708system.cpu.l2cache.Writeback_accesses::total       607588                       # number of Writeback accesses(hits+misses)
709system.cpu.l2cache.UpgradeReq_accesses::cpu.data         2962                       # number of UpgradeReq accesses(hits+misses)
710system.cpu.l2cache.UpgradeReq_accesses::total         2962                       # number of UpgradeReq accesses(hits+misses)
711system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data           12                       # number of SCUpgradeReq accesses(hits+misses)
712system.cpu.l2cache.SCUpgradeReq_accesses::total           12                       # number of SCUpgradeReq accesses(hits+misses)
713system.cpu.l2cache.ReadExReq_accesses::cpu.data       246137                       # number of ReadExReq accesses(hits+misses)
714system.cpu.l2cache.ReadExReq_accesses::total       246137                       # number of ReadExReq accesses(hits+misses)
715system.cpu.l2cache.demand_accesses::cpu.dtb.walker        52208                       # number of demand (read+write) accesses
716system.cpu.l2cache.demand_accesses::cpu.itb.walker        10478                       # number of demand (read+write) accesses
717system.cpu.l2cache.demand_accesses::cpu.inst       979594                       # number of demand (read+write) accesses
718system.cpu.l2cache.demand_accesses::cpu.data       643813                       # number of demand (read+write) accesses
719system.cpu.l2cache.demand_accesses::total      1686093                       # number of demand (read+write) accesses
720system.cpu.l2cache.overall_accesses::cpu.dtb.walker        52208                       # number of overall (read+write) accesses
721system.cpu.l2cache.overall_accesses::cpu.itb.walker        10478                       # number of overall (read+write) accesses
722system.cpu.l2cache.overall_accesses::cpu.inst       979594                       # number of overall (read+write) accesses
723system.cpu.l2cache.overall_accesses::cpu.data       643813                       # number of overall (read+write) accesses
724system.cpu.l2cache.overall_accesses::total      1686093                       # number of overall (read+write) accesses
725system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker     0.000690                       # miss rate for ReadReq accesses
726system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker     0.000286                       # miss rate for ReadReq accesses
727system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.012612                       # miss rate for ReadReq accesses
728system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.026906                       # miss rate for ReadReq accesses
729system.cpu.l2cache.ReadReq_miss_rate::total     0.016038                       # miss rate for ReadReq accesses
730system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.985820                       # miss rate for UpgradeReq accesses
731system.cpu.l2cache.UpgradeReq_miss_rate::total     0.985820                       # miss rate for UpgradeReq accesses
732system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data     0.250000                       # miss rate for SCUpgradeReq accesses
733system.cpu.l2cache.SCUpgradeReq_miss_rate::total     0.250000                       # miss rate for SCUpgradeReq accesses
734system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.541186                       # miss rate for ReadExReq accesses
735system.cpu.l2cache.ReadExReq_miss_rate::total     0.541186                       # miss rate for ReadExReq accesses
736system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker     0.000690                       # miss rate for demand accesses
737system.cpu.l2cache.demand_miss_rate::cpu.itb.walker     0.000286                       # miss rate for demand accesses
738system.cpu.l2cache.demand_miss_rate::cpu.inst     0.012612                       # miss rate for demand accesses
739system.cpu.l2cache.demand_miss_rate::cpu.data     0.223521                       # miss rate for demand accesses
740system.cpu.l2cache.demand_miss_rate::total     0.092700                       # miss rate for demand accesses
741system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker     0.000690                       # miss rate for overall accesses
742system.cpu.l2cache.overall_miss_rate::cpu.itb.walker     0.000286                       # miss rate for overall accesses
743system.cpu.l2cache.overall_miss_rate::cpu.inst     0.012612                       # miss rate for overall accesses
744system.cpu.l2cache.overall_miss_rate::cpu.data     0.223521                       # miss rate for overall accesses
745system.cpu.l2cache.overall_miss_rate::total     0.092700                       # miss rate for overall accesses
746system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker        69000                       # average ReadReq miss latency
747system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 62166.666667                       # average ReadReq miss latency
748system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 56966.895994                       # average ReadReq miss latency
749system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 58808.551402                       # average ReadReq miss latency
750system.cpu.l2cache.ReadReq_avg_miss_latency::total 57839.612020                       # average ReadReq miss latency
751system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data   140.582192                       # average UpgradeReq miss latency
752system.cpu.l2cache.UpgradeReq_avg_miss_latency::total   140.582192                       # average UpgradeReq miss latency
753system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50698.842394                       # average ReadExReq miss latency
754system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50698.842394                       # average ReadExReq miss latency
755system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker        69000                       # average overall miss latency
756system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 62166.666667                       # average overall miss latency
757system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 56966.895994                       # average overall miss latency
758system.cpu.l2cache.demand_avg_miss_latency::cpu.data 51301.832446                       # average overall miss latency
759system.cpu.l2cache.demand_avg_miss_latency::total 51753.921945                       # average overall miss latency
760system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker        69000                       # average overall miss latency
761system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 62166.666667                       # average overall miss latency
762system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 56966.895994                       # average overall miss latency
763system.cpu.l2cache.overall_avg_miss_latency::cpu.data 51301.832446                       # average overall miss latency
764system.cpu.l2cache.overall_avg_miss_latency::total 51753.921945                       # average overall miss latency
765system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
766system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
767system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
768system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
769system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
770system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
771system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
772system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
773system.cpu.l2cache.writebacks::writebacks        59114                       # number of writebacks
774system.cpu.l2cache.writebacks::total            59114                       # number of writebacks
775system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst           12                       # number of ReadReq MSHR hits
776system.cpu.l2cache.ReadReq_mshr_hits::cpu.data           60                       # number of ReadReq MSHR hits
777system.cpu.l2cache.ReadReq_mshr_hits::total           72                       # number of ReadReq MSHR hits
778system.cpu.l2cache.demand_mshr_hits::cpu.inst           12                       # number of demand (read+write) MSHR hits
779system.cpu.l2cache.demand_mshr_hits::cpu.data           60                       # number of demand (read+write) MSHR hits
780system.cpu.l2cache.demand_mshr_hits::total           72                       # number of demand (read+write) MSHR hits
781system.cpu.l2cache.overall_mshr_hits::cpu.inst           12                       # number of overall MSHR hits
782system.cpu.l2cache.overall_mshr_hits::cpu.data           60                       # number of overall MSHR hits
783system.cpu.l2cache.overall_mshr_hits::total           72                       # number of overall MSHR hits
784system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker           36                       # number of ReadReq MSHR misses
785system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker            3                       # number of ReadReq MSHR misses
786system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst        12343                       # number of ReadReq MSHR misses
787system.cpu.l2cache.ReadReq_mshr_misses::cpu.data        10640                       # number of ReadReq MSHR misses
788system.cpu.l2cache.ReadReq_mshr_misses::total        23022                       # number of ReadReq MSHR misses
789system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data         2920                       # number of UpgradeReq MSHR misses
790system.cpu.l2cache.UpgradeReq_mshr_misses::total         2920                       # number of UpgradeReq MSHR misses
791system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data            3                       # number of SCUpgradeReq MSHR misses
792system.cpu.l2cache.SCUpgradeReq_mshr_misses::total            3                       # number of SCUpgradeReq MSHR misses
793system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       133206                       # number of ReadExReq MSHR misses
794system.cpu.l2cache.ReadExReq_mshr_misses::total       133206                       # number of ReadExReq MSHR misses
795system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker           36                       # number of demand (read+write) MSHR misses
796system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker            3                       # number of demand (read+write) MSHR misses
797system.cpu.l2cache.demand_mshr_misses::cpu.inst        12343                       # number of demand (read+write) MSHR misses
798system.cpu.l2cache.demand_mshr_misses::cpu.data       143846                       # number of demand (read+write) MSHR misses
799system.cpu.l2cache.demand_mshr_misses::total       156228                       # number of demand (read+write) MSHR misses
800system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker           36                       # number of overall MSHR misses
801system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker            3                       # number of overall MSHR misses
802system.cpu.l2cache.overall_mshr_misses::cpu.inst        12343                       # number of overall MSHR misses
803system.cpu.l2cache.overall_mshr_misses::cpu.data       143846                       # number of overall MSHR misses
804system.cpu.l2cache.overall_mshr_misses::total       156228                       # number of overall MSHR misses
805system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker      2033785                       # number of ReadReq MSHR miss cycles
806system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker       149502                       # number of ReadReq MSHR miss cycles
807system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    549600048                       # number of ReadReq MSHR miss cycles
808system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data    494356239                       # number of ReadReq MSHR miss cycles
809system.cpu.l2cache.ReadReq_mshr_miss_latency::total   1046139574                       # number of ReadReq MSHR miss cycles
810system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data     29202920                       # number of UpgradeReq MSHR miss cycles
811system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total     29202920                       # number of UpgradeReq MSHR miss cycles
812system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data        30003                       # number of SCUpgradeReq MSHR miss cycles
813system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total        30003                       # number of SCUpgradeReq MSHR miss cycles
814system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   5093264625                       # number of ReadExReq MSHR miss cycles
815system.cpu.l2cache.ReadExReq_mshr_miss_latency::total   5093264625                       # number of ReadExReq MSHR miss cycles
816system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker      2033785                       # number of demand (read+write) MSHR miss cycles
817system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker       149502                       # number of demand (read+write) MSHR miss cycles
818system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    549600048                       # number of demand (read+write) MSHR miss cycles
819system.cpu.l2cache.demand_mshr_miss_latency::cpu.data   5587620864                       # number of demand (read+write) MSHR miss cycles
820system.cpu.l2cache.demand_mshr_miss_latency::total   6139404199                       # number of demand (read+write) MSHR miss cycles
821system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker      2033785                       # number of overall MSHR miss cycles
822system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker       149502                       # number of overall MSHR miss cycles
823system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    549600048                       # number of overall MSHR miss cycles
824system.cpu.l2cache.overall_mshr_miss_latency::cpu.data   5587620864                       # number of overall MSHR miss cycles
825system.cpu.l2cache.overall_mshr_miss_latency::total   6139404199                       # number of overall MSHR miss cycles
826system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst      5080830                       # number of ReadReq MSHR uncacheable cycles
827system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 167002364267                       # number of ReadReq MSHR uncacheable cycles
828system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 167007445097                       # number of ReadReq MSHR uncacheable cycles
829system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data  26884342911                       # number of WriteReq MSHR uncacheable cycles
830system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total  26884342911                       # number of WriteReq MSHR uncacheable cycles
831system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst      5080830                       # number of overall MSHR uncacheable cycles
832system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 193886707178                       # number of overall MSHR uncacheable cycles
833system.cpu.l2cache.overall_mshr_uncacheable_latency::total 193891788008                       # number of overall MSHR uncacheable cycles
834system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker     0.000690                       # mshr miss rate for ReadReq accesses
835system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker     0.000286                       # mshr miss rate for ReadReq accesses
836system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.012600                       # mshr miss rate for ReadReq accesses
837system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.026755                       # mshr miss rate for ReadReq accesses
838system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.015988                       # mshr miss rate for ReadReq accesses
839system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.985820                       # mshr miss rate for UpgradeReq accesses
840system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.985820                       # mshr miss rate for UpgradeReq accesses
841system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data     0.250000                       # mshr miss rate for SCUpgradeReq accesses
842system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total     0.250000                       # mshr miss rate for SCUpgradeReq accesses
843system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.541186                       # mshr miss rate for ReadExReq accesses
844system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.541186                       # mshr miss rate for ReadExReq accesses
845system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker     0.000690                       # mshr miss rate for demand accesses
846system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker     0.000286                       # mshr miss rate for demand accesses
847system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.012600                       # mshr miss rate for demand accesses
848system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.223428                       # mshr miss rate for demand accesses
849system.cpu.l2cache.demand_mshr_miss_rate::total     0.092657                       # mshr miss rate for demand accesses
850system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker     0.000690                       # mshr miss rate for overall accesses
851system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker     0.000286                       # mshr miss rate for overall accesses
852system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.012600                       # mshr miss rate for overall accesses
853system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.223428                       # mshr miss rate for overall accesses
854system.cpu.l2cache.overall_mshr_miss_rate::total     0.092657                       # mshr miss rate for overall accesses
855system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 56494.027778                       # average ReadReq mshr miss latency
856system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker        49834                       # average ReadReq mshr miss latency
857system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 44527.266305                       # average ReadReq mshr miss latency
858system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 46462.052538                       # average ReadReq mshr miss latency
859system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 45440.864130                       # average ReadReq mshr miss latency
860system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        10001                       # average UpgradeReq mshr miss latency
861system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        10001                       # average UpgradeReq mshr miss latency
862system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data        10001                       # average SCUpgradeReq mshr miss latency
863system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total        10001                       # average SCUpgradeReq mshr miss latency
864system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 38236.000068                       # average ReadExReq mshr miss latency
865system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 38236.000068                       # average ReadExReq mshr miss latency
866system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 56494.027778                       # average overall mshr miss latency
867system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker        49834                       # average overall mshr miss latency
868system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 44527.266305                       # average overall mshr miss latency
869system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38844.464664                       # average overall mshr miss latency
870system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39297.719993                       # average overall mshr miss latency
871system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 56494.027778                       # average overall mshr miss latency
872system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker        49834                       # average overall mshr miss latency
873system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 44527.266305                       # average overall mshr miss latency
874system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38844.464664                       # average overall mshr miss latency
875system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39297.719993                       # average overall mshr miss latency
876system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average ReadReq mshr uncacheable latency
877system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
878system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
879system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
880system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
881system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst          inf                       # average overall mshr uncacheable latency
882system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
883system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
884system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
885system.cpu.dcache.replacements                 643301                       # number of replacements
886system.cpu.dcache.tagsinuse                511.992821                       # Cycle average of tags in use
887system.cpu.dcache.total_refs                 21506564                       # Total number of references to valid blocks.
888system.cpu.dcache.sampled_refs                 643813                       # Sample count of references to valid blocks.
889system.cpu.dcache.avg_refs                  33.404986                       # Average number of references to valid blocks.
890system.cpu.dcache.warmup_cycle               42245000                       # Cycle when the warmup percentage was hit.
891system.cpu.dcache.occ_blocks::cpu.data     511.992821                       # Average occupied blocks per requestor
892system.cpu.dcache.occ_percent::cpu.data      0.999986                       # Average percentage of cache occupancy
893system.cpu.dcache.occ_percent::total         0.999986                       # Average percentage of cache occupancy
894system.cpu.dcache.ReadReq_hits::cpu.data     13753913                       # number of ReadReq hits
895system.cpu.dcache.ReadReq_hits::total        13753913                       # number of ReadReq hits
896system.cpu.dcache.WriteReq_hits::cpu.data      7259030                       # number of WriteReq hits
897system.cpu.dcache.WriteReq_hits::total        7259030                       # number of WriteReq hits
898system.cpu.dcache.LoadLockedReq_hits::cpu.data       242896                       # number of LoadLockedReq hits
899system.cpu.dcache.LoadLockedReq_hits::total       242896                       # number of LoadLockedReq hits
900system.cpu.dcache.StoreCondReq_hits::cpu.data       247606                       # number of StoreCondReq hits
901system.cpu.dcache.StoreCondReq_hits::total       247606                       # number of StoreCondReq hits
902system.cpu.dcache.demand_hits::cpu.data      21012943                       # number of demand (read+write) hits
903system.cpu.dcache.demand_hits::total         21012943                       # number of demand (read+write) hits
904system.cpu.dcache.overall_hits::cpu.data     21012943                       # number of overall hits
905system.cpu.dcache.overall_hits::total        21012943                       # number of overall hits
906system.cpu.dcache.ReadReq_misses::cpu.data       737130                       # number of ReadReq misses
907system.cpu.dcache.ReadReq_misses::total        737130                       # number of ReadReq misses
908system.cpu.dcache.WriteReq_misses::cpu.data      2963360                       # number of WriteReq misses
909system.cpu.dcache.WriteReq_misses::total      2963360                       # number of WriteReq misses
910system.cpu.dcache.LoadLockedReq_misses::cpu.data        13521                       # number of LoadLockedReq misses
911system.cpu.dcache.LoadLockedReq_misses::total        13521                       # number of LoadLockedReq misses
912system.cpu.dcache.StoreCondReq_misses::cpu.data           12                       # number of StoreCondReq misses
913system.cpu.dcache.StoreCondReq_misses::total           12                       # number of StoreCondReq misses
914system.cpu.dcache.demand_misses::cpu.data      3700490                       # number of demand (read+write) misses
915system.cpu.dcache.demand_misses::total        3700490                       # number of demand (read+write) misses
916system.cpu.dcache.overall_misses::cpu.data      3700490                       # number of overall misses
917system.cpu.dcache.overall_misses::total       3700490                       # number of overall misses
918system.cpu.dcache.ReadReq_miss_latency::cpu.data   9747104000                       # number of ReadReq miss cycles
919system.cpu.dcache.ReadReq_miss_latency::total   9747104000                       # number of ReadReq miss cycles
920system.cpu.dcache.WriteReq_miss_latency::cpu.data 104655662232                       # number of WriteReq miss cycles
921system.cpu.dcache.WriteReq_miss_latency::total 104655662232                       # number of WriteReq miss cycles
922system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data    180718000                       # number of LoadLockedReq miss cycles
923system.cpu.dcache.LoadLockedReq_miss_latency::total    180718000                       # number of LoadLockedReq miss cycles
924system.cpu.dcache.StoreCondReq_miss_latency::cpu.data       192000                       # number of StoreCondReq miss cycles
925system.cpu.dcache.StoreCondReq_miss_latency::total       192000                       # number of StoreCondReq miss cycles
926system.cpu.dcache.demand_miss_latency::cpu.data 114402766232                       # number of demand (read+write) miss cycles
927system.cpu.dcache.demand_miss_latency::total 114402766232                       # number of demand (read+write) miss cycles
928system.cpu.dcache.overall_miss_latency::cpu.data 114402766232                       # number of overall miss cycles
929system.cpu.dcache.overall_miss_latency::total 114402766232                       # number of overall miss cycles
930system.cpu.dcache.ReadReq_accesses::cpu.data     14491043                       # number of ReadReq accesses(hits+misses)
931system.cpu.dcache.ReadReq_accesses::total     14491043                       # number of ReadReq accesses(hits+misses)
932system.cpu.dcache.WriteReq_accesses::cpu.data     10222390                       # number of WriteReq accesses(hits+misses)
933system.cpu.dcache.WriteReq_accesses::total     10222390                       # number of WriteReq accesses(hits+misses)
934system.cpu.dcache.LoadLockedReq_accesses::cpu.data       256417                       # number of LoadLockedReq accesses(hits+misses)
935system.cpu.dcache.LoadLockedReq_accesses::total       256417                       # number of LoadLockedReq accesses(hits+misses)
936system.cpu.dcache.StoreCondReq_accesses::cpu.data       247618                       # number of StoreCondReq accesses(hits+misses)
937system.cpu.dcache.StoreCondReq_accesses::total       247618                       # number of StoreCondReq accesses(hits+misses)
938system.cpu.dcache.demand_accesses::cpu.data     24713433                       # number of demand (read+write) accesses
939system.cpu.dcache.demand_accesses::total     24713433                       # number of demand (read+write) accesses
940system.cpu.dcache.overall_accesses::cpu.data     24713433                       # number of overall (read+write) accesses
941system.cpu.dcache.overall_accesses::total     24713433                       # number of overall (read+write) accesses
942system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.050868                       # miss rate for ReadReq accesses
943system.cpu.dcache.ReadReq_miss_rate::total     0.050868                       # miss rate for ReadReq accesses
944system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.289889                       # miss rate for WriteReq accesses
945system.cpu.dcache.WriteReq_miss_rate::total     0.289889                       # miss rate for WriteReq accesses
946system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.052731                       # miss rate for LoadLockedReq accesses
947system.cpu.dcache.LoadLockedReq_miss_rate::total     0.052731                       # miss rate for LoadLockedReq accesses
948system.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000048                       # miss rate for StoreCondReq accesses
949system.cpu.dcache.StoreCondReq_miss_rate::total     0.000048                       # miss rate for StoreCondReq accesses
950system.cpu.dcache.demand_miss_rate::cpu.data     0.149736                       # miss rate for demand accesses
951system.cpu.dcache.demand_miss_rate::total     0.149736                       # miss rate for demand accesses
952system.cpu.dcache.overall_miss_rate::cpu.data     0.149736                       # miss rate for overall accesses
953system.cpu.dcache.overall_miss_rate::total     0.149736                       # miss rate for overall accesses
954system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13223.046138                       # average ReadReq miss latency
955system.cpu.dcache.ReadReq_avg_miss_latency::total 13223.046138                       # average ReadReq miss latency
956system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35316.553585                       # average WriteReq miss latency
957system.cpu.dcache.WriteReq_avg_miss_latency::total 35316.553585                       # average WriteReq miss latency
958system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13365.727387                       # average LoadLockedReq miss latency
959system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13365.727387                       # average LoadLockedReq miss latency
960system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data        16000                       # average StoreCondReq miss latency
961system.cpu.dcache.StoreCondReq_avg_miss_latency::total        16000                       # average StoreCondReq miss latency
962system.cpu.dcache.demand_avg_miss_latency::cpu.data 30915.572325                       # average overall miss latency
963system.cpu.dcache.demand_avg_miss_latency::total 30915.572325                       # average overall miss latency
964system.cpu.dcache.overall_avg_miss_latency::cpu.data 30915.572325                       # average overall miss latency
965system.cpu.dcache.overall_avg_miss_latency::total 30915.572325                       # average overall miss latency
966system.cpu.dcache.blocked_cycles::no_mshrs        30983                       # number of cycles access was blocked
967system.cpu.dcache.blocked_cycles::no_targets        18747                       # number of cycles access was blocked
968system.cpu.dcache.blocked::no_mshrs              2620                       # number of cycles access was blocked
969system.cpu.dcache.blocked::no_targets             251                       # number of cycles access was blocked
970system.cpu.dcache.avg_blocked_cycles::no_mshrs    11.825573                       # average number of cycles each access was blocked
971system.cpu.dcache.avg_blocked_cycles::no_targets    74.689243                       # average number of cycles each access was blocked
972system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
973system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
974system.cpu.dcache.writebacks::writebacks       607588                       # number of writebacks
975system.cpu.dcache.writebacks::total            607588                       # number of writebacks
976system.cpu.dcache.ReadReq_mshr_hits::cpu.data       351544                       # number of ReadReq MSHR hits
977system.cpu.dcache.ReadReq_mshr_hits::total       351544                       # number of ReadReq MSHR hits
978system.cpu.dcache.WriteReq_mshr_hits::cpu.data      2714338                       # number of WriteReq MSHR hits
979system.cpu.dcache.WriteReq_mshr_hits::total      2714338                       # number of WriteReq MSHR hits
980system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data         1354                       # number of LoadLockedReq MSHR hits
981system.cpu.dcache.LoadLockedReq_mshr_hits::total         1354                       # number of LoadLockedReq MSHR hits
982system.cpu.dcache.demand_mshr_hits::cpu.data      3065882                       # number of demand (read+write) MSHR hits
983system.cpu.dcache.demand_mshr_hits::total      3065882                       # number of demand (read+write) MSHR hits
984system.cpu.dcache.overall_mshr_hits::cpu.data      3065882                       # number of overall MSHR hits
985system.cpu.dcache.overall_mshr_hits::total      3065882                       # number of overall MSHR hits
986system.cpu.dcache.ReadReq_mshr_misses::cpu.data       385586                       # number of ReadReq MSHR misses
987system.cpu.dcache.ReadReq_mshr_misses::total       385586                       # number of ReadReq MSHR misses
988system.cpu.dcache.WriteReq_mshr_misses::cpu.data       249022                       # number of WriteReq MSHR misses
989system.cpu.dcache.WriteReq_mshr_misses::total       249022                       # number of WriteReq MSHR misses
990system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data        12167                       # number of LoadLockedReq MSHR misses
991system.cpu.dcache.LoadLockedReq_mshr_misses::total        12167                       # number of LoadLockedReq MSHR misses
992system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data           12                       # number of StoreCondReq MSHR misses
993system.cpu.dcache.StoreCondReq_mshr_misses::total           12                       # number of StoreCondReq MSHR misses
994system.cpu.dcache.demand_mshr_misses::cpu.data       634608                       # number of demand (read+write) MSHR misses
995system.cpu.dcache.demand_mshr_misses::total       634608                       # number of demand (read+write) MSHR misses
996system.cpu.dcache.overall_mshr_misses::cpu.data       634608                       # number of overall MSHR misses
997system.cpu.dcache.overall_mshr_misses::total       634608                       # number of overall MSHR misses
998system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data   4803296500                       # number of ReadReq MSHR miss cycles
999system.cpu.dcache.ReadReq_mshr_miss_latency::total   4803296500                       # number of ReadReq MSHR miss cycles
1000system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data   8203666916                       # number of WriteReq MSHR miss cycles
1001system.cpu.dcache.WriteReq_mshr_miss_latency::total   8203666916                       # number of WriteReq MSHR miss cycles
1002system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data    141299500                       # number of LoadLockedReq MSHR miss cycles
1003system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total    141299500                       # number of LoadLockedReq MSHR miss cycles
1004system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data       168000                       # number of StoreCondReq MSHR miss cycles
1005system.cpu.dcache.StoreCondReq_mshr_miss_latency::total       168000                       # number of StoreCondReq MSHR miss cycles
1006system.cpu.dcache.demand_mshr_miss_latency::cpu.data  13006963416                       # number of demand (read+write) MSHR miss cycles
1007system.cpu.dcache.demand_mshr_miss_latency::total  13006963416                       # number of demand (read+write) MSHR miss cycles
1008system.cpu.dcache.overall_mshr_miss_latency::cpu.data  13006963416                       # number of overall MSHR miss cycles
1009system.cpu.dcache.overall_mshr_miss_latency::total  13006963416                       # number of overall MSHR miss cycles
1010system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182395564500                       # number of ReadReq MSHR uncacheable cycles
1011system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182395564500                       # number of ReadReq MSHR uncacheable cycles
1012system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data  36699724336                       # number of WriteReq MSHR uncacheable cycles
1013system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total  36699724336                       # number of WriteReq MSHR uncacheable cycles
1014system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 219095288836                       # number of overall MSHR uncacheable cycles
1015system.cpu.dcache.overall_mshr_uncacheable_latency::total 219095288836                       # number of overall MSHR uncacheable cycles
1016system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.026609                       # mshr miss rate for ReadReq accesses
1017system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.026609                       # mshr miss rate for ReadReq accesses
1018system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.024360                       # mshr miss rate for WriteReq accesses
1019system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.024360                       # mshr miss rate for WriteReq accesses
1020system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.047450                       # mshr miss rate for LoadLockedReq accesses
1021system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.047450                       # mshr miss rate for LoadLockedReq accesses
1022system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000048                       # mshr miss rate for StoreCondReq accesses
1023system.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000048                       # mshr miss rate for StoreCondReq accesses
1024system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.025679                       # mshr miss rate for demand accesses
1025system.cpu.dcache.demand_mshr_miss_rate::total     0.025679                       # mshr miss rate for demand accesses
1026system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.025679                       # mshr miss rate for overall accesses
1027system.cpu.dcache.overall_mshr_miss_rate::total     0.025679                       # mshr miss rate for overall accesses
1028system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12457.134076                       # average ReadReq mshr miss latency
1029system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12457.134076                       # average ReadReq mshr miss latency
1030system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32943.542803                       # average WriteReq mshr miss latency
1031system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32943.542803                       # average WriteReq mshr miss latency
1032system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11613.339361                       # average LoadLockedReq mshr miss latency
1033system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11613.339361                       # average LoadLockedReq mshr miss latency
1034system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data        14000                       # average StoreCondReq mshr miss latency
1035system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total        14000                       # average StoreCondReq mshr miss latency
1036system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20496.059640                       # average overall mshr miss latency
1037system.cpu.dcache.demand_avg_mshr_miss_latency::total 20496.059640                       # average overall mshr miss latency
1038system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20496.059640                       # average overall mshr miss latency
1039system.cpu.dcache.overall_avg_mshr_miss_latency::total 20496.059640                       # average overall mshr miss latency
1040system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
1041system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
1042system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
1043system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
1044system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
1045system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
1046system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
1047system.iocache.replacements                         0                       # number of replacements
1048system.iocache.tagsinuse                            0                       # Cycle average of tags in use
1049system.iocache.total_refs                           0                       # Total number of references to valid blocks.
1050system.iocache.sampled_refs                         0                       # Sample count of references to valid blocks.
1051system.iocache.avg_refs                           nan                       # Average number of references to valid blocks.
1052system.iocache.warmup_cycle                         0                       # Cycle when the warmup percentage was hit.
1053system.iocache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
1054system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1055system.iocache.blocked::no_mshrs                    0                       # number of cycles access was blocked
1056system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
1057system.iocache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1058system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1059system.iocache.fast_writes                          0                       # number of fast writes performed
1060system.iocache.cache_copies                         0                       # number of cache copies performed
1061system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1229535673761                       # number of ReadReq MSHR uncacheable cycles
1062system.iocache.ReadReq_mshr_uncacheable_latency::total 1229535673761                       # number of ReadReq MSHR uncacheable cycles
1063system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1229535673761                       # number of overall MSHR uncacheable cycles
1064system.iocache.overall_mshr_uncacheable_latency::total 1229535673761                       # number of overall MSHR uncacheable cycles
1065system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd          inf                       # average ReadReq mshr uncacheable latency
1066system.iocache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
1067system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd          inf                       # average overall mshr uncacheable latency
1068system.iocache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
1069system.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
1070system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
1071system.cpu.kern.inst.quiesce                    83046                       # number of quiesce instructions executed
1072
1073---------- End Simulation Statistics   ----------
1074