110513SAli.Saidi@ARM.comwarn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) 211957Sgabeblack@google.cominfo: kernel located at: /usr/local/google/home/gabeblack/gem5/dist/m5/system/binaries/vmlinux.aarch32.ll_20131205.0-gem5 38150SN/Awarn: Sockets disabled, not accepting vnc client connections 48150SN/Awarn: Sockets disabled, not accepting terminal connections 58150SN/Awarn: Sockets disabled, not accepting gdb connections 611570SCurtis.Dunham@arm.comwarn: ClockedObject: More than one power state change request encountered within the same simulation tick 711957Sgabeblack@google.cominfo: Using bootloader at address 0x10 811957Sgabeblack@google.cominfo: Using kernel entry physical address at 0x80008000 911957Sgabeblack@google.cominfo: Loading DTB file: /usr/local/google/home/gabeblack/gem5/dist/m5/system/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb at address 0x88000000 1010451Snilay@cs.wisc.eduwarn: Existing EnergyCtrl, but no enabled DVFSHandler found. 1111957Sgabeblack@google.cominfo: Entering event queue @ 0. Starting simulation... 1210513SAli.Saidi@ARM.comwarn: Not doing anything for miscreg ACTLR 1310513SAli.Saidi@ARM.comwarn: Not doing anything for write of miscreg ACTLR 148150SN/Awarn: The clidr register always reports 0 caches. 158470SN/Awarn: clidr LoUIS field of 0b001 to match current ARM implementations. 168150SN/Awarn: The csselr register isn't implemented. 1710513SAli.Saidi@ARM.comwarn: instruction 'mcr dccmvau' unimplemented 1810513SAli.Saidi@ARM.comwarn: instruction 'mcr icimvau' unimplemented 198528SN/Awarn: instruction 'mcr bpiallis' unimplemented 208528SN/Awarn: instruction 'mcr icialluis' unimplemented 218150SN/Awarn: instruction 'mcr dccimvac' unimplemented 2210513SAli.Saidi@ARM.comwarn: Tried to read RealView I/O at offset 0x60 that doesn't exist 2310513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 2410513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 2510513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 2610513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 2710513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 2810513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 2910513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 3010513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 3110513SAli.Saidi@ARM.comwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 3211957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3311957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3411957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3511957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3611957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3711957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3811957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 3911957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4011957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4111957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4210513SAli.Saidi@ARM.comwarn: CP14 unimplemented crn[1], opc1[0], crm[1], opc2[4] 4311957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4411957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4511957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4611957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4711957Sgabeblack@google.cominfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 4810513SAli.Saidi@ARM.comwarn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] 4910513SAli.Saidi@ARM.comwarn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] 5010513SAli.Saidi@ARM.comwarn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] 5110513SAli.Saidi@ARM.comwarn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4] 5210513SAli.Saidi@ARM.comwarn: CP14 unimplemented crn[5], opc1[4], crm[0], opc2[0] 5310513SAli.Saidi@ARM.comwarn: Returning zero for read from miscreg pmcr 5410513SAli.Saidi@ARM.comwarn: Ignoring write to miscreg pmcntenclr 5510513SAli.Saidi@ARM.comwarn: Ignoring write to miscreg pmintenclr 5610513SAli.Saidi@ARM.comwarn: Ignoring write to miscreg pmovsr 5710513SAli.Saidi@ARM.comwarn: Ignoring write to miscreg pmcr 5811957Sgabeblack@google.comwarn: CP14 unimplemented crn[5], opc1[4], crm[4], opc2[5] 5910798Ssteve.reinhardt@amd.comwarn: instruction 'mcr dcisw' unimplemented 6010513SAli.Saidi@ARM.comwarn: instruction 'mcr bpiall' unimplemented 61