stats.txt revision 11680:b4d943429dc6
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  1.865012                       # Number of seconds simulated
4sim_ticks                                1865011607500                       # Number of ticks simulated
5final_tick                               1865011607500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 117207                       # Simulator instruction rate (inst/s)
8host_op_rate                                   117207                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                             4126745503                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 335896                       # Number of bytes of host memory used
11host_seconds                                   451.93                       # Real time elapsed on the host
12sim_insts                                    52969539                       # Number of instructions simulated
13sim_ops                                      52969539                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
17system.physmem.bytes_read::cpu.inst            962688                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.data          24879872                       # Number of bytes read from this memory
19system.physmem.bytes_read::tsunami.ide            960                       # Number of bytes read from this memory
20system.physmem.bytes_read::total             25843520                       # Number of bytes read from this memory
21system.physmem.bytes_inst_read::cpu.inst       962688                       # Number of instructions bytes read from this memory
22system.physmem.bytes_inst_read::total          962688                       # Number of instructions bytes read from this memory
23system.physmem.bytes_written::writebacks      7514368                       # Number of bytes written to this memory
24system.physmem.bytes_written::total           7514368                       # Number of bytes written to this memory
25system.physmem.num_reads::cpu.inst              15042                       # Number of read requests responded to by this memory
26system.physmem.num_reads::cpu.data             388748                       # Number of read requests responded to by this memory
27system.physmem.num_reads::tsunami.ide              15                       # Number of read requests responded to by this memory
28system.physmem.num_reads::total                403805                       # Number of read requests responded to by this memory
29system.physmem.num_writes::writebacks          117412                       # Number of write requests responded to by this memory
30system.physmem.num_writes::total               117412                       # Number of write requests responded to by this memory
31system.physmem.bw_read::cpu.inst               516183                       # Total read bandwidth from this memory (bytes/s)
32system.physmem.bw_read::cpu.data             13340331                       # Total read bandwidth from this memory (bytes/s)
33system.physmem.bw_read::tsunami.ide               515                       # Total read bandwidth from this memory (bytes/s)
34system.physmem.bw_read::total                13857029                       # Total read bandwidth from this memory (bytes/s)
35system.physmem.bw_inst_read::cpu.inst          516183                       # Instruction read bandwidth from this memory (bytes/s)
36system.physmem.bw_inst_read::total             516183                       # Instruction read bandwidth from this memory (bytes/s)
37system.physmem.bw_write::writebacks           4029127                       # Write bandwidth from this memory (bytes/s)
38system.physmem.bw_write::total                4029127                       # Write bandwidth from this memory (bytes/s)
39system.physmem.bw_total::writebacks           4029127                       # Total bandwidth to/from this memory (bytes/s)
40system.physmem.bw_total::cpu.inst              516183                       # Total bandwidth to/from this memory (bytes/s)
41system.physmem.bw_total::cpu.data            13340331                       # Total bandwidth to/from this memory (bytes/s)
42system.physmem.bw_total::tsunami.ide              515                       # Total bandwidth to/from this memory (bytes/s)
43system.physmem.bw_total::total               17886156                       # Total bandwidth to/from this memory (bytes/s)
44system.physmem.readReqs                        403805                       # Number of read requests accepted
45system.physmem.writeReqs                       117412                       # Number of write requests accepted
46system.physmem.readBursts                      403805                       # Number of DRAM read bursts, including those serviced by the write queue
47system.physmem.writeBursts                     117412                       # Number of DRAM write bursts, including those merged in the write queue
48system.physmem.bytesReadDRAM                 25836672                       # Total number of bytes read from DRAM
49system.physmem.bytesReadWrQ                      6848                       # Total number of bytes read from write queue
50system.physmem.bytesWritten                   7513280                       # Total number of bytes written to DRAM
51system.physmem.bytesReadSys                  25843520                       # Total read bytes from the system interface side
52system.physmem.bytesWrittenSys                7514368                       # Total written bytes from the system interface side
53system.physmem.servicedByWrQ                      107                       # Number of DRAM read bursts serviced by the write queue
54system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
55system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
56system.physmem.perBankRdBursts::0               25445                       # Per bank write bursts
57system.physmem.perBankRdBursts::1               25617                       # Per bank write bursts
58system.physmem.perBankRdBursts::2               25496                       # Per bank write bursts
59system.physmem.perBankRdBursts::3               25620                       # Per bank write bursts
60system.physmem.perBankRdBursts::4               25117                       # Per bank write bursts
61system.physmem.perBankRdBursts::5               25178                       # Per bank write bursts
62system.physmem.perBankRdBursts::6               24740                       # Per bank write bursts
63system.physmem.perBankRdBursts::7               24558                       # Per bank write bursts
64system.physmem.perBankRdBursts::8               25032                       # Per bank write bursts
65system.physmem.perBankRdBursts::9               25302                       # Per bank write bursts
66system.physmem.perBankRdBursts::10              25290                       # Per bank write bursts
67system.physmem.perBankRdBursts::11              25006                       # Per bank write bursts
68system.physmem.perBankRdBursts::12              24377                       # Per bank write bursts
69system.physmem.perBankRdBursts::13              25425                       # Per bank write bursts
70system.physmem.perBankRdBursts::14              25800                       # Per bank write bursts
71system.physmem.perBankRdBursts::15              25695                       # Per bank write bursts
72system.physmem.perBankWrBursts::0                7802                       # Per bank write bursts
73system.physmem.perBankWrBursts::1                7592                       # Per bank write bursts
74system.physmem.perBankWrBursts::2                7774                       # Per bank write bursts
75system.physmem.perBankWrBursts::3                7602                       # Per bank write bursts
76system.physmem.perBankWrBursts::4                7239                       # Per bank write bursts
77system.physmem.perBankWrBursts::5                7182                       # Per bank write bursts
78system.physmem.perBankWrBursts::6                6741                       # Per bank write bursts
79system.physmem.perBankWrBursts::7                6416                       # Per bank write bursts
80system.physmem.perBankWrBursts::8                7149                       # Per bank write bursts
81system.physmem.perBankWrBursts::9                6926                       # Per bank write bursts
82system.physmem.perBankWrBursts::10               7200                       # Per bank write bursts
83system.physmem.perBankWrBursts::11               7003                       # Per bank write bursts
84system.physmem.perBankWrBursts::12               6957                       # Per bank write bursts
85system.physmem.perBankWrBursts::13               7880                       # Per bank write bursts
86system.physmem.perBankWrBursts::14               8017                       # Per bank write bursts
87system.physmem.perBankWrBursts::15               7915                       # Per bank write bursts
88system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
89system.physmem.numWrRetry                          50                       # Number of times write queue was full causing retry
90system.physmem.totGap                    1865006319500                       # Total gap between requests
91system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
93system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
94system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
95system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
96system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
97system.physmem.readPktSize::6                  403805                       # Read request sizes (log2)
98system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
100system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
101system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
102system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
103system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
104system.physmem.writePktSize::6                 117412                       # Write request sizes (log2)
105system.physmem.rdQLenPdf::0                    314207                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::1                     36490                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::2                     28744                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::3                     24151                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::4                        88                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::5                         9                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
137system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::15                     1450                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::16                     2607                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::17                     3214                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::18                     4203                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::19                     5585                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::20                     6297                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::21                     7150                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::22                     8264                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::23                     6799                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::24                     7310                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::25                     7943                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::26                     7596                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::27                     6918                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::28                     6963                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::29                     6888                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::30                     7091                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::31                     5971                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::32                     6192                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::33                      746                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::34                      476                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::35                      330                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::36                      325                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::37                      284                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::38                      301                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::39                      287                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::40                      278                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::41                      308                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::42                      333                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::43                      376                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::44                      400                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::45                      320                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::46                      341                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::47                      298                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::48                      276                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::49                      305                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::50                      280                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::51                      188                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::52                      230                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::53                      218                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::54                      268                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::55                      210                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::56                      305                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::57                      166                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::58                      175                       # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::59                      312                       # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::60                      254                       # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::61                      168                       # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::62                       95                       # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::63                      103                       # What write queue length does an incoming req see
201system.physmem.bytesPerActivate::samples        61234                       # Bytes accessed per row activation
202system.physmem.bytesPerActivate::mean      544.625012                       # Bytes accessed per row activation
203system.physmem.bytesPerActivate::gmean     334.721385                       # Bytes accessed per row activation
204system.physmem.bytesPerActivate::stdev     417.137572                       # Bytes accessed per row activation
205system.physmem.bytesPerActivate::0-127          13321     21.75%     21.75% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::128-255        10685     17.45%     39.20% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::256-383         4509      7.36%     46.57% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::384-511         2718      4.44%     51.01% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::512-639         2169      3.54%     54.55% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::640-767         1832      2.99%     57.54% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::768-895         1887      3.08%     60.62% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::896-1023         1551      2.53%     63.15% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::1024-1151        22562     36.85%    100.00% # Bytes accessed per row activation
214system.physmem.bytesPerActivate::total          61234                       # Bytes accessed per row activation
215system.physmem.rdPerTurnAround::samples          5157                       # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::mean        78.280396                       # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::stdev     2939.585639                       # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::0-8191           5154     99.94%     99.94% # Reads before turning the bus around for writes
219system.physmem.rdPerTurnAround::40960-49151            1      0.02%     99.96% # Reads before turning the bus around for writes
220system.physmem.rdPerTurnAround::57344-65535            1      0.02%     99.98% # Reads before turning the bus around for writes
221system.physmem.rdPerTurnAround::196608-204799            1      0.02%    100.00% # Reads before turning the bus around for writes
222system.physmem.rdPerTurnAround::total            5157                       # Reads before turning the bus around for writes
223system.physmem.wrPerTurnAround::samples          5157                       # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::mean        22.764204                       # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::gmean       18.942160                       # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::stdev       24.363230                       # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::16-23            4631     89.80%     89.80% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::24-31              32      0.62%     90.42% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::32-39             183      3.55%     93.97% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::40-47               6      0.12%     94.09% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::48-55               4      0.08%     94.16% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::56-63               9      0.17%     94.34% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::64-71               9      0.17%     94.51% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::72-79               4      0.08%     94.59% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::80-87              32      0.62%     95.21% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::88-95               5      0.10%     95.31% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::96-103            155      3.01%     98.31% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::104-111            14      0.27%     98.58% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::112-119             9      0.17%     98.76% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::120-127             2      0.04%     98.80% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::128-135             9      0.17%     98.97% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::136-143             4      0.08%     99.05% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::152-159             1      0.02%     99.07% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::160-167             2      0.04%     99.11% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::168-175             8      0.16%     99.26% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::176-183             6      0.12%     99.38% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::184-191            10      0.19%     99.57% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::192-199            10      0.19%     99.77% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::200-207             1      0.02%     99.79% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::208-215             1      0.02%     99.81% # Writes before turning the bus around for reads
251system.physmem.wrPerTurnAround::216-223             4      0.08%     99.88% # Writes before turning the bus around for reads
252system.physmem.wrPerTurnAround::224-231             2      0.04%     99.92% # Writes before turning the bus around for reads
253system.physmem.wrPerTurnAround::248-255             1      0.02%     99.94% # Writes before turning the bus around for reads
254system.physmem.wrPerTurnAround::256-263             1      0.02%     99.96% # Writes before turning the bus around for reads
255system.physmem.wrPerTurnAround::264-271             2      0.04%    100.00% # Writes before turning the bus around for reads
256system.physmem.wrPerTurnAround::total            5157                       # Writes before turning the bus around for reads
257system.physmem.totQLat                     7801574500                       # Total ticks spent queuing
258system.physmem.totMemAccLat               15370912000                       # Total ticks spent from burst creation until serviced by the DRAM
259system.physmem.totBusLat                   2018490000                       # Total ticks spent in databus transfers
260system.physmem.avgQLat                       19325.27                       # Average queueing delay per DRAM burst
261system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
262system.physmem.avgMemAccLat                  38075.27                       # Average memory access latency per DRAM burst
263system.physmem.avgRdBW                          13.85                       # Average DRAM read bandwidth in MiByte/s
264system.physmem.avgWrBW                           4.03                       # Average achieved write bandwidth in MiByte/s
265system.physmem.avgRdBWSys                       13.86                       # Average system read bandwidth in MiByte/s
266system.physmem.avgWrBWSys                        4.03                       # Average system write bandwidth in MiByte/s
267system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
268system.physmem.busUtil                           0.14                       # Data bus utilization in percentage
269system.physmem.busUtilRead                       0.11                       # Data bus utilization in percentage for reads
270system.physmem.busUtilWrite                      0.03                       # Data bus utilization in percentage for writes
271system.physmem.avgRdQLen                         1.96                       # Average read queue length when enqueuing
272system.physmem.avgWrQLen                        25.64                       # Average write queue length when enqueuing
273system.physmem.readRowHits                     364428                       # Number of row buffer hits during reads
274system.physmem.writeRowHits                     95430                       # Number of row buffer hits during writes
275system.physmem.readRowHitRate                   90.27                       # Row buffer hit rate for reads
276system.physmem.writeRowHitRate                  81.28                       # Row buffer hit rate for writes
277system.physmem.avgGap                      3578176.31                       # Average gap between requests
278system.physmem.pageHitRate                      88.25                       # Row buffer hit rate, read and write combined
279system.physmem_0.actEnergy                  214821180                       # Energy for activate commands per rank (pJ)
280system.physmem_0.preEnergy                  114180165                       # Energy for precharge commands per rank (pJ)
281system.physmem_0.readEnergy                1440644940                       # Energy for read commands per rank (pJ)
282system.physmem_0.writeEnergy                304576560                       # Energy for write commands per rank (pJ)
283system.physmem_0.refreshEnergy           3637439520.000001                       # Energy for refresh commands per rank (pJ)
284system.physmem_0.actBackEnergy             4203799590                       # Energy for active background per rank (pJ)
285system.physmem_0.preBackEnergy              238276320                       # Energy for precharge background per rank (pJ)
286system.physmem_0.actPowerDownEnergy        7970182890                       # Energy for active power-down per rank (pJ)
287system.physmem_0.prePowerDownEnergy        4260887040                       # Energy for precharge power-down per rank (pJ)
288system.physmem_0.selfRefreshEnergy       438967517640                       # Energy for self refresh per rank (pJ)
289system.physmem_0.totalEnergy             461353182075                       # Total energy per rank (pJ)
290system.physmem_0.averagePower              247.372821                       # Core power per rank (mW)
291system.physmem_0.totalIdleTime           1855132089750                       # Total Idle time Per DRAM Rank
292system.physmem_0.memoryStateTime::IDLE      377139000                       # Time in different power states
293system.physmem_0.memoryStateTime::REF      1545232000                       # Time in different power states
294system.physmem_0.memoryStateTime::SREF   1826595828250                       # Time in different power states
295system.physmem_0.memoryStateTime::PRE_PDN  11096155750                       # Time in different power states
296system.physmem_0.memoryStateTime::ACT      7918821750                       # Time in different power states
297system.physmem_0.memoryStateTime::ACT_PDN  17478430750                       # Time in different power states
298system.physmem_1.actEnergy                  222396720                       # Energy for activate commands per rank (pJ)
299system.physmem_1.preEnergy                  118202865                       # Energy for precharge commands per rank (pJ)
300system.physmem_1.readEnergy                1441758780                       # Energy for read commands per rank (pJ)
301system.physmem_1.writeEnergy                308225340                       # Energy for write commands per rank (pJ)
302system.physmem_1.refreshEnergy           3641127360.000001                       # Energy for refresh commands per rank (pJ)
303system.physmem_1.actBackEnergy             4165097730                       # Energy for active background per rank (pJ)
304system.physmem_1.preBackEnergy              227687040                       # Energy for precharge background per rank (pJ)
305system.physmem_1.actPowerDownEnergy        8135120370                       # Energy for active power-down per rank (pJ)
306system.physmem_1.prePowerDownEnergy        4246672320                       # Energy for precharge power-down per rank (pJ)
307system.physmem_1.selfRefreshEnergy       438904577085                       # Energy for self refresh per rank (pJ)
308system.physmem_1.totalEnergy             461412058890                       # Total energy per rank (pJ)
309system.physmem_1.averagePower              247.404390                       # Core power per rank (mW)
310system.physmem_1.totalIdleTime           1855277049250                       # Total Idle time Per DRAM Rank
311system.physmem_1.memoryStateTime::IDLE      349511250                       # Time in different power states
312system.physmem_1.memoryStateTime::REF      1546624000                       # Time in different power states
313system.physmem_1.memoryStateTime::SREF   1826382821500                       # Time in different power states
314system.physmem_1.memoryStateTime::PRE_PDN  11059060000                       # Time in different power states
315system.physmem_1.memoryStateTime::ACT      7833171250                       # Time in different power states
316system.physmem_1.memoryStateTime::ACT_PDN  17840419500                       # Time in different power states
317system.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
318system.bridge.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
319system.cpu.branchPred.lookups                19540652                       # Number of BP lookups
320system.cpu.branchPred.condPredicted          16609155                       # Number of conditional branches predicted
321system.cpu.branchPred.condIncorrect            593501                       # Number of conditional branches incorrect
322system.cpu.branchPred.BTBLookups             12781935                       # Number of BTB lookups
323system.cpu.branchPred.BTBHits                 5419166                       # Number of BTB hits
324system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
325system.cpu.branchPred.BTBHitPct             42.397071                       # BTB Hit Percentage
326system.cpu.branchPred.usedRAS                 1123794                       # Number of times the RAS was used to get a target.
327system.cpu.branchPred.RASInCorrect              42287                       # Number of incorrect RAS predictions.
328system.cpu.branchPred.indirectLookups         6265125                       # Number of indirect predictor lookups.
329system.cpu.branchPred.indirectHits             563559                       # Number of indirect target hits.
330system.cpu.branchPred.indirectMisses          5701566                       # Number of indirect misses.
331system.cpu.branchPredindirectMispredicted       264926                       # Number of mispredicted indirect branches.
332system.cpu_clk_domain.clock                       500                       # Clock period in ticks
333system.cpu.dtb.fetch_hits                           0                       # ITB hits
334system.cpu.dtb.fetch_misses                         0                       # ITB misses
335system.cpu.dtb.fetch_acv                            0                       # ITB acv
336system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
337system.cpu.dtb.read_hits                     11133148                       # DTB read hits
338system.cpu.dtb.read_misses                      49550                       # DTB read misses
339system.cpu.dtb.read_acv                           604                       # DTB read access violations
340system.cpu.dtb.read_accesses                   995639                       # DTB read accesses
341system.cpu.dtb.write_hits                     6779390                       # DTB write hits
342system.cpu.dtb.write_misses                     12217                       # DTB write misses
343system.cpu.dtb.write_acv                          419                       # DTB write access violations
344system.cpu.dtb.write_accesses                  345330                       # DTB write accesses
345system.cpu.dtb.data_hits                     17912538                       # DTB hits
346system.cpu.dtb.data_misses                      61767                       # DTB misses
347system.cpu.dtb.data_acv                          1023                       # DTB access violations
348system.cpu.dtb.data_accesses                  1340969                       # DTB accesses
349system.cpu.itb.fetch_hits                     1814760                       # ITB hits
350system.cpu.itb.fetch_misses                     10379                       # ITB misses
351system.cpu.itb.fetch_acv                          753                       # ITB acv
352system.cpu.itb.fetch_accesses                 1825139                       # ITB accesses
353system.cpu.itb.read_hits                            0                       # DTB read hits
354system.cpu.itb.read_misses                          0                       # DTB read misses
355system.cpu.itb.read_acv                             0                       # DTB read access violations
356system.cpu.itb.read_accesses                        0                       # DTB read accesses
357system.cpu.itb.write_hits                           0                       # DTB write hits
358system.cpu.itb.write_misses                         0                       # DTB write misses
359system.cpu.itb.write_acv                            0                       # DTB write access violations
360system.cpu.itb.write_accesses                       0                       # DTB write accesses
361system.cpu.itb.data_hits                            0                       # DTB hits
362system.cpu.itb.data_misses                          0                       # DTB misses
363system.cpu.itb.data_acv                             0                       # DTB access violations
364system.cpu.itb.data_accesses                        0                       # DTB accesses
365system.cpu.numPwrStateTransitions               12878                       # Number of power state transitions
366system.cpu.pwrStateClkGateDist::samples          6439                       # Distribution of time spent in the clock gated state
367system.cpu.pwrStateClkGateDist::mean     279577818.217114                       # Distribution of time spent in the clock gated state
368system.cpu.pwrStateClkGateDist::stdev    438970116.286468                       # Distribution of time spent in the clock gated state
369system.cpu.pwrStateClkGateDist::1000-5e+10         6439    100.00%    100.00% # Distribution of time spent in the clock gated state
370system.cpu.pwrStateClkGateDist::min_value        62000                       # Distribution of time spent in the clock gated state
371system.cpu.pwrStateClkGateDist::max_value   2000000000                       # Distribution of time spent in the clock gated state
372system.cpu.pwrStateClkGateDist::total            6439                       # Distribution of time spent in the clock gated state
373system.cpu.pwrStateResidencyTicks::ON     64810036000                       # Cumulative time (in ticks) in various power states
374system.cpu.pwrStateResidencyTicks::CLK_GATED 1800201571500                       # Cumulative time (in ticks) in various power states
375system.cpu.numCycles                        129626512                       # number of cpu cycles simulated
376system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
377system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
378system.cpu.fetch.icacheStallCycles           30190363                       # Number of cycles fetch is stalled on an Icache miss
379system.cpu.fetch.Insts                       85695972                       # Number of instructions fetch has processed
380system.cpu.fetch.Branches                    19540652                       # Number of branches that fetch encountered
381system.cpu.fetch.predictedBranches            7106519                       # Number of branches that fetch has predicted taken
382system.cpu.fetch.Cycles                      91835709                       # Number of cycles fetch has run and was not squashing or blocked
383system.cpu.fetch.SquashCycles                 1682318                       # Number of cycles fetch has spent squashing
384system.cpu.fetch.TlbCycles                         61                       # Number of cycles fetch has spent waiting for tlb
385system.cpu.fetch.MiscStallCycles                29737                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
386system.cpu.fetch.PendingTrapStallCycles        207098                       # Number of stall cycles due to pending traps
387system.cpu.fetch.PendingQuiesceStallCycles       428060                       # Number of stall cycles due to pending quiesce instructions
388system.cpu.fetch.IcacheWaitRetryStallCycles          576                       # Number of stall cycles due to full MSHR
389system.cpu.fetch.CacheLines                   9928105                       # Number of cache lines fetched
390system.cpu.fetch.IcacheSquashes                408572                       # Number of outstanding Icache misses that were squashed
391system.cpu.fetch.ItlbSquashes                       1                       # Number of outstanding ITLB misses that were squashed
392system.cpu.fetch.rateDist::samples          123532763                       # Number of instructions fetched each cycle (Total)
393system.cpu.fetch.rateDist::mean              0.693710                       # Number of instructions fetched each cycle (Total)
394system.cpu.fetch.rateDist::stdev             2.023135                       # Number of instructions fetched each cycle (Total)
395system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
396system.cpu.fetch.rateDist::0                107696719     87.18%     87.18% # Number of instructions fetched each cycle (Total)
397system.cpu.fetch.rateDist::1                  1032377      0.84%     88.02% # Number of instructions fetched each cycle (Total)
398system.cpu.fetch.rateDist::2                  2107068      1.71%     89.72% # Number of instructions fetched each cycle (Total)
399system.cpu.fetch.rateDist::3                   968796      0.78%     90.51% # Number of instructions fetched each cycle (Total)
400system.cpu.fetch.rateDist::4                  2908740      2.35%     92.86% # Number of instructions fetched each cycle (Total)
401system.cpu.fetch.rateDist::5                   664008      0.54%     93.40% # Number of instructions fetched each cycle (Total)
402system.cpu.fetch.rateDist::6                   809572      0.66%     94.05% # Number of instructions fetched each cycle (Total)
403system.cpu.fetch.rateDist::7                  1033225      0.84%     94.89% # Number of instructions fetched each cycle (Total)
404system.cpu.fetch.rateDist::8                  6312258      5.11%    100.00% # Number of instructions fetched each cycle (Total)
405system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
406system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
407system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
408system.cpu.fetch.rateDist::total            123532763                       # Number of instructions fetched each cycle (Total)
409system.cpu.fetch.branchRate                  0.150746                       # Number of branch fetches per cycle
410system.cpu.fetch.rate                        0.661099                       # Number of inst fetches per cycle
411system.cpu.decode.IdleCycles                 24222797                       # Number of cycles decode is idle
412system.cpu.decode.BlockedCycles              86210181                       # Number of cycles decode is blocked
413system.cpu.decode.RunCycles                  10254650                       # Number of cycles decode is running
414system.cpu.decode.UnblockCycles               2038697                       # Number of cycles decode is unblocking
415system.cpu.decode.SquashCycles                 806437                       # Number of cycles decode is squashing
416system.cpu.decode.BranchResolved               738100                       # Number of times decode resolved a branch
417system.cpu.decode.BranchMispred                 35530                       # Number of times decode detected a branch misprediction
418system.cpu.decode.DecodedInsts               74041720                       # Number of instructions handled by decode
419system.cpu.decode.SquashedInsts                113425                       # Number of squashed instructions handled by decode
420system.cpu.rename.SquashCycles                 806437                       # Number of cycles rename is squashing
421system.cpu.rename.IdleCycles                 25231796                       # Number of cycles rename is idle
422system.cpu.rename.BlockCycles                56630169                       # Number of cycles rename is blocking
423system.cpu.rename.serializeStallCycles       20045874                       # count of cycles rename stalled for serializing inst
424system.cpu.rename.RunCycles                  11215615                       # Number of cycles rename is running
425system.cpu.rename.UnblockCycles               9602870                       # Number of cycles rename is unblocking
426system.cpu.rename.RenamedInsts               71021126                       # Number of instructions processed by rename
427system.cpu.rename.ROBFullEvents                199714                       # Number of times rename has blocked due to ROB full
428system.cpu.rename.IQFullEvents                2114917                       # Number of times rename has blocked due to IQ full
429system.cpu.rename.LQFullEvents                 266619                       # Number of times rename has blocked due to LQ full
430system.cpu.rename.SQFullEvents                5298821                       # Number of times rename has blocked due to SQ full
431system.cpu.rename.RenamedOperands            47846131                       # Number of destination operands rename has renamed
432system.cpu.rename.RenameLookups              85558708                       # Number of register rename lookups that rename has made
433system.cpu.rename.int_rename_lookups         85377795                       # Number of integer rename lookups
434system.cpu.rename.fp_rename_lookups            168460                       # Number of floating rename lookups
435system.cpu.rename.CommittedMaps              38170817                       # Number of HB maps that are committed
436system.cpu.rename.UndoneMaps                  9675306                       # Number of HB maps that are undone due to squashing
437system.cpu.rename.serializingInsts            1730146                       # count of serializing insts renamed
438system.cpu.rename.tempSerializingInsts         277278                       # count of temporary serializing insts renamed
439system.cpu.rename.skidInsts                  13907871                       # count of insts added to the skid buffer
440system.cpu.memDep0.insertedLoads             11664536                       # Number of loads inserted to the mem dependence unit.
441system.cpu.memDep0.insertedStores             7226725                       # Number of stores inserted to the mem dependence unit.
442system.cpu.memDep0.conflictingLoads           1727084                       # Number of conflicting loads.
443system.cpu.memDep0.conflictingStores          1123210                       # Number of conflicting stores.
444system.cpu.iq.iqInstsAdded                   62712842                       # Number of instructions added to the IQ (excludes non-spec)
445system.cpu.iq.iqNonSpecInstsAdded             2208202                       # Number of non-speculative instructions added to the IQ
446system.cpu.iq.iqInstsIssued                  60540114                       # Number of instructions issued
447system.cpu.iq.iqSquashedInstsIssued             93631                       # Number of squashed instructions issued
448system.cpu.iq.iqSquashedInstsExamined        11951500                       # Number of squashed instructions iterated over during squash; mainly for profiling
449system.cpu.iq.iqSquashedOperandsExamined      5299174                       # Number of squashed operands that are examined and possibly removed from graph
450system.cpu.iq.iqSquashedNonSpecRemoved        1546957                       # Number of squashed non-spec instructions that were removed
451system.cpu.iq.issued_per_cycle::samples     123532763                       # Number of insts issued each cycle
452system.cpu.iq.issued_per_cycle::mean         0.490073                       # Number of insts issued each cycle
453system.cpu.iq.issued_per_cycle::stdev        1.235792                       # Number of insts issued each cycle
454system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
455system.cpu.iq.issued_per_cycle::0            98992964     80.13%     80.13% # Number of insts issued each cycle
456system.cpu.iq.issued_per_cycle::1            10407106      8.42%     88.56% # Number of insts issued each cycle
457system.cpu.iq.issued_per_cycle::2             4428528      3.58%     92.14% # Number of insts issued each cycle
458system.cpu.iq.issued_per_cycle::3             3186499      2.58%     94.72% # Number of insts issued each cycle
459system.cpu.iq.issued_per_cycle::4             3245157      2.63%     97.35% # Number of insts issued each cycle
460system.cpu.iq.issued_per_cycle::5             1605158      1.30%     98.65% # Number of insts issued each cycle
461system.cpu.iq.issued_per_cycle::6             1098083      0.89%     99.54% # Number of insts issued each cycle
462system.cpu.iq.issued_per_cycle::7              432605      0.35%     99.89% # Number of insts issued each cycle
463system.cpu.iq.issued_per_cycle::8              136663      0.11%    100.00% # Number of insts issued each cycle
464system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
465system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
466system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
467system.cpu.iq.issued_per_cycle::total       123532763                       # Number of insts issued each cycle
468system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
469system.cpu.iq.fu_full::IntAlu                  207032     16.67%     16.67% # attempts to use FU when none available
470system.cpu.iq.fu_full::IntMult                      1      0.00%     16.67% # attempts to use FU when none available
471system.cpu.iq.fu_full::IntDiv                       0      0.00%     16.67% # attempts to use FU when none available
472system.cpu.iq.fu_full::FloatAdd                     0      0.00%     16.67% # attempts to use FU when none available
473system.cpu.iq.fu_full::FloatCmp                     0      0.00%     16.67% # attempts to use FU when none available
474system.cpu.iq.fu_full::FloatCvt                     0      0.00%     16.67% # attempts to use FU when none available
475system.cpu.iq.fu_full::FloatMult                    0      0.00%     16.67% # attempts to use FU when none available
476system.cpu.iq.fu_full::FloatDiv                     0      0.00%     16.67% # attempts to use FU when none available
477system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     16.67% # attempts to use FU when none available
478system.cpu.iq.fu_full::SimdAdd                      0      0.00%     16.67% # attempts to use FU when none available
479system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     16.67% # attempts to use FU when none available
480system.cpu.iq.fu_full::SimdAlu                      0      0.00%     16.67% # attempts to use FU when none available
481system.cpu.iq.fu_full::SimdCmp                      0      0.00%     16.67% # attempts to use FU when none available
482system.cpu.iq.fu_full::SimdCvt                      0      0.00%     16.67% # attempts to use FU when none available
483system.cpu.iq.fu_full::SimdMisc                     0      0.00%     16.67% # attempts to use FU when none available
484system.cpu.iq.fu_full::SimdMult                     0      0.00%     16.67% # attempts to use FU when none available
485system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     16.67% # attempts to use FU when none available
486system.cpu.iq.fu_full::SimdShift                    0      0.00%     16.67% # attempts to use FU when none available
487system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     16.67% # attempts to use FU when none available
488system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     16.67% # attempts to use FU when none available
489system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     16.67% # attempts to use FU when none available
490system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     16.67% # attempts to use FU when none available
491system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     16.67% # attempts to use FU when none available
492system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     16.67% # attempts to use FU when none available
493system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     16.67% # attempts to use FU when none available
494system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     16.67% # attempts to use FU when none available
495system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     16.67% # attempts to use FU when none available
496system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     16.67% # attempts to use FU when none available
497system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     16.67% # attempts to use FU when none available
498system.cpu.iq.fu_full::MemRead                 637905     51.36%     68.03% # attempts to use FU when none available
499system.cpu.iq.fu_full::MemWrite                397118     31.97%    100.00% # attempts to use FU when none available
500system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
501system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
502system.cpu.iq.FU_type_0::No_OpClass              7276      0.01%      0.01% # Type of FU issued
503system.cpu.iq.FU_type_0::IntAlu              40915146     67.58%     67.60% # Type of FU issued
504system.cpu.iq.FU_type_0::IntMult                62152      0.10%     67.70% # Type of FU issued
505system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.70% # Type of FU issued
506system.cpu.iq.FU_type_0::FloatAdd               38560      0.06%     67.76% # Type of FU issued
507system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.76% # Type of FU issued
508system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.76% # Type of FU issued
509system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.76% # Type of FU issued
510system.cpu.iq.FU_type_0::FloatDiv                3636      0.01%     67.77% # Type of FU issued
511system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.77% # Type of FU issued
512system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.77% # Type of FU issued
513system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.77% # Type of FU issued
514system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.77% # Type of FU issued
515system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.77% # Type of FU issued
516system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.77% # Type of FU issued
517system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.77% # Type of FU issued
518system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.77% # Type of FU issued
519system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.77% # Type of FU issued
520system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.77% # Type of FU issued
521system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.77% # Type of FU issued
522system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.77% # Type of FU issued
523system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.77% # Type of FU issued
524system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.77% # Type of FU issued
525system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.77% # Type of FU issued
526system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.77% # Type of FU issued
527system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.77% # Type of FU issued
528system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     67.77% # Type of FU issued
529system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.77% # Type of FU issued
530system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.77% # Type of FU issued
531system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.77% # Type of FU issued
532system.cpu.iq.FU_type_0::MemRead             11677570     19.29%     87.06% # Type of FU issued
533system.cpu.iq.FU_type_0::MemWrite             6886648     11.38%     98.43% # Type of FU issued
534system.cpu.iq.FU_type_0::IprAccess             949126      1.57%    100.00% # Type of FU issued
535system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
536system.cpu.iq.FU_type_0::total               60540114                       # Type of FU issued
537system.cpu.iq.rate                           0.467035                       # Inst issue rate
538system.cpu.iq.fu_busy_cnt                     1242056                       # FU busy when requested
539system.cpu.iq.fu_busy_rate                   0.020516                       # FU busy rate (busy events/executed inst)
540system.cpu.iq.int_inst_queue_reads          245211443                       # Number of integer instruction queue reads
541system.cpu.iq.int_inst_queue_writes          76534751                       # Number of integer instruction queue writes
542system.cpu.iq.int_inst_queue_wakeup_accesses     58316055                       # Number of integer instruction queue wakeup accesses
543system.cpu.iq.fp_inst_queue_reads              737234                       # Number of floating instruction queue reads
544system.cpu.iq.fp_inst_queue_writes             359442                       # Number of floating instruction queue writes
545system.cpu.iq.fp_inst_queue_wakeup_accesses       336937                       # Number of floating instruction queue wakeup accesses
546system.cpu.iq.int_alu_accesses               61379174                       # Number of integer alu accesses
547system.cpu.iq.fp_alu_accesses                  395720                       # Number of floating point alu accesses
548system.cpu.iew.lsq.thread0.forwLoads           691177                       # Number of loads that had data forwarded from stores
549system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
550system.cpu.iew.lsq.thread0.squashedLoads      2573780                       # Number of loads squashed
551system.cpu.iew.lsq.thread0.ignoredResponses         3893                       # Number of memory responses ignored because the instruction is squashed
552system.cpu.iew.lsq.thread0.memOrderViolation        22128                       # Number of memory ordering violations
553system.cpu.iew.lsq.thread0.squashedStores       849514                       # Number of stores squashed
554system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
555system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
556system.cpu.iew.lsq.thread0.rescheduledLoads        18020                       # Number of loads that were rescheduled
557system.cpu.iew.lsq.thread0.cacheBlocked        462679                       # Number of times an access to memory failed due to the cache being blocked
558system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
559system.cpu.iew.iewSquashCycles                 806437                       # Number of cycles IEW is squashing
560system.cpu.iew.iewBlockCycles                52697038                       # Number of cycles IEW is blocking
561system.cpu.iew.iewUnblockCycles               1357053                       # Number of cycles IEW is unblocking
562system.cpu.iew.iewDispatchedInsts            68903527                       # Number of instructions dispatched to IQ
563system.cpu.iew.iewDispSquashedInsts            198807                       # Number of squashed instructions skipped by dispatch
564system.cpu.iew.iewDispLoadInsts              11664536                       # Number of dispatched load instructions
565system.cpu.iew.iewDispStoreInsts              7226725                       # Number of dispatched store instructions
566system.cpu.iew.iewDispNonSpecInsts            1959166                       # Number of dispatched non-speculative instructions
567system.cpu.iew.iewIQFullEvents                  45872                       # Number of times the IQ has become full, causing a stall
568system.cpu.iew.iewLSQFullEvents               1108146                       # Number of times the LSQ has become full, causing a stall
569system.cpu.iew.memOrderViolationEvents          22128                       # Number of memory order violations
570system.cpu.iew.predictedTakenIncorrect         230653                       # Number of branches that were predicted taken incorrectly
571system.cpu.iew.predictedNotTakenIncorrect       630212                       # Number of branches that were predicted not taken incorrectly
572system.cpu.iew.branchMispredicts               860865                       # Number of branch mispredicts detected at execute
573system.cpu.iew.iewExecutedInsts              59685899                       # Number of executed instructions
574system.cpu.iew.iewExecLoadInsts              11215511                       # Number of load instructions executed
575system.cpu.iew.iewExecSquashedInsts            854214                       # Number of squashed instructions skipped in execute
576system.cpu.iew.exec_swp                             0                       # number of swp insts executed
577system.cpu.iew.exec_nop                       3982483                       # number of nop insts executed
578system.cpu.iew.exec_refs                     18027322                       # number of memory reference insts executed
579system.cpu.iew.exec_branches                  9384105                       # Number of branches executed
580system.cpu.iew.exec_stores                    6811811                       # Number of stores executed
581system.cpu.iew.exec_rate                     0.460445                       # Inst execution rate
582system.cpu.iew.wb_sent                       58897557                       # cumulative count of insts sent to commit
583system.cpu.iew.wb_count                      58652992                       # cumulative count of insts written-back
584system.cpu.iew.wb_producers                  29769052                       # num instructions producing a value
585system.cpu.iew.wb_consumers                  41264413                       # num instructions consuming a value
586system.cpu.iew.wb_rate                       0.452477                       # insts written-back per cycle
587system.cpu.iew.wb_fanout                     0.721422                       # average fanout of values written-back
588system.cpu.commit.commitSquashedInsts        12552458                       # The number of squashed insts skipped by commit
589system.cpu.commit.commitNonSpecStalls          661245                       # The number of times commit has been forced to stall to communicate backwards
590system.cpu.commit.branchMispredicts            769809                       # The number of times a branch was mispredicted
591system.cpu.commit.committed_per_cycle::samples    121361631                       # Number of insts commited each cycle
592system.cpu.commit.committed_per_cycle::mean     0.462746                       # Number of insts commited each cycle
593system.cpu.commit.committed_per_cycle::stdev     1.395074                       # Number of insts commited each cycle
594system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
595system.cpu.commit.committed_per_cycle::0    101505032     83.64%     83.64% # Number of insts commited each cycle
596system.cpu.commit.committed_per_cycle::1      7973925      6.57%     90.21% # Number of insts commited each cycle
597system.cpu.commit.committed_per_cycle::2      4190958      3.45%     93.66% # Number of insts commited each cycle
598system.cpu.commit.committed_per_cycle::3      2263923      1.87%     95.53% # Number of insts commited each cycle
599system.cpu.commit.committed_per_cycle::4      1758393      1.45%     96.98% # Number of insts commited each cycle
600system.cpu.commit.committed_per_cycle::5       630847      0.52%     97.50% # Number of insts commited each cycle
601system.cpu.commit.committed_per_cycle::6       481222      0.40%     97.89% # Number of insts commited each cycle
602system.cpu.commit.committed_per_cycle::7       521755      0.43%     98.32% # Number of insts commited each cycle
603system.cpu.commit.committed_per_cycle::8      2035576      1.68%    100.00% # Number of insts commited each cycle
604system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
605system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
606system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
607system.cpu.commit.committed_per_cycle::total    121361631                       # Number of insts commited each cycle
608system.cpu.commit.committedInsts             56159642                       # Number of instructions committed
609system.cpu.commit.committedOps               56159642                       # Number of ops (including micro ops) committed
610system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
611system.cpu.commit.refs                       15467967                       # Number of memory references committed
612system.cpu.commit.loads                       9090756                       # Number of loads committed
613system.cpu.commit.membars                      226364                       # Number of memory barriers committed
614system.cpu.commit.branches                    8439956                       # Number of branches committed
615system.cpu.commit.fp_insts                     324384                       # Number of committed floating point instructions.
616system.cpu.commit.int_insts                  52009640                       # Number of committed integer instructions.
617system.cpu.commit.function_calls               740476                       # Number of function calls committed.
618system.cpu.commit.op_class_0::No_OpClass      3197376      5.69%      5.69% # Class of committed instruction
619system.cpu.commit.op_class_0::IntAlu         36210459     64.48%     70.17% # Class of committed instruction
620system.cpu.commit.op_class_0::IntMult           60672      0.11%     70.28% # Class of committed instruction
621system.cpu.commit.op_class_0::IntDiv                0      0.00%     70.28% # Class of committed instruction
622system.cpu.commit.op_class_0::FloatAdd          38085      0.07%     70.35% # Class of committed instruction
623system.cpu.commit.op_class_0::FloatCmp              0      0.00%     70.35% # Class of committed instruction
624system.cpu.commit.op_class_0::FloatCvt              0      0.00%     70.35% # Class of committed instruction
625system.cpu.commit.op_class_0::FloatMult             0      0.00%     70.35% # Class of committed instruction
626system.cpu.commit.op_class_0::FloatDiv           3636      0.01%     70.35% # Class of committed instruction
627system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     70.35% # Class of committed instruction
628system.cpu.commit.op_class_0::SimdAdd               0      0.00%     70.35% # Class of committed instruction
629system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     70.35% # Class of committed instruction
630system.cpu.commit.op_class_0::SimdAlu               0      0.00%     70.35% # Class of committed instruction
631system.cpu.commit.op_class_0::SimdCmp               0      0.00%     70.35% # Class of committed instruction
632system.cpu.commit.op_class_0::SimdCvt               0      0.00%     70.35% # Class of committed instruction
633system.cpu.commit.op_class_0::SimdMisc              0      0.00%     70.35% # Class of committed instruction
634system.cpu.commit.op_class_0::SimdMult              0      0.00%     70.35% # Class of committed instruction
635system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     70.35% # Class of committed instruction
636system.cpu.commit.op_class_0::SimdShift             0      0.00%     70.35% # Class of committed instruction
637system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     70.35% # Class of committed instruction
638system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     70.35% # Class of committed instruction
639system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     70.35% # Class of committed instruction
640system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     70.35% # Class of committed instruction
641system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     70.35% # Class of committed instruction
642system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     70.35% # Class of committed instruction
643system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     70.35% # Class of committed instruction
644system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     70.35% # Class of committed instruction
645system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     70.35% # Class of committed instruction
646system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     70.35% # Class of committed instruction
647system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     70.35% # Class of committed instruction
648system.cpu.commit.op_class_0::MemRead         9317120     16.59%     86.94% # Class of committed instruction
649system.cpu.commit.op_class_0::MemWrite        6383168     11.37%     98.31% # Class of committed instruction
650system.cpu.commit.op_class_0::IprAccess        949126      1.69%    100.00% # Class of committed instruction
651system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
652system.cpu.commit.op_class_0::total          56159642                       # Class of committed instruction
653system.cpu.commit.bw_lim_events               2035576                       # number cycles where commit BW limit reached
654system.cpu.rob.rob_reads                    187788618                       # The number of ROB reads
655system.cpu.rob.rob_writes                   139599579                       # The number of ROB writes
656system.cpu.timesIdled                          556181                       # Number of times that the entire CPU went into an idle state and unscheduled itself
657system.cpu.idleCycles                         6093749                       # Total number of cycles that the CPU has spent unscheduled due to idling
658system.cpu.quiesceCycles                   3600396704                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
659system.cpu.committedInsts                    52969539                       # Number of Instructions Simulated
660system.cpu.committedOps                      52969539                       # Number of Ops (including micro ops) Simulated
661system.cpu.cpi                               2.447190                       # CPI: Cycles Per Instruction
662system.cpu.cpi_total                         2.447190                       # CPI: Total CPI of All Threads
663system.cpu.ipc                               0.408632                       # IPC: Instructions Per Cycle
664system.cpu.ipc_total                         0.408632                       # IPC: Total IPC of All Threads
665system.cpu.int_regfile_reads                 77875565                       # number of integer regfile reads
666system.cpu.int_regfile_writes                42594378                       # number of integer regfile writes
667system.cpu.fp_regfile_reads                    166655                       # number of floating regfile reads
668system.cpu.fp_regfile_writes                   175866                       # number of floating regfile writes
669system.cpu.misc_regfile_reads                 2002132                       # number of misc regfile reads
670system.cpu.misc_regfile_writes                 939499                       # number of misc regfile writes
671system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
672system.cpu.dcache.tags.replacements           1405977                       # number of replacements
673system.cpu.dcache.tags.tagsinuse           511.994060                       # Cycle average of tags in use
674system.cpu.dcache.tags.total_refs            12626898                       # Total number of references to valid blocks.
675system.cpu.dcache.tags.sampled_refs           1406489                       # Sample count of references to valid blocks.
676system.cpu.dcache.tags.avg_refs              8.977602                       # Average number of references to valid blocks.
677system.cpu.dcache.tags.warmup_cycle          28232500                       # Cycle when the warmup percentage was hit.
678system.cpu.dcache.tags.occ_blocks::cpu.data   511.994060                       # Average occupied blocks per requestor
679system.cpu.dcache.tags.occ_percent::cpu.data     0.999988                       # Average percentage of cache occupancy
680system.cpu.dcache.tags.occ_percent::total     0.999988                       # Average percentage of cache occupancy
681system.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
682system.cpu.dcache.tags.age_task_id_blocks_1024::0          414                       # Occupied blocks per task id
683system.cpu.dcache.tags.age_task_id_blocks_1024::1           96                       # Occupied blocks per task id
684system.cpu.dcache.tags.age_task_id_blocks_1024::2            2                       # Occupied blocks per task id
685system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
686system.cpu.dcache.tags.tag_accesses          67141007                       # Number of tag accesses
687system.cpu.dcache.tags.data_accesses         67141007                       # Number of data accesses
688system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
689system.cpu.dcache.ReadReq_hits::cpu.data      8018368                       # number of ReadReq hits
690system.cpu.dcache.ReadReq_hits::total         8018368                       # number of ReadReq hits
691system.cpu.dcache.WriteReq_hits::cpu.data      4180367                       # number of WriteReq hits
692system.cpu.dcache.WriteReq_hits::total        4180367                       # number of WriteReq hits
693system.cpu.dcache.LoadLockedReq_hits::cpu.data       212226                       # number of LoadLockedReq hits
694system.cpu.dcache.LoadLockedReq_hits::total       212226                       # number of LoadLockedReq hits
695system.cpu.dcache.StoreCondReq_hits::cpu.data       215667                       # number of StoreCondReq hits
696system.cpu.dcache.StoreCondReq_hits::total       215667                       # number of StoreCondReq hits
697system.cpu.dcache.demand_hits::cpu.data      12198735                       # number of demand (read+write) hits
698system.cpu.dcache.demand_hits::total         12198735                       # number of demand (read+write) hits
699system.cpu.dcache.overall_hits::cpu.data     12198735                       # number of overall hits
700system.cpu.dcache.overall_hits::total        12198735                       # number of overall hits
701system.cpu.dcache.ReadReq_misses::cpu.data      1817070                       # number of ReadReq misses
702system.cpu.dcache.ReadReq_misses::total       1817070                       # number of ReadReq misses
703system.cpu.dcache.WriteReq_misses::cpu.data      1966374                       # number of WriteReq misses
704system.cpu.dcache.WriteReq_misses::total      1966374                       # number of WriteReq misses
705system.cpu.dcache.LoadLockedReq_misses::cpu.data        23459                       # number of LoadLockedReq misses
706system.cpu.dcache.LoadLockedReq_misses::total        23459                       # number of LoadLockedReq misses
707system.cpu.dcache.StoreCondReq_misses::cpu.data           98                       # number of StoreCondReq misses
708system.cpu.dcache.StoreCondReq_misses::total           98                       # number of StoreCondReq misses
709system.cpu.dcache.demand_misses::cpu.data      3783444                       # number of demand (read+write) misses
710system.cpu.dcache.demand_misses::total        3783444                       # number of demand (read+write) misses
711system.cpu.dcache.overall_misses::cpu.data      3783444                       # number of overall misses
712system.cpu.dcache.overall_misses::total       3783444                       # number of overall misses
713system.cpu.dcache.ReadReq_miss_latency::cpu.data  45126424500                       # number of ReadReq miss cycles
714system.cpu.dcache.ReadReq_miss_latency::total  45126424500                       # number of ReadReq miss cycles
715system.cpu.dcache.WriteReq_miss_latency::cpu.data  92431305073                       # number of WriteReq miss cycles
716system.cpu.dcache.WriteReq_miss_latency::total  92431305073                       # number of WriteReq miss cycles
717system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data    416761500                       # number of LoadLockedReq miss cycles
718system.cpu.dcache.LoadLockedReq_miss_latency::total    416761500                       # number of LoadLockedReq miss cycles
719system.cpu.dcache.StoreCondReq_miss_latency::cpu.data      1368500                       # number of StoreCondReq miss cycles
720system.cpu.dcache.StoreCondReq_miss_latency::total      1368500                       # number of StoreCondReq miss cycles
721system.cpu.dcache.demand_miss_latency::cpu.data 137557729573                       # number of demand (read+write) miss cycles
722system.cpu.dcache.demand_miss_latency::total 137557729573                       # number of demand (read+write) miss cycles
723system.cpu.dcache.overall_miss_latency::cpu.data 137557729573                       # number of overall miss cycles
724system.cpu.dcache.overall_miss_latency::total 137557729573                       # number of overall miss cycles
725system.cpu.dcache.ReadReq_accesses::cpu.data      9835438                       # number of ReadReq accesses(hits+misses)
726system.cpu.dcache.ReadReq_accesses::total      9835438                       # number of ReadReq accesses(hits+misses)
727system.cpu.dcache.WriteReq_accesses::cpu.data      6146741                       # number of WriteReq accesses(hits+misses)
728system.cpu.dcache.WriteReq_accesses::total      6146741                       # number of WriteReq accesses(hits+misses)
729system.cpu.dcache.LoadLockedReq_accesses::cpu.data       235685                       # number of LoadLockedReq accesses(hits+misses)
730system.cpu.dcache.LoadLockedReq_accesses::total       235685                       # number of LoadLockedReq accesses(hits+misses)
731system.cpu.dcache.StoreCondReq_accesses::cpu.data       215765                       # number of StoreCondReq accesses(hits+misses)
732system.cpu.dcache.StoreCondReq_accesses::total       215765                       # number of StoreCondReq accesses(hits+misses)
733system.cpu.dcache.demand_accesses::cpu.data     15982179                       # number of demand (read+write) accesses
734system.cpu.dcache.demand_accesses::total     15982179                       # number of demand (read+write) accesses
735system.cpu.dcache.overall_accesses::cpu.data     15982179                       # number of overall (read+write) accesses
736system.cpu.dcache.overall_accesses::total     15982179                       # number of overall (read+write) accesses
737system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.184747                       # miss rate for ReadReq accesses
738system.cpu.dcache.ReadReq_miss_rate::total     0.184747                       # miss rate for ReadReq accesses
739system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.319905                       # miss rate for WriteReq accesses
740system.cpu.dcache.WriteReq_miss_rate::total     0.319905                       # miss rate for WriteReq accesses
741system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.099535                       # miss rate for LoadLockedReq accesses
742system.cpu.dcache.LoadLockedReq_miss_rate::total     0.099535                       # miss rate for LoadLockedReq accesses
743system.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000454                       # miss rate for StoreCondReq accesses
744system.cpu.dcache.StoreCondReq_miss_rate::total     0.000454                       # miss rate for StoreCondReq accesses
745system.cpu.dcache.demand_miss_rate::cpu.data     0.236729                       # miss rate for demand accesses
746system.cpu.dcache.demand_miss_rate::total     0.236729                       # miss rate for demand accesses
747system.cpu.dcache.overall_miss_rate::cpu.data     0.236729                       # miss rate for overall accesses
748system.cpu.dcache.overall_miss_rate::total     0.236729                       # miss rate for overall accesses
749system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24834.719906                       # average ReadReq miss latency
750system.cpu.dcache.ReadReq_avg_miss_latency::total 24834.719906                       # average ReadReq miss latency
751system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 47005.963806                       # average WriteReq miss latency
752system.cpu.dcache.WriteReq_avg_miss_latency::total 47005.963806                       # average WriteReq miss latency
753system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17765.527090                       # average LoadLockedReq miss latency
754system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17765.527090                       # average LoadLockedReq miss latency
755system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 13964.285714                       # average StoreCondReq miss latency
756system.cpu.dcache.StoreCondReq_avg_miss_latency::total 13964.285714                       # average StoreCondReq miss latency
757system.cpu.dcache.demand_avg_miss_latency::cpu.data 36357.807747                       # average overall miss latency
758system.cpu.dcache.demand_avg_miss_latency::total 36357.807747                       # average overall miss latency
759system.cpu.dcache.overall_avg_miss_latency::cpu.data 36357.807747                       # average overall miss latency
760system.cpu.dcache.overall_avg_miss_latency::total 36357.807747                       # average overall miss latency
761system.cpu.dcache.blocked_cycles::no_mshrs      4938618                       # number of cycles access was blocked
762system.cpu.dcache.blocked_cycles::no_targets         4294                       # number of cycles access was blocked
763system.cpu.dcache.blocked::no_mshrs            133157                       # number of cycles access was blocked
764system.cpu.dcache.blocked::no_targets              28                       # number of cycles access was blocked
765system.cpu.dcache.avg_blocked_cycles::no_mshrs    37.088685                       # average number of cycles each access was blocked
766system.cpu.dcache.avg_blocked_cycles::no_targets   153.357143                       # average number of cycles each access was blocked
767system.cpu.dcache.writebacks::writebacks       844399                       # number of writebacks
768system.cpu.dcache.writebacks::total            844399                       # number of writebacks
769system.cpu.dcache.ReadReq_mshr_hits::cpu.data       716933                       # number of ReadReq MSHR hits
770system.cpu.dcache.ReadReq_mshr_hits::total       716933                       # number of ReadReq MSHR hits
771system.cpu.dcache.WriteReq_mshr_hits::cpu.data      1676859                       # number of WriteReq MSHR hits
772system.cpu.dcache.WriteReq_mshr_hits::total      1676859                       # number of WriteReq MSHR hits
773system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data         6505                       # number of LoadLockedReq MSHR hits
774system.cpu.dcache.LoadLockedReq_mshr_hits::total         6505                       # number of LoadLockedReq MSHR hits
775system.cpu.dcache.demand_mshr_hits::cpu.data      2393792                       # number of demand (read+write) MSHR hits
776system.cpu.dcache.demand_mshr_hits::total      2393792                       # number of demand (read+write) MSHR hits
777system.cpu.dcache.overall_mshr_hits::cpu.data      2393792                       # number of overall MSHR hits
778system.cpu.dcache.overall_mshr_hits::total      2393792                       # number of overall MSHR hits
779system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1100137                       # number of ReadReq MSHR misses
780system.cpu.dcache.ReadReq_mshr_misses::total      1100137                       # number of ReadReq MSHR misses
781system.cpu.dcache.WriteReq_mshr_misses::cpu.data       289515                       # number of WriteReq MSHR misses
782system.cpu.dcache.WriteReq_mshr_misses::total       289515                       # number of WriteReq MSHR misses
783system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data        16954                       # number of LoadLockedReq MSHR misses
784system.cpu.dcache.LoadLockedReq_mshr_misses::total        16954                       # number of LoadLockedReq MSHR misses
785system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data           98                       # number of StoreCondReq MSHR misses
786system.cpu.dcache.StoreCondReq_mshr_misses::total           98                       # number of StoreCondReq MSHR misses
787system.cpu.dcache.demand_mshr_misses::cpu.data      1389652                       # number of demand (read+write) MSHR misses
788system.cpu.dcache.demand_mshr_misses::total      1389652                       # number of demand (read+write) MSHR misses
789system.cpu.dcache.overall_mshr_misses::cpu.data      1389652                       # number of overall MSHR misses
790system.cpu.dcache.overall_mshr_misses::total      1389652                       # number of overall MSHR misses
791system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data         6930                       # number of ReadReq MSHR uncacheable
792system.cpu.dcache.ReadReq_mshr_uncacheable::total         6930                       # number of ReadReq MSHR uncacheable
793system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data         9599                       # number of WriteReq MSHR uncacheable
794system.cpu.dcache.WriteReq_mshr_uncacheable::total         9599                       # number of WriteReq MSHR uncacheable
795system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data        16529                       # number of overall MSHR uncacheable misses
796system.cpu.dcache.overall_mshr_uncacheable_misses::total        16529                       # number of overall MSHR uncacheable misses
797system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  33017901000                       # number of ReadReq MSHR miss cycles
798system.cpu.dcache.ReadReq_mshr_miss_latency::total  33017901000                       # number of ReadReq MSHR miss cycles
799system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  14364764991                       # number of WriteReq MSHR miss cycles
800system.cpu.dcache.WriteReq_mshr_miss_latency::total  14364764991                       # number of WriteReq MSHR miss cycles
801system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data    212848500                       # number of LoadLockedReq MSHR miss cycles
802system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total    212848500                       # number of LoadLockedReq MSHR miss cycles
803system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data      1270500                       # number of StoreCondReq MSHR miss cycles
804system.cpu.dcache.StoreCondReq_mshr_miss_latency::total      1270500                       # number of StoreCondReq MSHR miss cycles
805system.cpu.dcache.demand_mshr_miss_latency::cpu.data  47382665991                       # number of demand (read+write) MSHR miss cycles
806system.cpu.dcache.demand_mshr_miss_latency::total  47382665991                       # number of demand (read+write) MSHR miss cycles
807system.cpu.dcache.overall_mshr_miss_latency::cpu.data  47382665991                       # number of overall MSHR miss cycles
808system.cpu.dcache.overall_mshr_miss_latency::total  47382665991                       # number of overall MSHR miss cycles
809system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data   1535128000                       # number of ReadReq MSHR uncacheable cycles
810system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total   1535128000                       # number of ReadReq MSHR uncacheable cycles
811system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data   1535128000                       # number of overall MSHR uncacheable cycles
812system.cpu.dcache.overall_mshr_uncacheable_latency::total   1535128000                       # number of overall MSHR uncacheable cycles
813system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.111854                       # mshr miss rate for ReadReq accesses
814system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.111854                       # mshr miss rate for ReadReq accesses
815system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.047101                       # mshr miss rate for WriteReq accesses
816system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.047101                       # mshr miss rate for WriteReq accesses
817system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.071935                       # mshr miss rate for LoadLockedReq accesses
818system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.071935                       # mshr miss rate for LoadLockedReq accesses
819system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000454                       # mshr miss rate for StoreCondReq accesses
820system.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000454                       # mshr miss rate for StoreCondReq accesses
821system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.086950                       # mshr miss rate for demand accesses
822system.cpu.dcache.demand_mshr_miss_rate::total     0.086950                       # mshr miss rate for demand accesses
823system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.086950                       # mshr miss rate for overall accesses
824system.cpu.dcache.overall_mshr_miss_rate::total     0.086950                       # mshr miss rate for overall accesses
825system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30012.535711                       # average ReadReq mshr miss latency
826system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 30012.535711                       # average ReadReq mshr miss latency
827system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 49616.651956                       # average WriteReq mshr miss latency
828system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 49616.651956                       # average WriteReq mshr miss latency
829system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 12554.470921                       # average LoadLockedReq mshr miss latency
830system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 12554.470921                       # average LoadLockedReq mshr miss latency
831system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 12964.285714                       # average StoreCondReq mshr miss latency
832system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 12964.285714                       # average StoreCondReq mshr miss latency
833system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34096.785376                       # average overall mshr miss latency
834system.cpu.dcache.demand_avg_mshr_miss_latency::total 34096.785376                       # average overall mshr miss latency
835system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34096.785376                       # average overall mshr miss latency
836system.cpu.dcache.overall_avg_mshr_miss_latency::total 34096.785376                       # average overall mshr miss latency
837system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 221519.191919                       # average ReadReq mshr uncacheable latency
838system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 221519.191919                       # average ReadReq mshr uncacheable latency
839system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 92874.826063                       # average overall mshr uncacheable latency
840system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 92874.826063                       # average overall mshr uncacheable latency
841system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
842system.cpu.icache.tags.replacements           1076759                       # number of replacements
843system.cpu.icache.tags.tagsinuse           509.003606                       # Cycle average of tags in use
844system.cpu.icache.tags.total_refs             8782144                       # Total number of references to valid blocks.
845system.cpu.icache.tags.sampled_refs           1077267                       # Sample count of references to valid blocks.
846system.cpu.icache.tags.avg_refs              8.152245                       # Average number of references to valid blocks.
847system.cpu.icache.tags.warmup_cycle       30283847500                       # Cycle when the warmup percentage was hit.
848system.cpu.icache.tags.occ_blocks::cpu.inst   509.003606                       # Average occupied blocks per requestor
849system.cpu.icache.tags.occ_percent::cpu.inst     0.994148                       # Average percentage of cache occupancy
850system.cpu.icache.tags.occ_percent::total     0.994148                       # Average percentage of cache occupancy
851system.cpu.icache.tags.occ_task_id_blocks::1024          508                       # Occupied blocks per task id
852system.cpu.icache.tags.age_task_id_blocks_1024::0           75                       # Occupied blocks per task id
853system.cpu.icache.tags.age_task_id_blocks_1024::1          127                       # Occupied blocks per task id
854system.cpu.icache.tags.age_task_id_blocks_1024::2          306                       # Occupied blocks per task id
855system.cpu.icache.tags.occ_task_id_percent::1024     0.992188                       # Percentage of cache occupancy per task id
856system.cpu.icache.tags.tag_accesses          11005677                       # Number of tag accesses
857system.cpu.icache.tags.data_accesses         11005677                       # Number of data accesses
858system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
859system.cpu.icache.ReadReq_hits::cpu.inst      8782144                       # number of ReadReq hits
860system.cpu.icache.ReadReq_hits::total         8782144                       # number of ReadReq hits
861system.cpu.icache.demand_hits::cpu.inst       8782144                       # number of demand (read+write) hits
862system.cpu.icache.demand_hits::total          8782144                       # number of demand (read+write) hits
863system.cpu.icache.overall_hits::cpu.inst      8782144                       # number of overall hits
864system.cpu.icache.overall_hits::total         8782144                       # number of overall hits
865system.cpu.icache.ReadReq_misses::cpu.inst      1145952                       # number of ReadReq misses
866system.cpu.icache.ReadReq_misses::total       1145952                       # number of ReadReq misses
867system.cpu.icache.demand_misses::cpu.inst      1145952                       # number of demand (read+write) misses
868system.cpu.icache.demand_misses::total        1145952                       # number of demand (read+write) misses
869system.cpu.icache.overall_misses::cpu.inst      1145952                       # number of overall misses
870system.cpu.icache.overall_misses::total       1145952                       # number of overall misses
871system.cpu.icache.ReadReq_miss_latency::cpu.inst  16332614990                       # number of ReadReq miss cycles
872system.cpu.icache.ReadReq_miss_latency::total  16332614990                       # number of ReadReq miss cycles
873system.cpu.icache.demand_miss_latency::cpu.inst  16332614990                       # number of demand (read+write) miss cycles
874system.cpu.icache.demand_miss_latency::total  16332614990                       # number of demand (read+write) miss cycles
875system.cpu.icache.overall_miss_latency::cpu.inst  16332614990                       # number of overall miss cycles
876system.cpu.icache.overall_miss_latency::total  16332614990                       # number of overall miss cycles
877system.cpu.icache.ReadReq_accesses::cpu.inst      9928096                       # number of ReadReq accesses(hits+misses)
878system.cpu.icache.ReadReq_accesses::total      9928096                       # number of ReadReq accesses(hits+misses)
879system.cpu.icache.demand_accesses::cpu.inst      9928096                       # number of demand (read+write) accesses
880system.cpu.icache.demand_accesses::total      9928096                       # number of demand (read+write) accesses
881system.cpu.icache.overall_accesses::cpu.inst      9928096                       # number of overall (read+write) accesses
882system.cpu.icache.overall_accesses::total      9928096                       # number of overall (read+write) accesses
883system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.115425                       # miss rate for ReadReq accesses
884system.cpu.icache.ReadReq_miss_rate::total     0.115425                       # miss rate for ReadReq accesses
885system.cpu.icache.demand_miss_rate::cpu.inst     0.115425                       # miss rate for demand accesses
886system.cpu.icache.demand_miss_rate::total     0.115425                       # miss rate for demand accesses
887system.cpu.icache.overall_miss_rate::cpu.inst     0.115425                       # miss rate for overall accesses
888system.cpu.icache.overall_miss_rate::total     0.115425                       # miss rate for overall accesses
889system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14252.442502                       # average ReadReq miss latency
890system.cpu.icache.ReadReq_avg_miss_latency::total 14252.442502                       # average ReadReq miss latency
891system.cpu.icache.demand_avg_miss_latency::cpu.inst 14252.442502                       # average overall miss latency
892system.cpu.icache.demand_avg_miss_latency::total 14252.442502                       # average overall miss latency
893system.cpu.icache.overall_avg_miss_latency::cpu.inst 14252.442502                       # average overall miss latency
894system.cpu.icache.overall_avg_miss_latency::total 14252.442502                       # average overall miss latency
895system.cpu.icache.blocked_cycles::no_mshrs         8348                       # number of cycles access was blocked
896system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
897system.cpu.icache.blocked::no_mshrs               326                       # number of cycles access was blocked
898system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
899system.cpu.icache.avg_blocked_cycles::no_mshrs    25.607362                       # average number of cycles each access was blocked
900system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
901system.cpu.icache.writebacks::writebacks      1076759                       # number of writebacks
902system.cpu.icache.writebacks::total           1076759                       # number of writebacks
903system.cpu.icache.ReadReq_mshr_hits::cpu.inst        68371                       # number of ReadReq MSHR hits
904system.cpu.icache.ReadReq_mshr_hits::total        68371                       # number of ReadReq MSHR hits
905system.cpu.icache.demand_mshr_hits::cpu.inst        68371                       # number of demand (read+write) MSHR hits
906system.cpu.icache.demand_mshr_hits::total        68371                       # number of demand (read+write) MSHR hits
907system.cpu.icache.overall_mshr_hits::cpu.inst        68371                       # number of overall MSHR hits
908system.cpu.icache.overall_mshr_hits::total        68371                       # number of overall MSHR hits
909system.cpu.icache.ReadReq_mshr_misses::cpu.inst      1077581                       # number of ReadReq MSHR misses
910system.cpu.icache.ReadReq_mshr_misses::total      1077581                       # number of ReadReq MSHR misses
911system.cpu.icache.demand_mshr_misses::cpu.inst      1077581                       # number of demand (read+write) MSHR misses
912system.cpu.icache.demand_mshr_misses::total      1077581                       # number of demand (read+write) MSHR misses
913system.cpu.icache.overall_mshr_misses::cpu.inst      1077581                       # number of overall MSHR misses
914system.cpu.icache.overall_mshr_misses::total      1077581                       # number of overall MSHR misses
915system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst  14423902993                       # number of ReadReq MSHR miss cycles
916system.cpu.icache.ReadReq_mshr_miss_latency::total  14423902993                       # number of ReadReq MSHR miss cycles
917system.cpu.icache.demand_mshr_miss_latency::cpu.inst  14423902993                       # number of demand (read+write) MSHR miss cycles
918system.cpu.icache.demand_mshr_miss_latency::total  14423902993                       # number of demand (read+write) MSHR miss cycles
919system.cpu.icache.overall_mshr_miss_latency::cpu.inst  14423902993                       # number of overall MSHR miss cycles
920system.cpu.icache.overall_mshr_miss_latency::total  14423902993                       # number of overall MSHR miss cycles
921system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.108539                       # mshr miss rate for ReadReq accesses
922system.cpu.icache.ReadReq_mshr_miss_rate::total     0.108539                       # mshr miss rate for ReadReq accesses
923system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.108539                       # mshr miss rate for demand accesses
924system.cpu.icache.demand_mshr_miss_rate::total     0.108539                       # mshr miss rate for demand accesses
925system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.108539                       # mshr miss rate for overall accesses
926system.cpu.icache.overall_mshr_miss_rate::total     0.108539                       # mshr miss rate for overall accesses
927system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13385.446656                       # average ReadReq mshr miss latency
928system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13385.446656                       # average ReadReq mshr miss latency
929system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13385.446656                       # average overall mshr miss latency
930system.cpu.icache.demand_avg_mshr_miss_latency::total 13385.446656                       # average overall mshr miss latency
931system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13385.446656                       # average overall mshr miss latency
932system.cpu.icache.overall_avg_mshr_miss_latency::total 13385.446656                       # average overall mshr miss latency
933system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
934system.cpu.l2cache.tags.replacements           338614                       # number of replacements
935system.cpu.l2cache.tags.tagsinuse        65420.353665                       # Cycle average of tags in use
936system.cpu.l2cache.tags.total_refs            4559964                       # Total number of references to valid blocks.
937system.cpu.l2cache.tags.sampled_refs           404136                       # Sample count of references to valid blocks.
938system.cpu.l2cache.tags.avg_refs            11.283241                       # Average number of references to valid blocks.
939system.cpu.l2cache.tags.warmup_cycle       6414398000                       # Cycle when the warmup percentage was hit.
940system.cpu.l2cache.tags.occ_blocks::writebacks   255.266765                       # Average occupied blocks per requestor
941system.cpu.l2cache.tags.occ_blocks::cpu.inst  5296.205124                       # Average occupied blocks per requestor
942system.cpu.l2cache.tags.occ_blocks::cpu.data 59868.881776                       # Average occupied blocks per requestor
943system.cpu.l2cache.tags.occ_percent::writebacks     0.003895                       # Average percentage of cache occupancy
944system.cpu.l2cache.tags.occ_percent::cpu.inst     0.080814                       # Average percentage of cache occupancy
945system.cpu.l2cache.tags.occ_percent::cpu.data     0.913527                       # Average percentage of cache occupancy
946system.cpu.l2cache.tags.occ_percent::total     0.998235                       # Average percentage of cache occupancy
947system.cpu.l2cache.tags.occ_task_id_blocks::1024        65522                       # Occupied blocks per task id
948system.cpu.l2cache.tags.age_task_id_blocks_1024::0            6                       # Occupied blocks per task id
949system.cpu.l2cache.tags.age_task_id_blocks_1024::1          896                       # Occupied blocks per task id
950system.cpu.l2cache.tags.age_task_id_blocks_1024::2          448                       # Occupied blocks per task id
951system.cpu.l2cache.tags.age_task_id_blocks_1024::3         5602                       # Occupied blocks per task id
952system.cpu.l2cache.tags.age_task_id_blocks_1024::4        58570                       # Occupied blocks per task id
953system.cpu.l2cache.tags.occ_task_id_percent::1024     0.999786                       # Percentage of cache occupancy per task id
954system.cpu.l2cache.tags.tag_accesses         40121077                       # Number of tag accesses
955system.cpu.l2cache.tags.data_accesses        40121077                       # Number of data accesses
956system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
957system.cpu.l2cache.WritebackDirty_hits::writebacks       844399                       # number of WritebackDirty hits
958system.cpu.l2cache.WritebackDirty_hits::total       844399                       # number of WritebackDirty hits
959system.cpu.l2cache.WritebackClean_hits::writebacks      1076079                       # number of WritebackClean hits
960system.cpu.l2cache.WritebackClean_hits::total      1076079                       # number of WritebackClean hits
961system.cpu.l2cache.UpgradeReq_hits::cpu.data           69                       # number of UpgradeReq hits
962system.cpu.l2cache.UpgradeReq_hits::total           69                       # number of UpgradeReq hits
963system.cpu.l2cache.SCUpgradeReq_hits::cpu.data           98                       # number of SCUpgradeReq hits
964system.cpu.l2cache.SCUpgradeReq_hits::total           98                       # number of SCUpgradeReq hits
965system.cpu.l2cache.ReadExReq_hits::cpu.data       185276                       # number of ReadExReq hits
966system.cpu.l2cache.ReadExReq_hits::total       185276                       # number of ReadExReq hits
967system.cpu.l2cache.ReadCleanReq_hits::cpu.inst      1062141                       # number of ReadCleanReq hits
968system.cpu.l2cache.ReadCleanReq_hits::total      1062141                       # number of ReadCleanReq hits
969system.cpu.l2cache.ReadSharedReq_hits::cpu.data       832063                       # number of ReadSharedReq hits
970system.cpu.l2cache.ReadSharedReq_hits::total       832063                       # number of ReadSharedReq hits
971system.cpu.l2cache.demand_hits::cpu.inst      1062141                       # number of demand (read+write) hits
972system.cpu.l2cache.demand_hits::cpu.data      1017339                       # number of demand (read+write) hits
973system.cpu.l2cache.demand_hits::total         2079480                       # number of demand (read+write) hits
974system.cpu.l2cache.overall_hits::cpu.inst      1062141                       # number of overall hits
975system.cpu.l2cache.overall_hits::cpu.data      1017339                       # number of overall hits
976system.cpu.l2cache.overall_hits::total        2079480                       # number of overall hits
977system.cpu.l2cache.UpgradeReq_misses::cpu.data            9                       # number of UpgradeReq misses
978system.cpu.l2cache.UpgradeReq_misses::total            9                       # number of UpgradeReq misses
979system.cpu.l2cache.ReadExReq_misses::cpu.data       114725                       # number of ReadExReq misses
980system.cpu.l2cache.ReadExReq_misses::total       114725                       # number of ReadExReq misses
981system.cpu.l2cache.ReadCleanReq_misses::cpu.inst        15044                       # number of ReadCleanReq misses
982system.cpu.l2cache.ReadCleanReq_misses::total        15044                       # number of ReadCleanReq misses
983system.cpu.l2cache.ReadSharedReq_misses::cpu.data       274467                       # number of ReadSharedReq misses
984system.cpu.l2cache.ReadSharedReq_misses::total       274467                       # number of ReadSharedReq misses
985system.cpu.l2cache.demand_misses::cpu.inst        15044                       # number of demand (read+write) misses
986system.cpu.l2cache.demand_misses::cpu.data       389192                       # number of demand (read+write) misses
987system.cpu.l2cache.demand_misses::total        404236                       # number of demand (read+write) misses
988system.cpu.l2cache.overall_misses::cpu.inst        15044                       # number of overall misses
989system.cpu.l2cache.overall_misses::cpu.data       389192                       # number of overall misses
990system.cpu.l2cache.overall_misses::total       404236                       # number of overall misses
991system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data       418500                       # number of UpgradeReq miss cycles
992system.cpu.l2cache.UpgradeReq_miss_latency::total       418500                       # number of UpgradeReq miss cycles
993system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  12044968500                       # number of ReadExReq miss cycles
994system.cpu.l2cache.ReadExReq_miss_latency::total  12044968500                       # number of ReadExReq miss cycles
995system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst   1516847000                       # number of ReadCleanReq miss cycles
996system.cpu.l2cache.ReadCleanReq_miss_latency::total   1516847000                       # number of ReadCleanReq miss cycles
997system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data  22392456000                       # number of ReadSharedReq miss cycles
998system.cpu.l2cache.ReadSharedReq_miss_latency::total  22392456000                       # number of ReadSharedReq miss cycles
999system.cpu.l2cache.demand_miss_latency::cpu.inst   1516847000                       # number of demand (read+write) miss cycles
1000system.cpu.l2cache.demand_miss_latency::cpu.data  34437424500                       # number of demand (read+write) miss cycles
1001system.cpu.l2cache.demand_miss_latency::total  35954271500                       # number of demand (read+write) miss cycles
1002system.cpu.l2cache.overall_miss_latency::cpu.inst   1516847000                       # number of overall miss cycles
1003system.cpu.l2cache.overall_miss_latency::cpu.data  34437424500                       # number of overall miss cycles
1004system.cpu.l2cache.overall_miss_latency::total  35954271500                       # number of overall miss cycles
1005system.cpu.l2cache.WritebackDirty_accesses::writebacks       844399                       # number of WritebackDirty accesses(hits+misses)
1006system.cpu.l2cache.WritebackDirty_accesses::total       844399                       # number of WritebackDirty accesses(hits+misses)
1007system.cpu.l2cache.WritebackClean_accesses::writebacks      1076079                       # number of WritebackClean accesses(hits+misses)
1008system.cpu.l2cache.WritebackClean_accesses::total      1076079                       # number of WritebackClean accesses(hits+misses)
1009system.cpu.l2cache.UpgradeReq_accesses::cpu.data           78                       # number of UpgradeReq accesses(hits+misses)
1010system.cpu.l2cache.UpgradeReq_accesses::total           78                       # number of UpgradeReq accesses(hits+misses)
1011system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data           98                       # number of SCUpgradeReq accesses(hits+misses)
1012system.cpu.l2cache.SCUpgradeReq_accesses::total           98                       # number of SCUpgradeReq accesses(hits+misses)
1013system.cpu.l2cache.ReadExReq_accesses::cpu.data       300001                       # number of ReadExReq accesses(hits+misses)
1014system.cpu.l2cache.ReadExReq_accesses::total       300001                       # number of ReadExReq accesses(hits+misses)
1015system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst      1077185                       # number of ReadCleanReq accesses(hits+misses)
1016system.cpu.l2cache.ReadCleanReq_accesses::total      1077185                       # number of ReadCleanReq accesses(hits+misses)
1017system.cpu.l2cache.ReadSharedReq_accesses::cpu.data      1106530                       # number of ReadSharedReq accesses(hits+misses)
1018system.cpu.l2cache.ReadSharedReq_accesses::total      1106530                       # number of ReadSharedReq accesses(hits+misses)
1019system.cpu.l2cache.demand_accesses::cpu.inst      1077185                       # number of demand (read+write) accesses
1020system.cpu.l2cache.demand_accesses::cpu.data      1406531                       # number of demand (read+write) accesses
1021system.cpu.l2cache.demand_accesses::total      2483716                       # number of demand (read+write) accesses
1022system.cpu.l2cache.overall_accesses::cpu.inst      1077185                       # number of overall (read+write) accesses
1023system.cpu.l2cache.overall_accesses::cpu.data      1406531                       # number of overall (read+write) accesses
1024system.cpu.l2cache.overall_accesses::total      2483716                       # number of overall (read+write) accesses
1025system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.115385                       # miss rate for UpgradeReq accesses
1026system.cpu.l2cache.UpgradeReq_miss_rate::total     0.115385                       # miss rate for UpgradeReq accesses
1027system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.382415                       # miss rate for ReadExReq accesses
1028system.cpu.l2cache.ReadExReq_miss_rate::total     0.382415                       # miss rate for ReadExReq accesses
1029system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.013966                       # miss rate for ReadCleanReq accesses
1030system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.013966                       # miss rate for ReadCleanReq accesses
1031system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.248043                       # miss rate for ReadSharedReq accesses
1032system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.248043                       # miss rate for ReadSharedReq accesses
1033system.cpu.l2cache.demand_miss_rate::cpu.inst     0.013966                       # miss rate for demand accesses
1034system.cpu.l2cache.demand_miss_rate::cpu.data     0.276703                       # miss rate for demand accesses
1035system.cpu.l2cache.demand_miss_rate::total     0.162755                       # miss rate for demand accesses
1036system.cpu.l2cache.overall_miss_rate::cpu.inst     0.013966                       # miss rate for overall accesses
1037system.cpu.l2cache.overall_miss_rate::cpu.data     0.276703                       # miss rate for overall accesses
1038system.cpu.l2cache.overall_miss_rate::total     0.162755                       # miss rate for overall accesses
1039system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data        46500                       # average UpgradeReq miss latency
1040system.cpu.l2cache.UpgradeReq_avg_miss_latency::total        46500                       # average UpgradeReq miss latency
1041system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 104989.919372                       # average ReadExReq miss latency
1042system.cpu.l2cache.ReadExReq_avg_miss_latency::total 104989.919372                       # average ReadExReq miss latency
1043system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 100827.373039                       # average ReadCleanReq miss latency
1044system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 100827.373039                       # average ReadCleanReq miss latency
1045system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 81585.239756                       # average ReadSharedReq miss latency
1046system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 81585.239756                       # average ReadSharedReq miss latency
1047system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 100827.373039                       # average overall miss latency
1048system.cpu.l2cache.demand_avg_miss_latency::cpu.data 88484.410008                       # average overall miss latency
1049system.cpu.l2cache.demand_avg_miss_latency::total 88943.764286                       # average overall miss latency
1050system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 100827.373039                       # average overall miss latency
1051system.cpu.l2cache.overall_avg_miss_latency::cpu.data 88484.410008                       # average overall miss latency
1052system.cpu.l2cache.overall_avg_miss_latency::total 88943.764286                       # average overall miss latency
1053system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
1054system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1055system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
1056system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
1057system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1058system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1059system.cpu.l2cache.writebacks::writebacks        75900                       # number of writebacks
1060system.cpu.l2cache.writebacks::total            75900                       # number of writebacks
1061system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst            1                       # number of ReadCleanReq MSHR hits
1062system.cpu.l2cache.ReadCleanReq_mshr_hits::total            1                       # number of ReadCleanReq MSHR hits
1063system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
1064system.cpu.l2cache.demand_mshr_hits::total            1                       # number of demand (read+write) MSHR hits
1065system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
1066system.cpu.l2cache.overall_mshr_hits::total            1                       # number of overall MSHR hits
1067system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            9                       # number of UpgradeReq MSHR misses
1068system.cpu.l2cache.UpgradeReq_mshr_misses::total            9                       # number of UpgradeReq MSHR misses
1069system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       114725                       # number of ReadExReq MSHR misses
1070system.cpu.l2cache.ReadExReq_mshr_misses::total       114725                       # number of ReadExReq MSHR misses
1071system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst        15043                       # number of ReadCleanReq MSHR misses
1072system.cpu.l2cache.ReadCleanReq_mshr_misses::total        15043                       # number of ReadCleanReq MSHR misses
1073system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data       274467                       # number of ReadSharedReq MSHR misses
1074system.cpu.l2cache.ReadSharedReq_mshr_misses::total       274467                       # number of ReadSharedReq MSHR misses
1075system.cpu.l2cache.demand_mshr_misses::cpu.inst        15043                       # number of demand (read+write) MSHR misses
1076system.cpu.l2cache.demand_mshr_misses::cpu.data       389192                       # number of demand (read+write) MSHR misses
1077system.cpu.l2cache.demand_mshr_misses::total       404235                       # number of demand (read+write) MSHR misses
1078system.cpu.l2cache.overall_mshr_misses::cpu.inst        15043                       # number of overall MSHR misses
1079system.cpu.l2cache.overall_mshr_misses::cpu.data       389192                       # number of overall MSHR misses
1080system.cpu.l2cache.overall_mshr_misses::total       404235                       # number of overall MSHR misses
1081system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data         6930                       # number of ReadReq MSHR uncacheable
1082system.cpu.l2cache.ReadReq_mshr_uncacheable::total         6930                       # number of ReadReq MSHR uncacheable
1083system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data         9599                       # number of WriteReq MSHR uncacheable
1084system.cpu.l2cache.WriteReq_mshr_uncacheable::total         9599                       # number of WriteReq MSHR uncacheable
1085system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data        16529                       # number of overall MSHR uncacheable misses
1086system.cpu.l2cache.overall_mshr_uncacheable_misses::total        16529                       # number of overall MSHR uncacheable misses
1087system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data       328500                       # number of UpgradeReq MSHR miss cycles
1088system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total       328500                       # number of UpgradeReq MSHR miss cycles
1089system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  10897718500                       # number of ReadExReq MSHR miss cycles
1090system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  10897718500                       # number of ReadExReq MSHR miss cycles
1091system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst   1366325500                       # number of ReadCleanReq MSHR miss cycles
1092system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total   1366325500                       # number of ReadCleanReq MSHR miss cycles
1093system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data  19653014500                       # number of ReadSharedReq MSHR miss cycles
1094system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total  19653014500                       # number of ReadSharedReq MSHR miss cycles
1095system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst   1366325500                       # number of demand (read+write) MSHR miss cycles
1096system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  30550733000                       # number of demand (read+write) MSHR miss cycles
1097system.cpu.l2cache.demand_mshr_miss_latency::total  31917058500                       # number of demand (read+write) MSHR miss cycles
1098system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst   1366325500                       # number of overall MSHR miss cycles
1099system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  30550733000                       # number of overall MSHR miss cycles
1100system.cpu.l2cache.overall_mshr_miss_latency::total  31917058500                       # number of overall MSHR miss cycles
1101system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data   1448486500                       # number of ReadReq MSHR uncacheable cycles
1102system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total   1448486500                       # number of ReadReq MSHR uncacheable cycles
1103system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data   1448486500                       # number of overall MSHR uncacheable cycles
1104system.cpu.l2cache.overall_mshr_uncacheable_latency::total   1448486500                       # number of overall MSHR uncacheable cycles
1105system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.115385                       # mshr miss rate for UpgradeReq accesses
1106system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.115385                       # mshr miss rate for UpgradeReq accesses
1107system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.382415                       # mshr miss rate for ReadExReq accesses
1108system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.382415                       # mshr miss rate for ReadExReq accesses
1109system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.013965                       # mshr miss rate for ReadCleanReq accesses
1110system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.013965                       # mshr miss rate for ReadCleanReq accesses
1111system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.248043                       # mshr miss rate for ReadSharedReq accesses
1112system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.248043                       # mshr miss rate for ReadSharedReq accesses
1113system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.013965                       # mshr miss rate for demand accesses
1114system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.276703                       # mshr miss rate for demand accesses
1115system.cpu.l2cache.demand_mshr_miss_rate::total     0.162754                       # mshr miss rate for demand accesses
1116system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.013965                       # mshr miss rate for overall accesses
1117system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.276703                       # mshr miss rate for overall accesses
1118system.cpu.l2cache.overall_mshr_miss_rate::total     0.162754                       # mshr miss rate for overall accesses
1119system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        36500                       # average UpgradeReq mshr miss latency
1120system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        36500                       # average UpgradeReq mshr miss latency
1121system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 94989.919372                       # average ReadExReq mshr miss latency
1122system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 94989.919372                       # average ReadExReq mshr miss latency
1123system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 90827.993086                       # average ReadCleanReq mshr miss latency
1124system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 90827.993086                       # average ReadCleanReq mshr miss latency
1125system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71604.289405                       # average ReadSharedReq mshr miss latency
1126system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71604.289405                       # average ReadSharedReq mshr miss latency
1127system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 90827.993086                       # average overall mshr miss latency
1128system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78497.844252                       # average overall mshr miss latency
1129system.cpu.l2cache.demand_avg_mshr_miss_latency::total 78956.692271                       # average overall mshr miss latency
1130system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 90827.993086                       # average overall mshr miss latency
1131system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78497.844252                       # average overall mshr miss latency
1132system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78956.692271                       # average overall mshr miss latency
1133system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 209016.810967                       # average ReadReq mshr uncacheable latency
1134system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 209016.810967                       # average ReadReq mshr uncacheable latency
1135system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 87633.038901                       # average overall mshr uncacheable latency
1136system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 87633.038901                       # average overall mshr uncacheable latency
1137system.cpu.toL2Bus.snoop_filter.tot_requests      4967024                       # Total number of requests made to the snoop filter.
1138system.cpu.toL2Bus.snoop_filter.hit_single_requests      2483092                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
1139system.cpu.toL2Bus.snoop_filter.hit_multi_requests         2362                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1140system.cpu.toL2Bus.snoop_filter.tot_snoops          951                       # Total number of snoops made to the snoop filter.
1141system.cpu.toL2Bus.snoop_filter.hit_single_snoops          951                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1142system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1143system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1144system.cpu.toL2Bus.trans_dist::ReadReq           6930                       # Transaction distribution
1145system.cpu.toL2Bus.trans_dist::ReadResp       2191157                       # Transaction distribution
1146system.cpu.toL2Bus.trans_dist::WriteReq          9599                       # Transaction distribution
1147system.cpu.toL2Bus.trans_dist::WriteResp         9599                       # Transaction distribution
1148system.cpu.toL2Bus.trans_dist::WritebackDirty       920299                       # Transaction distribution
1149system.cpu.toL2Bus.trans_dist::WritebackClean      1076759                       # Transaction distribution
1150system.cpu.toL2Bus.trans_dist::CleanEvict       824292                       # Transaction distribution
1151system.cpu.toL2Bus.trans_dist::UpgradeReq           78                       # Transaction distribution
1152system.cpu.toL2Bus.trans_dist::SCUpgradeReq           98                       # Transaction distribution
1153system.cpu.toL2Bus.trans_dist::UpgradeResp          176                       # Transaction distribution
1154system.cpu.toL2Bus.trans_dist::ReadExReq       300001                       # Transaction distribution
1155system.cpu.toL2Bus.trans_dist::ReadExResp       300001                       # Transaction distribution
1156system.cpu.toL2Bus.trans_dist::ReadCleanReq      1077581                       # Transaction distribution
1157system.cpu.toL2Bus.trans_dist::ReadSharedReq      1106690                       # Transaction distribution
1158system.cpu.toL2Bus.trans_dist::BadAddressError           40                       # Transaction distribution
1159system.cpu.toL2Bus.trans_dist::InvalidateReq          237                       # Transaction distribution
1160system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      3231525                       # Packet count per connected master and slave (bytes)
1161system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      4252605                       # Packet count per connected master and slave (bytes)
1162system.cpu.toL2Bus.pkt_count::total           7484130                       # Packet count per connected master and slave (bytes)
1163system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side    137852416                       # Cumulative packet size per connected master and slave (bytes)
1164system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    144111100                       # Cumulative packet size per connected master and slave (bytes)
1165system.cpu.toL2Bus.pkt_size::total          281963516                       # Cumulative packet size per connected master and slave (bytes)
1166system.cpu.toL2Bus.snoops                      339563                       # Total snoops (count)
1167system.cpu.toL2Bus.snoopTraffic               4892928                       # Total snoop traffic (bytes)
1168system.cpu.toL2Bus.snoop_fanout::samples      2839828                       # Request fanout histogram
1169system.cpu.toL2Bus.snoop_fanout::mean        0.001278                       # Request fanout histogram
1170system.cpu.toL2Bus.snoop_fanout::stdev       0.035720                       # Request fanout histogram
1171system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
1172system.cpu.toL2Bus.snoop_fanout::0            2836200     99.87%     99.87% # Request fanout histogram
1173system.cpu.toL2Bus.snoop_fanout::1               3628      0.13%    100.00% # Request fanout histogram
1174system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
1175system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
1176system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
1177system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
1178system.cpu.toL2Bus.snoop_fanout::total        2839828                       # Request fanout histogram
1179system.cpu.toL2Bus.reqLayer0.occupancy     4417734000                       # Layer occupancy (ticks)
1180system.cpu.toL2Bus.reqLayer0.utilization          0.2                       # Layer utilization (%)
1181system.cpu.toL2Bus.snoopLayer0.occupancy       291883                       # Layer occupancy (ticks)
1182system.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
1183system.cpu.toL2Bus.respLayer0.occupancy    1617399440                       # Layer occupancy (ticks)
1184system.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
1185system.cpu.toL2Bus.respLayer1.occupancy    2121770107                       # Layer occupancy (ticks)
1186system.cpu.toL2Bus.respLayer1.utilization          0.1                       # Layer utilization (%)
1187system.disk0.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
1188system.disk0.dma_read_bytes                      1024                       # Number of bytes transfered via DMA reads (not PRD).
1189system.disk0.dma_read_txs                           1                       # Number of DMA read transactions (not PRD).
1190system.disk0.dma_write_full_pages                 298                       # Number of full page size DMA writes.
1191system.disk0.dma_write_bytes                  2651136                       # Number of bytes transfered via DMA writes.
1192system.disk0.dma_write_txs                        395                       # Number of DMA write transactions.
1193system.disk2.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
1194system.disk2.dma_read_bytes                         0                       # Number of bytes transfered via DMA reads (not PRD).
1195system.disk2.dma_read_txs                           0                       # Number of DMA read transactions (not PRD).
1196system.disk2.dma_write_full_pages                   1                       # Number of full page size DMA writes.
1197system.disk2.dma_write_bytes                     8192                       # Number of bytes transfered via DMA writes.
1198system.disk2.dma_write_txs                          1                       # Number of DMA write transactions.
1199system.iobus.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1200system.iobus.trans_dist::ReadReq                 7103                       # Transaction distribution
1201system.iobus.trans_dist::ReadResp                7103                       # Transaction distribution
1202system.iobus.trans_dist::WriteReq               51151                       # Transaction distribution
1203system.iobus.trans_dist::WriteResp              51151                       # Transaction distribution
1204system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio         5054                       # Packet count per connected master and slave (bytes)
1205system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio         1006                       # Packet count per connected master and slave (bytes)
1206system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio           10                       # Packet count per connected master and slave (bytes)
1207system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio           10                       # Packet count per connected master and slave (bytes)
1208system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio          180                       # Packet count per connected master and slave (bytes)
1209system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio        18120                       # Packet count per connected master and slave (bytes)
1210system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio         1904                       # Packet count per connected master and slave (bytes)
1211system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio         6672                       # Packet count per connected master and slave (bytes)
1212system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio          102                       # Packet count per connected master and slave (bytes)
1213system.iobus.pkt_count_system.bridge.master::total        33058                       # Packet count per connected master and slave (bytes)
1214system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side        83450                       # Packet count per connected master and slave (bytes)
1215system.iobus.pkt_count_system.tsunami.ide.dma::total        83450                       # Packet count per connected master and slave (bytes)
1216system.iobus.pkt_count::total                  116508                       # Packet count per connected master and slave (bytes)
1217system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio        20216                       # Cumulative packet size per connected master and slave (bytes)
1218system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio         2717                       # Cumulative packet size per connected master and slave (bytes)
1219system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio            5                       # Cumulative packet size per connected master and slave (bytes)
1220system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio            5                       # Cumulative packet size per connected master and slave (bytes)
1221system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio          160                       # Cumulative packet size per connected master and slave (bytes)
1222system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio         9060                       # Cumulative packet size per connected master and slave (bytes)
1223system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio         7596                       # Cumulative packet size per connected master and slave (bytes)
1224system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio         4193                       # Cumulative packet size per connected master and slave (bytes)
1225system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio          204                       # Cumulative packet size per connected master and slave (bytes)
1226system.iobus.pkt_size_system.bridge.master::total        44156                       # Cumulative packet size per connected master and slave (bytes)
1227system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side      2661608                       # Cumulative packet size per connected master and slave (bytes)
1228system.iobus.pkt_size_system.tsunami.ide.dma::total      2661608                       # Cumulative packet size per connected master and slave (bytes)
1229system.iobus.pkt_size::total                  2705764                       # Cumulative packet size per connected master and slave (bytes)
1230system.iobus.reqLayer0.occupancy              5359000                       # Layer occupancy (ticks)
1231system.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
1232system.iobus.reqLayer1.occupancy               816500                       # Layer occupancy (ticks)
1233system.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
1234system.iobus.reqLayer2.occupancy                11000                       # Layer occupancy (ticks)
1235system.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
1236system.iobus.reqLayer6.occupancy                11000                       # Layer occupancy (ticks)
1237system.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
1238system.iobus.reqLayer22.occupancy              178500                       # Layer occupancy (ticks)
1239system.iobus.reqLayer22.utilization               0.0                       # Layer utilization (%)
1240system.iobus.reqLayer23.occupancy            14034000                       # Layer occupancy (ticks)
1241system.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
1242system.iobus.reqLayer24.occupancy             2179500                       # Layer occupancy (ticks)
1243system.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
1244system.iobus.reqLayer25.occupancy             6056500                       # Layer occupancy (ticks)
1245system.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
1246system.iobus.reqLayer26.occupancy               92500                       # Layer occupancy (ticks)
1247system.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
1248system.iobus.reqLayer27.occupancy           216222032                       # Layer occupancy (ticks)
1249system.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
1250system.iobus.respLayer0.occupancy            23459000                       # Layer occupancy (ticks)
1251system.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
1252system.iobus.respLayer1.occupancy            41946000                       # Layer occupancy (ticks)
1253system.iobus.respLayer1.utilization               0.0                       # Layer utilization (%)
1254system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1255system.iocache.tags.replacements                41685                       # number of replacements
1256system.iocache.tags.tagsinuse                1.265413                       # Cycle average of tags in use
1257system.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
1258system.iocache.tags.sampled_refs                41701                       # Sample count of references to valid blocks.
1259system.iocache.tags.avg_refs                        0                       # Average number of references to valid blocks.
1260system.iocache.tags.warmup_cycle         1714256790000                       # Cycle when the warmup percentage was hit.
1261system.iocache.tags.occ_blocks::tsunami.ide     1.265413                       # Average occupied blocks per requestor
1262system.iocache.tags.occ_percent::tsunami.ide     0.079088                       # Average percentage of cache occupancy
1263system.iocache.tags.occ_percent::total       0.079088                       # Average percentage of cache occupancy
1264system.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
1265system.iocache.tags.age_task_id_blocks_1023::2           16                       # Occupied blocks per task id
1266system.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
1267system.iocache.tags.tag_accesses               375525                       # Number of tag accesses
1268system.iocache.tags.data_accesses              375525                       # Number of data accesses
1269system.iocache.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1270system.iocache.ReadReq_misses::tsunami.ide          173                       # number of ReadReq misses
1271system.iocache.ReadReq_misses::total              173                       # number of ReadReq misses
1272system.iocache.WriteLineReq_misses::tsunami.ide        41552                       # number of WriteLineReq misses
1273system.iocache.WriteLineReq_misses::total        41552                       # number of WriteLineReq misses
1274system.iocache.demand_misses::tsunami.ide        41725                       # number of demand (read+write) misses
1275system.iocache.demand_misses::total             41725                       # number of demand (read+write) misses
1276system.iocache.overall_misses::tsunami.ide        41725                       # number of overall misses
1277system.iocache.overall_misses::total            41725                       # number of overall misses
1278system.iocache.ReadReq_miss_latency::tsunami.ide     21932883                       # number of ReadReq miss cycles
1279system.iocache.ReadReq_miss_latency::total     21932883                       # number of ReadReq miss cycles
1280system.iocache.WriteLineReq_miss_latency::tsunami.ide   4939835149                       # number of WriteLineReq miss cycles
1281system.iocache.WriteLineReq_miss_latency::total   4939835149                       # number of WriteLineReq miss cycles
1282system.iocache.demand_miss_latency::tsunami.ide   4961768032                       # number of demand (read+write) miss cycles
1283system.iocache.demand_miss_latency::total   4961768032                       # number of demand (read+write) miss cycles
1284system.iocache.overall_miss_latency::tsunami.ide   4961768032                       # number of overall miss cycles
1285system.iocache.overall_miss_latency::total   4961768032                       # number of overall miss cycles
1286system.iocache.ReadReq_accesses::tsunami.ide          173                       # number of ReadReq accesses(hits+misses)
1287system.iocache.ReadReq_accesses::total            173                       # number of ReadReq accesses(hits+misses)
1288system.iocache.WriteLineReq_accesses::tsunami.ide        41552                       # number of WriteLineReq accesses(hits+misses)
1289system.iocache.WriteLineReq_accesses::total        41552                       # number of WriteLineReq accesses(hits+misses)
1290system.iocache.demand_accesses::tsunami.ide        41725                       # number of demand (read+write) accesses
1291system.iocache.demand_accesses::total           41725                       # number of demand (read+write) accesses
1292system.iocache.overall_accesses::tsunami.ide        41725                       # number of overall (read+write) accesses
1293system.iocache.overall_accesses::total          41725                       # number of overall (read+write) accesses
1294system.iocache.ReadReq_miss_rate::tsunami.ide            1                       # miss rate for ReadReq accesses
1295system.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
1296system.iocache.WriteLineReq_miss_rate::tsunami.ide            1                       # miss rate for WriteLineReq accesses
1297system.iocache.WriteLineReq_miss_rate::total            1                       # miss rate for WriteLineReq accesses
1298system.iocache.demand_miss_rate::tsunami.ide            1                       # miss rate for demand accesses
1299system.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
1300system.iocache.overall_miss_rate::tsunami.ide            1                       # miss rate for overall accesses
1301system.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
1302system.iocache.ReadReq_avg_miss_latency::tsunami.ide 126779.670520                       # average ReadReq miss latency
1303system.iocache.ReadReq_avg_miss_latency::total 126779.670520                       # average ReadReq miss latency
1304system.iocache.WriteLineReq_avg_miss_latency::tsunami.ide 118883.210170                       # average WriteLineReq miss latency
1305system.iocache.WriteLineReq_avg_miss_latency::total 118883.210170                       # average WriteLineReq miss latency
1306system.iocache.demand_avg_miss_latency::tsunami.ide 118915.950437                       # average overall miss latency
1307system.iocache.demand_avg_miss_latency::total 118915.950437                       # average overall miss latency
1308system.iocache.overall_avg_miss_latency::tsunami.ide 118915.950437                       # average overall miss latency
1309system.iocache.overall_avg_miss_latency::total 118915.950437                       # average overall miss latency
1310system.iocache.blocked_cycles::no_mshrs          2115                       # number of cycles access was blocked
1311system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1312system.iocache.blocked::no_mshrs                   16                       # number of cycles access was blocked
1313system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
1314system.iocache.avg_blocked_cycles::no_mshrs   132.187500                       # average number of cycles each access was blocked
1315system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1316system.iocache.writebacks::writebacks           41512                       # number of writebacks
1317system.iocache.writebacks::total                41512                       # number of writebacks
1318system.iocache.ReadReq_mshr_misses::tsunami.ide          173                       # number of ReadReq MSHR misses
1319system.iocache.ReadReq_mshr_misses::total          173                       # number of ReadReq MSHR misses
1320system.iocache.WriteLineReq_mshr_misses::tsunami.ide        41552                       # number of WriteLineReq MSHR misses
1321system.iocache.WriteLineReq_mshr_misses::total        41552                       # number of WriteLineReq MSHR misses
1322system.iocache.demand_mshr_misses::tsunami.ide        41725                       # number of demand (read+write) MSHR misses
1323system.iocache.demand_mshr_misses::total        41725                       # number of demand (read+write) MSHR misses
1324system.iocache.overall_mshr_misses::tsunami.ide        41725                       # number of overall MSHR misses
1325system.iocache.overall_mshr_misses::total        41725                       # number of overall MSHR misses
1326system.iocache.ReadReq_mshr_miss_latency::tsunami.ide     13282883                       # number of ReadReq MSHR miss cycles
1327system.iocache.ReadReq_mshr_miss_latency::total     13282883                       # number of ReadReq MSHR miss cycles
1328system.iocache.WriteLineReq_mshr_miss_latency::tsunami.ide   2859804565                       # number of WriteLineReq MSHR miss cycles
1329system.iocache.WriteLineReq_mshr_miss_latency::total   2859804565                       # number of WriteLineReq MSHR miss cycles
1330system.iocache.demand_mshr_miss_latency::tsunami.ide   2873087448                       # number of demand (read+write) MSHR miss cycles
1331system.iocache.demand_mshr_miss_latency::total   2873087448                       # number of demand (read+write) MSHR miss cycles
1332system.iocache.overall_mshr_miss_latency::tsunami.ide   2873087448                       # number of overall MSHR miss cycles
1333system.iocache.overall_mshr_miss_latency::total   2873087448                       # number of overall MSHR miss cycles
1334system.iocache.ReadReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for ReadReq accesses
1335system.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
1336system.iocache.WriteLineReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for WriteLineReq accesses
1337system.iocache.WriteLineReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteLineReq accesses
1338system.iocache.demand_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for demand accesses
1339system.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
1340system.iocache.overall_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for overall accesses
1341system.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
1342system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 76779.670520                       # average ReadReq mshr miss latency
1343system.iocache.ReadReq_avg_mshr_miss_latency::total 76779.670520                       # average ReadReq mshr miss latency
1344system.iocache.WriteLineReq_avg_mshr_miss_latency::tsunami.ide 68824.715176                       # average WriteLineReq mshr miss latency
1345system.iocache.WriteLineReq_avg_mshr_miss_latency::total 68824.715176                       # average WriteLineReq mshr miss latency
1346system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 68857.697975                       # average overall mshr miss latency
1347system.iocache.demand_avg_mshr_miss_latency::total 68857.697975                       # average overall mshr miss latency
1348system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 68857.697975                       # average overall mshr miss latency
1349system.iocache.overall_avg_mshr_miss_latency::total 68857.697975                       # average overall mshr miss latency
1350system.membus.snoop_filter.tot_requests        825525                       # Total number of requests made to the snoop filter.
1351system.membus.snoop_filter.hit_single_requests       380458                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
1352system.membus.snoop_filter.hit_multi_requests          414                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1353system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
1354system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1355system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1356system.membus.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1357system.membus.trans_dist::ReadReq                6930                       # Transaction distribution
1358system.membus.trans_dist::ReadResp             296573                       # Transaction distribution
1359system.membus.trans_dist::WriteReq               9599                       # Transaction distribution
1360system.membus.trans_dist::WriteResp              9599                       # Transaction distribution
1361system.membus.trans_dist::WritebackDirty       117412                       # Transaction distribution
1362system.membus.trans_dist::CleanEvict           262094                       # Transaction distribution
1363system.membus.trans_dist::UpgradeReq              137                       # Transaction distribution
1364system.membus.trans_dist::UpgradeResp               3                       # Transaction distribution
1365system.membus.trans_dist::ReadExReq            114597                       # Transaction distribution
1366system.membus.trans_dist::ReadExResp           114597                       # Transaction distribution
1367system.membus.trans_dist::ReadSharedReq        289683                       # Transaction distribution
1368system.membus.trans_dist::BadAddressError           40                       # Transaction distribution
1369system.membus.trans_dist::InvalidateReq         41552                       # Transaction distribution
1370system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave        33058                       # Packet count per connected master and slave (bytes)
1371system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      1145815                       # Packet count per connected master and slave (bytes)
1372system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio           80                       # Packet count per connected master and slave (bytes)
1373system.membus.pkt_count_system.cpu.l2cache.mem_side::total      1178953                       # Packet count per connected master and slave (bytes)
1374system.membus.pkt_count_system.iocache.mem_side::system.physmem.port        83425                       # Packet count per connected master and slave (bytes)
1375system.membus.pkt_count_system.iocache.mem_side::total        83425                       # Packet count per connected master and slave (bytes)
1376system.membus.pkt_count::total                1262378                       # Packet count per connected master and slave (bytes)
1377system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave        44156                       # Cumulative packet size per connected master and slave (bytes)
1378system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     30700160                       # Cumulative packet size per connected master and slave (bytes)
1379system.membus.pkt_size_system.cpu.l2cache.mem_side::total     30744316                       # Cumulative packet size per connected master and slave (bytes)
1380system.membus.pkt_size_system.iocache.mem_side::system.physmem.port      2657728                       # Cumulative packet size per connected master and slave (bytes)
1381system.membus.pkt_size_system.iocache.mem_side::total      2657728                       # Cumulative packet size per connected master and slave (bytes)
1382system.membus.pkt_size::total                33402044                       # Cumulative packet size per connected master and slave (bytes)
1383system.membus.snoops                              438                       # Total snoops (count)
1384system.membus.snoopTraffic                      27840                       # Total snoop traffic (bytes)
1385system.membus.snoop_fanout::samples            462498                       # Request fanout histogram
1386system.membus.snoop_fanout::mean             0.001464                       # Request fanout histogram
1387system.membus.snoop_fanout::stdev            0.038232                       # Request fanout histogram
1388system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1389system.membus.snoop_fanout::0                  461821     99.85%     99.85% # Request fanout histogram
1390system.membus.snoop_fanout::1                     677      0.15%    100.00% # Request fanout histogram
1391system.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
1392system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1393system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1394system.membus.snoop_fanout::max_value               1                       # Request fanout histogram
1395system.membus.snoop_fanout::total              462498                       # Request fanout histogram
1396system.membus.reqLayer0.occupancy            28738500                       # Layer occupancy (ticks)
1397system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
1398system.membus.reqLayer1.occupancy          1313413567                       # Layer occupancy (ticks)
1399system.membus.reqLayer1.utilization               0.1                       # Layer utilization (%)
1400system.membus.reqLayer2.occupancy               48500                       # Layer occupancy (ticks)
1401system.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
1402system.membus.respLayer1.occupancy         2137867250                       # Layer occupancy (ticks)
1403system.membus.respLayer1.utilization              0.1                       # Layer utilization (%)
1404system.membus.respLayer2.occupancy             917617                       # Layer occupancy (ticks)
1405system.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
1406system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1407system.tsunami.backdoor.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1408system.tsunami.cchip.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1409system.tsunami.pchip.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1410system.tsunami.ethernet.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1411system.tsunami.ethernet.descDMAReads                0                       # Number of descriptors the device read w/ DMA
1412system.tsunami.ethernet.descDMAWrites               0                       # Number of descriptors the device wrote w/ DMA
1413system.tsunami.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
1414system.tsunami.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
1415system.tsunami.ethernet.postedSwi                   0                       # number of software interrupts posted to CPU
1416system.tsunami.ethernet.coalescedSwi              nan                       # average number of Swi's coalesced into each post
1417system.tsunami.ethernet.totalSwi                    0                       # total number of Swi written to ISR
1418system.tsunami.ethernet.postedRxIdle                0                       # number of rxIdle interrupts posted to CPU
1419system.tsunami.ethernet.coalescedRxIdle           nan                       # average number of RxIdle's coalesced into each post
1420system.tsunami.ethernet.totalRxIdle                 0                       # total number of RxIdle written to ISR
1421system.tsunami.ethernet.postedRxOk                  0                       # number of RxOk interrupts posted to CPU
1422system.tsunami.ethernet.coalescedRxOk             nan                       # average number of RxOk's coalesced into each post
1423system.tsunami.ethernet.totalRxOk                   0                       # total number of RxOk written to ISR
1424system.tsunami.ethernet.postedRxDesc                0                       # number of RxDesc interrupts posted to CPU
1425system.tsunami.ethernet.coalescedRxDesc           nan                       # average number of RxDesc's coalesced into each post
1426system.tsunami.ethernet.totalRxDesc                 0                       # total number of RxDesc written to ISR
1427system.tsunami.ethernet.postedTxOk                  0                       # number of TxOk interrupts posted to CPU
1428system.tsunami.ethernet.coalescedTxOk             nan                       # average number of TxOk's coalesced into each post
1429system.tsunami.ethernet.totalTxOk                   0                       # total number of TxOk written to ISR
1430system.tsunami.ethernet.postedTxIdle                0                       # number of TxIdle interrupts posted to CPU
1431system.tsunami.ethernet.coalescedTxIdle           nan                       # average number of TxIdle's coalesced into each post
1432system.tsunami.ethernet.totalTxIdle                 0                       # total number of TxIdle written to ISR
1433system.tsunami.ethernet.postedTxDesc                0                       # number of TxDesc interrupts posted to CPU
1434system.tsunami.ethernet.coalescedTxDesc           nan                       # average number of TxDesc's coalesced into each post
1435system.tsunami.ethernet.totalTxDesc                 0                       # total number of TxDesc written to ISR
1436system.tsunami.ethernet.postedRxOrn                 0                       # number of RxOrn posted to CPU
1437system.tsunami.ethernet.coalescedRxOrn            nan                       # average number of RxOrn's coalesced into each post
1438system.tsunami.ethernet.totalRxOrn                  0                       # total number of RxOrn written to ISR
1439system.tsunami.ethernet.coalescedTotal            nan                       # average number of interrupts coalesced into each post
1440system.tsunami.ethernet.postedInterrupts            0                       # number of posts to CPU
1441system.tsunami.ethernet.droppedPackets              0                       # number of packets dropped
1442system.tsunami.fake_OROM.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1443system.tsunami.fake_ata0.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1444system.tsunami.fake_ata1.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1445system.tsunami.fake_pnp_addr.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1446system.tsunami.fake_pnp_read0.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1447system.tsunami.fake_pnp_read1.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1448system.tsunami.fake_pnp_read2.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1449system.tsunami.fake_pnp_read3.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1450system.tsunami.fake_pnp_read4.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1451system.tsunami.fake_pnp_read5.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1452system.tsunami.fake_pnp_read6.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1453system.tsunami.fake_pnp_read7.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1454system.tsunami.fake_pnp_write.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1455system.tsunami.fake_ppc.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1456system.tsunami.fake_sm_chip.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1457system.tsunami.fake_uart1.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1458system.tsunami.fake_uart2.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1459system.tsunami.fake_uart3.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1460system.tsunami.fake_uart4.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1461system.tsunami.fb.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1462system.tsunami.ide.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1463system.tsunami.io.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1464system.tsunami.uart.pwrStateResidencyTicks::UNDEFINED 1865011607500                       # Cumulative time (in ticks) in various power states
1465system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
1466system.cpu.kern.inst.quiesce                     6439                       # number of quiesce instructions executed
1467system.cpu.kern.inst.hwrei                     211030                       # number of hwrei instructions executed
1468system.cpu.kern.ipl_count::0                    74670     40.97%     40.97% # number of times we switched to this ipl
1469system.cpu.kern.ipl_count::21                     131      0.07%     41.04% # number of times we switched to this ipl
1470system.cpu.kern.ipl_count::22                    1881      1.03%     42.07% # number of times we switched to this ipl
1471system.cpu.kern.ipl_count::31                  105578     57.93%    100.00% # number of times we switched to this ipl
1472system.cpu.kern.ipl_count::total               182260                       # number of times we switched to this ipl
1473system.cpu.kern.ipl_good::0                     73303     49.32%     49.32% # number of times we switched to this ipl from a different ipl
1474system.cpu.kern.ipl_good::21                      131      0.09%     49.41% # number of times we switched to this ipl from a different ipl
1475system.cpu.kern.ipl_good::22                     1881      1.27%     50.68% # number of times we switched to this ipl from a different ipl
1476system.cpu.kern.ipl_good::31                    73303     49.32%    100.00% # number of times we switched to this ipl from a different ipl
1477system.cpu.kern.ipl_good::total                148618                       # number of times we switched to this ipl from a different ipl
1478system.cpu.kern.ipl_ticks::0             1819136783500     97.54%     97.54% # number of cycles we spent at this ipl
1479system.cpu.kern.ipl_ticks::21                67099500      0.00%     97.54% # number of cycles we spent at this ipl
1480system.cpu.kern.ipl_ticks::22               565538000      0.03%     97.57% # number of cycles we spent at this ipl
1481system.cpu.kern.ipl_ticks::31             45241360000      2.43%    100.00% # number of cycles we spent at this ipl
1482system.cpu.kern.ipl_ticks::total         1865010781000                       # number of cycles we spent at this ipl
1483system.cpu.kern.ipl_used::0                  0.981693                       # fraction of swpipl calls that actually changed the ipl
1484system.cpu.kern.ipl_used::21                        1                       # fraction of swpipl calls that actually changed the ipl
1485system.cpu.kern.ipl_used::22                        1                       # fraction of swpipl calls that actually changed the ipl
1486system.cpu.kern.ipl_used::31                 0.694302                       # fraction of swpipl calls that actually changed the ipl
1487system.cpu.kern.ipl_used::total              0.815418                       # fraction of swpipl calls that actually changed the ipl
1488system.cpu.kern.syscall::2                          8      2.45%      2.45% # number of syscalls executed
1489system.cpu.kern.syscall::3                         30      9.20%     11.66% # number of syscalls executed
1490system.cpu.kern.syscall::4                          4      1.23%     12.88% # number of syscalls executed
1491system.cpu.kern.syscall::6                         42     12.88%     25.77% # number of syscalls executed
1492system.cpu.kern.syscall::12                         1      0.31%     26.07% # number of syscalls executed
1493system.cpu.kern.syscall::15                         1      0.31%     26.38% # number of syscalls executed
1494system.cpu.kern.syscall::17                        15      4.60%     30.98% # number of syscalls executed
1495system.cpu.kern.syscall::19                        10      3.07%     34.05% # number of syscalls executed
1496system.cpu.kern.syscall::20                         6      1.84%     35.89% # number of syscalls executed
1497system.cpu.kern.syscall::23                         4      1.23%     37.12% # number of syscalls executed
1498system.cpu.kern.syscall::24                         6      1.84%     38.96% # number of syscalls executed
1499system.cpu.kern.syscall::33                        11      3.37%     42.33% # number of syscalls executed
1500system.cpu.kern.syscall::41                         2      0.61%     42.94% # number of syscalls executed
1501system.cpu.kern.syscall::45                        54     16.56%     59.51% # number of syscalls executed
1502system.cpu.kern.syscall::47                         6      1.84%     61.35% # number of syscalls executed
1503system.cpu.kern.syscall::48                        10      3.07%     64.42% # number of syscalls executed
1504system.cpu.kern.syscall::54                        10      3.07%     67.48% # number of syscalls executed
1505system.cpu.kern.syscall::58                         1      0.31%     67.79% # number of syscalls executed
1506system.cpu.kern.syscall::59                         7      2.15%     69.94% # number of syscalls executed
1507system.cpu.kern.syscall::71                        54     16.56%     86.50% # number of syscalls executed
1508system.cpu.kern.syscall::73                         3      0.92%     87.42% # number of syscalls executed
1509system.cpu.kern.syscall::74                        16      4.91%     92.33% # number of syscalls executed
1510system.cpu.kern.syscall::87                         1      0.31%     92.64% # number of syscalls executed
1511system.cpu.kern.syscall::90                         3      0.92%     93.56% # number of syscalls executed
1512system.cpu.kern.syscall::92                         9      2.76%     96.32% # number of syscalls executed
1513system.cpu.kern.syscall::97                         2      0.61%     96.93% # number of syscalls executed
1514system.cpu.kern.syscall::98                         2      0.61%     97.55% # number of syscalls executed
1515system.cpu.kern.syscall::132                        4      1.23%     98.77% # number of syscalls executed
1516system.cpu.kern.syscall::144                        2      0.61%     99.39% # number of syscalls executed
1517system.cpu.kern.syscall::147                        2      0.61%    100.00% # number of syscalls executed
1518system.cpu.kern.syscall::total                    326                       # number of syscalls executed
1519system.cpu.kern.callpal::cserve                     1      0.00%      0.00% # number of callpals executed
1520system.cpu.kern.callpal::wrmces                     1      0.00%      0.00% # number of callpals executed
1521system.cpu.kern.callpal::wrfen                      1      0.00%      0.00% # number of callpals executed
1522system.cpu.kern.callpal::wrvptptr                   1      0.00%      0.00% # number of callpals executed
1523system.cpu.kern.callpal::swpctx                  4176      2.18%      2.18% # number of callpals executed
1524system.cpu.kern.callpal::tbi                       54      0.03%      2.21% # number of callpals executed
1525system.cpu.kern.callpal::wrent                      7      0.00%      2.21% # number of callpals executed
1526system.cpu.kern.callpal::swpipl                175141     91.22%     93.43% # number of callpals executed
1527system.cpu.kern.callpal::rdps                    6785      3.53%     96.97% # number of callpals executed
1528system.cpu.kern.callpal::wrkgp                      1      0.00%     96.97% # number of callpals executed
1529system.cpu.kern.callpal::wrusp                      7      0.00%     96.97% # number of callpals executed
1530system.cpu.kern.callpal::rdusp                      9      0.00%     96.98% # number of callpals executed
1531system.cpu.kern.callpal::whami                      2      0.00%     96.98% # number of callpals executed
1532system.cpu.kern.callpal::rti                     5106      2.66%     99.64% # number of callpals executed
1533system.cpu.kern.callpal::callsys                  515      0.27%     99.91% # number of callpals executed
1534system.cpu.kern.callpal::imb                      181      0.09%    100.00% # number of callpals executed
1535system.cpu.kern.callpal::total                 191988                       # number of callpals executed
1536system.cpu.kern.mode_switch::kernel              5852                       # number of protection mode switches
1537system.cpu.kern.mode_switch::user                1738                       # number of protection mode switches
1538system.cpu.kern.mode_switch::idle                2096                       # number of protection mode switches
1539system.cpu.kern.mode_good::kernel                1908                      
1540system.cpu.kern.mode_good::user                  1738                      
1541system.cpu.kern.mode_good::idle                   170                      
1542system.cpu.kern.mode_switch_good::kernel     0.326042                       # fraction of useful protection mode switches
1543system.cpu.kern.mode_switch_good::user              1                       # fraction of useful protection mode switches
1544system.cpu.kern.mode_switch_good::idle       0.081107                       # fraction of useful protection mode switches
1545system.cpu.kern.mode_switch_good::total      0.393971                       # fraction of useful protection mode switches
1546system.cpu.kern.mode_ticks::kernel        29668657000      1.59%      1.59% # number of ticks spent at the given mode
1547system.cpu.kern.mode_ticks::user           2761122500      0.15%      1.74% # number of ticks spent at the given mode
1548system.cpu.kern.mode_ticks::idle         1832580993500     98.26%    100.00% # number of ticks spent at the given mode
1549system.cpu.kern.swap_context                     4177                       # number of times the context was actually changed
1550
1551---------- End Simulation Statistics   ----------
1552