stats.txt revision 9924:31ef410b6843
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 1.902739 # Number of seconds simulated 4sim_ticks 1902738973500 # Number of ticks simulated 5final_tick 1902738973500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 132013 # Simulator instruction rate (inst/s) 8host_op_rate 132013 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 4427958303 # Simulator tick rate (ticks/s) 10host_mem_usage 313120 # Number of bytes of host memory used 11host_seconds 429.71 # Real time elapsed on the host 12sim_insts 56727331 # Number of instructions simulated 13sim_ops 56727331 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu0.inst 900544 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu0.data 24806400 # Number of bytes read from this memory 16system.physmem.bytes_read::tsunami.ide 2650816 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu1.inst 74944 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu1.data 436992 # Number of bytes read from this memory 19system.physmem.bytes_read::total 28869696 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu0.inst 900544 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::cpu1.inst 74944 # Number of instructions bytes read from this memory 22system.physmem.bytes_inst_read::total 975488 # Number of instructions bytes read from this memory 23system.physmem.bytes_written::writebacks 7821440 # Number of bytes written to this memory 24system.physmem.bytes_written::total 7821440 # Number of bytes written to this memory 25system.physmem.num_reads::cpu0.inst 14071 # Number of read requests responded to by this memory 26system.physmem.num_reads::cpu0.data 387600 # Number of read requests responded to by this memory 27system.physmem.num_reads::tsunami.ide 41419 # Number of read requests responded to by this memory 28system.physmem.num_reads::cpu1.inst 1171 # Number of read requests responded to by this memory 29system.physmem.num_reads::cpu1.data 6828 # Number of read requests responded to by this memory 30system.physmem.num_reads::total 451089 # Number of read requests responded to by this memory 31system.physmem.num_writes::writebacks 122210 # Number of write requests responded to by this memory 32system.physmem.num_writes::total 122210 # Number of write requests responded to by this memory 33system.physmem.bw_read::cpu0.inst 473288 # Total read bandwidth from this memory (bytes/s) 34system.physmem.bw_read::cpu0.data 13037206 # Total read bandwidth from this memory (bytes/s) 35system.physmem.bw_read::tsunami.ide 1393158 # Total read bandwidth from this memory (bytes/s) 36system.physmem.bw_read::cpu1.inst 39387 # Total read bandwidth from this memory (bytes/s) 37system.physmem.bw_read::cpu1.data 229665 # Total read bandwidth from this memory (bytes/s) 38system.physmem.bw_read::total 15172704 # Total read bandwidth from this memory (bytes/s) 39system.physmem.bw_inst_read::cpu0.inst 473288 # Instruction read bandwidth from this memory (bytes/s) 40system.physmem.bw_inst_read::cpu1.inst 39387 # Instruction read bandwidth from this memory (bytes/s) 41system.physmem.bw_inst_read::total 512676 # Instruction read bandwidth from this memory (bytes/s) 42system.physmem.bw_write::writebacks 4110622 # Write bandwidth from this memory (bytes/s) 43system.physmem.bw_write::total 4110622 # Write bandwidth from this memory (bytes/s) 44system.physmem.bw_total::writebacks 4110622 # Total bandwidth to/from this memory (bytes/s) 45system.physmem.bw_total::cpu0.inst 473288 # Total bandwidth to/from this memory (bytes/s) 46system.physmem.bw_total::cpu0.data 13037206 # Total bandwidth to/from this memory (bytes/s) 47system.physmem.bw_total::tsunami.ide 1393158 # Total bandwidth to/from this memory (bytes/s) 48system.physmem.bw_total::cpu1.inst 39387 # Total bandwidth to/from this memory (bytes/s) 49system.physmem.bw_total::cpu1.data 229665 # Total bandwidth to/from this memory (bytes/s) 50system.physmem.bw_total::total 19283326 # Total bandwidth to/from this memory (bytes/s) 51system.physmem.readReqs 451089 # Total number of read requests accepted by DRAM controller 52system.physmem.writeReqs 122210 # Total number of write requests accepted by DRAM controller 53system.physmem.readBursts 451089 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts 54system.physmem.writeBursts 122210 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts 55system.physmem.bytesRead 28869696 # Total number of bytes read from memory 56system.physmem.bytesWritten 7821440 # Total number of bytes written to memory 57system.physmem.bytesConsumedRd 28869696 # bytesRead derated as per pkt->getSize() 58system.physmem.bytesConsumedWr 7821440 # bytesWritten derated as per pkt->getSize() 59system.physmem.servicedByWrQ 73 # Number of DRAM read bursts serviced by write Q 60system.physmem.neitherReadNorWrite 4926 # Reqs where no action is needed 61system.physmem.perBankRdReqs::0 28134 # Track reads on a per bank basis 62system.physmem.perBankRdReqs::1 28249 # Track reads on a per bank basis 63system.physmem.perBankRdReqs::2 28671 # Track reads on a per bank basis 64system.physmem.perBankRdReqs::3 28418 # Track reads on a per bank basis 65system.physmem.perBankRdReqs::4 27918 # Track reads on a per bank basis 66system.physmem.perBankRdReqs::5 28169 # Track reads on a per bank basis 67system.physmem.perBankRdReqs::6 28110 # Track reads on a per bank basis 68system.physmem.perBankRdReqs::7 27493 # Track reads on a per bank basis 69system.physmem.perBankRdReqs::8 27636 # Track reads on a per bank basis 70system.physmem.perBankRdReqs::9 28106 # Track reads on a per bank basis 71system.physmem.perBankRdReqs::10 28006 # Track reads on a per bank basis 72system.physmem.perBankRdReqs::11 28071 # Track reads on a per bank basis 73system.physmem.perBankRdReqs::12 28522 # Track reads on a per bank basis 74system.physmem.perBankRdReqs::13 28683 # Track reads on a per bank basis 75system.physmem.perBankRdReqs::14 28473 # Track reads on a per bank basis 76system.physmem.perBankRdReqs::15 28357 # Track reads on a per bank basis 77system.physmem.perBankWrReqs::0 7885 # Track writes on a per bank basis 78system.physmem.perBankWrReqs::1 7743 # Track writes on a per bank basis 79system.physmem.perBankWrReqs::2 8146 # Track writes on a per bank basis 80system.physmem.perBankWrReqs::3 7856 # Track writes on a per bank basis 81system.physmem.perBankWrReqs::4 7349 # Track writes on a per bank basis 82system.physmem.perBankWrReqs::5 7637 # Track writes on a per bank basis 83system.physmem.perBankWrReqs::6 7614 # Track writes on a per bank basis 84system.physmem.perBankWrReqs::7 6924 # Track writes on a per bank basis 85system.physmem.perBankWrReqs::8 6873 # Track writes on a per bank basis 86system.physmem.perBankWrReqs::9 7305 # Track writes on a per bank basis 87system.physmem.perBankWrReqs::10 7296 # Track writes on a per bank basis 88system.physmem.perBankWrReqs::11 7454 # Track writes on a per bank basis 89system.physmem.perBankWrReqs::12 7954 # Track writes on a per bank basis 90system.physmem.perBankWrReqs::13 8175 # Track writes on a per bank basis 91system.physmem.perBankWrReqs::14 8091 # Track writes on a per bank basis 92system.physmem.perBankWrReqs::15 7908 # Track writes on a per bank basis 93system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 94system.physmem.numWrRetry 1 # Number of times wr buffer was full causing retry 95system.physmem.totGap 1902738952500 # Total gap between requests 96system.physmem.readPktSize::0 0 # Categorize read packet sizes 97system.physmem.readPktSize::1 0 # Categorize read packet sizes 98system.physmem.readPktSize::2 0 # Categorize read packet sizes 99system.physmem.readPktSize::3 0 # Categorize read packet sizes 100system.physmem.readPktSize::4 0 # Categorize read packet sizes 101system.physmem.readPktSize::5 0 # Categorize read packet sizes 102system.physmem.readPktSize::6 451089 # Categorize read packet sizes 103system.physmem.writePktSize::0 0 # Categorize write packet sizes 104system.physmem.writePktSize::1 0 # Categorize write packet sizes 105system.physmem.writePktSize::2 0 # Categorize write packet sizes 106system.physmem.writePktSize::3 0 # Categorize write packet sizes 107system.physmem.writePktSize::4 0 # Categorize write packet sizes 108system.physmem.writePktSize::5 0 # Categorize write packet sizes 109system.physmem.writePktSize::6 122210 # Categorize write packet sizes 110system.physmem.rdQLenPdf::0 323917 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::1 64738 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::2 30395 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::3 6616 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::4 3317 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::5 3023 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::6 1574 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::7 1542 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::8 1506 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::9 1471 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::10 1443 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::11 1440 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::12 1410 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::13 2046 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::14 2339 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::15 2216 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::16 1205 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::17 449 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::18 234 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::19 121 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::20 8 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::21 6 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 136system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 137system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 138system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 139system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 140system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 141system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 142system.physmem.wrQLenPdf::0 3729 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::1 3933 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::2 5016 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::3 5304 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::4 5307 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::5 5307 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::6 5312 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::7 5312 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::8 5313 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::9 5314 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::10 5314 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::11 5313 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::12 5313 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::13 5313 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::14 5313 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::15 5313 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::16 5313 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::17 5313 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::18 5313 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::19 5313 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::20 5313 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::21 5313 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::22 5313 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::23 1585 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::24 1381 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::25 298 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::26 10 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::27 7 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::28 7 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::29 2 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::30 2 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::31 1 # What write queue length does an incoming req see 174system.physmem.bytesPerActivate::samples 40469 # Bytes accessed per row activation 175system.physmem.bytesPerActivate::mean 906.491388 # Bytes accessed per row activation 176system.physmem.bytesPerActivate::gmean 223.789110 # Bytes accessed per row activation 177system.physmem.bytesPerActivate::stdev 2353.116019 # Bytes accessed per row activation 178system.physmem.bytesPerActivate::64-67 14451 35.71% 35.71% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::128-131 6072 15.00% 50.71% # Bytes accessed per row activation 180system.physmem.bytesPerActivate::192-195 3826 9.45% 60.17% # Bytes accessed per row activation 181system.physmem.bytesPerActivate::256-259 2468 6.10% 66.27% # Bytes accessed per row activation 182system.physmem.bytesPerActivate::320-323 1670 4.13% 70.39% # Bytes accessed per row activation 183system.physmem.bytesPerActivate::384-387 1520 3.76% 74.15% # Bytes accessed per row activation 184system.physmem.bytesPerActivate::448-451 1058 2.61% 76.76% # Bytes accessed per row activation 185system.physmem.bytesPerActivate::512-515 819 2.02% 78.79% # Bytes accessed per row activation 186system.physmem.bytesPerActivate::576-579 687 1.70% 80.48% # Bytes accessed per row activation 187system.physmem.bytesPerActivate::640-643 564 1.39% 81.88% # Bytes accessed per row activation 188system.physmem.bytesPerActivate::704-707 556 1.37% 83.25% # Bytes accessed per row activation 189system.physmem.bytesPerActivate::768-771 509 1.26% 84.51% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::832-835 268 0.66% 85.17% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::896-899 232 0.57% 85.74% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::960-963 203 0.50% 86.25% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::1024-1027 288 0.71% 86.96% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::1088-1091 119 0.29% 87.25% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::1152-1155 109 0.27% 87.52% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::1216-1219 110 0.27% 87.79% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::1280-1283 196 0.48% 88.28% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::1344-1347 187 0.46% 88.74% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::1408-1411 119 0.29% 89.03% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::1472-1475 500 1.24% 90.27% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::1536-1539 628 1.55% 91.82% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::1600-1603 91 0.22% 92.05% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::1664-1667 33 0.08% 92.13% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::1728-1731 28 0.07% 92.20% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::1792-1795 99 0.24% 92.44% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::1856-1859 30 0.07% 92.52% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::1920-1923 12 0.03% 92.54% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::1984-1987 17 0.04% 92.59% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::2048-2051 48 0.12% 92.71% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::2112-2115 23 0.06% 92.76% # Bytes accessed per row activation 211system.physmem.bytesPerActivate::2176-2179 5 0.01% 92.77% # Bytes accessed per row activation 212system.physmem.bytesPerActivate::2240-2243 6 0.01% 92.79% # Bytes accessed per row activation 213system.physmem.bytesPerActivate::2304-2307 33 0.08% 92.87% # Bytes accessed per row activation 214system.physmem.bytesPerActivate::2368-2371 8 0.02% 92.89% # Bytes accessed per row activation 215system.physmem.bytesPerActivate::2432-2435 8 0.02% 92.91% # Bytes accessed per row activation 216system.physmem.bytesPerActivate::2496-2499 3 0.01% 92.92% # Bytes accessed per row activation 217system.physmem.bytesPerActivate::2560-2563 6 0.01% 92.93% # Bytes accessed per row activation 218system.physmem.bytesPerActivate::2624-2627 8 0.02% 92.95% # Bytes accessed per row activation 219system.physmem.bytesPerActivate::2688-2691 3 0.01% 92.96% # Bytes accessed per row activation 220system.physmem.bytesPerActivate::2752-2755 2 0.00% 92.96% # Bytes accessed per row activation 221system.physmem.bytesPerActivate::2816-2819 7 0.02% 92.98% # Bytes accessed per row activation 222system.physmem.bytesPerActivate::2880-2883 5 0.01% 92.99% # Bytes accessed per row activation 223system.physmem.bytesPerActivate::2944-2947 2 0.00% 93.00% # Bytes accessed per row activation 224system.physmem.bytesPerActivate::3008-3011 1 0.00% 93.00% # Bytes accessed per row activation 225system.physmem.bytesPerActivate::3072-3075 3 0.01% 93.01% # Bytes accessed per row activation 226system.physmem.bytesPerActivate::3136-3139 4 0.01% 93.02% # Bytes accessed per row activation 227system.physmem.bytesPerActivate::3200-3203 1 0.00% 93.02% # Bytes accessed per row activation 228system.physmem.bytesPerActivate::3264-3267 2 0.00% 93.03% # Bytes accessed per row activation 229system.physmem.bytesPerActivate::3328-3331 2 0.00% 93.03% # Bytes accessed per row activation 230system.physmem.bytesPerActivate::3392-3395 3 0.01% 93.04% # Bytes accessed per row activation 231system.physmem.bytesPerActivate::3456-3459 2 0.00% 93.04% # Bytes accessed per row activation 232system.physmem.bytesPerActivate::3520-3523 1 0.00% 93.05% # Bytes accessed per row activation 233system.physmem.bytesPerActivate::3584-3587 3 0.01% 93.05% # Bytes accessed per row activation 234system.physmem.bytesPerActivate::3648-3651 4 0.01% 93.06% # Bytes accessed per row activation 235system.physmem.bytesPerActivate::3776-3779 1 0.00% 93.07% # Bytes accessed per row activation 236system.physmem.bytesPerActivate::3840-3843 1 0.00% 93.07% # Bytes accessed per row activation 237system.physmem.bytesPerActivate::3904-3907 2 0.00% 93.07% # Bytes accessed per row activation 238system.physmem.bytesPerActivate::4032-4035 3 0.01% 93.08% # Bytes accessed per row activation 239system.physmem.bytesPerActivate::4096-4099 2 0.00% 93.09% # Bytes accessed per row activation 240system.physmem.bytesPerActivate::4224-4227 1 0.00% 93.09% # Bytes accessed per row activation 241system.physmem.bytesPerActivate::4288-4291 1 0.00% 93.09% # Bytes accessed per row activation 242system.physmem.bytesPerActivate::4352-4355 1 0.00% 93.09% # Bytes accessed per row activation 243system.physmem.bytesPerActivate::4416-4419 2 0.00% 93.10% # Bytes accessed per row activation 244system.physmem.bytesPerActivate::4544-4547 1 0.00% 93.10% # Bytes accessed per row activation 245system.physmem.bytesPerActivate::4608-4611 1 0.00% 93.10% # Bytes accessed per row activation 246system.physmem.bytesPerActivate::4736-4739 1 0.00% 93.11% # Bytes accessed per row activation 247system.physmem.bytesPerActivate::4800-4803 3 0.01% 93.11% # Bytes accessed per row activation 248system.physmem.bytesPerActivate::4864-4867 1 0.00% 93.12% # Bytes accessed per row activation 249system.physmem.bytesPerActivate::4928-4931 1 0.00% 93.12% # Bytes accessed per row activation 250system.physmem.bytesPerActivate::5184-5187 1 0.00% 93.12% # Bytes accessed per row activation 251system.physmem.bytesPerActivate::5376-5379 2 0.00% 93.13% # Bytes accessed per row activation 252system.physmem.bytesPerActivate::5440-5443 1 0.00% 93.13% # Bytes accessed per row activation 253system.physmem.bytesPerActivate::5632-5635 1 0.00% 93.13% # Bytes accessed per row activation 254system.physmem.bytesPerActivate::5760-5763 1 0.00% 93.13% # Bytes accessed per row activation 255system.physmem.bytesPerActivate::6080-6083 1 0.00% 93.14% # Bytes accessed per row activation 256system.physmem.bytesPerActivate::6144-6147 1 0.00% 93.14% # Bytes accessed per row activation 257system.physmem.bytesPerActivate::6336-6339 1 0.00% 93.14% # Bytes accessed per row activation 258system.physmem.bytesPerActivate::6720-6723 1 0.00% 93.14% # Bytes accessed per row activation 259system.physmem.bytesPerActivate::6848-6851 2 0.00% 93.15% # Bytes accessed per row activation 260system.physmem.bytesPerActivate::7040-7043 1 0.00% 93.15% # Bytes accessed per row activation 261system.physmem.bytesPerActivate::7104-7107 2 0.00% 93.16% # Bytes accessed per row activation 262system.physmem.bytesPerActivate::7168-7171 3 0.01% 93.16% # Bytes accessed per row activation 263system.physmem.bytesPerActivate::7296-7299 2 0.00% 93.17% # Bytes accessed per row activation 264system.physmem.bytesPerActivate::7360-7363 2 0.00% 93.17% # Bytes accessed per row activation 265system.physmem.bytesPerActivate::7424-7427 1 0.00% 93.18% # Bytes accessed per row activation 266system.physmem.bytesPerActivate::7616-7619 2 0.00% 93.18% # Bytes accessed per row activation 267system.physmem.bytesPerActivate::7808-7811 2 0.00% 93.18% # Bytes accessed per row activation 268system.physmem.bytesPerActivate::7936-7939 1 0.00% 93.19% # Bytes accessed per row activation 269system.physmem.bytesPerActivate::8000-8003 3 0.01% 93.19% # Bytes accessed per row activation 270system.physmem.bytesPerActivate::8064-8067 3 0.01% 93.20% # Bytes accessed per row activation 271system.physmem.bytesPerActivate::8128-8131 7 0.02% 93.22% # Bytes accessed per row activation 272system.physmem.bytesPerActivate::8192-8195 2429 6.00% 99.22% # Bytes accessed per row activation 273system.physmem.bytesPerActivate::8576-8579 1 0.00% 99.22% # Bytes accessed per row activation 274system.physmem.bytesPerActivate::9216-9219 1 0.00% 99.23% # Bytes accessed per row activation 275system.physmem.bytesPerActivate::9344-9347 1 0.00% 99.23% # Bytes accessed per row activation 276system.physmem.bytesPerActivate::10432-10435 1 0.00% 99.23% # Bytes accessed per row activation 277system.physmem.bytesPerActivate::10560-10563 1 0.00% 99.23% # Bytes accessed per row activation 278system.physmem.bytesPerActivate::10688-10691 1 0.00% 99.24% # Bytes accessed per row activation 279system.physmem.bytesPerActivate::10944-10947 1 0.00% 99.24% # Bytes accessed per row activation 280system.physmem.bytesPerActivate::13632-13635 1 0.00% 99.24% # Bytes accessed per row activation 281system.physmem.bytesPerActivate::14016-14019 1 0.00% 99.24% # Bytes accessed per row activation 282system.physmem.bytesPerActivate::14144-14147 1 0.00% 99.25% # Bytes accessed per row activation 283system.physmem.bytesPerActivate::14208-14211 1 0.00% 99.25% # Bytes accessed per row activation 284system.physmem.bytesPerActivate::14336-14339 1 0.00% 99.25% # Bytes accessed per row activation 285system.physmem.bytesPerActivate::14592-14595 2 0.00% 99.26% # Bytes accessed per row activation 286system.physmem.bytesPerActivate::14720-14723 2 0.00% 99.26% # Bytes accessed per row activation 287system.physmem.bytesPerActivate::14784-14787 1 0.00% 99.26% # Bytes accessed per row activation 288system.physmem.bytesPerActivate::14912-14915 1 0.00% 99.27% # Bytes accessed per row activation 289system.physmem.bytesPerActivate::15360-15363 16 0.04% 99.31% # Bytes accessed per row activation 290system.physmem.bytesPerActivate::15488-15491 1 0.00% 99.31% # Bytes accessed per row activation 291system.physmem.bytesPerActivate::15552-15555 1 0.00% 99.31% # Bytes accessed per row activation 292system.physmem.bytesPerActivate::15616-15619 1 0.00% 99.31% # Bytes accessed per row activation 293system.physmem.bytesPerActivate::16192-16195 1 0.00% 99.32% # Bytes accessed per row activation 294system.physmem.bytesPerActivate::16384-16387 243 0.60% 99.92% # Bytes accessed per row activation 295system.physmem.bytesPerActivate::16448-16451 4 0.01% 99.93% # Bytes accessed per row activation 296system.physmem.bytesPerActivate::16512-16515 4 0.01% 99.94% # Bytes accessed per row activation 297system.physmem.bytesPerActivate::16576-16579 5 0.01% 99.95% # Bytes accessed per row activation 298system.physmem.bytesPerActivate::16640-16643 5 0.01% 99.96% # Bytes accessed per row activation 299system.physmem.bytesPerActivate::16704-16707 4 0.01% 99.97% # Bytes accessed per row activation 300system.physmem.bytesPerActivate::16768-16771 3 0.01% 99.98% # Bytes accessed per row activation 301system.physmem.bytesPerActivate::16832-16835 1 0.00% 99.98% # Bytes accessed per row activation 302system.physmem.bytesPerActivate::16896-16899 2 0.00% 99.99% # Bytes accessed per row activation 303system.physmem.bytesPerActivate::16960-16963 1 0.00% 99.99% # Bytes accessed per row activation 304system.physmem.bytesPerActivate::17088-17091 1 0.00% 99.99% # Bytes accessed per row activation 305system.physmem.bytesPerActivate::17344-17347 2 0.00% 100.00% # Bytes accessed per row activation 306system.physmem.bytesPerActivate::17728-17731 1 0.00% 100.00% # Bytes accessed per row activation 307system.physmem.bytesPerActivate::17792-17795 1 0.00% 100.00% # Bytes accessed per row activation 308system.physmem.bytesPerActivate::total 40469 # Bytes accessed per row activation 309system.physmem.totQLat 6403559750 # Total cycles spent in queuing delays 310system.physmem.totMemAccLat 13868349750 # Sum of mem lat for all requests 311system.physmem.totBusLat 2255080000 # Total cycles spent in databus access 312system.physmem.totBankLat 5209710000 # Total cycles spent in bank access 313system.physmem.avgQLat 14198.08 # Average queueing delay per request 314system.physmem.avgBankLat 11551.05 # Average bank access latency per request 315system.physmem.avgBusLat 5000.00 # Average bus latency per request 316system.physmem.avgMemAccLat 30749.13 # Average memory access latency 317system.physmem.avgRdBW 15.17 # Average achieved read bandwidth in MB/s 318system.physmem.avgWrBW 4.11 # Average achieved write bandwidth in MB/s 319system.physmem.avgConsumedRdBW 15.17 # Average consumed read bandwidth in MB/s 320system.physmem.avgConsumedWrBW 4.11 # Average consumed write bandwidth in MB/s 321system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 322system.physmem.busUtil 0.15 # Data bus utilization in percentage 323system.physmem.avgRdQLen 0.01 # Average read queue length over time 324system.physmem.avgWrQLen 14.36 # Average write queue length over time 325system.physmem.readRowHits 435126 # Number of row buffer hits during reads 326system.physmem.writeRowHits 97620 # Number of row buffer hits during writes 327system.physmem.readRowHitRate 96.48 # Row buffer hit rate for reads 328system.physmem.writeRowHitRate 79.88 # Row buffer hit rate for writes 329system.physmem.avgGap 3318929.48 # Average gap between requests 330system.membus.throughput 19341454 # Throughput (bytes/s) 331system.membus.trans_dist::ReadReq 296468 # Transaction distribution 332system.membus.trans_dist::ReadResp 296394 # Transaction distribution 333system.membus.trans_dist::WriteReq 13061 # Transaction distribution 334system.membus.trans_dist::WriteResp 13061 # Transaction distribution 335system.membus.trans_dist::Writeback 122210 # Transaction distribution 336system.membus.trans_dist::UpgradeReq 9880 # Transaction distribution 337system.membus.trans_dist::SCUpgradeReq 5735 # Transaction distribution 338system.membus.trans_dist::UpgradeResp 4929 # Transaction distribution 339system.membus.trans_dist::ReadExReq 162867 # Transaction distribution 340system.membus.trans_dist::ReadExResp 162463 # Transaction distribution 341system.membus.trans_dist::BadAddressError 74 # Transaction distribution 342system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 40510 # Packet count per connected master and slave (bytes) 343system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 921241 # Packet count per connected master and slave (bytes) 344system.membus.pkt_count_system.l2c.mem_side::system.membus.badaddr_responder.pio 148 # Packet count per connected master and slave (bytes) 345system.membus.pkt_count_system.l2c.mem_side::total 961899 # Packet count per connected master and slave (bytes) 346system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124666 # Packet count per connected master and slave (bytes) 347system.membus.pkt_count_system.iocache.mem_side::total 124666 # Packet count per connected master and slave (bytes) 348system.membus.pkt_count::total 1086565 # Packet count per connected master and slave (bytes) 349system.membus.tot_pkt_size_system.l2c.mem_side::system.bridge.slave 73866 # Cumulative packet size per connected master and slave (bytes) 350system.membus.tot_pkt_size_system.l2c.mem_side::system.physmem.port 31383040 # Cumulative packet size per connected master and slave (bytes) 351system.membus.tot_pkt_size_system.l2c.mem_side::total 31456906 # Cumulative packet size per connected master and slave (bytes) 352system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5308096 # Cumulative packet size per connected master and slave (bytes) 353system.membus.tot_pkt_size_system.iocache.mem_side::total 5308096 # Cumulative packet size per connected master and slave (bytes) 354system.membus.tot_pkt_size::total 36765002 # Cumulative packet size per connected master and slave (bytes) 355system.membus.data_through_bus 36765002 # Total data (bytes) 356system.membus.snoop_data_through_bus 36736 # Total snoop data (bytes) 357system.membus.reqLayer0.occupancy 37911498 # Layer occupancy (ticks) 358system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) 359system.membus.reqLayer1.occupancy 1609327499 # Layer occupancy (ticks) 360system.membus.reqLayer1.utilization 0.1 # Layer utilization (%) 361system.membus.reqLayer2.occupancy 93500 # Layer occupancy (ticks) 362system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) 363system.membus.respLayer1.occupancy 3831145563 # Layer occupancy (ticks) 364system.membus.respLayer1.utilization 0.2 # Layer utilization (%) 365system.membus.respLayer2.occupancy 376230495 # Layer occupancy (ticks) 366system.membus.respLayer2.utilization 0.0 # Layer utilization (%) 367system.l2c.tags.replacements 344151 # number of replacements 368system.l2c.tags.tagsinuse 65253.870311 # Cycle average of tags in use 369system.l2c.tags.total_refs 2581362 # Total number of references to valid blocks. 370system.l2c.tags.sampled_refs 409161 # Sample count of references to valid blocks. 371system.l2c.tags.avg_refs 6.308915 # Average number of references to valid blocks. 372system.l2c.tags.warmup_cycle 6889943750 # Cycle when the warmup percentage was hit. 373system.l2c.tags.occ_blocks::writebacks 53541.051154 # Average occupied blocks per requestor 374system.l2c.tags.occ_blocks::cpu0.inst 5362.839741 # Average occupied blocks per requestor 375system.l2c.tags.occ_blocks::cpu0.data 6144.208257 # Average occupied blocks per requestor 376system.l2c.tags.occ_blocks::cpu1.inst 141.383324 # Average occupied blocks per requestor 377system.l2c.tags.occ_blocks::cpu1.data 64.387836 # Average occupied blocks per requestor 378system.l2c.tags.occ_percent::writebacks 0.816972 # Average percentage of cache occupancy 379system.l2c.tags.occ_percent::cpu0.inst 0.081830 # Average percentage of cache occupancy 380system.l2c.tags.occ_percent::cpu0.data 0.093753 # Average percentage of cache occupancy 381system.l2c.tags.occ_percent::cpu1.inst 0.002157 # Average percentage of cache occupancy 382system.l2c.tags.occ_percent::cpu1.data 0.000982 # Average percentage of cache occupancy 383system.l2c.tags.occ_percent::total 0.995695 # Average percentage of cache occupancy 384system.l2c.ReadReq_hits::cpu0.inst 862836 # number of ReadReq hits 385system.l2c.ReadReq_hits::cpu0.data 735075 # number of ReadReq hits 386system.l2c.ReadReq_hits::cpu1.inst 214357 # number of ReadReq hits 387system.l2c.ReadReq_hits::cpu1.data 69353 # number of ReadReq hits 388system.l2c.ReadReq_hits::total 1881621 # number of ReadReq hits 389system.l2c.Writeback_hits::writebacks 822225 # number of Writeback hits 390system.l2c.Writeback_hits::total 822225 # number of Writeback hits 391system.l2c.UpgradeReq_hits::cpu0.data 169 # number of UpgradeReq hits 392system.l2c.UpgradeReq_hits::cpu1.data 270 # number of UpgradeReq hits 393system.l2c.UpgradeReq_hits::total 439 # number of UpgradeReq hits 394system.l2c.SCUpgradeReq_hits::cpu0.data 43 # number of SCUpgradeReq hits 395system.l2c.SCUpgradeReq_hits::cpu1.data 25 # number of SCUpgradeReq hits 396system.l2c.SCUpgradeReq_hits::total 68 # number of SCUpgradeReq hits 397system.l2c.ReadExReq_hits::cpu0.data 153625 # number of ReadExReq hits 398system.l2c.ReadExReq_hits::cpu1.data 26073 # number of ReadExReq hits 399system.l2c.ReadExReq_hits::total 179698 # number of ReadExReq hits 400system.l2c.demand_hits::cpu0.inst 862836 # number of demand (read+write) hits 401system.l2c.demand_hits::cpu0.data 888700 # number of demand (read+write) hits 402system.l2c.demand_hits::cpu1.inst 214357 # number of demand (read+write) hits 403system.l2c.demand_hits::cpu1.data 95426 # number of demand (read+write) hits 404system.l2c.demand_hits::total 2061319 # number of demand (read+write) hits 405system.l2c.overall_hits::cpu0.inst 862836 # number of overall hits 406system.l2c.overall_hits::cpu0.data 888700 # number of overall hits 407system.l2c.overall_hits::cpu1.inst 214357 # number of overall hits 408system.l2c.overall_hits::cpu1.data 95426 # number of overall hits 409system.l2c.overall_hits::total 2061319 # number of overall hits 410system.l2c.ReadReq_misses::cpu0.inst 14080 # number of ReadReq misses 411system.l2c.ReadReq_misses::cpu0.data 273430 # number of ReadReq misses 412system.l2c.ReadReq_misses::cpu1.inst 1180 # number of ReadReq misses 413system.l2c.ReadReq_misses::cpu1.data 427 # number of ReadReq misses 414system.l2c.ReadReq_misses::total 289117 # number of ReadReq misses 415system.l2c.UpgradeReq_misses::cpu0.data 2676 # number of UpgradeReq misses 416system.l2c.UpgradeReq_misses::cpu1.data 1075 # number of UpgradeReq misses 417system.l2c.UpgradeReq_misses::total 3751 # number of UpgradeReq misses 418system.l2c.SCUpgradeReq_misses::cpu0.data 425 # number of SCUpgradeReq misses 419system.l2c.SCUpgradeReq_misses::cpu1.data 454 # number of SCUpgradeReq misses 420system.l2c.SCUpgradeReq_misses::total 879 # number of SCUpgradeReq misses 421system.l2c.ReadExReq_misses::cpu0.data 114757 # number of ReadExReq misses 422system.l2c.ReadExReq_misses::cpu1.data 6453 # number of ReadExReq misses 423system.l2c.ReadExReq_misses::total 121210 # number of ReadExReq misses 424system.l2c.demand_misses::cpu0.inst 14080 # number of demand (read+write) misses 425system.l2c.demand_misses::cpu0.data 388187 # number of demand (read+write) misses 426system.l2c.demand_misses::cpu1.inst 1180 # number of demand (read+write) misses 427system.l2c.demand_misses::cpu1.data 6880 # number of demand (read+write) misses 428system.l2c.demand_misses::total 410327 # number of demand (read+write) misses 429system.l2c.overall_misses::cpu0.inst 14080 # number of overall misses 430system.l2c.overall_misses::cpu0.data 388187 # number of overall misses 431system.l2c.overall_misses::cpu1.inst 1180 # number of overall misses 432system.l2c.overall_misses::cpu1.data 6880 # number of overall misses 433system.l2c.overall_misses::total 410327 # number of overall misses 434system.l2c.ReadReq_miss_latency::cpu0.inst 1210878995 # number of ReadReq miss cycles 435system.l2c.ReadReq_miss_latency::cpu0.data 17193583984 # number of ReadReq miss cycles 436system.l2c.ReadReq_miss_latency::cpu1.inst 109764250 # number of ReadReq miss cycles 437system.l2c.ReadReq_miss_latency::cpu1.data 37725999 # number of ReadReq miss cycles 438system.l2c.ReadReq_miss_latency::total 18551953228 # number of ReadReq miss cycles 439system.l2c.UpgradeReq_miss_latency::cpu0.data 1076463 # number of UpgradeReq miss cycles 440system.l2c.UpgradeReq_miss_latency::cpu1.data 4839759 # number of UpgradeReq miss cycles 441system.l2c.UpgradeReq_miss_latency::total 5916222 # number of UpgradeReq miss cycles 442system.l2c.SCUpgradeReq_miss_latency::cpu0.data 977458 # number of SCUpgradeReq miss cycles 443system.l2c.SCUpgradeReq_miss_latency::cpu1.data 93496 # number of SCUpgradeReq miss cycles 444system.l2c.SCUpgradeReq_miss_latency::total 1070954 # number of SCUpgradeReq miss cycles 445system.l2c.ReadExReq_miss_latency::cpu0.data 9311235979 # number of ReadExReq miss cycles 446system.l2c.ReadExReq_miss_latency::cpu1.data 722690467 # number of ReadExReq miss cycles 447system.l2c.ReadExReq_miss_latency::total 10033926446 # number of ReadExReq miss cycles 448system.l2c.demand_miss_latency::cpu0.inst 1210878995 # number of demand (read+write) miss cycles 449system.l2c.demand_miss_latency::cpu0.data 26504819963 # number of demand (read+write) miss cycles 450system.l2c.demand_miss_latency::cpu1.inst 109764250 # number of demand (read+write) miss cycles 451system.l2c.demand_miss_latency::cpu1.data 760416466 # number of demand (read+write) miss cycles 452system.l2c.demand_miss_latency::total 28585879674 # number of demand (read+write) miss cycles 453system.l2c.overall_miss_latency::cpu0.inst 1210878995 # number of overall miss cycles 454system.l2c.overall_miss_latency::cpu0.data 26504819963 # number of overall miss cycles 455system.l2c.overall_miss_latency::cpu1.inst 109764250 # number of overall miss cycles 456system.l2c.overall_miss_latency::cpu1.data 760416466 # number of overall miss cycles 457system.l2c.overall_miss_latency::total 28585879674 # number of overall miss cycles 458system.l2c.ReadReq_accesses::cpu0.inst 876916 # number of ReadReq accesses(hits+misses) 459system.l2c.ReadReq_accesses::cpu0.data 1008505 # number of ReadReq accesses(hits+misses) 460system.l2c.ReadReq_accesses::cpu1.inst 215537 # number of ReadReq accesses(hits+misses) 461system.l2c.ReadReq_accesses::cpu1.data 69780 # number of ReadReq accesses(hits+misses) 462system.l2c.ReadReq_accesses::total 2170738 # number of ReadReq accesses(hits+misses) 463system.l2c.Writeback_accesses::writebacks 822225 # number of Writeback accesses(hits+misses) 464system.l2c.Writeback_accesses::total 822225 # number of Writeback accesses(hits+misses) 465system.l2c.UpgradeReq_accesses::cpu0.data 2845 # number of UpgradeReq accesses(hits+misses) 466system.l2c.UpgradeReq_accesses::cpu1.data 1345 # number of UpgradeReq accesses(hits+misses) 467system.l2c.UpgradeReq_accesses::total 4190 # number of UpgradeReq accesses(hits+misses) 468system.l2c.SCUpgradeReq_accesses::cpu0.data 468 # number of SCUpgradeReq accesses(hits+misses) 469system.l2c.SCUpgradeReq_accesses::cpu1.data 479 # number of SCUpgradeReq accesses(hits+misses) 470system.l2c.SCUpgradeReq_accesses::total 947 # number of SCUpgradeReq accesses(hits+misses) 471system.l2c.ReadExReq_accesses::cpu0.data 268382 # number of ReadExReq accesses(hits+misses) 472system.l2c.ReadExReq_accesses::cpu1.data 32526 # number of ReadExReq accesses(hits+misses) 473system.l2c.ReadExReq_accesses::total 300908 # number of ReadExReq accesses(hits+misses) 474system.l2c.demand_accesses::cpu0.inst 876916 # number of demand (read+write) accesses 475system.l2c.demand_accesses::cpu0.data 1276887 # number of demand (read+write) accesses 476system.l2c.demand_accesses::cpu1.inst 215537 # number of demand (read+write) accesses 477system.l2c.demand_accesses::cpu1.data 102306 # number of demand (read+write) accesses 478system.l2c.demand_accesses::total 2471646 # number of demand (read+write) accesses 479system.l2c.overall_accesses::cpu0.inst 876916 # number of overall (read+write) accesses 480system.l2c.overall_accesses::cpu0.data 1276887 # number of overall (read+write) accesses 481system.l2c.overall_accesses::cpu1.inst 215537 # number of overall (read+write) accesses 482system.l2c.overall_accesses::cpu1.data 102306 # number of overall (read+write) accesses 483system.l2c.overall_accesses::total 2471646 # number of overall (read+write) accesses 484system.l2c.ReadReq_miss_rate::cpu0.inst 0.016056 # miss rate for ReadReq accesses 485system.l2c.ReadReq_miss_rate::cpu0.data 0.271124 # miss rate for ReadReq accesses 486system.l2c.ReadReq_miss_rate::cpu1.inst 0.005475 # miss rate for ReadReq accesses 487system.l2c.ReadReq_miss_rate::cpu1.data 0.006119 # miss rate for ReadReq accesses 488system.l2c.ReadReq_miss_rate::total 0.133188 # miss rate for ReadReq accesses 489system.l2c.UpgradeReq_miss_rate::cpu0.data 0.940598 # miss rate for UpgradeReq accesses 490system.l2c.UpgradeReq_miss_rate::cpu1.data 0.799257 # miss rate for UpgradeReq accesses 491system.l2c.UpgradeReq_miss_rate::total 0.895227 # miss rate for UpgradeReq accesses 492system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.908120 # miss rate for SCUpgradeReq accesses 493system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.947808 # miss rate for SCUpgradeReq accesses 494system.l2c.SCUpgradeReq_miss_rate::total 0.928194 # miss rate for SCUpgradeReq accesses 495system.l2c.ReadExReq_miss_rate::cpu0.data 0.427588 # miss rate for ReadExReq accesses 496system.l2c.ReadExReq_miss_rate::cpu1.data 0.198395 # miss rate for ReadExReq accesses 497system.l2c.ReadExReq_miss_rate::total 0.402814 # miss rate for ReadExReq accesses 498system.l2c.demand_miss_rate::cpu0.inst 0.016056 # miss rate for demand accesses 499system.l2c.demand_miss_rate::cpu0.data 0.304010 # miss rate for demand accesses 500system.l2c.demand_miss_rate::cpu1.inst 0.005475 # miss rate for demand accesses 501system.l2c.demand_miss_rate::cpu1.data 0.067249 # miss rate for demand accesses 502system.l2c.demand_miss_rate::total 0.166014 # miss rate for demand accesses 503system.l2c.overall_miss_rate::cpu0.inst 0.016056 # miss rate for overall accesses 504system.l2c.overall_miss_rate::cpu0.data 0.304010 # miss rate for overall accesses 505system.l2c.overall_miss_rate::cpu1.inst 0.005475 # miss rate for overall accesses 506system.l2c.overall_miss_rate::cpu1.data 0.067249 # miss rate for overall accesses 507system.l2c.overall_miss_rate::total 0.166014 # miss rate for overall accesses 508system.l2c.ReadReq_avg_miss_latency::cpu0.inst 85999.928622 # average ReadReq miss latency 509system.l2c.ReadReq_avg_miss_latency::cpu0.data 62881.117595 # average ReadReq miss latency 510system.l2c.ReadReq_avg_miss_latency::cpu1.inst 93020.550847 # average ReadReq miss latency 511system.l2c.ReadReq_avg_miss_latency::cpu1.data 88351.285714 # average ReadReq miss latency 512system.l2c.ReadReq_avg_miss_latency::total 64167.631886 # average ReadReq miss latency 513system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 402.265695 # average UpgradeReq miss latency 514system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 4502.101395 # average UpgradeReq miss latency 515system.l2c.UpgradeReq_avg_miss_latency::total 1577.238603 # average UpgradeReq miss latency 516system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 2299.901176 # average SCUpgradeReq miss latency 517system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 205.938326 # average SCUpgradeReq miss latency 518system.l2c.SCUpgradeReq_avg_miss_latency::total 1218.377702 # average SCUpgradeReq miss latency 519system.l2c.ReadExReq_avg_miss_latency::cpu0.data 81138.719024 # average ReadExReq miss latency 520system.l2c.ReadExReq_avg_miss_latency::cpu1.data 111992.943902 # average ReadExReq miss latency 521system.l2c.ReadExReq_avg_miss_latency::total 82781.341853 # average ReadExReq miss latency 522system.l2c.demand_avg_miss_latency::cpu0.inst 85999.928622 # average overall miss latency 523system.l2c.demand_avg_miss_latency::cpu0.data 68278.484243 # average overall miss latency 524system.l2c.demand_avg_miss_latency::cpu1.inst 93020.550847 # average overall miss latency 525system.l2c.demand_avg_miss_latency::cpu1.data 110525.649128 # average overall miss latency 526system.l2c.demand_avg_miss_latency::total 69666.094783 # average overall miss latency 527system.l2c.overall_avg_miss_latency::cpu0.inst 85999.928622 # average overall miss latency 528system.l2c.overall_avg_miss_latency::cpu0.data 68278.484243 # average overall miss latency 529system.l2c.overall_avg_miss_latency::cpu1.inst 93020.550847 # average overall miss latency 530system.l2c.overall_avg_miss_latency::cpu1.data 110525.649128 # average overall miss latency 531system.l2c.overall_avg_miss_latency::total 69666.094783 # average overall miss latency 532system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 533system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked 534system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked 535system.l2c.blocked::no_targets 0 # number of cycles access was blocked 536system.l2c.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 537system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 538system.l2c.fast_writes 0 # number of fast writes performed 539system.l2c.cache_copies 0 # number of cache copies performed 540system.l2c.writebacks::writebacks 80690 # number of writebacks 541system.l2c.writebacks::total 80690 # number of writebacks 542system.l2c.ReadReq_mshr_hits::cpu0.inst 8 # number of ReadReq MSHR hits 543system.l2c.ReadReq_mshr_hits::cpu0.data 1 # number of ReadReq MSHR hits 544system.l2c.ReadReq_mshr_hits::cpu1.inst 9 # number of ReadReq MSHR hits 545system.l2c.ReadReq_mshr_hits::total 18 # number of ReadReq MSHR hits 546system.l2c.demand_mshr_hits::cpu0.inst 8 # number of demand (read+write) MSHR hits 547system.l2c.demand_mshr_hits::cpu0.data 1 # number of demand (read+write) MSHR hits 548system.l2c.demand_mshr_hits::cpu1.inst 9 # number of demand (read+write) MSHR hits 549system.l2c.demand_mshr_hits::total 18 # number of demand (read+write) MSHR hits 550system.l2c.overall_mshr_hits::cpu0.inst 8 # number of overall MSHR hits 551system.l2c.overall_mshr_hits::cpu0.data 1 # number of overall MSHR hits 552system.l2c.overall_mshr_hits::cpu1.inst 9 # number of overall MSHR hits 553system.l2c.overall_mshr_hits::total 18 # number of overall MSHR hits 554system.l2c.ReadReq_mshr_misses::cpu0.inst 14072 # number of ReadReq MSHR misses 555system.l2c.ReadReq_mshr_misses::cpu0.data 273429 # number of ReadReq MSHR misses 556system.l2c.ReadReq_mshr_misses::cpu1.inst 1171 # number of ReadReq MSHR misses 557system.l2c.ReadReq_mshr_misses::cpu1.data 427 # number of ReadReq MSHR misses 558system.l2c.ReadReq_mshr_misses::total 289099 # number of ReadReq MSHR misses 559system.l2c.UpgradeReq_mshr_misses::cpu0.data 2676 # number of UpgradeReq MSHR misses 560system.l2c.UpgradeReq_mshr_misses::cpu1.data 1075 # number of UpgradeReq MSHR misses 561system.l2c.UpgradeReq_mshr_misses::total 3751 # number of UpgradeReq MSHR misses 562system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 425 # number of SCUpgradeReq MSHR misses 563system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 454 # number of SCUpgradeReq MSHR misses 564system.l2c.SCUpgradeReq_mshr_misses::total 879 # number of SCUpgradeReq MSHR misses 565system.l2c.ReadExReq_mshr_misses::cpu0.data 114757 # number of ReadExReq MSHR misses 566system.l2c.ReadExReq_mshr_misses::cpu1.data 6453 # number of ReadExReq MSHR misses 567system.l2c.ReadExReq_mshr_misses::total 121210 # number of ReadExReq MSHR misses 568system.l2c.demand_mshr_misses::cpu0.inst 14072 # number of demand (read+write) MSHR misses 569system.l2c.demand_mshr_misses::cpu0.data 388186 # number of demand (read+write) MSHR misses 570system.l2c.demand_mshr_misses::cpu1.inst 1171 # number of demand (read+write) MSHR misses 571system.l2c.demand_mshr_misses::cpu1.data 6880 # number of demand (read+write) MSHR misses 572system.l2c.demand_mshr_misses::total 410309 # number of demand (read+write) MSHR misses 573system.l2c.overall_mshr_misses::cpu0.inst 14072 # number of overall MSHR misses 574system.l2c.overall_mshr_misses::cpu0.data 388186 # number of overall MSHR misses 575system.l2c.overall_mshr_misses::cpu1.inst 1171 # number of overall MSHR misses 576system.l2c.overall_mshr_misses::cpu1.data 6880 # number of overall MSHR misses 577system.l2c.overall_mshr_misses::total 410309 # number of overall MSHR misses 578system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 1031878505 # number of ReadReq MSHR miss cycles 579system.l2c.ReadReq_mshr_miss_latency::cpu0.data 13784019266 # number of ReadReq MSHR miss cycles 580system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 94337500 # number of ReadReq MSHR miss cycles 581system.l2c.ReadReq_mshr_miss_latency::cpu1.data 32390501 # number of ReadReq MSHR miss cycles 582system.l2c.ReadReq_mshr_miss_latency::total 14942625772 # number of ReadReq MSHR miss cycles 583system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 26984633 # number of UpgradeReq MSHR miss cycles 584system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 10773037 # number of UpgradeReq MSHR miss cycles 585system.l2c.UpgradeReq_mshr_miss_latency::total 37757670 # number of UpgradeReq MSHR miss cycles 586system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 4256416 # number of SCUpgradeReq MSHR miss cycles 587system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 4544453 # number of SCUpgradeReq MSHR miss cycles 588system.l2c.SCUpgradeReq_mshr_miss_latency::total 8800869 # number of SCUpgradeReq MSHR miss cycles 589system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 7896551021 # number of ReadExReq MSHR miss cycles 590system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 642755533 # number of ReadExReq MSHR miss cycles 591system.l2c.ReadExReq_mshr_miss_latency::total 8539306554 # number of ReadExReq MSHR miss cycles 592system.l2c.demand_mshr_miss_latency::cpu0.inst 1031878505 # number of demand (read+write) MSHR miss cycles 593system.l2c.demand_mshr_miss_latency::cpu0.data 21680570287 # number of demand (read+write) MSHR miss cycles 594system.l2c.demand_mshr_miss_latency::cpu1.inst 94337500 # number of demand (read+write) MSHR miss cycles 595system.l2c.demand_mshr_miss_latency::cpu1.data 675146034 # number of demand (read+write) MSHR miss cycles 596system.l2c.demand_mshr_miss_latency::total 23481932326 # number of demand (read+write) MSHR miss cycles 597system.l2c.overall_mshr_miss_latency::cpu0.inst 1031878505 # number of overall MSHR miss cycles 598system.l2c.overall_mshr_miss_latency::cpu0.data 21680570287 # number of overall MSHR miss cycles 599system.l2c.overall_mshr_miss_latency::cpu1.inst 94337500 # number of overall MSHR miss cycles 600system.l2c.overall_mshr_miss_latency::cpu1.data 675146034 # number of overall MSHR miss cycles 601system.l2c.overall_mshr_miss_latency::total 23481932326 # number of overall MSHR miss cycles 602system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1367321000 # number of ReadReq MSHR uncacheable cycles 603system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 22027000 # number of ReadReq MSHR uncacheable cycles 604system.l2c.ReadReq_mshr_uncacheable_latency::total 1389348000 # number of ReadReq MSHR uncacheable cycles 605system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2025100000 # number of WriteReq MSHR uncacheable cycles 606system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 585946999 # number of WriteReq MSHR uncacheable cycles 607system.l2c.WriteReq_mshr_uncacheable_latency::total 2611046999 # number of WriteReq MSHR uncacheable cycles 608system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3392421000 # number of overall MSHR uncacheable cycles 609system.l2c.overall_mshr_uncacheable_latency::cpu1.data 607973999 # number of overall MSHR uncacheable cycles 610system.l2c.overall_mshr_uncacheable_latency::total 4000394999 # number of overall MSHR uncacheable cycles 611system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.016047 # mshr miss rate for ReadReq accesses 612system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.271123 # mshr miss rate for ReadReq accesses 613system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.005433 # mshr miss rate for ReadReq accesses 614system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.006119 # mshr miss rate for ReadReq accesses 615system.l2c.ReadReq_mshr_miss_rate::total 0.133180 # mshr miss rate for ReadReq accesses 616system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.940598 # mshr miss rate for UpgradeReq accesses 617system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.799257 # mshr miss rate for UpgradeReq accesses 618system.l2c.UpgradeReq_mshr_miss_rate::total 0.895227 # mshr miss rate for UpgradeReq accesses 619system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.908120 # mshr miss rate for SCUpgradeReq accesses 620system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.947808 # mshr miss rate for SCUpgradeReq accesses 621system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.928194 # mshr miss rate for SCUpgradeReq accesses 622system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.427588 # mshr miss rate for ReadExReq accesses 623system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.198395 # mshr miss rate for ReadExReq accesses 624system.l2c.ReadExReq_mshr_miss_rate::total 0.402814 # mshr miss rate for ReadExReq accesses 625system.l2c.demand_mshr_miss_rate::cpu0.inst 0.016047 # mshr miss rate for demand accesses 626system.l2c.demand_mshr_miss_rate::cpu0.data 0.304010 # mshr miss rate for demand accesses 627system.l2c.demand_mshr_miss_rate::cpu1.inst 0.005433 # mshr miss rate for demand accesses 628system.l2c.demand_mshr_miss_rate::cpu1.data 0.067249 # mshr miss rate for demand accesses 629system.l2c.demand_mshr_miss_rate::total 0.166006 # mshr miss rate for demand accesses 630system.l2c.overall_mshr_miss_rate::cpu0.inst 0.016047 # mshr miss rate for overall accesses 631system.l2c.overall_mshr_miss_rate::cpu0.data 0.304010 # mshr miss rate for overall accesses 632system.l2c.overall_mshr_miss_rate::cpu1.inst 0.005433 # mshr miss rate for overall accesses 633system.l2c.overall_mshr_miss_rate::cpu1.data 0.067249 # mshr miss rate for overall accesses 634system.l2c.overall_mshr_miss_rate::total 0.166006 # mshr miss rate for overall accesses 635system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 73328.489554 # average ReadReq mshr miss latency 636system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 50411.694685 # average ReadReq mshr miss latency 637system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 80561.485909 # average ReadReq mshr miss latency 638system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 75855.974239 # average ReadReq mshr miss latency 639system.l2c.ReadReq_avg_mshr_miss_latency::total 51686.881560 # average ReadReq mshr miss latency 640system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10083.943572 # average UpgradeReq mshr miss latency 641system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10021.429767 # average UpgradeReq mshr miss latency 642system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10066.027726 # average UpgradeReq mshr miss latency 643system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10015.096471 # average SCUpgradeReq mshr miss latency 644system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10009.808370 # average SCUpgradeReq mshr miss latency 645system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10012.365188 # average SCUpgradeReq mshr miss latency 646system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 68811.061818 # average ReadExReq mshr miss latency 647system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 99605.692391 # average ReadExReq mshr miss latency 648system.l2c.ReadExReq_avg_mshr_miss_latency::total 70450.511954 # average ReadExReq mshr miss latency 649system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 73328.489554 # average overall mshr miss latency 650system.l2c.demand_avg_mshr_miss_latency::cpu0.data 55850.984546 # average overall mshr miss latency 651system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 80561.485909 # average overall mshr miss latency 652system.l2c.demand_avg_mshr_miss_latency::cpu1.data 98131.690988 # average overall mshr miss latency 653system.l2c.demand_avg_mshr_miss_latency::total 57229.873890 # average overall mshr miss latency 654system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 73328.489554 # average overall mshr miss latency 655system.l2c.overall_avg_mshr_miss_latency::cpu0.data 55850.984546 # average overall mshr miss latency 656system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 80561.485909 # average overall mshr miss latency 657system.l2c.overall_avg_mshr_miss_latency::cpu1.data 98131.690988 # average overall mshr miss latency 658system.l2c.overall_avg_mshr_miss_latency::total 57229.873890 # average overall mshr miss latency 659system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency 660system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency 661system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 662system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency 663system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency 664system.l2c.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 665system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data inf # average overall mshr uncacheable latency 666system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency 667system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 668system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate 669system.iocache.tags.replacements 41695 # number of replacements 670system.iocache.tags.tagsinuse 0.476417 # Cycle average of tags in use 671system.iocache.tags.total_refs 0 # Total number of references to valid blocks. 672system.iocache.tags.sampled_refs 41711 # Sample count of references to valid blocks. 673system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. 674system.iocache.tags.warmup_cycle 1711329338000 # Cycle when the warmup percentage was hit. 675system.iocache.tags.occ_blocks::tsunami.ide 0.476417 # Average occupied blocks per requestor 676system.iocache.tags.occ_percent::tsunami.ide 0.029776 # Average percentage of cache occupancy 677system.iocache.tags.occ_percent::total 0.029776 # Average percentage of cache occupancy 678system.iocache.ReadReq_misses::tsunami.ide 175 # number of ReadReq misses 679system.iocache.ReadReq_misses::total 175 # number of ReadReq misses 680system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses 681system.iocache.WriteReq_misses::total 41552 # number of WriteReq misses 682system.iocache.demand_misses::tsunami.ide 41727 # number of demand (read+write) misses 683system.iocache.demand_misses::total 41727 # number of demand (read+write) misses 684system.iocache.overall_misses::tsunami.ide 41727 # number of overall misses 685system.iocache.overall_misses::total 41727 # number of overall misses 686system.iocache.ReadReq_miss_latency::tsunami.ide 21570383 # number of ReadReq miss cycles 687system.iocache.ReadReq_miss_latency::total 21570383 # number of ReadReq miss cycles 688system.iocache.WriteReq_miss_latency::tsunami.ide 10493964012 # number of WriteReq miss cycles 689system.iocache.WriteReq_miss_latency::total 10493964012 # number of WriteReq miss cycles 690system.iocache.demand_miss_latency::tsunami.ide 10515534395 # number of demand (read+write) miss cycles 691system.iocache.demand_miss_latency::total 10515534395 # number of demand (read+write) miss cycles 692system.iocache.overall_miss_latency::tsunami.ide 10515534395 # number of overall miss cycles 693system.iocache.overall_miss_latency::total 10515534395 # number of overall miss cycles 694system.iocache.ReadReq_accesses::tsunami.ide 175 # number of ReadReq accesses(hits+misses) 695system.iocache.ReadReq_accesses::total 175 # number of ReadReq accesses(hits+misses) 696system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses) 697system.iocache.WriteReq_accesses::total 41552 # number of WriteReq accesses(hits+misses) 698system.iocache.demand_accesses::tsunami.ide 41727 # number of demand (read+write) accesses 699system.iocache.demand_accesses::total 41727 # number of demand (read+write) accesses 700system.iocache.overall_accesses::tsunami.ide 41727 # number of overall (read+write) accesses 701system.iocache.overall_accesses::total 41727 # number of overall (read+write) accesses 702system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses 703system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses 704system.iocache.WriteReq_miss_rate::tsunami.ide 1 # miss rate for WriteReq accesses 705system.iocache.WriteReq_miss_rate::total 1 # miss rate for WriteReq accesses 706system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses 707system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses 708system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses 709system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses 710system.iocache.ReadReq_avg_miss_latency::tsunami.ide 123259.331429 # average ReadReq miss latency 711system.iocache.ReadReq_avg_miss_latency::total 123259.331429 # average ReadReq miss latency 712system.iocache.WriteReq_avg_miss_latency::tsunami.ide 252550.154313 # average WriteReq miss latency 713system.iocache.WriteReq_avg_miss_latency::total 252550.154313 # average WriteReq miss latency 714system.iocache.demand_avg_miss_latency::tsunami.ide 252007.918015 # average overall miss latency 715system.iocache.demand_avg_miss_latency::total 252007.918015 # average overall miss latency 716system.iocache.overall_avg_miss_latency::tsunami.ide 252007.918015 # average overall miss latency 717system.iocache.overall_avg_miss_latency::total 252007.918015 # average overall miss latency 718system.iocache.blocked_cycles::no_mshrs 275771 # number of cycles access was blocked 719system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked 720system.iocache.blocked::no_mshrs 27285 # number of cycles access was blocked 721system.iocache.blocked::no_targets 0 # number of cycles access was blocked 722system.iocache.avg_blocked_cycles::no_mshrs 10.107055 # average number of cycles each access was blocked 723system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 724system.iocache.fast_writes 0 # number of fast writes performed 725system.iocache.cache_copies 0 # number of cache copies performed 726system.iocache.writebacks::writebacks 41520 # number of writebacks 727system.iocache.writebacks::total 41520 # number of writebacks 728system.iocache.ReadReq_mshr_misses::tsunami.ide 175 # number of ReadReq MSHR misses 729system.iocache.ReadReq_mshr_misses::total 175 # number of ReadReq MSHR misses 730system.iocache.WriteReq_mshr_misses::tsunami.ide 41552 # number of WriteReq MSHR misses 731system.iocache.WriteReq_mshr_misses::total 41552 # number of WriteReq MSHR misses 732system.iocache.demand_mshr_misses::tsunami.ide 41727 # number of demand (read+write) MSHR misses 733system.iocache.demand_mshr_misses::total 41727 # number of demand (read+write) MSHR misses 734system.iocache.overall_mshr_misses::tsunami.ide 41727 # number of overall MSHR misses 735system.iocache.overall_mshr_misses::total 41727 # number of overall MSHR misses 736system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12468883 # number of ReadReq MSHR miss cycles 737system.iocache.ReadReq_mshr_miss_latency::total 12468883 # number of ReadReq MSHR miss cycles 738system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 8331886522 # number of WriteReq MSHR miss cycles 739system.iocache.WriteReq_mshr_miss_latency::total 8331886522 # number of WriteReq MSHR miss cycles 740system.iocache.demand_mshr_miss_latency::tsunami.ide 8344355405 # number of demand (read+write) MSHR miss cycles 741system.iocache.demand_mshr_miss_latency::total 8344355405 # number of demand (read+write) MSHR miss cycles 742system.iocache.overall_mshr_miss_latency::tsunami.ide 8344355405 # number of overall MSHR miss cycles 743system.iocache.overall_mshr_miss_latency::total 8344355405 # number of overall MSHR miss cycles 744system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses 745system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses 746system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses 747system.iocache.WriteReq_mshr_miss_rate::total 1 # mshr miss rate for WriteReq accesses 748system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses 749system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses 750system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses 751system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses 752system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 71250.760000 # average ReadReq mshr miss latency 753system.iocache.ReadReq_avg_mshr_miss_latency::total 71250.760000 # average ReadReq mshr miss latency 754system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 200517.099586 # average WriteReq mshr miss latency 755system.iocache.WriteReq_avg_mshr_miss_latency::total 200517.099586 # average WriteReq mshr miss latency 756system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 199974.965969 # average overall mshr miss latency 757system.iocache.demand_avg_mshr_miss_latency::total 199974.965969 # average overall mshr miss latency 758system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 199974.965969 # average overall mshr miss latency 759system.iocache.overall_avg_mshr_miss_latency::total 199974.965969 # average overall mshr miss latency 760system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate 761system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). 762system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). 763system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD). 764system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes. 765system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes. 766system.disk0.dma_write_txs 395 # Number of DMA write transactions. 767system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). 768system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). 769system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD). 770system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes. 771system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes. 772system.disk2.dma_write_txs 1 # Number of DMA write transactions. 773system.cpu0.branchPred.lookups 12458299 # Number of BP lookups 774system.cpu0.branchPred.condPredicted 10491650 # Number of conditional branches predicted 775system.cpu0.branchPred.condIncorrect 332886 # Number of conditional branches incorrect 776system.cpu0.branchPred.BTBLookups 8054816 # Number of BTB lookups 777system.cpu0.branchPred.BTBHits 5283733 # Number of BTB hits 778system.cpu0.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 779system.cpu0.branchPred.BTBHitPct 65.597191 # BTB Hit Percentage 780system.cpu0.branchPred.usedRAS 799392 # Number of times the RAS was used to get a target. 781system.cpu0.branchPred.RASInCorrect 28656 # Number of incorrect RAS predictions. 782system.cpu0.dtb.fetch_hits 0 # ITB hits 783system.cpu0.dtb.fetch_misses 0 # ITB misses 784system.cpu0.dtb.fetch_acv 0 # ITB acv 785system.cpu0.dtb.fetch_accesses 0 # ITB accesses 786system.cpu0.dtb.read_hits 8872852 # DTB read hits 787system.cpu0.dtb.read_misses 32010 # DTB read misses 788system.cpu0.dtb.read_acv 540 # DTB read access violations 789system.cpu0.dtb.read_accesses 628428 # DTB read accesses 790system.cpu0.dtb.write_hits 5797852 # DTB write hits 791system.cpu0.dtb.write_misses 8130 # DTB write misses 792system.cpu0.dtb.write_acv 348 # DTB write access violations 793system.cpu0.dtb.write_accesses 210128 # DTB write accesses 794system.cpu0.dtb.data_hits 14670704 # DTB hits 795system.cpu0.dtb.data_misses 40140 # DTB misses 796system.cpu0.dtb.data_acv 888 # DTB access violations 797system.cpu0.dtb.data_accesses 838556 # DTB accesses 798system.cpu0.itb.fetch_hits 994919 # ITB hits 799system.cpu0.itb.fetch_misses 28800 # ITB misses 800system.cpu0.itb.fetch_acv 922 # ITB acv 801system.cpu0.itb.fetch_accesses 1023719 # ITB accesses 802system.cpu0.itb.read_hits 0 # DTB read hits 803system.cpu0.itb.read_misses 0 # DTB read misses 804system.cpu0.itb.read_acv 0 # DTB read access violations 805system.cpu0.itb.read_accesses 0 # DTB read accesses 806system.cpu0.itb.write_hits 0 # DTB write hits 807system.cpu0.itb.write_misses 0 # DTB write misses 808system.cpu0.itb.write_acv 0 # DTB write access violations 809system.cpu0.itb.write_accesses 0 # DTB write accesses 810system.cpu0.itb.data_hits 0 # DTB hits 811system.cpu0.itb.data_misses 0 # DTB misses 812system.cpu0.itb.data_acv 0 # DTB access violations 813system.cpu0.itb.data_accesses 0 # DTB accesses 814system.cpu0.numCycles 114636003 # number of cpu cycles simulated 815system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started 816system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed 817system.cpu0.fetch.icacheStallCycles 25048083 # Number of cycles fetch is stalled on an Icache miss 818system.cpu0.fetch.Insts 63888139 # Number of instructions fetch has processed 819system.cpu0.fetch.Branches 12458299 # Number of branches that fetch encountered 820system.cpu0.fetch.predictedBranches 6083125 # Number of branches that fetch has predicted taken 821system.cpu0.fetch.Cycles 12009946 # Number of cycles fetch has run and was not squashing or blocked 822system.cpu0.fetch.SquashCycles 1716539 # Number of cycles fetch has spent squashing 823system.cpu0.fetch.BlockedCycles 37364333 # Number of cycles fetch has spent blocked 824system.cpu0.fetch.MiscStallCycles 31995 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 825system.cpu0.fetch.PendingTrapStallCycles 196940 # Number of stall cycles due to pending traps 826system.cpu0.fetch.PendingQuiesceStallCycles 358937 # Number of stall cycles due to pending quiesce instructions 827system.cpu0.fetch.IcacheWaitRetryStallCycles 467 # Number of stall cycles due to full MSHR 828system.cpu0.fetch.CacheLines 7724257 # Number of cache lines fetched 829system.cpu0.fetch.IcacheSquashes 222992 # Number of outstanding Icache misses that were squashed 830system.cpu0.fetch.rateDist::samples 76114982 # Number of instructions fetched each cycle (Total) 831system.cpu0.fetch.rateDist::mean 0.839364 # Number of instructions fetched each cycle (Total) 832system.cpu0.fetch.rateDist::stdev 2.177033 # Number of instructions fetched each cycle (Total) 833system.cpu0.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 834system.cpu0.fetch.rateDist::0 64105036 84.22% 84.22% # Number of instructions fetched each cycle (Total) 835system.cpu0.fetch.rateDist::1 766655 1.01% 85.23% # Number of instructions fetched each cycle (Total) 836system.cpu0.fetch.rateDist::2 1565630 2.06% 87.29% # Number of instructions fetched each cycle (Total) 837system.cpu0.fetch.rateDist::3 705022 0.93% 88.21% # Number of instructions fetched each cycle (Total) 838system.cpu0.fetch.rateDist::4 2586372 3.40% 91.61% # Number of instructions fetched each cycle (Total) 839system.cpu0.fetch.rateDist::5 523946 0.69% 92.30% # Number of instructions fetched each cycle (Total) 840system.cpu0.fetch.rateDist::6 578047 0.76% 93.06% # Number of instructions fetched each cycle (Total) 841system.cpu0.fetch.rateDist::7 832534 1.09% 94.15% # Number of instructions fetched each cycle (Total) 842system.cpu0.fetch.rateDist::8 4451740 5.85% 100.00% # Number of instructions fetched each cycle (Total) 843system.cpu0.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 844system.cpu0.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 845system.cpu0.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 846system.cpu0.fetch.rateDist::total 76114982 # Number of instructions fetched each cycle (Total) 847system.cpu0.fetch.branchRate 0.108677 # Number of branch fetches per cycle 848system.cpu0.fetch.rate 0.557313 # Number of inst fetches per cycle 849system.cpu0.decode.IdleCycles 26317520 # Number of cycles decode is idle 850system.cpu0.decode.BlockedCycles 36878715 # Number of cycles decode is blocked 851system.cpu0.decode.RunCycles 10917325 # Number of cycles decode is running 852system.cpu0.decode.UnblockCycles 932522 # Number of cycles decode is unblocking 853system.cpu0.decode.SquashCycles 1068899 # Number of cycles decode is squashing 854system.cpu0.decode.BranchResolved 511897 # Number of times decode resolved a branch 855system.cpu0.decode.BranchMispred 35733 # Number of times decode detected a branch misprediction 856system.cpu0.decode.DecodedInsts 62704701 # Number of instructions handled by decode 857system.cpu0.decode.SquashedInsts 106993 # Number of squashed instructions handled by decode 858system.cpu0.rename.SquashCycles 1068899 # Number of cycles rename is squashing 859system.cpu0.rename.IdleCycles 27334042 # Number of cycles rename is idle 860system.cpu0.rename.BlockCycles 15040257 # Number of cycles rename is blocking 861system.cpu0.rename.serializeStallCycles 18326535 # count of cycles rename stalled for serializing inst 862system.cpu0.rename.RunCycles 10227103 # Number of cycles rename is running 863system.cpu0.rename.UnblockCycles 4118144 # Number of cycles rename is unblocking 864system.cpu0.rename.RenamedInsts 59323627 # Number of instructions processed by rename 865system.cpu0.rename.ROBFullEvents 7153 # Number of times rename has blocked due to ROB full 866system.cpu0.rename.IQFullEvents 638131 # Number of times rename has blocked due to IQ full 867system.cpu0.rename.LSQFullEvents 1449994 # Number of times rename has blocked due to LSQ full 868system.cpu0.rename.RenamedOperands 39722637 # Number of destination operands rename has renamed 869system.cpu0.rename.RenameLookups 72231674 # Number of register rename lookups that rename has made 870system.cpu0.rename.int_rename_lookups 72093935 # Number of integer rename lookups 871system.cpu0.rename.fp_rename_lookups 128190 # Number of floating rename lookups 872system.cpu0.rename.CommittedMaps 34859464 # Number of HB maps that are committed 873system.cpu0.rename.UndoneMaps 4863165 # Number of HB maps that are undone due to squashing 874system.cpu0.rename.serializingInsts 1453792 # count of serializing insts renamed 875system.cpu0.rename.tempSerializingInsts 211881 # count of temporary serializing insts renamed 876system.cpu0.rename.skidInsts 11242711 # count of insts added to the skid buffer 877system.cpu0.memDep0.insertedLoads 9290886 # Number of loads inserted to the mem dependence unit. 878system.cpu0.memDep0.insertedStores 6078694 # Number of stores inserted to the mem dependence unit. 879system.cpu0.memDep0.conflictingLoads 1146384 # Number of conflicting loads. 880system.cpu0.memDep0.conflictingStores 744084 # Number of conflicting stores. 881system.cpu0.iq.iqInstsAdded 52609114 # Number of instructions added to the IQ (excludes non-spec) 882system.cpu0.iq.iqNonSpecInstsAdded 1811011 # Number of non-speculative instructions added to the IQ 883system.cpu0.iq.iqInstsIssued 51412755 # Number of instructions issued 884system.cpu0.iq.iqSquashedInstsIssued 100173 # Number of squashed instructions issued 885system.cpu0.iq.iqSquashedInstsExamined 5939256 # Number of squashed instructions iterated over during squash; mainly for profiling 886system.cpu0.iq.iqSquashedOperandsExamined 3114263 # Number of squashed operands that are examined and possibly removed from graph 887system.cpu0.iq.iqSquashedNonSpecRemoved 1226583 # Number of squashed non-spec instructions that were removed 888system.cpu0.iq.issued_per_cycle::samples 76114982 # Number of insts issued each cycle 889system.cpu0.iq.issued_per_cycle::mean 0.675462 # Number of insts issued each cycle 890system.cpu0.iq.issued_per_cycle::stdev 1.326460 # Number of insts issued each cycle 891system.cpu0.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 892system.cpu0.iq.issued_per_cycle::0 53279780 70.00% 70.00% # Number of insts issued each cycle 893system.cpu0.iq.issued_per_cycle::1 10372988 13.63% 83.63% # Number of insts issued each cycle 894system.cpu0.iq.issued_per_cycle::2 4693410 6.17% 89.79% # Number of insts issued each cycle 895system.cpu0.iq.issued_per_cycle::3 3092664 4.06% 93.86% # Number of insts issued each cycle 896system.cpu0.iq.issued_per_cycle::4 2443569 3.21% 97.07% # Number of insts issued each cycle 897system.cpu0.iq.issued_per_cycle::5 1213853 1.59% 98.66% # Number of insts issued each cycle 898system.cpu0.iq.issued_per_cycle::6 652140 0.86% 99.52% # Number of insts issued each cycle 899system.cpu0.iq.issued_per_cycle::7 314050 0.41% 99.93% # Number of insts issued each cycle 900system.cpu0.iq.issued_per_cycle::8 52528 0.07% 100.00% # Number of insts issued each cycle 901system.cpu0.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 902system.cpu0.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 903system.cpu0.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 904system.cpu0.iq.issued_per_cycle::total 76114982 # Number of insts issued each cycle 905system.cpu0.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 906system.cpu0.iq.fu_full::IntAlu 82827 12.15% 12.15% # attempts to use FU when none available 907system.cpu0.iq.fu_full::IntMult 0 0.00% 12.15% # attempts to use FU when none available 908system.cpu0.iq.fu_full::IntDiv 0 0.00% 12.15% # attempts to use FU when none available 909system.cpu0.iq.fu_full::FloatAdd 0 0.00% 12.15% # attempts to use FU when none available 910system.cpu0.iq.fu_full::FloatCmp 0 0.00% 12.15% # attempts to use FU when none available 911system.cpu0.iq.fu_full::FloatCvt 0 0.00% 12.15% # attempts to use FU when none available 912system.cpu0.iq.fu_full::FloatMult 0 0.00% 12.15% # attempts to use FU when none available 913system.cpu0.iq.fu_full::FloatDiv 0 0.00% 12.15% # attempts to use FU when none available 914system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 12.15% # attempts to use FU when none available 915system.cpu0.iq.fu_full::SimdAdd 0 0.00% 12.15% # attempts to use FU when none available 916system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 12.15% # attempts to use FU when none available 917system.cpu0.iq.fu_full::SimdAlu 0 0.00% 12.15% # attempts to use FU when none available 918system.cpu0.iq.fu_full::SimdCmp 0 0.00% 12.15% # attempts to use FU when none available 919system.cpu0.iq.fu_full::SimdCvt 0 0.00% 12.15% # attempts to use FU when none available 920system.cpu0.iq.fu_full::SimdMisc 0 0.00% 12.15% # attempts to use FU when none available 921system.cpu0.iq.fu_full::SimdMult 0 0.00% 12.15% # attempts to use FU when none available 922system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 12.15% # attempts to use FU when none available 923system.cpu0.iq.fu_full::SimdShift 0 0.00% 12.15% # attempts to use FU when none available 924system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 12.15% # attempts to use FU when none available 925system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 12.15% # attempts to use FU when none available 926system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 12.15% # attempts to use FU when none available 927system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 12.15% # attempts to use FU when none available 928system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 12.15% # attempts to use FU when none available 929system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 12.15% # attempts to use FU when none available 930system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 12.15% # attempts to use FU when none available 931system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 12.15% # attempts to use FU when none available 932system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 12.15% # attempts to use FU when none available 933system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 12.15% # attempts to use FU when none available 934system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 12.15% # attempts to use FU when none available 935system.cpu0.iq.fu_full::MemRead 318873 46.78% 58.93% # attempts to use FU when none available 936system.cpu0.iq.fu_full::MemWrite 279966 41.07% 100.00% # attempts to use FU when none available 937system.cpu0.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 938system.cpu0.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 939system.cpu0.iq.FU_type_0::No_OpClass 3785 0.01% 0.01% # Type of FU issued 940system.cpu0.iq.FU_type_0::IntAlu 35420825 68.90% 68.90% # Type of FU issued 941system.cpu0.iq.FU_type_0::IntMult 56384 0.11% 69.01% # Type of FU issued 942system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 69.01% # Type of FU issued 943system.cpu0.iq.FU_type_0::FloatAdd 15702 0.03% 69.04% # Type of FU issued 944system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 69.04% # Type of FU issued 945system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 69.04% # Type of FU issued 946system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 69.04% # Type of FU issued 947system.cpu0.iq.FU_type_0::FloatDiv 1879 0.00% 69.05% # Type of FU issued 948system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 69.05% # Type of FU issued 949system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 69.05% # Type of FU issued 950system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 69.05% # Type of FU issued 951system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 69.05% # Type of FU issued 952system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 69.05% # Type of FU issued 953system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 69.05% # Type of FU issued 954system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 69.05% # Type of FU issued 955system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 69.05% # Type of FU issued 956system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 69.05% # Type of FU issued 957system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 69.05% # Type of FU issued 958system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 69.05% # Type of FU issued 959system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 69.05% # Type of FU issued 960system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 69.05% # Type of FU issued 961system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 69.05% # Type of FU issued 962system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 69.05% # Type of FU issued 963system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 69.05% # Type of FU issued 964system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 69.05% # Type of FU issued 965system.cpu0.iq.FU_type_0::SimdFloatMisc 0 0.00% 69.05% # Type of FU issued 966system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 69.05% # Type of FU issued 967system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 69.05% # Type of FU issued 968system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 69.05% # Type of FU issued 969system.cpu0.iq.FU_type_0::MemRead 9231506 17.96% 87.00% # Type of FU issued 970system.cpu0.iq.FU_type_0::MemWrite 5866326 11.41% 98.41% # Type of FU issued 971system.cpu0.iq.FU_type_0::IprAccess 816348 1.59% 100.00% # Type of FU issued 972system.cpu0.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 973system.cpu0.iq.FU_type_0::total 51412755 # Type of FU issued 974system.cpu0.iq.rate 0.448487 # Inst issue rate 975system.cpu0.iq.fu_busy_cnt 681666 # FU busy when requested 976system.cpu0.iq.fu_busy_rate 0.013259 # FU busy rate (busy events/executed inst) 977system.cpu0.iq.int_inst_queue_reads 179170597 # Number of integer instruction queue reads 978system.cpu0.iq.int_inst_queue_writes 60104783 # Number of integer instruction queue writes 979system.cpu0.iq.int_inst_queue_wakeup_accesses 50356616 # Number of integer instruction queue wakeup accesses 980system.cpu0.iq.fp_inst_queue_reads 551733 # Number of floating instruction queue reads 981system.cpu0.iq.fp_inst_queue_writes 267128 # Number of floating instruction queue writes 982system.cpu0.iq.fp_inst_queue_wakeup_accesses 260409 # Number of floating instruction queue wakeup accesses 983system.cpu0.iq.int_alu_accesses 51801972 # Number of integer alu accesses 984system.cpu0.iq.fp_alu_accesses 288664 # Number of floating point alu accesses 985system.cpu0.iew.lsq.thread0.forwLoads 541765 # Number of loads that had data forwarded from stores 986system.cpu0.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 987system.cpu0.iew.lsq.thread0.squashedLoads 1139912 # Number of loads squashed 988system.cpu0.iew.lsq.thread0.ignoredResponses 4116 # Number of memory responses ignored because the instruction is squashed 989system.cpu0.iew.lsq.thread0.memOrderViolation 12815 # Number of memory ordering violations 990system.cpu0.iew.lsq.thread0.squashedStores 456622 # Number of stores squashed 991system.cpu0.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 992system.cpu0.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 993system.cpu0.iew.lsq.thread0.rescheduledLoads 18431 # Number of loads that were rescheduled 994system.cpu0.iew.lsq.thread0.cacheBlocked 154294 # Number of times an access to memory failed due to the cache being blocked 995system.cpu0.iew.iewIdleCycles 0 # Number of cycles IEW is idle 996system.cpu0.iew.iewSquashCycles 1068899 # Number of cycles IEW is squashing 997system.cpu0.iew.iewBlockCycles 10746647 # Number of cycles IEW is blocking 998system.cpu0.iew.iewUnblockCycles 795792 # Number of cycles IEW is unblocking 999system.cpu0.iew.iewDispatchedInsts 57645786 # Number of instructions dispatched to IQ 1000system.cpu0.iew.iewDispSquashedInsts 623000 # Number of squashed instructions skipped by dispatch 1001system.cpu0.iew.iewDispLoadInsts 9290886 # Number of dispatched load instructions 1002system.cpu0.iew.iewDispStoreInsts 6078694 # Number of dispatched store instructions 1003system.cpu0.iew.iewDispNonSpecInsts 1595130 # Number of dispatched non-speculative instructions 1004system.cpu0.iew.iewIQFullEvents 581617 # Number of times the IQ has become full, causing a stall 1005system.cpu0.iew.iewLSQFullEvents 5318 # Number of times the LSQ has become full, causing a stall 1006system.cpu0.iew.memOrderViolationEvents 12815 # Number of memory order violations 1007system.cpu0.iew.predictedTakenIncorrect 164656 # Number of branches that were predicted taken incorrectly 1008system.cpu0.iew.predictedNotTakenIncorrect 351489 # Number of branches that were predicted not taken incorrectly 1009system.cpu0.iew.branchMispredicts 516145 # Number of branch mispredicts detected at execute 1010system.cpu0.iew.iewExecutedInsts 51022070 # Number of executed instructions 1011system.cpu0.iew.iewExecLoadInsts 8928198 # Number of load instructions executed 1012system.cpu0.iew.iewExecSquashedInsts 390684 # Number of squashed instructions skipped in execute 1013system.cpu0.iew.exec_swp 0 # number of swp insts executed 1014system.cpu0.iew.exec_nop 3225661 # number of nop insts executed 1015system.cpu0.iew.exec_refs 14747797 # number of memory reference insts executed 1016system.cpu0.iew.exec_branches 8123465 # Number of branches executed 1017system.cpu0.iew.exec_stores 5819599 # Number of stores executed 1018system.cpu0.iew.exec_rate 0.445079 # Inst execution rate 1019system.cpu0.iew.wb_sent 50710143 # cumulative count of insts sent to commit 1020system.cpu0.iew.wb_count 50617025 # cumulative count of insts written-back 1021system.cpu0.iew.wb_producers 25247170 # num instructions producing a value 1022system.cpu0.iew.wb_consumers 34011376 # num instructions consuming a value 1023system.cpu0.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 1024system.cpu0.iew.wb_rate 0.441546 # insts written-back per cycle 1025system.cpu0.iew.wb_fanout 0.742315 # average fanout of values written-back 1026system.cpu0.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 1027system.cpu0.commit.commitSquashedInsts 6411331 # The number of squashed insts skipped by commit 1028system.cpu0.commit.commitNonSpecStalls 584428 # The number of times commit has been forced to stall to communicate backwards 1029system.cpu0.commit.branchMispredicts 481702 # The number of times a branch was mispredicted 1030system.cpu0.commit.committed_per_cycle::samples 75046083 # Number of insts commited each cycle 1031system.cpu0.commit.committed_per_cycle::mean 0.681415 # Number of insts commited each cycle 1032system.cpu0.commit.committed_per_cycle::stdev 1.595696 # Number of insts commited each cycle 1033system.cpu0.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 1034system.cpu0.commit.committed_per_cycle::0 55785925 74.34% 74.34% # Number of insts commited each cycle 1035system.cpu0.commit.committed_per_cycle::1 8029512 10.70% 85.04% # Number of insts commited each cycle 1036system.cpu0.commit.committed_per_cycle::2 4410175 5.88% 90.91% # Number of insts commited each cycle 1037system.cpu0.commit.committed_per_cycle::3 2388789 3.18% 94.09% # Number of insts commited each cycle 1038system.cpu0.commit.committed_per_cycle::4 1317256 1.76% 95.85% # Number of insts commited each cycle 1039system.cpu0.commit.committed_per_cycle::5 560978 0.75% 96.60% # Number of insts commited each cycle 1040system.cpu0.commit.committed_per_cycle::6 472301 0.63% 97.23% # Number of insts commited each cycle 1041system.cpu0.commit.committed_per_cycle::7 435634 0.58% 97.81% # Number of insts commited each cycle 1042system.cpu0.commit.committed_per_cycle::8 1645513 2.19% 100.00% # Number of insts commited each cycle 1043system.cpu0.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 1044system.cpu0.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 1045system.cpu0.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 1046system.cpu0.commit.committed_per_cycle::total 75046083 # Number of insts commited each cycle 1047system.cpu0.commit.committedInsts 51137491 # Number of instructions committed 1048system.cpu0.commit.committedOps 51137491 # Number of ops (including micro ops) committed 1049system.cpu0.commit.swp_count 0 # Number of s/w prefetches committed 1050system.cpu0.commit.refs 13773046 # Number of memory references committed 1051system.cpu0.commit.loads 8150974 # Number of loads committed 1052system.cpu0.commit.membars 198820 # Number of memory barriers committed 1053system.cpu0.commit.branches 7724848 # Number of branches committed 1054system.cpu0.commit.fp_insts 258424 # Number of committed floating point instructions. 1055system.cpu0.commit.int_insts 47356368 # Number of committed integer instructions. 1056system.cpu0.commit.function_calls 655486 # Number of function calls committed. 1057system.cpu0.commit.bw_lim_events 1645513 # number cycles where commit BW limit reached 1058system.cpu0.commit.bw_limited 0 # number of insts not committed due to BW limits 1059system.cpu0.rob.rob_reads 130752703 # The number of ROB reads 1060system.cpu0.rob.rob_writes 116166541 # The number of ROB writes 1061system.cpu0.timesIdled 1097555 # Number of times that the entire CPU went into an idle state and unscheduled itself 1062system.cpu0.idleCycles 38521021 # Total number of cycles that the CPU has spent unscheduled due to idling 1063system.cpu0.quiesceCycles 3690835342 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 1064system.cpu0.committedInsts 48197169 # Number of Instructions Simulated 1065system.cpu0.committedOps 48197169 # Number of Ops (including micro ops) Simulated 1066system.cpu0.committedInsts_total 48197169 # Number of Instructions Simulated 1067system.cpu0.cpi 2.378480 # CPI: Cycles Per Instruction 1068system.cpu0.cpi_total 2.378480 # CPI: Total CPI of All Threads 1069system.cpu0.ipc 0.420437 # IPC: Instructions Per Cycle 1070system.cpu0.ipc_total 0.420437 # IPC: Total IPC of All Threads 1071system.cpu0.int_regfile_reads 67125195 # number of integer regfile reads 1072system.cpu0.int_regfile_writes 36645952 # number of integer regfile writes 1073system.cpu0.fp_regfile_reads 127833 # number of floating regfile reads 1074system.cpu0.fp_regfile_writes 129422 # number of floating regfile writes 1075system.cpu0.misc_regfile_reads 1709874 # number of misc regfile reads 1076system.cpu0.misc_regfile_writes 817230 # number of misc regfile writes 1077system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA 1078system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA 1079system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA 1080system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA 1081system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU 1082system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post 1083system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR 1084system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU 1085system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post 1086system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR 1087system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU 1088system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post 1089system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR 1090system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU 1091system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post 1092system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR 1093system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU 1094system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post 1095system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR 1096system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU 1097system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post 1098system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR 1099system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU 1100system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post 1101system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR 1102system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU 1103system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post 1104system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR 1105system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post 1106system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU 1107system.tsunami.ethernet.droppedPackets 0 # number of packets dropped 1108system.toL2Bus.throughput 111571177 # Throughput (bytes/s) 1109system.toL2Bus.trans_dist::ReadReq 2198759 # Transaction distribution 1110system.toL2Bus.trans_dist::ReadResp 2198668 # Transaction distribution 1111system.toL2Bus.trans_dist::WriteReq 13061 # Transaction distribution 1112system.toL2Bus.trans_dist::WriteResp 13061 # Transaction distribution 1113system.toL2Bus.trans_dist::Writeback 822225 # Transaction distribution 1114system.toL2Bus.trans_dist::UpgradeReq 10020 # Transaction distribution 1115system.toL2Bus.trans_dist::SCUpgradeReq 5803 # Transaction distribution 1116system.toL2Bus.trans_dist::UpgradeResp 15823 # Transaction distribution 1117system.toL2Bus.trans_dist::ReadExReq 343740 # Transaction distribution 1118system.toL2Bus.trans_dist::ReadExResp 302191 # Transaction distribution 1119system.toL2Bus.trans_dist::BadAddressError 74 # Transaction distribution 1120system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1753935 # Packet count per connected master and slave (bytes) 1121system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 3363647 # Packet count per connected master and slave (bytes) 1122system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side 431103 # Packet count per connected master and slave (bytes) 1123system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 300395 # Packet count per connected master and slave (bytes) 1124system.toL2Bus.pkt_count::total 5849080 # Packet count per connected master and slave (bytes) 1125system.toL2Bus.tot_pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 56122624 # Cumulative packet size per connected master and slave (bytes) 1126system.toL2Bus.tot_pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 129969996 # Cumulative packet size per connected master and slave (bytes) 1127system.toL2Bus.tot_pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side 13794368 # Cumulative packet size per connected master and slave (bytes) 1128system.toL2Bus.tot_pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side 11000190 # Cumulative packet size per connected master and slave (bytes) 1129system.toL2Bus.tot_pkt_size::total 210887178 # Cumulative packet size per connected master and slave (bytes) 1130system.toL2Bus.data_through_bus 210876874 # Total data (bytes) 1131system.toL2Bus.snoop_data_through_bus 1413952 # Total snoop data (bytes) 1132system.toL2Bus.reqLayer0.occupancy 4971684979 # Layer occupancy (ticks) 1133system.toL2Bus.reqLayer0.utilization 0.3 # Layer utilization (%) 1134system.toL2Bus.snoopLayer0.occupancy 724500 # Layer occupancy (ticks) 1135system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) 1136system.toL2Bus.respLayer0.occupancy 3951712593 # Layer occupancy (ticks) 1137system.toL2Bus.respLayer0.utilization 0.2 # Layer utilization (%) 1138system.toL2Bus.respLayer1.occupancy 5887546567 # Layer occupancy (ticks) 1139system.toL2Bus.respLayer1.utilization 0.3 # Layer utilization (%) 1140system.toL2Bus.respLayer2.occupancy 970657716 # Layer occupancy (ticks) 1141system.toL2Bus.respLayer2.utilization 0.1 # Layer utilization (%) 1142system.toL2Bus.respLayer3.occupancy 517795038 # Layer occupancy (ticks) 1143system.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) 1144system.iobus.throughput 1437659 # Throughput (bytes/s) 1145system.iobus.trans_dist::ReadReq 7369 # Transaction distribution 1146system.iobus.trans_dist::ReadResp 7369 # Transaction distribution 1147system.iobus.trans_dist::WriteReq 54613 # Transaction distribution 1148system.iobus.trans_dist::WriteResp 54613 # Transaction distribution 1149system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 11914 # Packet count per connected master and slave (bytes) 1150system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 472 # Packet count per connected master and slave (bytes) 1151system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes) 1152system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes) 1153system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio 180 # Packet count per connected master and slave (bytes) 1154system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio 18148 # Packet count per connected master and slave (bytes) 1155system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio 2468 # Packet count per connected master and slave (bytes) 1156system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6672 # Packet count per connected master and slave (bytes) 1157system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf 294 # Packet count per connected master and slave (bytes) 1158system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes) 1159system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes) 1160system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes) 1161system.iobus.pkt_count_system.bridge.master::total 40510 # Packet count per connected master and slave (bytes) 1162system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83454 # Packet count per connected master and slave (bytes) 1163system.iobus.pkt_count_system.tsunami.ide.dma::total 83454 # Packet count per connected master and slave (bytes) 1164system.iobus.pkt_count::total 123964 # Packet count per connected master and slave (bytes) 1165system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.cchip.pio 47656 # Cumulative packet size per connected master and slave (bytes) 1166system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes) 1167system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes) 1168system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes) 1169system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes) 1170system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.uart.pio 9074 # Cumulative packet size per connected master and slave (bytes) 1171system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.backdoor.pio 9852 # Cumulative packet size per connected master and slave (bytes) 1172system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes) 1173system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes) 1174system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes) 1175system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes) 1176system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) 1177system.iobus.tot_pkt_size_system.bridge.master::total 73866 # Cumulative packet size per connected master and slave (bytes) 1178system.iobus.tot_pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661624 # Cumulative packet size per connected master and slave (bytes) 1179system.iobus.tot_pkt_size_system.tsunami.ide.dma::total 2661624 # Cumulative packet size per connected master and slave (bytes) 1180system.iobus.tot_pkt_size::total 2735490 # Cumulative packet size per connected master and slave (bytes) 1181system.iobus.data_through_bus 2735490 # Total data (bytes) 1182system.iobus.reqLayer0.occupancy 11269000 # Layer occupancy (ticks) 1183system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) 1184system.iobus.reqLayer1.occupancy 353000 # Layer occupancy (ticks) 1185system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) 1186system.iobus.reqLayer2.occupancy 9000 # Layer occupancy (ticks) 1187system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) 1188system.iobus.reqLayer6.occupancy 9000 # Layer occupancy (ticks) 1189system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) 1190system.iobus.reqLayer22.occupancy 155000 # Layer occupancy (ticks) 1191system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) 1192system.iobus.reqLayer23.occupancy 13505000 # Layer occupancy (ticks) 1193system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) 1194system.iobus.reqLayer24.occupancy 2450000 # Layer occupancy (ticks) 1195system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) 1196system.iobus.reqLayer25.occupancy 5166000 # Layer occupancy (ticks) 1197system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) 1198system.iobus.reqLayer26.occupancy 184000 # Layer occupancy (ticks) 1199system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) 1200system.iobus.reqLayer27.occupancy 76000 # Layer occupancy (ticks) 1201system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) 1202system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks) 1203system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) 1204system.iobus.reqLayer29.occupancy 378285900 # Layer occupancy (ticks) 1205system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%) 1206system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks) 1207system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%) 1208system.iobus.respLayer0.occupancy 27449000 # Layer occupancy (ticks) 1209system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) 1210system.iobus.respLayer1.occupancy 43112505 # Layer occupancy (ticks) 1211system.iobus.respLayer1.utilization 0.0 # Layer utilization (%) 1212system.cpu0.icache.tags.replacements 876399 # number of replacements 1213system.cpu0.icache.tags.tagsinuse 509.760309 # Cycle average of tags in use 1214system.cpu0.icache.tags.total_refs 6802362 # Total number of references to valid blocks. 1215system.cpu0.icache.tags.sampled_refs 876908 # Sample count of references to valid blocks. 1216system.cpu0.icache.tags.avg_refs 7.757213 # Average number of references to valid blocks. 1217system.cpu0.icache.tags.warmup_cycle 26019048250 # Cycle when the warmup percentage was hit. 1218system.cpu0.icache.tags.occ_blocks::cpu0.inst 509.760309 # Average occupied blocks per requestor 1219system.cpu0.icache.tags.occ_percent::cpu0.inst 0.995626 # Average percentage of cache occupancy 1220system.cpu0.icache.tags.occ_percent::total 0.995626 # Average percentage of cache occupancy 1221system.cpu0.icache.ReadReq_hits::cpu0.inst 6802362 # number of ReadReq hits 1222system.cpu0.icache.ReadReq_hits::total 6802362 # number of ReadReq hits 1223system.cpu0.icache.demand_hits::cpu0.inst 6802362 # number of demand (read+write) hits 1224system.cpu0.icache.demand_hits::total 6802362 # number of demand (read+write) hits 1225system.cpu0.icache.overall_hits::cpu0.inst 6802362 # number of overall hits 1226system.cpu0.icache.overall_hits::total 6802362 # number of overall hits 1227system.cpu0.icache.ReadReq_misses::cpu0.inst 921891 # number of ReadReq misses 1228system.cpu0.icache.ReadReq_misses::total 921891 # number of ReadReq misses 1229system.cpu0.icache.demand_misses::cpu0.inst 921891 # number of demand (read+write) misses 1230system.cpu0.icache.demand_misses::total 921891 # number of demand (read+write) misses 1231system.cpu0.icache.overall_misses::cpu0.inst 921891 # number of overall misses 1232system.cpu0.icache.overall_misses::total 921891 # number of overall misses 1233system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 13290047828 # number of ReadReq miss cycles 1234system.cpu0.icache.ReadReq_miss_latency::total 13290047828 # number of ReadReq miss cycles 1235system.cpu0.icache.demand_miss_latency::cpu0.inst 13290047828 # number of demand (read+write) miss cycles 1236system.cpu0.icache.demand_miss_latency::total 13290047828 # number of demand (read+write) miss cycles 1237system.cpu0.icache.overall_miss_latency::cpu0.inst 13290047828 # number of overall miss cycles 1238system.cpu0.icache.overall_miss_latency::total 13290047828 # number of overall miss cycles 1239system.cpu0.icache.ReadReq_accesses::cpu0.inst 7724253 # number of ReadReq accesses(hits+misses) 1240system.cpu0.icache.ReadReq_accesses::total 7724253 # number of ReadReq accesses(hits+misses) 1241system.cpu0.icache.demand_accesses::cpu0.inst 7724253 # number of demand (read+write) accesses 1242system.cpu0.icache.demand_accesses::total 7724253 # number of demand (read+write) accesses 1243system.cpu0.icache.overall_accesses::cpu0.inst 7724253 # number of overall (read+write) accesses 1244system.cpu0.icache.overall_accesses::total 7724253 # number of overall (read+write) accesses 1245system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.119350 # miss rate for ReadReq accesses 1246system.cpu0.icache.ReadReq_miss_rate::total 0.119350 # miss rate for ReadReq accesses 1247system.cpu0.icache.demand_miss_rate::cpu0.inst 0.119350 # miss rate for demand accesses 1248system.cpu0.icache.demand_miss_rate::total 0.119350 # miss rate for demand accesses 1249system.cpu0.icache.overall_miss_rate::cpu0.inst 0.119350 # miss rate for overall accesses 1250system.cpu0.icache.overall_miss_rate::total 0.119350 # miss rate for overall accesses 1251system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 14416.072863 # average ReadReq miss latency 1252system.cpu0.icache.ReadReq_avg_miss_latency::total 14416.072863 # average ReadReq miss latency 1253system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 14416.072863 # average overall miss latency 1254system.cpu0.icache.demand_avg_miss_latency::total 14416.072863 # average overall miss latency 1255system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 14416.072863 # average overall miss latency 1256system.cpu0.icache.overall_avg_miss_latency::total 14416.072863 # average overall miss latency 1257system.cpu0.icache.blocked_cycles::no_mshrs 6191 # number of cycles access was blocked 1258system.cpu0.icache.blocked_cycles::no_targets 1109 # number of cycles access was blocked 1259system.cpu0.icache.blocked::no_mshrs 232 # number of cycles access was blocked 1260system.cpu0.icache.blocked::no_targets 2 # number of cycles access was blocked 1261system.cpu0.icache.avg_blocked_cycles::no_mshrs 26.685345 # average number of cycles each access was blocked 1262system.cpu0.icache.avg_blocked_cycles::no_targets 554.500000 # average number of cycles each access was blocked 1263system.cpu0.icache.fast_writes 0 # number of fast writes performed 1264system.cpu0.icache.cache_copies 0 # number of cache copies performed 1265system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 44872 # number of ReadReq MSHR hits 1266system.cpu0.icache.ReadReq_mshr_hits::total 44872 # number of ReadReq MSHR hits 1267system.cpu0.icache.demand_mshr_hits::cpu0.inst 44872 # number of demand (read+write) MSHR hits 1268system.cpu0.icache.demand_mshr_hits::total 44872 # number of demand (read+write) MSHR hits 1269system.cpu0.icache.overall_mshr_hits::cpu0.inst 44872 # number of overall MSHR hits 1270system.cpu0.icache.overall_mshr_hits::total 44872 # number of overall MSHR hits 1271system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 877019 # number of ReadReq MSHR misses 1272system.cpu0.icache.ReadReq_mshr_misses::total 877019 # number of ReadReq MSHR misses 1273system.cpu0.icache.demand_mshr_misses::cpu0.inst 877019 # number of demand (read+write) MSHR misses 1274system.cpu0.icache.demand_mshr_misses::total 877019 # number of demand (read+write) MSHR misses 1275system.cpu0.icache.overall_mshr_misses::cpu0.inst 877019 # number of overall MSHR misses 1276system.cpu0.icache.overall_mshr_misses::total 877019 # number of overall MSHR misses 1277system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 10904529395 # number of ReadReq MSHR miss cycles 1278system.cpu0.icache.ReadReq_mshr_miss_latency::total 10904529395 # number of ReadReq MSHR miss cycles 1279system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 10904529395 # number of demand (read+write) MSHR miss cycles 1280system.cpu0.icache.demand_mshr_miss_latency::total 10904529395 # number of demand (read+write) MSHR miss cycles 1281system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 10904529395 # number of overall MSHR miss cycles 1282system.cpu0.icache.overall_mshr_miss_latency::total 10904529395 # number of overall MSHR miss cycles 1283system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.113541 # mshr miss rate for ReadReq accesses 1284system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.113541 # mshr miss rate for ReadReq accesses 1285system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.113541 # mshr miss rate for demand accesses 1286system.cpu0.icache.demand_mshr_miss_rate::total 0.113541 # mshr miss rate for demand accesses 1287system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.113541 # mshr miss rate for overall accesses 1288system.cpu0.icache.overall_mshr_miss_rate::total 0.113541 # mshr miss rate for overall accesses 1289system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12433.629596 # average ReadReq mshr miss latency 1290system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12433.629596 # average ReadReq mshr miss latency 1291system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12433.629596 # average overall mshr miss latency 1292system.cpu0.icache.demand_avg_mshr_miss_latency::total 12433.629596 # average overall mshr miss latency 1293system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12433.629596 # average overall mshr miss latency 1294system.cpu0.icache.overall_avg_mshr_miss_latency::total 12433.629596 # average overall mshr miss latency 1295system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate 1296system.cpu0.dcache.tags.replacements 1278910 # number of replacements 1297system.cpu0.dcache.tags.tagsinuse 505.619274 # Cycle average of tags in use 1298system.cpu0.dcache.tags.total_refs 10469394 # Total number of references to valid blocks. 1299system.cpu0.dcache.tags.sampled_refs 1279422 # Sample count of references to valid blocks. 1300system.cpu0.dcache.tags.avg_refs 8.182909 # Average number of references to valid blocks. 1301system.cpu0.dcache.tags.warmup_cycle 25842000 # Cycle when the warmup percentage was hit. 1302system.cpu0.dcache.tags.occ_blocks::cpu0.data 505.619274 # Average occupied blocks per requestor 1303system.cpu0.dcache.tags.occ_percent::cpu0.data 0.987538 # Average percentage of cache occupancy 1304system.cpu0.dcache.tags.occ_percent::total 0.987538 # Average percentage of cache occupancy 1305system.cpu0.dcache.ReadReq_hits::cpu0.data 6440836 # number of ReadReq hits 1306system.cpu0.dcache.ReadReq_hits::total 6440836 # number of ReadReq hits 1307system.cpu0.dcache.WriteReq_hits::cpu0.data 3667453 # number of WriteReq hits 1308system.cpu0.dcache.WriteReq_hits::total 3667453 # number of WriteReq hits 1309system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 162740 # number of LoadLockedReq hits 1310system.cpu0.dcache.LoadLockedReq_hits::total 162740 # number of LoadLockedReq hits 1311system.cpu0.dcache.StoreCondReq_hits::cpu0.data 187465 # number of StoreCondReq hits 1312system.cpu0.dcache.StoreCondReq_hits::total 187465 # number of StoreCondReq hits 1313system.cpu0.dcache.demand_hits::cpu0.data 10108289 # number of demand (read+write) hits 1314system.cpu0.dcache.demand_hits::total 10108289 # number of demand (read+write) hits 1315system.cpu0.dcache.overall_hits::cpu0.data 10108289 # number of overall hits 1316system.cpu0.dcache.overall_hits::total 10108289 # number of overall hits 1317system.cpu0.dcache.ReadReq_misses::cpu0.data 1585845 # number of ReadReq misses 1318system.cpu0.dcache.ReadReq_misses::total 1585845 # number of ReadReq misses 1319system.cpu0.dcache.WriteReq_misses::cpu0.data 1749611 # number of WriteReq misses 1320system.cpu0.dcache.WriteReq_misses::total 1749611 # number of WriteReq misses 1321system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 20563 # number of LoadLockedReq misses 1322system.cpu0.dcache.LoadLockedReq_misses::total 20563 # number of LoadLockedReq misses 1323system.cpu0.dcache.StoreCondReq_misses::cpu0.data 2808 # number of StoreCondReq misses 1324system.cpu0.dcache.StoreCondReq_misses::total 2808 # number of StoreCondReq misses 1325system.cpu0.dcache.demand_misses::cpu0.data 3335456 # number of demand (read+write) misses 1326system.cpu0.dcache.demand_misses::total 3335456 # number of demand (read+write) misses 1327system.cpu0.dcache.overall_misses::cpu0.data 3335456 # number of overall misses 1328system.cpu0.dcache.overall_misses::total 3335456 # number of overall misses 1329system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 40055257591 # number of ReadReq miss cycles 1330system.cpu0.dcache.ReadReq_miss_latency::total 40055257591 # number of ReadReq miss cycles 1331system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 78246234000 # number of WriteReq miss cycles 1332system.cpu0.dcache.WriteReq_miss_latency::total 78246234000 # number of WriteReq miss cycles 1333system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 299434996 # number of LoadLockedReq miss cycles 1334system.cpu0.dcache.LoadLockedReq_miss_latency::total 299434996 # number of LoadLockedReq miss cycles 1335system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 20885924 # number of StoreCondReq miss cycles 1336system.cpu0.dcache.StoreCondReq_miss_latency::total 20885924 # number of StoreCondReq miss cycles 1337system.cpu0.dcache.demand_miss_latency::cpu0.data 118301491591 # number of demand (read+write) miss cycles 1338system.cpu0.dcache.demand_miss_latency::total 118301491591 # number of demand (read+write) miss cycles 1339system.cpu0.dcache.overall_miss_latency::cpu0.data 118301491591 # number of overall miss cycles 1340system.cpu0.dcache.overall_miss_latency::total 118301491591 # number of overall miss cycles 1341system.cpu0.dcache.ReadReq_accesses::cpu0.data 8026681 # number of ReadReq accesses(hits+misses) 1342system.cpu0.dcache.ReadReq_accesses::total 8026681 # number of ReadReq accesses(hits+misses) 1343system.cpu0.dcache.WriteReq_accesses::cpu0.data 5417064 # number of WriteReq accesses(hits+misses) 1344system.cpu0.dcache.WriteReq_accesses::total 5417064 # number of WriteReq accesses(hits+misses) 1345system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 183303 # number of LoadLockedReq accesses(hits+misses) 1346system.cpu0.dcache.LoadLockedReq_accesses::total 183303 # number of LoadLockedReq accesses(hits+misses) 1347system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 190273 # number of StoreCondReq accesses(hits+misses) 1348system.cpu0.dcache.StoreCondReq_accesses::total 190273 # number of StoreCondReq accesses(hits+misses) 1349system.cpu0.dcache.demand_accesses::cpu0.data 13443745 # number of demand (read+write) accesses 1350system.cpu0.dcache.demand_accesses::total 13443745 # number of demand (read+write) accesses 1351system.cpu0.dcache.overall_accesses::cpu0.data 13443745 # number of overall (read+write) accesses 1352system.cpu0.dcache.overall_accesses::total 13443745 # number of overall (read+write) accesses 1353system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.197572 # miss rate for ReadReq accesses 1354system.cpu0.dcache.ReadReq_miss_rate::total 0.197572 # miss rate for ReadReq accesses 1355system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.322981 # miss rate for WriteReq accesses 1356system.cpu0.dcache.WriteReq_miss_rate::total 0.322981 # miss rate for WriteReq accesses 1357system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.112180 # miss rate for LoadLockedReq accesses 1358system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.112180 # miss rate for LoadLockedReq accesses 1359system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.014758 # miss rate for StoreCondReq accesses 1360system.cpu0.dcache.StoreCondReq_miss_rate::total 0.014758 # miss rate for StoreCondReq accesses 1361system.cpu0.dcache.demand_miss_rate::cpu0.data 0.248105 # miss rate for demand accesses 1362system.cpu0.dcache.demand_miss_rate::total 0.248105 # miss rate for demand accesses 1363system.cpu0.dcache.overall_miss_rate::cpu0.data 0.248105 # miss rate for overall accesses 1364system.cpu0.dcache.overall_miss_rate::total 0.248105 # miss rate for overall accesses 1365system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 25257.990277 # average ReadReq miss latency 1366system.cpu0.dcache.ReadReq_avg_miss_latency::total 25257.990277 # average ReadReq miss latency 1367system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 44722.074793 # average WriteReq miss latency 1368system.cpu0.dcache.WriteReq_avg_miss_latency::total 44722.074793 # average WriteReq miss latency 1369system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 14561.834168 # average LoadLockedReq miss latency 1370system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 14561.834168 # average LoadLockedReq miss latency 1371system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 7438.007123 # average StoreCondReq miss latency 1372system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 7438.007123 # average StoreCondReq miss latency 1373system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 35467.861543 # average overall miss latency 1374system.cpu0.dcache.demand_avg_miss_latency::total 35467.861543 # average overall miss latency 1375system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 35467.861543 # average overall miss latency 1376system.cpu0.dcache.overall_avg_miss_latency::total 35467.861543 # average overall miss latency 1377system.cpu0.dcache.blocked_cycles::no_mshrs 2886351 # number of cycles access was blocked 1378system.cpu0.dcache.blocked_cycles::no_targets 1258 # number of cycles access was blocked 1379system.cpu0.dcache.blocked::no_mshrs 51822 # number of cycles access was blocked 1380system.cpu0.dcache.blocked::no_targets 7 # number of cycles access was blocked 1381system.cpu0.dcache.avg_blocked_cycles::no_mshrs 55.697407 # average number of cycles each access was blocked 1382system.cpu0.dcache.avg_blocked_cycles::no_targets 179.714286 # average number of cycles each access was blocked 1383system.cpu0.dcache.fast_writes 0 # number of fast writes performed 1384system.cpu0.dcache.cache_copies 0 # number of cache copies performed 1385system.cpu0.dcache.writebacks::writebacks 752999 # number of writebacks 1386system.cpu0.dcache.writebacks::total 752999 # number of writebacks 1387system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 583027 # number of ReadReq MSHR hits 1388system.cpu0.dcache.ReadReq_mshr_hits::total 583027 # number of ReadReq MSHR hits 1389system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1475561 # number of WriteReq MSHR hits 1390system.cpu0.dcache.WriteReq_mshr_hits::total 1475561 # number of WriteReq MSHR hits 1391system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 4528 # number of LoadLockedReq MSHR hits 1392system.cpu0.dcache.LoadLockedReq_mshr_hits::total 4528 # number of LoadLockedReq MSHR hits 1393system.cpu0.dcache.demand_mshr_hits::cpu0.data 2058588 # number of demand (read+write) MSHR hits 1394system.cpu0.dcache.demand_mshr_hits::total 2058588 # number of demand (read+write) MSHR hits 1395system.cpu0.dcache.overall_mshr_hits::cpu0.data 2058588 # number of overall MSHR hits 1396system.cpu0.dcache.overall_mshr_hits::total 2058588 # number of overall MSHR hits 1397system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 1002818 # number of ReadReq MSHR misses 1398system.cpu0.dcache.ReadReq_mshr_misses::total 1002818 # number of ReadReq MSHR misses 1399system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 274050 # number of WriteReq MSHR misses 1400system.cpu0.dcache.WriteReq_mshr_misses::total 274050 # number of WriteReq MSHR misses 1401system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 16035 # number of LoadLockedReq MSHR misses 1402system.cpu0.dcache.LoadLockedReq_mshr_misses::total 16035 # number of LoadLockedReq MSHR misses 1403system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 2807 # number of StoreCondReq MSHR misses 1404system.cpu0.dcache.StoreCondReq_mshr_misses::total 2807 # number of StoreCondReq MSHR misses 1405system.cpu0.dcache.demand_mshr_misses::cpu0.data 1276868 # number of demand (read+write) MSHR misses 1406system.cpu0.dcache.demand_mshr_misses::total 1276868 # number of demand (read+write) MSHR misses 1407system.cpu0.dcache.overall_mshr_misses::cpu0.data 1276868 # number of overall MSHR misses 1408system.cpu0.dcache.overall_mshr_misses::total 1276868 # number of overall MSHR misses 1409system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 26563866972 # number of ReadReq MSHR miss cycles 1410system.cpu0.dcache.ReadReq_mshr_miss_latency::total 26563866972 # number of ReadReq MSHR miss cycles 1411system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 11468217837 # number of WriteReq MSHR miss cycles 1412system.cpu0.dcache.WriteReq_mshr_miss_latency::total 11468217837 # number of WriteReq MSHR miss cycles 1413system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 177500254 # number of LoadLockedReq MSHR miss cycles 1414system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 177500254 # number of LoadLockedReq MSHR miss cycles 1415system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 15271076 # number of StoreCondReq MSHR miss cycles 1416system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 15271076 # number of StoreCondReq MSHR miss cycles 1417system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 38032084809 # number of demand (read+write) MSHR miss cycles 1418system.cpu0.dcache.demand_mshr_miss_latency::total 38032084809 # number of demand (read+write) MSHR miss cycles 1419system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 38032084809 # number of overall MSHR miss cycles 1420system.cpu0.dcache.overall_mshr_miss_latency::total 38032084809 # number of overall MSHR miss cycles 1421system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1459298500 # number of ReadReq MSHR uncacheable cycles 1422system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1459298500 # number of ReadReq MSHR uncacheable cycles 1423system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2147907499 # number of WriteReq MSHR uncacheable cycles 1424system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2147907499 # number of WriteReq MSHR uncacheable cycles 1425system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3607205999 # number of overall MSHR uncacheable cycles 1426system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3607205999 # number of overall MSHR uncacheable cycles 1427system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.124936 # mshr miss rate for ReadReq accesses 1428system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.124936 # mshr miss rate for ReadReq accesses 1429system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.050590 # mshr miss rate for WriteReq accesses 1430system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.050590 # mshr miss rate for WriteReq accesses 1431system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.087478 # mshr miss rate for LoadLockedReq accesses 1432system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.087478 # mshr miss rate for LoadLockedReq accesses 1433system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.014752 # mshr miss rate for StoreCondReq accesses 1434system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.014752 # mshr miss rate for StoreCondReq accesses 1435system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.094979 # mshr miss rate for demand accesses 1436system.cpu0.dcache.demand_mshr_miss_rate::total 0.094979 # mshr miss rate for demand accesses 1437system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.094979 # mshr miss rate for overall accesses 1438system.cpu0.dcache.overall_mshr_miss_rate::total 0.094979 # mshr miss rate for overall accesses 1439system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 26489.220349 # average ReadReq mshr miss latency 1440system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 26489.220349 # average ReadReq mshr miss latency 1441system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 41847.173279 # average WriteReq mshr miss latency 1442system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 41847.173279 # average WriteReq mshr miss latency 1443system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 11069.551232 # average LoadLockedReq mshr miss latency 1444system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11069.551232 # average LoadLockedReq mshr miss latency 1445system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 5440.354827 # average StoreCondReq mshr miss latency 1446system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 5440.354827 # average StoreCondReq mshr miss latency 1447system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 29785.447524 # average overall mshr miss latency 1448system.cpu0.dcache.demand_avg_mshr_miss_latency::total 29785.447524 # average overall mshr miss latency 1449system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 29785.447524 # average overall mshr miss latency 1450system.cpu0.dcache.overall_avg_mshr_miss_latency::total 29785.447524 # average overall mshr miss latency 1451system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency 1452system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 1453system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency 1454system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 1455system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data inf # average overall mshr uncacheable latency 1456system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 1457system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1458system.cpu1.branchPred.lookups 2517085 # Number of BP lookups 1459system.cpu1.branchPred.condPredicted 2083961 # Number of conditional branches predicted 1460system.cpu1.branchPred.condIncorrect 72869 # Number of conditional branches incorrect 1461system.cpu1.branchPred.BTBLookups 1481224 # Number of BTB lookups 1462system.cpu1.branchPred.BTBHits 844711 # Number of BTB hits 1463system.cpu1.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 1464system.cpu1.branchPred.BTBHitPct 57.027904 # BTB Hit Percentage 1465system.cpu1.branchPred.usedRAS 172550 # Number of times the RAS was used to get a target. 1466system.cpu1.branchPred.RASInCorrect 7415 # Number of incorrect RAS predictions. 1467system.cpu1.dtb.fetch_hits 0 # ITB hits 1468system.cpu1.dtb.fetch_misses 0 # ITB misses 1469system.cpu1.dtb.fetch_acv 0 # ITB acv 1470system.cpu1.dtb.fetch_accesses 0 # ITB accesses 1471system.cpu1.dtb.read_hits 1869470 # DTB read hits 1472system.cpu1.dtb.read_misses 10476 # DTB read misses 1473system.cpu1.dtb.read_acv 22 # DTB read access violations 1474system.cpu1.dtb.read_accesses 321268 # DTB read accesses 1475system.cpu1.dtb.write_hits 1203365 # DTB write hits 1476system.cpu1.dtb.write_misses 2061 # DTB write misses 1477system.cpu1.dtb.write_acv 64 # DTB write access violations 1478system.cpu1.dtb.write_accesses 130567 # DTB write accesses 1479system.cpu1.dtb.data_hits 3072835 # DTB hits 1480system.cpu1.dtb.data_misses 12537 # DTB misses 1481system.cpu1.dtb.data_acv 86 # DTB access violations 1482system.cpu1.dtb.data_accesses 451835 # DTB accesses 1483system.cpu1.itb.fetch_hits 424254 # ITB hits 1484system.cpu1.itb.fetch_misses 6539 # ITB misses 1485system.cpu1.itb.fetch_acv 190 # ITB acv 1486system.cpu1.itb.fetch_accesses 430793 # ITB accesses 1487system.cpu1.itb.read_hits 0 # DTB read hits 1488system.cpu1.itb.read_misses 0 # DTB read misses 1489system.cpu1.itb.read_acv 0 # DTB read access violations 1490system.cpu1.itb.read_accesses 0 # DTB read accesses 1491system.cpu1.itb.write_hits 0 # DTB write hits 1492system.cpu1.itb.write_misses 0 # DTB write misses 1493system.cpu1.itb.write_acv 0 # DTB write access violations 1494system.cpu1.itb.write_accesses 0 # DTB write accesses 1495system.cpu1.itb.data_hits 0 # DTB hits 1496system.cpu1.itb.data_misses 0 # DTB misses 1497system.cpu1.itb.data_acv 0 # DTB access violations 1498system.cpu1.itb.data_accesses 0 # DTB accesses 1499system.cpu1.numCycles 15249987 # number of cpu cycles simulated 1500system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started 1501system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed 1502system.cpu1.fetch.icacheStallCycles 5781097 # Number of cycles fetch is stalled on an Icache miss 1503system.cpu1.fetch.Insts 11894429 # Number of instructions fetch has processed 1504system.cpu1.fetch.Branches 2517085 # Number of branches that fetch encountered 1505system.cpu1.fetch.predictedBranches 1017261 # Number of branches that fetch has predicted taken 1506system.cpu1.fetch.Cycles 2131045 # Number of cycles fetch has run and was not squashing or blocked 1507system.cpu1.fetch.SquashCycles 385761 # Number of cycles fetch has spent squashing 1508system.cpu1.fetch.BlockedCycles 6016414 # Number of cycles fetch has spent blocked 1509system.cpu1.fetch.MiscStallCycles 25794 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 1510system.cpu1.fetch.PendingTrapStallCycles 62392 # Number of stall cycles due to pending traps 1511system.cpu1.fetch.PendingQuiesceStallCycles 56888 # Number of stall cycles due to pending quiesce instructions 1512system.cpu1.fetch.IcacheWaitRetryStallCycles 41 # Number of stall cycles due to full MSHR 1513system.cpu1.fetch.CacheLines 1433413 # Number of cache lines fetched 1514system.cpu1.fetch.IcacheSquashes 48410 # Number of outstanding Icache misses that were squashed 1515system.cpu1.fetch.rateDist::samples 14320297 # Number of instructions fetched each cycle (Total) 1516system.cpu1.fetch.rateDist::mean 0.830599 # Number of instructions fetched each cycle (Total) 1517system.cpu1.fetch.rateDist::stdev 2.206016 # Number of instructions fetched each cycle (Total) 1518system.cpu1.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 1519system.cpu1.fetch.rateDist::0 12189252 85.12% 85.12% # Number of instructions fetched each cycle (Total) 1520system.cpu1.fetch.rateDist::1 136413 0.95% 86.07% # Number of instructions fetched each cycle (Total) 1521system.cpu1.fetch.rateDist::2 229060 1.60% 87.67% # Number of instructions fetched each cycle (Total) 1522system.cpu1.fetch.rateDist::3 170637 1.19% 88.86% # Number of instructions fetched each cycle (Total) 1523system.cpu1.fetch.rateDist::4 294592 2.06% 90.92% # Number of instructions fetched each cycle (Total) 1524system.cpu1.fetch.rateDist::5 114916 0.80% 91.72% # Number of instructions fetched each cycle (Total) 1525system.cpu1.fetch.rateDist::6 126454 0.88% 92.61% # Number of instructions fetched each cycle (Total) 1526system.cpu1.fetch.rateDist::7 195471 1.36% 93.97% # Number of instructions fetched each cycle (Total) 1527system.cpu1.fetch.rateDist::8 863502 6.03% 100.00% # Number of instructions fetched each cycle (Total) 1528system.cpu1.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 1529system.cpu1.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 1530system.cpu1.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 1531system.cpu1.fetch.rateDist::total 14320297 # Number of instructions fetched each cycle (Total) 1532system.cpu1.fetch.branchRate 0.165055 # Number of branch fetches per cycle 1533system.cpu1.fetch.rate 0.779963 # Number of inst fetches per cycle 1534system.cpu1.decode.IdleCycles 5724387 # Number of cycles decode is idle 1535system.cpu1.decode.BlockedCycles 6255039 # Number of cycles decode is blocked 1536system.cpu1.decode.RunCycles 1992849 # Number of cycles decode is running 1537system.cpu1.decode.UnblockCycles 108261 # Number of cycles decode is unblocking 1538system.cpu1.decode.SquashCycles 239760 # Number of cycles decode is squashing 1539system.cpu1.decode.BranchResolved 108451 # Number of times decode resolved a branch 1540system.cpu1.decode.BranchMispred 6971 # Number of times decode detected a branch misprediction 1541system.cpu1.decode.DecodedInsts 11669639 # Number of instructions handled by decode 1542system.cpu1.decode.SquashedInsts 20547 # Number of squashed instructions handled by decode 1543system.cpu1.rename.SquashCycles 239760 # Number of cycles rename is squashing 1544system.cpu1.rename.IdleCycles 5925475 # Number of cycles rename is idle 1545system.cpu1.rename.BlockCycles 420572 # Number of cycles rename is blocking 1546system.cpu1.rename.serializeStallCycles 5212839 # count of cycles rename stalled for serializing inst 1547system.cpu1.rename.RunCycles 1896462 # Number of cycles rename is running 1548system.cpu1.rename.UnblockCycles 625187 # Number of cycles rename is unblocking 1549system.cpu1.rename.RenamedInsts 10812976 # Number of instructions processed by rename 1550system.cpu1.rename.ROBFullEvents 71 # Number of times rename has blocked due to ROB full 1551system.cpu1.rename.IQFullEvents 55937 # Number of times rename has blocked due to IQ full 1552system.cpu1.rename.LSQFullEvents 153486 # Number of times rename has blocked due to LSQ full 1553system.cpu1.rename.RenamedOperands 7119549 # Number of destination operands rename has renamed 1554system.cpu1.rename.RenameLookups 12930789 # Number of register rename lookups that rename has made 1555system.cpu1.rename.int_rename_lookups 12872049 # Number of integer rename lookups 1556system.cpu1.rename.fp_rename_lookups 52940 # Number of floating rename lookups 1557system.cpu1.rename.CommittedMaps 6082585 # Number of HB maps that are committed 1558system.cpu1.rename.UndoneMaps 1036964 # Number of HB maps that are undone due to squashing 1559system.cpu1.rename.serializingInsts 436590 # count of serializing insts renamed 1560system.cpu1.rename.tempSerializingInsts 40484 # count of temporary serializing insts renamed 1561system.cpu1.rename.skidInsts 1926881 # count of insts added to the skid buffer 1562system.cpu1.memDep0.insertedLoads 1976180 # Number of loads inserted to the mem dependence unit. 1563system.cpu1.memDep0.insertedStores 1276143 # Number of stores inserted to the mem dependence unit. 1564system.cpu1.memDep0.conflictingLoads 178422 # Number of conflicting loads. 1565system.cpu1.memDep0.conflictingStores 98267 # Number of conflicting stores. 1566system.cpu1.iq.iqInstsAdded 9491737 # Number of instructions added to the IQ (excludes non-spec) 1567system.cpu1.iq.iqNonSpecInstsAdded 473513 # Number of non-speculative instructions added to the IQ 1568system.cpu1.iq.iqInstsIssued 9233560 # Number of instructions issued 1569system.cpu1.iq.iqSquashedInstsIssued 29148 # Number of squashed instructions issued 1570system.cpu1.iq.iqSquashedInstsExamined 1376057 # Number of squashed instructions iterated over during squash; mainly for profiling 1571system.cpu1.iq.iqSquashedOperandsExamined 698810 # Number of squashed operands that are examined and possibly removed from graph 1572system.cpu1.iq.iqSquashedNonSpecRemoved 340347 # Number of squashed non-spec instructions that were removed 1573system.cpu1.iq.issued_per_cycle::samples 14320297 # Number of insts issued each cycle 1574system.cpu1.iq.issued_per_cycle::mean 0.644788 # Number of insts issued each cycle 1575system.cpu1.iq.issued_per_cycle::stdev 1.319506 # Number of insts issued each cycle 1576system.cpu1.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 1577system.cpu1.iq.issued_per_cycle::0 10263877 71.67% 71.67% # Number of insts issued each cycle 1578system.cpu1.iq.issued_per_cycle::1 1860247 12.99% 84.66% # Number of insts issued each cycle 1579system.cpu1.iq.issued_per_cycle::2 792265 5.53% 90.20% # Number of insts issued each cycle 1580system.cpu1.iq.issued_per_cycle::3 533948 3.73% 93.92% # Number of insts issued each cycle 1581system.cpu1.iq.issued_per_cycle::4 454852 3.18% 97.10% # Number of insts issued each cycle 1582system.cpu1.iq.issued_per_cycle::5 207190 1.45% 98.55% # Number of insts issued each cycle 1583system.cpu1.iq.issued_per_cycle::6 132078 0.92% 99.47% # Number of insts issued each cycle 1584system.cpu1.iq.issued_per_cycle::7 67607 0.47% 99.94% # Number of insts issued each cycle 1585system.cpu1.iq.issued_per_cycle::8 8233 0.06% 100.00% # Number of insts issued each cycle 1586system.cpu1.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 1587system.cpu1.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 1588system.cpu1.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 1589system.cpu1.iq.issued_per_cycle::total 14320297 # Number of insts issued each cycle 1590system.cpu1.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 1591system.cpu1.iq.fu_full::IntAlu 3147 1.66% 1.66% # attempts to use FU when none available 1592system.cpu1.iq.fu_full::IntMult 0 0.00% 1.66% # attempts to use FU when none available 1593system.cpu1.iq.fu_full::IntDiv 0 0.00% 1.66% # attempts to use FU when none available 1594system.cpu1.iq.fu_full::FloatAdd 0 0.00% 1.66% # attempts to use FU when none available 1595system.cpu1.iq.fu_full::FloatCmp 0 0.00% 1.66% # attempts to use FU when none available 1596system.cpu1.iq.fu_full::FloatCvt 0 0.00% 1.66% # attempts to use FU when none available 1597system.cpu1.iq.fu_full::FloatMult 0 0.00% 1.66% # attempts to use FU when none available 1598system.cpu1.iq.fu_full::FloatDiv 0 0.00% 1.66% # attempts to use FU when none available 1599system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 1.66% # attempts to use FU when none available 1600system.cpu1.iq.fu_full::SimdAdd 0 0.00% 1.66% # attempts to use FU when none available 1601system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 1.66% # attempts to use FU when none available 1602system.cpu1.iq.fu_full::SimdAlu 0 0.00% 1.66% # attempts to use FU when none available 1603system.cpu1.iq.fu_full::SimdCmp 0 0.00% 1.66% # attempts to use FU when none available 1604system.cpu1.iq.fu_full::SimdCvt 0 0.00% 1.66% # attempts to use FU when none available 1605system.cpu1.iq.fu_full::SimdMisc 0 0.00% 1.66% # attempts to use FU when none available 1606system.cpu1.iq.fu_full::SimdMult 0 0.00% 1.66% # attempts to use FU when none available 1607system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 1.66% # attempts to use FU when none available 1608system.cpu1.iq.fu_full::SimdShift 0 0.00% 1.66% # attempts to use FU when none available 1609system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 1.66% # attempts to use FU when none available 1610system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 1.66% # attempts to use FU when none available 1611system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 1.66% # attempts to use FU when none available 1612system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 1.66% # attempts to use FU when none available 1613system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 1.66% # attempts to use FU when none available 1614system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 1.66% # attempts to use FU when none available 1615system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 1.66% # attempts to use FU when none available 1616system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 1.66% # attempts to use FU when none available 1617system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 1.66% # attempts to use FU when none available 1618system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.66% # attempts to use FU when none available 1619system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 1.66% # attempts to use FU when none available 1620system.cpu1.iq.fu_full::MemRead 101977 53.82% 55.48% # attempts to use FU when none available 1621system.cpu1.iq.fu_full::MemWrite 84363 44.52% 100.00% # attempts to use FU when none available 1622system.cpu1.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 1623system.cpu1.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 1624system.cpu1.iq.FU_type_0::No_OpClass 3526 0.04% 0.04% # Type of FU issued 1625system.cpu1.iq.FU_type_0::IntAlu 5756733 62.35% 62.38% # Type of FU issued 1626system.cpu1.iq.FU_type_0::IntMult 16005 0.17% 62.56% # Type of FU issued 1627system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 62.56% # Type of FU issued 1628system.cpu1.iq.FU_type_0::FloatAdd 10795 0.12% 62.67% # Type of FU issued 1629system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 62.67% # Type of FU issued 1630system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 62.67% # Type of FU issued 1631system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 62.67% # Type of FU issued 1632system.cpu1.iq.FU_type_0::FloatDiv 1763 0.02% 62.69% # Type of FU issued 1633system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 62.69% # Type of FU issued 1634system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 62.69% # Type of FU issued 1635system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 62.69% # Type of FU issued 1636system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 62.69% # Type of FU issued 1637system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 62.69% # Type of FU issued 1638system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 62.69% # Type of FU issued 1639system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 62.69% # Type of FU issued 1640system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 62.69% # Type of FU issued 1641system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 62.69% # Type of FU issued 1642system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 62.69% # Type of FU issued 1643system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 62.69% # Type of FU issued 1644system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 62.69% # Type of FU issued 1645system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 62.69% # Type of FU issued 1646system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 62.69% # Type of FU issued 1647system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 62.69% # Type of FU issued 1648system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 62.69% # Type of FU issued 1649system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 62.69% # Type of FU issued 1650system.cpu1.iq.FU_type_0::SimdFloatMisc 0 0.00% 62.69% # Type of FU issued 1651system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 62.69% # Type of FU issued 1652system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.69% # Type of FU issued 1653system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.69% # Type of FU issued 1654system.cpu1.iq.FU_type_0::MemRead 1955574 21.18% 83.87% # Type of FU issued 1655system.cpu1.iq.FU_type_0::MemWrite 1226577 13.28% 97.16% # Type of FU issued 1656system.cpu1.iq.FU_type_0::IprAccess 262587 2.84% 100.00% # Type of FU issued 1657system.cpu1.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 1658system.cpu1.iq.FU_type_0::total 9233560 # Type of FU issued 1659system.cpu1.iq.rate 0.605480 # Inst issue rate 1660system.cpu1.iq.fu_busy_cnt 189487 # FU busy when requested 1661system.cpu1.iq.fu_busy_rate 0.020522 # FU busy rate (busy events/executed inst) 1662system.cpu1.iq.int_inst_queue_reads 32803401 # Number of integer instruction queue reads 1663system.cpu1.iq.int_inst_queue_writes 11243674 # Number of integer instruction queue writes 1664system.cpu1.iq.int_inst_queue_wakeup_accesses 8968182 # Number of integer instruction queue wakeup accesses 1665system.cpu1.iq.fp_inst_queue_reads 202651 # Number of floating instruction queue reads 1666system.cpu1.iq.fp_inst_queue_writes 99238 # Number of floating instruction queue writes 1667system.cpu1.iq.fp_inst_queue_wakeup_accesses 96146 # Number of floating instruction queue wakeup accesses 1668system.cpu1.iq.int_alu_accesses 9314130 # Number of integer alu accesses 1669system.cpu1.iq.fp_alu_accesses 105391 # Number of floating point alu accesses 1670system.cpu1.iew.lsq.thread0.forwLoads 90243 # Number of loads that had data forwarded from stores 1671system.cpu1.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 1672system.cpu1.iew.lsq.thread0.squashedLoads 277299 # Number of loads squashed 1673system.cpu1.iew.lsq.thread0.ignoredResponses 1341 # Number of memory responses ignored because the instruction is squashed 1674system.cpu1.iew.lsq.thread0.memOrderViolation 1688 # Number of memory ordering violations 1675system.cpu1.iew.lsq.thread0.squashedStores 122180 # Number of stores squashed 1676system.cpu1.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 1677system.cpu1.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 1678system.cpu1.iew.lsq.thread0.rescheduledLoads 318 # Number of loads that were rescheduled 1679system.cpu1.iew.lsq.thread0.cacheBlocked 14956 # Number of times an access to memory failed due to the cache being blocked 1680system.cpu1.iew.iewIdleCycles 0 # Number of cycles IEW is idle 1681system.cpu1.iew.iewSquashCycles 239760 # Number of cycles IEW is squashing 1682system.cpu1.iew.iewBlockCycles 255964 # Number of cycles IEW is blocking 1683system.cpu1.iew.iewUnblockCycles 40163 # Number of cycles IEW is unblocking 1684system.cpu1.iew.iewDispatchedInsts 10453412 # Number of instructions dispatched to IQ 1685system.cpu1.iew.iewDispSquashedInsts 142319 # Number of squashed instructions skipped by dispatch 1686system.cpu1.iew.iewDispLoadInsts 1976180 # Number of dispatched load instructions 1687system.cpu1.iew.iewDispStoreInsts 1276143 # Number of dispatched store instructions 1688system.cpu1.iew.iewDispNonSpecInsts 429143 # Number of dispatched non-speculative instructions 1689system.cpu1.iew.iewIQFullEvents 33341 # Number of times the IQ has become full, causing a stall 1690system.cpu1.iew.iewLSQFullEvents 1750 # Number of times the LSQ has become full, causing a stall 1691system.cpu1.iew.memOrderViolationEvents 1688 # Number of memory order violations 1692system.cpu1.iew.predictedTakenIncorrect 32963 # Number of branches that were predicted taken incorrectly 1693system.cpu1.iew.predictedNotTakenIncorrect 95419 # Number of branches that were predicted not taken incorrectly 1694system.cpu1.iew.branchMispredicts 128382 # Number of branch mispredicts detected at execute 1695system.cpu1.iew.iewExecutedInsts 9148055 # Number of executed instructions 1696system.cpu1.iew.iewExecLoadInsts 1886987 # Number of load instructions executed 1697system.cpu1.iew.iewExecSquashedInsts 85505 # Number of squashed instructions skipped in execute 1698system.cpu1.iew.exec_swp 0 # number of swp insts executed 1699system.cpu1.iew.exec_nop 488162 # number of nop insts executed 1700system.cpu1.iew.exec_refs 3098273 # number of memory reference insts executed 1701system.cpu1.iew.exec_branches 1362461 # Number of branches executed 1702system.cpu1.iew.exec_stores 1211286 # Number of stores executed 1703system.cpu1.iew.exec_rate 0.599873 # Inst execution rate 1704system.cpu1.iew.wb_sent 9092483 # cumulative count of insts sent to commit 1705system.cpu1.iew.wb_count 9064328 # cumulative count of insts written-back 1706system.cpu1.iew.wb_producers 4254481 # num instructions producing a value 1707system.cpu1.iew.wb_consumers 5984515 # num instructions consuming a value 1708system.cpu1.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 1709system.cpu1.iew.wb_rate 0.594383 # insts written-back per cycle 1710system.cpu1.iew.wb_fanout 0.710915 # average fanout of values written-back 1711system.cpu1.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 1712system.cpu1.commit.commitSquashedInsts 1421128 # The number of squashed insts skipped by commit 1713system.cpu1.commit.commitNonSpecStalls 133166 # The number of times commit has been forced to stall to communicate backwards 1714system.cpu1.commit.branchMispredicts 121427 # The number of times a branch was mispredicted 1715system.cpu1.commit.committed_per_cycle::samples 14080537 # Number of insts commited each cycle 1716system.cpu1.commit.committed_per_cycle::mean 0.636506 # Number of insts commited each cycle 1717system.cpu1.commit.committed_per_cycle::stdev 1.577564 # Number of insts commited each cycle 1718system.cpu1.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 1719system.cpu1.commit.committed_per_cycle::0 10719102 76.13% 76.13% # Number of insts commited each cycle 1720system.cpu1.commit.committed_per_cycle::1 1572221 11.17% 87.29% # Number of insts commited each cycle 1721system.cpu1.commit.committed_per_cycle::2 583613 4.14% 91.44% # Number of insts commited each cycle 1722system.cpu1.commit.committed_per_cycle::3 356342 2.53% 93.97% # Number of insts commited each cycle 1723system.cpu1.commit.committed_per_cycle::4 255998 1.82% 95.79% # Number of insts commited each cycle 1724system.cpu1.commit.committed_per_cycle::5 100117 0.71% 96.50% # Number of insts commited each cycle 1725system.cpu1.commit.committed_per_cycle::6 105425 0.75% 97.25% # Number of insts commited each cycle 1726system.cpu1.commit.committed_per_cycle::7 105001 0.75% 97.99% # Number of insts commited each cycle 1727system.cpu1.commit.committed_per_cycle::8 282718 2.01% 100.00% # Number of insts commited each cycle 1728system.cpu1.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 1729system.cpu1.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 1730system.cpu1.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 1731system.cpu1.commit.committed_per_cycle::total 14080537 # Number of insts commited each cycle 1732system.cpu1.commit.committedInsts 8962351 # Number of instructions committed 1733system.cpu1.commit.committedOps 8962351 # Number of ops (including micro ops) committed 1734system.cpu1.commit.swp_count 0 # Number of s/w prefetches committed 1735system.cpu1.commit.refs 2852844 # Number of memory references committed 1736system.cpu1.commit.loads 1698881 # Number of loads committed 1737system.cpu1.commit.membars 42409 # Number of memory barriers committed 1738system.cpu1.commit.branches 1280511 # Number of branches committed 1739system.cpu1.commit.fp_insts 94891 # Number of committed floating point instructions. 1740system.cpu1.commit.int_insts 8306060 # Number of committed integer instructions. 1741system.cpu1.commit.function_calls 141484 # Number of function calls committed. 1742system.cpu1.commit.bw_lim_events 282718 # number cycles where commit BW limit reached 1743system.cpu1.commit.bw_limited 0 # number of insts not committed due to BW limits 1744system.cpu1.rob.rob_reads 24092433 # The number of ROB reads 1745system.cpu1.rob.rob_writes 21005155 # The number of ROB writes 1746system.cpu1.timesIdled 128904 # Number of times that the entire CPU went into an idle state and unscheduled itself 1747system.cpu1.idleCycles 929690 # Total number of cycles that the CPU has spent unscheduled due to idling 1748system.cpu1.quiesceCycles 3789568266 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 1749system.cpu1.committedInsts 8530162 # Number of Instructions Simulated 1750system.cpu1.committedOps 8530162 # Number of Ops (including micro ops) Simulated 1751system.cpu1.committedInsts_total 8530162 # Number of Instructions Simulated 1752system.cpu1.cpi 1.787772 # CPI: Cycles Per Instruction 1753system.cpu1.cpi_total 1.787772 # CPI: Total CPI of All Threads 1754system.cpu1.ipc 0.559355 # IPC: Instructions Per Cycle 1755system.cpu1.ipc_total 0.559355 # IPC: Total IPC of All Threads 1756system.cpu1.int_regfile_reads 11798212 # number of integer regfile reads 1757system.cpu1.int_regfile_writes 6449971 # number of integer regfile writes 1758system.cpu1.fp_regfile_reads 52607 # number of floating regfile reads 1759system.cpu1.fp_regfile_writes 52314 # number of floating regfile writes 1760system.cpu1.misc_regfile_reads 504098 # number of misc regfile reads 1761system.cpu1.misc_regfile_writes 209723 # number of misc regfile writes 1762system.cpu1.icache.tags.replacements 214995 # number of replacements 1763system.cpu1.icache.tags.tagsinuse 470.564735 # Cycle average of tags in use 1764system.cpu1.icache.tags.total_refs 1210101 # Total number of references to valid blocks. 1765system.cpu1.icache.tags.sampled_refs 215507 # Sample count of references to valid blocks. 1766system.cpu1.icache.tags.avg_refs 5.615135 # Average number of references to valid blocks. 1767system.cpu1.icache.tags.warmup_cycle 1878702632250 # Cycle when the warmup percentage was hit. 1768system.cpu1.icache.tags.occ_blocks::cpu1.inst 470.564735 # Average occupied blocks per requestor 1769system.cpu1.icache.tags.occ_percent::cpu1.inst 0.919072 # Average percentage of cache occupancy 1770system.cpu1.icache.tags.occ_percent::total 0.919072 # Average percentage of cache occupancy 1771system.cpu1.icache.ReadReq_hits::cpu1.inst 1210101 # number of ReadReq hits 1772system.cpu1.icache.ReadReq_hits::total 1210101 # number of ReadReq hits 1773system.cpu1.icache.demand_hits::cpu1.inst 1210101 # number of demand (read+write) hits 1774system.cpu1.icache.demand_hits::total 1210101 # number of demand (read+write) hits 1775system.cpu1.icache.overall_hits::cpu1.inst 1210101 # number of overall hits 1776system.cpu1.icache.overall_hits::total 1210101 # number of overall hits 1777system.cpu1.icache.ReadReq_misses::cpu1.inst 223312 # number of ReadReq misses 1778system.cpu1.icache.ReadReq_misses::total 223312 # number of ReadReq misses 1779system.cpu1.icache.demand_misses::cpu1.inst 223312 # number of demand (read+write) misses 1780system.cpu1.icache.demand_misses::total 223312 # number of demand (read+write) misses 1781system.cpu1.icache.overall_misses::cpu1.inst 223312 # number of overall misses 1782system.cpu1.icache.overall_misses::total 223312 # number of overall misses 1783system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 3028009139 # number of ReadReq miss cycles 1784system.cpu1.icache.ReadReq_miss_latency::total 3028009139 # number of ReadReq miss cycles 1785system.cpu1.icache.demand_miss_latency::cpu1.inst 3028009139 # number of demand (read+write) miss cycles 1786system.cpu1.icache.demand_miss_latency::total 3028009139 # number of demand (read+write) miss cycles 1787system.cpu1.icache.overall_miss_latency::cpu1.inst 3028009139 # number of overall miss cycles 1788system.cpu1.icache.overall_miss_latency::total 3028009139 # number of overall miss cycles 1789system.cpu1.icache.ReadReq_accesses::cpu1.inst 1433413 # number of ReadReq accesses(hits+misses) 1790system.cpu1.icache.ReadReq_accesses::total 1433413 # number of ReadReq accesses(hits+misses) 1791system.cpu1.icache.demand_accesses::cpu1.inst 1433413 # number of demand (read+write) accesses 1792system.cpu1.icache.demand_accesses::total 1433413 # number of demand (read+write) accesses 1793system.cpu1.icache.overall_accesses::cpu1.inst 1433413 # number of overall (read+write) accesses 1794system.cpu1.icache.overall_accesses::total 1433413 # number of overall (read+write) accesses 1795system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.155790 # miss rate for ReadReq accesses 1796system.cpu1.icache.ReadReq_miss_rate::total 0.155790 # miss rate for ReadReq accesses 1797system.cpu1.icache.demand_miss_rate::cpu1.inst 0.155790 # miss rate for demand accesses 1798system.cpu1.icache.demand_miss_rate::total 0.155790 # miss rate for demand accesses 1799system.cpu1.icache.overall_miss_rate::cpu1.inst 0.155790 # miss rate for overall accesses 1800system.cpu1.icache.overall_miss_rate::total 0.155790 # miss rate for overall accesses 1801system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13559.545116 # average ReadReq miss latency 1802system.cpu1.icache.ReadReq_avg_miss_latency::total 13559.545116 # average ReadReq miss latency 1803system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13559.545116 # average overall miss latency 1804system.cpu1.icache.demand_avg_miss_latency::total 13559.545116 # average overall miss latency 1805system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13559.545116 # average overall miss latency 1806system.cpu1.icache.overall_avg_miss_latency::total 13559.545116 # average overall miss latency 1807system.cpu1.icache.blocked_cycles::no_mshrs 273 # number of cycles access was blocked 1808system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1809system.cpu1.icache.blocked::no_mshrs 32 # number of cycles access was blocked 1810system.cpu1.icache.blocked::no_targets 0 # number of cycles access was blocked 1811system.cpu1.icache.avg_blocked_cycles::no_mshrs 8.531250 # average number of cycles each access was blocked 1812system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1813system.cpu1.icache.fast_writes 0 # number of fast writes performed 1814system.cpu1.icache.cache_copies 0 # number of cache copies performed 1815system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 7746 # number of ReadReq MSHR hits 1816system.cpu1.icache.ReadReq_mshr_hits::total 7746 # number of ReadReq MSHR hits 1817system.cpu1.icache.demand_mshr_hits::cpu1.inst 7746 # number of demand (read+write) MSHR hits 1818system.cpu1.icache.demand_mshr_hits::total 7746 # number of demand (read+write) MSHR hits 1819system.cpu1.icache.overall_mshr_hits::cpu1.inst 7746 # number of overall MSHR hits 1820system.cpu1.icache.overall_mshr_hits::total 7746 # number of overall MSHR hits 1821system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 215566 # number of ReadReq MSHR misses 1822system.cpu1.icache.ReadReq_mshr_misses::total 215566 # number of ReadReq MSHR misses 1823system.cpu1.icache.demand_mshr_misses::cpu1.inst 215566 # number of demand (read+write) MSHR misses 1824system.cpu1.icache.demand_mshr_misses::total 215566 # number of demand (read+write) MSHR misses 1825system.cpu1.icache.overall_mshr_misses::cpu1.inst 215566 # number of overall MSHR misses 1826system.cpu1.icache.overall_mshr_misses::total 215566 # number of overall MSHR misses 1827system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 2508977533 # number of ReadReq MSHR miss cycles 1828system.cpu1.icache.ReadReq_mshr_miss_latency::total 2508977533 # number of ReadReq MSHR miss cycles 1829system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 2508977533 # number of demand (read+write) MSHR miss cycles 1830system.cpu1.icache.demand_mshr_miss_latency::total 2508977533 # number of demand (read+write) MSHR miss cycles 1831system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 2508977533 # number of overall MSHR miss cycles 1832system.cpu1.icache.overall_mshr_miss_latency::total 2508977533 # number of overall MSHR miss cycles 1833system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.150387 # mshr miss rate for ReadReq accesses 1834system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.150387 # mshr miss rate for ReadReq accesses 1835system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.150387 # mshr miss rate for demand accesses 1836system.cpu1.icache.demand_mshr_miss_rate::total 0.150387 # mshr miss rate for demand accesses 1837system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.150387 # mshr miss rate for overall accesses 1838system.cpu1.icache.overall_mshr_miss_rate::total 0.150387 # mshr miss rate for overall accesses 1839system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11639.022541 # average ReadReq mshr miss latency 1840system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11639.022541 # average ReadReq mshr miss latency 1841system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11639.022541 # average overall mshr miss latency 1842system.cpu1.icache.demand_avg_mshr_miss_latency::total 11639.022541 # average overall mshr miss latency 1843system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11639.022541 # average overall mshr miss latency 1844system.cpu1.icache.overall_avg_mshr_miss_latency::total 11639.022541 # average overall mshr miss latency 1845system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate 1846system.cpu1.dcache.tags.replacements 104218 # number of replacements 1847system.cpu1.dcache.tags.tagsinuse 490.671059 # Cycle average of tags in use 1848system.cpu1.dcache.tags.total_refs 2506866 # Total number of references to valid blocks. 1849system.cpu1.dcache.tags.sampled_refs 104618 # Sample count of references to valid blocks. 1850system.cpu1.dcache.tags.avg_refs 23.962091 # Average number of references to valid blocks. 1851system.cpu1.dcache.tags.warmup_cycle 44824844250 # Cycle when the warmup percentage was hit. 1852system.cpu1.dcache.tags.occ_blocks::cpu1.data 490.671059 # Average occupied blocks per requestor 1853system.cpu1.dcache.tags.occ_percent::cpu1.data 0.958342 # Average percentage of cache occupancy 1854system.cpu1.dcache.tags.occ_percent::total 0.958342 # Average percentage of cache occupancy 1855system.cpu1.dcache.ReadReq_hits::cpu1.data 1537129 # number of ReadReq hits 1856system.cpu1.dcache.ReadReq_hits::total 1537129 # number of ReadReq hits 1857system.cpu1.dcache.WriteReq_hits::cpu1.data 905397 # number of WriteReq hits 1858system.cpu1.dcache.WriteReq_hits::total 905397 # number of WriteReq hits 1859system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 30937 # number of LoadLockedReq hits 1860system.cpu1.dcache.LoadLockedReq_hits::total 30937 # number of LoadLockedReq hits 1861system.cpu1.dcache.StoreCondReq_hits::cpu1.data 29831 # number of StoreCondReq hits 1862system.cpu1.dcache.StoreCondReq_hits::total 29831 # number of StoreCondReq hits 1863system.cpu1.dcache.demand_hits::cpu1.data 2442526 # number of demand (read+write) hits 1864system.cpu1.dcache.demand_hits::total 2442526 # number of demand (read+write) hits 1865system.cpu1.dcache.overall_hits::cpu1.data 2442526 # number of overall hits 1866system.cpu1.dcache.overall_hits::total 2442526 # number of overall hits 1867system.cpu1.dcache.ReadReq_misses::cpu1.data 200186 # number of ReadReq misses 1868system.cpu1.dcache.ReadReq_misses::total 200186 # number of ReadReq misses 1869system.cpu1.dcache.WriteReq_misses::cpu1.data 209846 # number of WriteReq misses 1870system.cpu1.dcache.WriteReq_misses::total 209846 # number of WriteReq misses 1871system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 5149 # number of LoadLockedReq misses 1872system.cpu1.dcache.LoadLockedReq_misses::total 5149 # number of LoadLockedReq misses 1873system.cpu1.dcache.StoreCondReq_misses::cpu1.data 2998 # number of StoreCondReq misses 1874system.cpu1.dcache.StoreCondReq_misses::total 2998 # number of StoreCondReq misses 1875system.cpu1.dcache.demand_misses::cpu1.data 410032 # number of demand (read+write) misses 1876system.cpu1.dcache.demand_misses::total 410032 # number of demand (read+write) misses 1877system.cpu1.dcache.overall_misses::cpu1.data 410032 # number of overall misses 1878system.cpu1.dcache.overall_misses::total 410032 # number of overall misses 1879system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 2816563957 # number of ReadReq miss cycles 1880system.cpu1.dcache.ReadReq_miss_latency::total 2816563957 # number of ReadReq miss cycles 1881system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 7378261443 # number of WriteReq miss cycles 1882system.cpu1.dcache.WriteReq_miss_latency::total 7378261443 # number of WriteReq miss cycles 1883system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 51136995 # number of LoadLockedReq miss cycles 1884system.cpu1.dcache.LoadLockedReq_miss_latency::total 51136995 # number of LoadLockedReq miss cycles 1885system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 22092953 # number of StoreCondReq miss cycles 1886system.cpu1.dcache.StoreCondReq_miss_latency::total 22092953 # number of StoreCondReq miss cycles 1887system.cpu1.dcache.demand_miss_latency::cpu1.data 10194825400 # number of demand (read+write) miss cycles 1888system.cpu1.dcache.demand_miss_latency::total 10194825400 # number of demand (read+write) miss cycles 1889system.cpu1.dcache.overall_miss_latency::cpu1.data 10194825400 # number of overall miss cycles 1890system.cpu1.dcache.overall_miss_latency::total 10194825400 # number of overall miss cycles 1891system.cpu1.dcache.ReadReq_accesses::cpu1.data 1737315 # number of ReadReq accesses(hits+misses) 1892system.cpu1.dcache.ReadReq_accesses::total 1737315 # number of ReadReq accesses(hits+misses) 1893system.cpu1.dcache.WriteReq_accesses::cpu1.data 1115243 # number of WriteReq accesses(hits+misses) 1894system.cpu1.dcache.WriteReq_accesses::total 1115243 # number of WriteReq accesses(hits+misses) 1895system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 36086 # number of LoadLockedReq accesses(hits+misses) 1896system.cpu1.dcache.LoadLockedReq_accesses::total 36086 # number of LoadLockedReq accesses(hits+misses) 1897system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 32829 # number of StoreCondReq accesses(hits+misses) 1898system.cpu1.dcache.StoreCondReq_accesses::total 32829 # number of StoreCondReq accesses(hits+misses) 1899system.cpu1.dcache.demand_accesses::cpu1.data 2852558 # number of demand (read+write) accesses 1900system.cpu1.dcache.demand_accesses::total 2852558 # number of demand (read+write) accesses 1901system.cpu1.dcache.overall_accesses::cpu1.data 2852558 # number of overall (read+write) accesses 1902system.cpu1.dcache.overall_accesses::total 2852558 # number of overall (read+write) accesses 1903system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.115227 # miss rate for ReadReq accesses 1904system.cpu1.dcache.ReadReq_miss_rate::total 0.115227 # miss rate for ReadReq accesses 1905system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.188162 # miss rate for WriteReq accesses 1906system.cpu1.dcache.WriteReq_miss_rate::total 0.188162 # miss rate for WriteReq accesses 1907system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.142687 # miss rate for LoadLockedReq accesses 1908system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.142687 # miss rate for LoadLockedReq accesses 1909system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.091322 # miss rate for StoreCondReq accesses 1910system.cpu1.dcache.StoreCondReq_miss_rate::total 0.091322 # miss rate for StoreCondReq accesses 1911system.cpu1.dcache.demand_miss_rate::cpu1.data 0.143742 # miss rate for demand accesses 1912system.cpu1.dcache.demand_miss_rate::total 0.143742 # miss rate for demand accesses 1913system.cpu1.dcache.overall_miss_rate::cpu1.data 0.143742 # miss rate for overall accesses 1914system.cpu1.dcache.overall_miss_rate::total 0.143742 # miss rate for overall accesses 1915system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 14069.734932 # average ReadReq miss latency 1916system.cpu1.dcache.ReadReq_avg_miss_latency::total 14069.734932 # average ReadReq miss latency 1917system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 35160.362566 # average WriteReq miss latency 1918system.cpu1.dcache.WriteReq_avg_miss_latency::total 35160.362566 # average WriteReq miss latency 1919system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9931.442028 # average LoadLockedReq miss latency 1920system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9931.442028 # average LoadLockedReq miss latency 1921system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 7369.230487 # average StoreCondReq miss latency 1922system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 7369.230487 # average StoreCondReq miss latency 1923system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 24863.487240 # average overall miss latency 1924system.cpu1.dcache.demand_avg_miss_latency::total 24863.487240 # average overall miss latency 1925system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 24863.487240 # average overall miss latency 1926system.cpu1.dcache.overall_avg_miss_latency::total 24863.487240 # average overall miss latency 1927system.cpu1.dcache.blocked_cycles::no_mshrs 240672 # number of cycles access was blocked 1928system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1929system.cpu1.dcache.blocked::no_mshrs 3904 # number of cycles access was blocked 1930system.cpu1.dcache.blocked::no_targets 0 # number of cycles access was blocked 1931system.cpu1.dcache.avg_blocked_cycles::no_mshrs 61.647541 # average number of cycles each access was blocked 1932system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1933system.cpu1.dcache.fast_writes 0 # number of fast writes performed 1934system.cpu1.dcache.cache_copies 0 # number of cache copies performed 1935system.cpu1.dcache.writebacks::writebacks 69226 # number of writebacks 1936system.cpu1.dcache.writebacks::total 69226 # number of writebacks 1937system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 124077 # number of ReadReq MSHR hits 1938system.cpu1.dcache.ReadReq_mshr_hits::total 124077 # number of ReadReq MSHR hits 1939system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 172447 # number of WriteReq MSHR hits 1940system.cpu1.dcache.WriteReq_mshr_hits::total 172447 # number of WriteReq MSHR hits 1941system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 558 # number of LoadLockedReq MSHR hits 1942system.cpu1.dcache.LoadLockedReq_mshr_hits::total 558 # number of LoadLockedReq MSHR hits 1943system.cpu1.dcache.demand_mshr_hits::cpu1.data 296524 # number of demand (read+write) MSHR hits 1944system.cpu1.dcache.demand_mshr_hits::total 296524 # number of demand (read+write) MSHR hits 1945system.cpu1.dcache.overall_mshr_hits::cpu1.data 296524 # number of overall MSHR hits 1946system.cpu1.dcache.overall_mshr_hits::total 296524 # number of overall MSHR hits 1947system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 76109 # number of ReadReq MSHR misses 1948system.cpu1.dcache.ReadReq_mshr_misses::total 76109 # number of ReadReq MSHR misses 1949system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 37399 # number of WriteReq MSHR misses 1950system.cpu1.dcache.WriteReq_mshr_misses::total 37399 # number of WriteReq MSHR misses 1951system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 4591 # number of LoadLockedReq MSHR misses 1952system.cpu1.dcache.LoadLockedReq_mshr_misses::total 4591 # number of LoadLockedReq MSHR misses 1953system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 2996 # number of StoreCondReq MSHR misses 1954system.cpu1.dcache.StoreCondReq_mshr_misses::total 2996 # number of StoreCondReq MSHR misses 1955system.cpu1.dcache.demand_mshr_misses::cpu1.data 113508 # number of demand (read+write) MSHR misses 1956system.cpu1.dcache.demand_mshr_misses::total 113508 # number of demand (read+write) MSHR misses 1957system.cpu1.dcache.overall_mshr_misses::cpu1.data 113508 # number of overall MSHR misses 1958system.cpu1.dcache.overall_mshr_misses::total 113508 # number of overall MSHR misses 1959system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 856275217 # number of ReadReq MSHR miss cycles 1960system.cpu1.dcache.ReadReq_mshr_miss_latency::total 856275217 # number of ReadReq MSHR miss cycles 1961system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1088322932 # number of WriteReq MSHR miss cycles 1962system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1088322932 # number of WriteReq MSHR miss cycles 1963system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 34640753 # number of LoadLockedReq MSHR miss cycles 1964system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 34640753 # number of LoadLockedReq MSHR miss cycles 1965system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 16100047 # number of StoreCondReq MSHR miss cycles 1966system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 16100047 # number of StoreCondReq MSHR miss cycles 1967system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 1944598149 # number of demand (read+write) MSHR miss cycles 1968system.cpu1.dcache.demand_mshr_miss_latency::total 1944598149 # number of demand (read+write) MSHR miss cycles 1969system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 1944598149 # number of overall MSHR miss cycles 1970system.cpu1.dcache.overall_mshr_miss_latency::total 1944598149 # number of overall MSHR miss cycles 1971system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 23613000 # number of ReadReq MSHR uncacheable cycles 1972system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 23613000 # number of ReadReq MSHR uncacheable cycles 1973system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 620064002 # number of WriteReq MSHR uncacheable cycles 1974system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 620064002 # number of WriteReq MSHR uncacheable cycles 1975system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 643677002 # number of overall MSHR uncacheable cycles 1976system.cpu1.dcache.overall_mshr_uncacheable_latency::total 643677002 # number of overall MSHR uncacheable cycles 1977system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.043808 # mshr miss rate for ReadReq accesses 1978system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.043808 # mshr miss rate for ReadReq accesses 1979system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.033534 # mshr miss rate for WriteReq accesses 1980system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.033534 # mshr miss rate for WriteReq accesses 1981system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.127224 # mshr miss rate for LoadLockedReq accesses 1982system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.127224 # mshr miss rate for LoadLockedReq accesses 1983system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.091261 # mshr miss rate for StoreCondReq accesses 1984system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.091261 # mshr miss rate for StoreCondReq accesses 1985system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.039792 # mshr miss rate for demand accesses 1986system.cpu1.dcache.demand_mshr_miss_rate::total 0.039792 # mshr miss rate for demand accesses 1987system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.039792 # mshr miss rate for overall accesses 1988system.cpu1.dcache.overall_mshr_miss_rate::total 0.039792 # mshr miss rate for overall accesses 1989system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11250.643380 # average ReadReq mshr miss latency 1990system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11250.643380 # average ReadReq mshr miss latency 1991system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 29100.321720 # average WriteReq mshr miss latency 1992system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 29100.321720 # average WriteReq mshr miss latency 1993system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 7545.361141 # average LoadLockedReq mshr miss latency 1994system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7545.361141 # average LoadLockedReq mshr miss latency 1995system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 5373.847463 # average StoreCondReq mshr miss latency 1996system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 5373.847463 # average StoreCondReq mshr miss latency 1997system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 17131.815810 # average overall mshr miss latency 1998system.cpu1.dcache.demand_avg_mshr_miss_latency::total 17131.815810 # average overall mshr miss latency 1999system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 17131.815810 # average overall mshr miss latency 2000system.cpu1.dcache.overall_avg_mshr_miss_latency::total 17131.815810 # average overall mshr miss latency 2001system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency 2002system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 2003system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency 2004system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 2005system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency 2006system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 2007system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 2008system.cpu0.kern.inst.arm 0 # number of arm instructions executed 2009system.cpu0.kern.inst.quiesce 6603 # number of quiesce instructions executed 2010system.cpu0.kern.inst.hwrei 184198 # number of hwrei instructions executed 2011system.cpu0.kern.ipl_count::0 65080 40.52% 40.52% # number of times we switched to this ipl 2012system.cpu0.kern.ipl_count::21 131 0.08% 40.60% # number of times we switched to this ipl 2013system.cpu0.kern.ipl_count::22 1924 1.20% 41.80% # number of times we switched to this ipl 2014system.cpu0.kern.ipl_count::30 193 0.12% 41.92% # number of times we switched to this ipl 2015system.cpu0.kern.ipl_count::31 93271 58.08% 100.00% # number of times we switched to this ipl 2016system.cpu0.kern.ipl_count::total 160599 # number of times we switched to this ipl 2017system.cpu0.kern.ipl_good::0 64086 49.21% 49.21% # number of times we switched to this ipl from a different ipl 2018system.cpu0.kern.ipl_good::21 131 0.10% 49.31% # number of times we switched to this ipl from a different ipl 2019system.cpu0.kern.ipl_good::22 1924 1.48% 50.79% # number of times we switched to this ipl from a different ipl 2020system.cpu0.kern.ipl_good::30 193 0.15% 50.94% # number of times we switched to this ipl from a different ipl 2021system.cpu0.kern.ipl_good::31 63894 49.06% 100.00% # number of times we switched to this ipl from a different ipl 2022system.cpu0.kern.ipl_good::total 130228 # number of times we switched to this ipl from a different ipl 2023system.cpu0.kern.ipl_ticks::0 1861779564000 97.85% 97.85% # number of cycles we spent at this ipl 2024system.cpu0.kern.ipl_ticks::21 63861000 0.00% 97.85% # number of cycles we spent at this ipl 2025system.cpu0.kern.ipl_ticks::22 571607000 0.03% 97.88% # number of cycles we spent at this ipl 2026system.cpu0.kern.ipl_ticks::30 92660000 0.00% 97.89% # number of cycles we spent at this ipl 2027system.cpu0.kern.ipl_ticks::31 40230450500 2.11% 100.00% # number of cycles we spent at this ipl 2028system.cpu0.kern.ipl_ticks::total 1902738142500 # number of cycles we spent at this ipl 2029system.cpu0.kern.ipl_used::0 0.984726 # fraction of swpipl calls that actually changed the ipl 2030system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl 2031system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl 2032system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl 2033system.cpu0.kern.ipl_used::31 0.685036 # fraction of swpipl calls that actually changed the ipl 2034system.cpu0.kern.ipl_used::total 0.810889 # fraction of swpipl calls that actually changed the ipl 2035system.cpu0.kern.syscall::2 7 3.32% 3.32% # number of syscalls executed 2036system.cpu0.kern.syscall::3 17 8.06% 11.37% # number of syscalls executed 2037system.cpu0.kern.syscall::4 4 1.90% 13.27% # number of syscalls executed 2038system.cpu0.kern.syscall::6 29 13.74% 27.01% # number of syscalls executed 2039system.cpu0.kern.syscall::12 1 0.47% 27.49% # number of syscalls executed 2040system.cpu0.kern.syscall::17 10 4.74% 32.23% # number of syscalls executed 2041system.cpu0.kern.syscall::19 7 3.32% 35.55% # number of syscalls executed 2042system.cpu0.kern.syscall::20 4 1.90% 37.44% # number of syscalls executed 2043system.cpu0.kern.syscall::23 1 0.47% 37.91% # number of syscalls executed 2044system.cpu0.kern.syscall::24 3 1.42% 39.34% # number of syscalls executed 2045system.cpu0.kern.syscall::33 8 3.79% 43.13% # number of syscalls executed 2046system.cpu0.kern.syscall::41 2 0.95% 44.08% # number of syscalls executed 2047system.cpu0.kern.syscall::45 37 17.54% 61.61% # number of syscalls executed 2048system.cpu0.kern.syscall::47 3 1.42% 63.03% # number of syscalls executed 2049system.cpu0.kern.syscall::48 8 3.79% 66.82% # number of syscalls executed 2050system.cpu0.kern.syscall::54 9 4.27% 71.09% # number of syscalls executed 2051system.cpu0.kern.syscall::58 1 0.47% 71.56% # number of syscalls executed 2052system.cpu0.kern.syscall::59 5 2.37% 73.93% # number of syscalls executed 2053system.cpu0.kern.syscall::71 27 12.80% 86.73% # number of syscalls executed 2054system.cpu0.kern.syscall::73 3 1.42% 88.15% # number of syscalls executed 2055system.cpu0.kern.syscall::74 7 3.32% 91.47% # number of syscalls executed 2056system.cpu0.kern.syscall::87 1 0.47% 91.94% # number of syscalls executed 2057system.cpu0.kern.syscall::90 2 0.95% 92.89% # number of syscalls executed 2058system.cpu0.kern.syscall::92 7 3.32% 96.21% # number of syscalls executed 2059system.cpu0.kern.syscall::97 2 0.95% 97.16% # number of syscalls executed 2060system.cpu0.kern.syscall::98 2 0.95% 98.10% # number of syscalls executed 2061system.cpu0.kern.syscall::132 1 0.47% 98.58% # number of syscalls executed 2062system.cpu0.kern.syscall::144 1 0.47% 99.05% # number of syscalls executed 2063system.cpu0.kern.syscall::147 2 0.95% 100.00% # number of syscalls executed 2064system.cpu0.kern.syscall::total 211 # number of syscalls executed 2065system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed 2066system.cpu0.kern.callpal::wripir 284 0.17% 0.17% # number of callpals executed 2067system.cpu0.kern.callpal::wrmces 1 0.00% 0.17% # number of callpals executed 2068system.cpu0.kern.callpal::wrfen 1 0.00% 0.17% # number of callpals executed 2069system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.17% # number of callpals executed 2070system.cpu0.kern.callpal::swpctx 3514 2.08% 2.25% # number of callpals executed 2071system.cpu0.kern.callpal::tbi 48 0.03% 2.27% # number of callpals executed 2072system.cpu0.kern.callpal::wrent 7 0.00% 2.28% # number of callpals executed 2073system.cpu0.kern.callpal::swpipl 153834 90.90% 93.18% # number of callpals executed 2074system.cpu0.kern.callpal::rdps 6534 3.86% 97.04% # number of callpals executed 2075system.cpu0.kern.callpal::wrkgp 1 0.00% 97.04% # number of callpals executed 2076system.cpu0.kern.callpal::wrusp 4 0.00% 97.04% # number of callpals executed 2077system.cpu0.kern.callpal::rdusp 8 0.00% 97.05% # number of callpals executed 2078system.cpu0.kern.callpal::whami 2 0.00% 97.05% # number of callpals executed 2079system.cpu0.kern.callpal::rti 4517 2.67% 99.72% # number of callpals executed 2080system.cpu0.kern.callpal::callsys 345 0.20% 99.92% # number of callpals executed 2081system.cpu0.kern.callpal::imb 137 0.08% 100.00% # number of callpals executed 2082system.cpu0.kern.callpal::total 169239 # number of callpals executed 2083system.cpu0.kern.mode_switch::kernel 7061 # number of protection mode switches 2084system.cpu0.kern.mode_switch::user 1286 # number of protection mode switches 2085system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches 2086system.cpu0.kern.mode_good::kernel 1285 2087system.cpu0.kern.mode_good::user 1286 2088system.cpu0.kern.mode_good::idle 0 2089system.cpu0.kern.mode_switch_good::kernel 0.181986 # fraction of useful protection mode switches 2090system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches 2091system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches 2092system.cpu0.kern.mode_switch_good::total 0.308015 # fraction of useful protection mode switches 2093system.cpu0.kern.mode_ticks::kernel 1900726417500 99.89% 99.89% # number of ticks spent at the given mode 2094system.cpu0.kern.mode_ticks::user 2011717000 0.11% 100.00% # number of ticks spent at the given mode 2095system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode 2096system.cpu0.kern.swap_context 3515 # number of times the context was actually changed 2097system.cpu1.kern.inst.arm 0 # number of arm instructions executed 2098system.cpu1.kern.inst.quiesce 2440 # number of quiesce instructions executed 2099system.cpu1.kern.inst.hwrei 55424 # number of hwrei instructions executed 2100system.cpu1.kern.ipl_count::0 17233 36.50% 36.50% # number of times we switched to this ipl 2101system.cpu1.kern.ipl_count::22 1922 4.07% 40.57% # number of times we switched to this ipl 2102system.cpu1.kern.ipl_count::30 284 0.60% 41.17% # number of times we switched to this ipl 2103system.cpu1.kern.ipl_count::31 27775 58.83% 100.00% # number of times we switched to this ipl 2104system.cpu1.kern.ipl_count::total 47214 # number of times we switched to this ipl 2105system.cpu1.kern.ipl_good::0 16850 47.30% 47.30% # number of times we switched to this ipl from a different ipl 2106system.cpu1.kern.ipl_good::22 1922 5.40% 52.70% # number of times we switched to this ipl from a different ipl 2107system.cpu1.kern.ipl_good::30 284 0.80% 53.50% # number of times we switched to this ipl from a different ipl 2108system.cpu1.kern.ipl_good::31 16566 46.50% 100.00% # number of times we switched to this ipl from a different ipl 2109system.cpu1.kern.ipl_good::total 35622 # number of times we switched to this ipl from a different ipl 2110system.cpu1.kern.ipl_ticks::0 1871948155000 98.40% 98.40% # number of cycles we spent at this ipl 2111system.cpu1.kern.ipl_ticks::22 531300500 0.03% 98.43% # number of cycles we spent at this ipl 2112system.cpu1.kern.ipl_ticks::30 128640500 0.01% 98.43% # number of cycles we spent at this ipl 2113system.cpu1.kern.ipl_ticks::31 29802235500 1.57% 100.00% # number of cycles we spent at this ipl 2114system.cpu1.kern.ipl_ticks::total 1902410331500 # number of cycles we spent at this ipl 2115system.cpu1.kern.ipl_used::0 0.977775 # fraction of swpipl calls that actually changed the ipl 2116system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl 2117system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl 2118system.cpu1.kern.ipl_used::31 0.596436 # fraction of swpipl calls that actually changed the ipl 2119system.cpu1.kern.ipl_used::total 0.754480 # fraction of swpipl calls that actually changed the ipl 2120system.cpu1.kern.syscall::2 1 0.87% 0.87% # number of syscalls executed 2121system.cpu1.kern.syscall::3 13 11.30% 12.17% # number of syscalls executed 2122system.cpu1.kern.syscall::6 13 11.30% 23.48% # number of syscalls executed 2123system.cpu1.kern.syscall::15 1 0.87% 24.35% # number of syscalls executed 2124system.cpu1.kern.syscall::17 5 4.35% 28.70% # number of syscalls executed 2125system.cpu1.kern.syscall::19 3 2.61% 31.30% # number of syscalls executed 2126system.cpu1.kern.syscall::20 2 1.74% 33.04% # number of syscalls executed 2127system.cpu1.kern.syscall::23 3 2.61% 35.65% # number of syscalls executed 2128system.cpu1.kern.syscall::24 3 2.61% 38.26% # number of syscalls executed 2129system.cpu1.kern.syscall::33 3 2.61% 40.87% # number of syscalls executed 2130system.cpu1.kern.syscall::45 17 14.78% 55.65% # number of syscalls executed 2131system.cpu1.kern.syscall::47 3 2.61% 58.26% # number of syscalls executed 2132system.cpu1.kern.syscall::48 2 1.74% 60.00% # number of syscalls executed 2133system.cpu1.kern.syscall::54 1 0.87% 60.87% # number of syscalls executed 2134system.cpu1.kern.syscall::59 2 1.74% 62.61% # number of syscalls executed 2135system.cpu1.kern.syscall::71 27 23.48% 86.09% # number of syscalls executed 2136system.cpu1.kern.syscall::74 9 7.83% 93.91% # number of syscalls executed 2137system.cpu1.kern.syscall::90 1 0.87% 94.78% # number of syscalls executed 2138system.cpu1.kern.syscall::92 2 1.74% 96.52% # number of syscalls executed 2139system.cpu1.kern.syscall::132 3 2.61% 99.13% # number of syscalls executed 2140system.cpu1.kern.syscall::144 1 0.87% 100.00% # number of syscalls executed 2141system.cpu1.kern.syscall::total 115 # number of syscalls executed 2142system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed 2143system.cpu1.kern.callpal::wripir 193 0.40% 0.40% # number of callpals executed 2144system.cpu1.kern.callpal::wrmces 1 0.00% 0.40% # number of callpals executed 2145system.cpu1.kern.callpal::wrfen 1 0.00% 0.40% # number of callpals executed 2146system.cpu1.kern.callpal::swpctx 1095 2.25% 2.65% # number of callpals executed 2147system.cpu1.kern.callpal::tbi 6 0.01% 2.66% # number of callpals executed 2148system.cpu1.kern.callpal::wrent 7 0.01% 2.67% # number of callpals executed 2149system.cpu1.kern.callpal::swpipl 41959 86.06% 88.73% # number of callpals executed 2150system.cpu1.kern.callpal::rdps 2221 4.56% 93.29% # number of callpals executed 2151system.cpu1.kern.callpal::wrkgp 1 0.00% 93.29% # number of callpals executed 2152system.cpu1.kern.callpal::wrusp 3 0.01% 93.30% # number of callpals executed 2153system.cpu1.kern.callpal::rdusp 1 0.00% 93.30% # number of callpals executed 2154system.cpu1.kern.callpal::whami 3 0.01% 93.31% # number of callpals executed 2155system.cpu1.kern.callpal::rti 3048 6.25% 99.56% # number of callpals executed 2156system.cpu1.kern.callpal::callsys 172 0.35% 99.91% # number of callpals executed 2157system.cpu1.kern.callpal::imb 43 0.09% 100.00% # number of callpals executed 2158system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed 2159system.cpu1.kern.callpal::total 48756 # number of callpals executed 2160system.cpu1.kern.mode_switch::kernel 1363 # number of protection mode switches 2161system.cpu1.kern.mode_switch::user 459 # number of protection mode switches 2162system.cpu1.kern.mode_switch::idle 2408 # number of protection mode switches 2163system.cpu1.kern.mode_good::kernel 668 2164system.cpu1.kern.mode_good::user 459 2165system.cpu1.kern.mode_good::idle 209 2166system.cpu1.kern.mode_switch_good::kernel 0.490095 # fraction of useful protection mode switches 2167system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches 2168system.cpu1.kern.mode_switch_good::idle 0.086794 # fraction of useful protection mode switches 2169system.cpu1.kern.mode_switch_good::total 0.315839 # fraction of useful protection mode switches 2170system.cpu1.kern.mode_ticks::kernel 4405402000 0.23% 0.23% # number of ticks spent at the given mode 2171system.cpu1.kern.mode_ticks::user 814709500 0.04% 0.27% # number of ticks spent at the given mode 2172system.cpu1.kern.mode_ticks::idle 1897179577000 99.73% 100.00% # number of ticks spent at the given mode 2173system.cpu1.kern.swap_context 1096 # number of times the context was actually changed 2174 2175---------- End Simulation Statistics ---------- 2176