stats.txt revision 9312
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 1.898954 # Number of seconds simulated 4sim_ticks 1898954186500 # Number of ticks simulated 5final_tick 1898954186500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 93254 # Simulator instruction rate (inst/s) 8host_op_rate 93254 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 3072830921 # Simulator tick rate (ticks/s) 10host_mem_usage 330780 # Number of bytes of host memory used 11host_seconds 617.98 # Real time elapsed on the host 12sim_insts 57629320 # Number of instructions simulated 13sim_ops 57629320 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu0.inst 946048 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu0.data 24721152 # Number of bytes read from this memory 16system.physmem.bytes_read::tsunami.ide 2650624 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu1.inst 36608 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu1.data 493888 # Number of bytes read from this memory 19system.physmem.bytes_read::total 28848320 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu0.inst 946048 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::cpu1.inst 36608 # Number of instructions bytes read from this memory 22system.physmem.bytes_inst_read::total 982656 # Number of instructions bytes read from this memory 23system.physmem.bytes_written::writebacks 7831936 # Number of bytes written to this memory 24system.physmem.bytes_written::total 7831936 # Number of bytes written to this memory 25system.physmem.num_reads::cpu0.inst 14782 # Number of read requests responded to by this memory 26system.physmem.num_reads::cpu0.data 386268 # Number of read requests responded to by this memory 27system.physmem.num_reads::tsunami.ide 41416 # Number of read requests responded to by this memory 28system.physmem.num_reads::cpu1.inst 572 # Number of read requests responded to by this memory 29system.physmem.num_reads::cpu1.data 7717 # Number of read requests responded to by this memory 30system.physmem.num_reads::total 450755 # Number of read requests responded to by this memory 31system.physmem.num_writes::writebacks 122374 # Number of write requests responded to by this memory 32system.physmem.num_writes::total 122374 # Number of write requests responded to by this memory 33system.physmem.bw_read::cpu0.inst 498194 # Total read bandwidth from this memory (bytes/s) 34system.physmem.bw_read::cpu0.data 13018298 # Total read bandwidth from this memory (bytes/s) 35system.physmem.bw_read::tsunami.ide 1395834 # Total read bandwidth from this memory (bytes/s) 36system.physmem.bw_read::cpu1.inst 19278 # Total read bandwidth from this memory (bytes/s) 37system.physmem.bw_read::cpu1.data 260084 # Total read bandwidth from this memory (bytes/s) 38system.physmem.bw_read::total 15191688 # Total read bandwidth from this memory (bytes/s) 39system.physmem.bw_inst_read::cpu0.inst 498194 # Instruction read bandwidth from this memory (bytes/s) 40system.physmem.bw_inst_read::cpu1.inst 19278 # Instruction read bandwidth from this memory (bytes/s) 41system.physmem.bw_inst_read::total 517472 # Instruction read bandwidth from this memory (bytes/s) 42system.physmem.bw_write::writebacks 4124342 # Write bandwidth from this memory (bytes/s) 43system.physmem.bw_write::total 4124342 # Write bandwidth from this memory (bytes/s) 44system.physmem.bw_total::writebacks 4124342 # Total bandwidth to/from this memory (bytes/s) 45system.physmem.bw_total::cpu0.inst 498194 # Total bandwidth to/from this memory (bytes/s) 46system.physmem.bw_total::cpu0.data 13018298 # Total bandwidth to/from this memory (bytes/s) 47system.physmem.bw_total::tsunami.ide 1395834 # Total bandwidth to/from this memory (bytes/s) 48system.physmem.bw_total::cpu1.inst 19278 # Total bandwidth to/from this memory (bytes/s) 49system.physmem.bw_total::cpu1.data 260084 # Total bandwidth to/from this memory (bytes/s) 50system.physmem.bw_total::total 19316030 # Total bandwidth to/from this memory (bytes/s) 51system.physmem.readReqs 450755 # Total number of read requests seen 52system.physmem.writeReqs 122374 # Total number of write requests seen 53system.physmem.cpureqs 604625 # Reqs generatd by CPU via cache - shady 54system.physmem.bytesRead 28848320 # Total number of bytes read from memory 55system.physmem.bytesWritten 7831936 # Total number of bytes written to memory 56system.physmem.bytesConsumedRd 28848320 # bytesRead derated as per pkt->getSize() 57system.physmem.bytesConsumedWr 7831936 # bytesWritten derated as per pkt->getSize() 58system.physmem.servicedByWrQ 65 # Number of read reqs serviced by write Q 59system.physmem.neitherReadNorWrite 7306 # Reqs where no action is needed 60system.physmem.perBankRdReqs::0 28435 # Track reads on a per bank basis 61system.physmem.perBankRdReqs::1 28036 # Track reads on a per bank basis 62system.physmem.perBankRdReqs::2 28258 # Track reads on a per bank basis 63system.physmem.perBankRdReqs::3 28004 # Track reads on a per bank basis 64system.physmem.perBankRdReqs::4 28415 # Track reads on a per bank basis 65system.physmem.perBankRdReqs::5 28091 # Track reads on a per bank basis 66system.physmem.perBankRdReqs::6 28033 # Track reads on a per bank basis 67system.physmem.perBankRdReqs::7 28162 # Track reads on a per bank basis 68system.physmem.perBankRdReqs::8 28315 # Track reads on a per bank basis 69system.physmem.perBankRdReqs::9 27858 # Track reads on a per bank basis 70system.physmem.perBankRdReqs::10 28248 # Track reads on a per bank basis 71system.physmem.perBankRdReqs::11 28366 # Track reads on a per bank basis 72system.physmem.perBankRdReqs::12 28107 # Track reads on a per bank basis 73system.physmem.perBankRdReqs::13 28166 # Track reads on a per bank basis 74system.physmem.perBankRdReqs::14 28158 # Track reads on a per bank basis 75system.physmem.perBankRdReqs::15 28038 # Track reads on a per bank basis 76system.physmem.perBankWrReqs::0 7848 # Track writes on a per bank basis 77system.physmem.perBankWrReqs::1 7611 # Track writes on a per bank basis 78system.physmem.perBankWrReqs::2 7694 # Track writes on a per bank basis 79system.physmem.perBankWrReqs::3 7488 # Track writes on a per bank basis 80system.physmem.perBankWrReqs::4 7815 # Track writes on a per bank basis 81system.physmem.perBankWrReqs::5 7537 # Track writes on a per bank basis 82system.physmem.perBankWrReqs::6 7442 # Track writes on a per bank basis 83system.physmem.perBankWrReqs::7 7588 # Track writes on a per bank basis 84system.physmem.perBankWrReqs::8 7788 # Track writes on a per bank basis 85system.physmem.perBankWrReqs::9 7389 # Track writes on a per bank basis 86system.physmem.perBankWrReqs::10 7747 # Track writes on a per bank basis 87system.physmem.perBankWrReqs::11 7895 # Track writes on a per bank basis 88system.physmem.perBankWrReqs::12 7671 # Track writes on a per bank basis 89system.physmem.perBankWrReqs::13 7728 # Track writes on a per bank basis 90system.physmem.perBankWrReqs::14 7650 # Track writes on a per bank basis 91system.physmem.perBankWrReqs::15 7483 # Track writes on a per bank basis 92system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 93system.physmem.numWrRetry 772 # Number of times wr buffer was full causing retry 94system.physmem.totGap 1898947634000 # Total gap between requests 95system.physmem.readPktSize::0 0 # Categorize read packet sizes 96system.physmem.readPktSize::1 0 # Categorize read packet sizes 97system.physmem.readPktSize::2 0 # Categorize read packet sizes 98system.physmem.readPktSize::3 0 # Categorize read packet sizes 99system.physmem.readPktSize::4 0 # Categorize read packet sizes 100system.physmem.readPktSize::5 0 # Categorize read packet sizes 101system.physmem.readPktSize::6 450755 # Categorize read packet sizes 102system.physmem.readPktSize::7 0 # Categorize read packet sizes 103system.physmem.readPktSize::8 0 # Categorize read packet sizes 104system.physmem.writePktSize::0 0 # categorize write packet sizes 105system.physmem.writePktSize::1 0 # categorize write packet sizes 106system.physmem.writePktSize::2 0 # categorize write packet sizes 107system.physmem.writePktSize::3 0 # categorize write packet sizes 108system.physmem.writePktSize::4 0 # categorize write packet sizes 109system.physmem.writePktSize::5 0 # categorize write packet sizes 110system.physmem.writePktSize::6 123146 # categorize write packet sizes 111system.physmem.writePktSize::7 0 # categorize write packet sizes 112system.physmem.writePktSize::8 0 # categorize write packet sizes 113system.physmem.neitherpktsize::0 0 # categorize neither packet sizes 114system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 115system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 116system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 117system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 118system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 119system.physmem.neitherpktsize::6 7306 # categorize neither packet sizes 120system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 121system.physmem.neitherpktsize::8 0 # categorize neither packet sizes 122system.physmem.rdQLenPdf::0 322964 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::1 66672 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::2 31035 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::3 6570 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::4 2878 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::5 2432 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::6 1794 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::7 1990 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::8 1691 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::9 1963 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::10 1555 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::11 1554 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::12 1646 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::13 1804 # What read queue length does an incoming req see 136system.physmem.rdQLenPdf::14 1273 # What read queue length does an incoming req see 137system.physmem.rdQLenPdf::15 1481 # What read queue length does an incoming req see 138system.physmem.rdQLenPdf::16 919 # What read queue length does an incoming req see 139system.physmem.rdQLenPdf::17 238 # What read queue length does an incoming req see 140system.physmem.rdQLenPdf::18 126 # What read queue length does an incoming req see 141system.physmem.rdQLenPdf::19 103 # What read queue length does an incoming req see 142system.physmem.rdQLenPdf::20 2 # What read queue length does an incoming req see 143system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 144system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 145system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 146system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 147system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 148system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 149system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 150system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 151system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 152system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 153system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 154system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see 155system.physmem.wrQLenPdf::0 4068 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::1 5048 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::2 5145 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::3 5193 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::4 5273 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::5 5291 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::6 5313 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::7 5313 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::8 5313 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::9 5321 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::10 5321 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::11 5321 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::12 5321 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::13 5321 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::14 5320 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::15 5320 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::16 5320 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::17 5320 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::18 5320 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::19 5320 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::20 5320 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::21 5320 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::22 5320 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::23 1253 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::24 273 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::25 176 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::26 128 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::27 48 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::28 30 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::29 8 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::30 8 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::31 8 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 188system.physmem.totQLat 6521684939 # Total cycles spent in queuing delays 189system.physmem.totMemAccLat 13830350939 # Sum of mem lat for all requests 190system.physmem.totBusLat 1802760000 # Total cycles spent in databus access 191system.physmem.totBankLat 5505906000 # Total cycles spent in bank access 192system.physmem.avgQLat 14470.45 # Average queueing delay per request 193system.physmem.avgBankLat 12216.61 # Average bank access latency per request 194system.physmem.avgBusLat 4000.00 # Average bus latency per request 195system.physmem.avgMemAccLat 30687.06 # Average memory access latency 196system.physmem.avgRdBW 15.19 # Average achieved read bandwidth in MB/s 197system.physmem.avgWrBW 4.12 # Average achieved write bandwidth in MB/s 198system.physmem.avgConsumedRdBW 15.19 # Average consumed read bandwidth in MB/s 199system.physmem.avgConsumedWrBW 4.12 # Average consumed write bandwidth in MB/s 200system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s 201system.physmem.busUtil 0.12 # Data bus utilization in percentage 202system.physmem.avgRdQLen 0.01 # Average read queue length over time 203system.physmem.avgWrQLen 13.13 # Average write queue length over time 204system.physmem.readRowHits 430277 # Number of row buffer hits during reads 205system.physmem.writeRowHits 78021 # Number of row buffer hits during writes 206system.physmem.readRowHitRate 95.47 # Row buffer hit rate for reads 207system.physmem.writeRowHitRate 63.76 # Row buffer hit rate for writes 208system.physmem.avgGap 3313298.81 # Average gap between requests 209system.l2c.replacements 343856 # number of replacements 210system.l2c.tagsinuse 65278.684390 # Cycle average of tags in use 211system.l2c.total_refs 2547974 # Total number of references to valid blocks. 212system.l2c.sampled_refs 408869 # Sample count of references to valid blocks. 213system.l2c.avg_refs 6.231761 # Average number of references to valid blocks. 214system.l2c.warmup_cycle 5415654002 # Cycle when the warmup percentage was hit. 215system.l2c.occ_blocks::writebacks 53716.705985 # Average occupied blocks per requestor 216system.l2c.occ_blocks::cpu0.inst 5434.737424 # Average occupied blocks per requestor 217system.l2c.occ_blocks::cpu0.data 5906.149934 # Average occupied blocks per requestor 218system.l2c.occ_blocks::cpu1.inst 139.277407 # Average occupied blocks per requestor 219system.l2c.occ_blocks::cpu1.data 81.813640 # Average occupied blocks per requestor 220system.l2c.occ_percent::writebacks 0.819652 # Average percentage of cache occupancy 221system.l2c.occ_percent::cpu0.inst 0.082928 # Average percentage of cache occupancy 222system.l2c.occ_percent::cpu0.data 0.090121 # Average percentage of cache occupancy 223system.l2c.occ_percent::cpu1.inst 0.002125 # Average percentage of cache occupancy 224system.l2c.occ_percent::cpu1.data 0.001248 # Average percentage of cache occupancy 225system.l2c.occ_percent::total 0.996074 # Average percentage of cache occupancy 226system.l2c.ReadReq_hits::cpu0.inst 735942 # number of ReadReq hits 227system.l2c.ReadReq_hits::cpu0.data 661355 # number of ReadReq hits 228system.l2c.ReadReq_hits::cpu1.inst 365668 # number of ReadReq hits 229system.l2c.ReadReq_hits::cpu1.data 116985 # number of ReadReq hits 230system.l2c.ReadReq_hits::total 1879950 # number of ReadReq hits 231system.l2c.Writeback_hits::writebacks 792215 # number of Writeback hits 232system.l2c.Writeback_hits::total 792215 # number of Writeback hits 233system.l2c.UpgradeReq_hits::cpu0.data 181 # number of UpgradeReq hits 234system.l2c.UpgradeReq_hits::cpu1.data 554 # number of UpgradeReq hits 235system.l2c.UpgradeReq_hits::total 735 # number of UpgradeReq hits 236system.l2c.SCUpgradeReq_hits::cpu0.data 48 # number of SCUpgradeReq hits 237system.l2c.SCUpgradeReq_hits::cpu1.data 29 # number of SCUpgradeReq hits 238system.l2c.SCUpgradeReq_hits::total 77 # number of SCUpgradeReq hits 239system.l2c.ReadExReq_hits::cpu0.data 120772 # number of ReadExReq hits 240system.l2c.ReadExReq_hits::cpu1.data 49783 # number of ReadExReq hits 241system.l2c.ReadExReq_hits::total 170555 # number of ReadExReq hits 242system.l2c.demand_hits::cpu0.inst 735942 # number of demand (read+write) hits 243system.l2c.demand_hits::cpu0.data 782127 # number of demand (read+write) hits 244system.l2c.demand_hits::cpu1.inst 365668 # number of demand (read+write) hits 245system.l2c.demand_hits::cpu1.data 166768 # number of demand (read+write) hits 246system.l2c.demand_hits::total 2050505 # number of demand (read+write) hits 247system.l2c.overall_hits::cpu0.inst 735942 # number of overall hits 248system.l2c.overall_hits::cpu0.data 782127 # number of overall hits 249system.l2c.overall_hits::cpu1.inst 365668 # number of overall hits 250system.l2c.overall_hits::cpu1.data 166768 # number of overall hits 251system.l2c.overall_hits::total 2050505 # number of overall hits 252system.l2c.ReadReq_misses::cpu0.inst 14784 # number of ReadReq misses 253system.l2c.ReadReq_misses::cpu0.data 273448 # number of ReadReq misses 254system.l2c.ReadReq_misses::cpu1.inst 589 # number of ReadReq misses 255system.l2c.ReadReq_misses::cpu1.data 372 # number of ReadReq misses 256system.l2c.ReadReq_misses::total 289193 # number of ReadReq misses 257system.l2c.UpgradeReq_misses::cpu0.data 2956 # number of UpgradeReq misses 258system.l2c.UpgradeReq_misses::cpu1.data 1861 # number of UpgradeReq misses 259system.l2c.UpgradeReq_misses::total 4817 # number of UpgradeReq misses 260system.l2c.SCUpgradeReq_misses::cpu0.data 961 # number of SCUpgradeReq misses 261system.l2c.SCUpgradeReq_misses::cpu1.data 970 # number of SCUpgradeReq misses 262system.l2c.SCUpgradeReq_misses::total 1931 # number of SCUpgradeReq misses 263system.l2c.ReadExReq_misses::cpu0.data 113696 # number of ReadExReq misses 264system.l2c.ReadExReq_misses::cpu1.data 7374 # number of ReadExReq misses 265system.l2c.ReadExReq_misses::total 121070 # number of ReadExReq misses 266system.l2c.demand_misses::cpu0.inst 14784 # number of demand (read+write) misses 267system.l2c.demand_misses::cpu0.data 387144 # number of demand (read+write) misses 268system.l2c.demand_misses::cpu1.inst 589 # number of demand (read+write) misses 269system.l2c.demand_misses::cpu1.data 7746 # number of demand (read+write) misses 270system.l2c.demand_misses::total 410263 # number of demand (read+write) misses 271system.l2c.overall_misses::cpu0.inst 14784 # number of overall misses 272system.l2c.overall_misses::cpu0.data 387144 # number of overall misses 273system.l2c.overall_misses::cpu1.inst 589 # number of overall misses 274system.l2c.overall_misses::cpu1.data 7746 # number of overall misses 275system.l2c.overall_misses::total 410263 # number of overall misses 276system.l2c.ReadReq_miss_latency::cpu0.inst 905760500 # number of ReadReq miss cycles 277system.l2c.ReadReq_miss_latency::cpu0.data 11767860000 # number of ReadReq miss cycles 278system.l2c.ReadReq_miss_latency::cpu1.inst 39830500 # number of ReadReq miss cycles 279system.l2c.ReadReq_miss_latency::cpu1.data 25154000 # number of ReadReq miss cycles 280system.l2c.ReadReq_miss_latency::total 12738605000 # number of ReadReq miss cycles 281system.l2c.UpgradeReq_miss_latency::cpu0.data 1223500 # number of UpgradeReq miss cycles 282system.l2c.UpgradeReq_miss_latency::cpu1.data 10690992 # number of UpgradeReq miss cycles 283system.l2c.UpgradeReq_miss_latency::total 11914492 # number of UpgradeReq miss cycles 284system.l2c.SCUpgradeReq_miss_latency::cpu0.data 822500 # number of SCUpgradeReq miss cycles 285system.l2c.SCUpgradeReq_miss_latency::cpu1.data 139000 # number of SCUpgradeReq miss cycles 286system.l2c.SCUpgradeReq_miss_latency::total 961500 # number of SCUpgradeReq miss cycles 287system.l2c.ReadExReq_miss_latency::cpu0.data 8153056000 # number of ReadExReq miss cycles 288system.l2c.ReadExReq_miss_latency::cpu1.data 935278000 # number of ReadExReq miss cycles 289system.l2c.ReadExReq_miss_latency::total 9088334000 # number of ReadExReq miss cycles 290system.l2c.demand_miss_latency::cpu0.inst 905760500 # number of demand (read+write) miss cycles 291system.l2c.demand_miss_latency::cpu0.data 19920916000 # number of demand (read+write) miss cycles 292system.l2c.demand_miss_latency::cpu1.inst 39830500 # number of demand (read+write) miss cycles 293system.l2c.demand_miss_latency::cpu1.data 960432000 # number of demand (read+write) miss cycles 294system.l2c.demand_miss_latency::total 21826939000 # number of demand (read+write) miss cycles 295system.l2c.overall_miss_latency::cpu0.inst 905760500 # number of overall miss cycles 296system.l2c.overall_miss_latency::cpu0.data 19920916000 # number of overall miss cycles 297system.l2c.overall_miss_latency::cpu1.inst 39830500 # number of overall miss cycles 298system.l2c.overall_miss_latency::cpu1.data 960432000 # number of overall miss cycles 299system.l2c.overall_miss_latency::total 21826939000 # number of overall miss cycles 300system.l2c.ReadReq_accesses::cpu0.inst 750726 # number of ReadReq accesses(hits+misses) 301system.l2c.ReadReq_accesses::cpu0.data 934803 # number of ReadReq accesses(hits+misses) 302system.l2c.ReadReq_accesses::cpu1.inst 366257 # number of ReadReq accesses(hits+misses) 303system.l2c.ReadReq_accesses::cpu1.data 117357 # number of ReadReq accesses(hits+misses) 304system.l2c.ReadReq_accesses::total 2169143 # number of ReadReq accesses(hits+misses) 305system.l2c.Writeback_accesses::writebacks 792215 # number of Writeback accesses(hits+misses) 306system.l2c.Writeback_accesses::total 792215 # number of Writeback accesses(hits+misses) 307system.l2c.UpgradeReq_accesses::cpu0.data 3137 # number of UpgradeReq accesses(hits+misses) 308system.l2c.UpgradeReq_accesses::cpu1.data 2415 # number of UpgradeReq accesses(hits+misses) 309system.l2c.UpgradeReq_accesses::total 5552 # number of UpgradeReq accesses(hits+misses) 310system.l2c.SCUpgradeReq_accesses::cpu0.data 1009 # number of SCUpgradeReq accesses(hits+misses) 311system.l2c.SCUpgradeReq_accesses::cpu1.data 999 # number of SCUpgradeReq accesses(hits+misses) 312system.l2c.SCUpgradeReq_accesses::total 2008 # number of SCUpgradeReq accesses(hits+misses) 313system.l2c.ReadExReq_accesses::cpu0.data 234468 # number of ReadExReq accesses(hits+misses) 314system.l2c.ReadExReq_accesses::cpu1.data 57157 # number of ReadExReq accesses(hits+misses) 315system.l2c.ReadExReq_accesses::total 291625 # number of ReadExReq accesses(hits+misses) 316system.l2c.demand_accesses::cpu0.inst 750726 # number of demand (read+write) accesses 317system.l2c.demand_accesses::cpu0.data 1169271 # number of demand (read+write) accesses 318system.l2c.demand_accesses::cpu1.inst 366257 # number of demand (read+write) accesses 319system.l2c.demand_accesses::cpu1.data 174514 # number of demand (read+write) accesses 320system.l2c.demand_accesses::total 2460768 # number of demand (read+write) accesses 321system.l2c.overall_accesses::cpu0.inst 750726 # number of overall (read+write) accesses 322system.l2c.overall_accesses::cpu0.data 1169271 # number of overall (read+write) accesses 323system.l2c.overall_accesses::cpu1.inst 366257 # number of overall (read+write) accesses 324system.l2c.overall_accesses::cpu1.data 174514 # number of overall (read+write) accesses 325system.l2c.overall_accesses::total 2460768 # number of overall (read+write) accesses 326system.l2c.ReadReq_miss_rate::cpu0.inst 0.019693 # miss rate for ReadReq accesses 327system.l2c.ReadReq_miss_rate::cpu0.data 0.292519 # miss rate for ReadReq accesses 328system.l2c.ReadReq_miss_rate::cpu1.inst 0.001608 # miss rate for ReadReq accesses 329system.l2c.ReadReq_miss_rate::cpu1.data 0.003170 # miss rate for ReadReq accesses 330system.l2c.ReadReq_miss_rate::total 0.133321 # miss rate for ReadReq accesses 331system.l2c.UpgradeReq_miss_rate::cpu0.data 0.942302 # miss rate for UpgradeReq accesses 332system.l2c.UpgradeReq_miss_rate::cpu1.data 0.770600 # miss rate for UpgradeReq accesses 333system.l2c.UpgradeReq_miss_rate::total 0.867615 # miss rate for UpgradeReq accesses 334system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.952428 # miss rate for SCUpgradeReq accesses 335system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.970971 # miss rate for SCUpgradeReq accesses 336system.l2c.SCUpgradeReq_miss_rate::total 0.961653 # miss rate for SCUpgradeReq accesses 337system.l2c.ReadExReq_miss_rate::cpu0.data 0.484911 # miss rate for ReadExReq accesses 338system.l2c.ReadExReq_miss_rate::cpu1.data 0.129013 # miss rate for ReadExReq accesses 339system.l2c.ReadExReq_miss_rate::total 0.415156 # miss rate for ReadExReq accesses 340system.l2c.demand_miss_rate::cpu0.inst 0.019693 # miss rate for demand accesses 341system.l2c.demand_miss_rate::cpu0.data 0.331099 # miss rate for demand accesses 342system.l2c.demand_miss_rate::cpu1.inst 0.001608 # miss rate for demand accesses 343system.l2c.demand_miss_rate::cpu1.data 0.044386 # miss rate for demand accesses 344system.l2c.demand_miss_rate::total 0.166722 # miss rate for demand accesses 345system.l2c.overall_miss_rate::cpu0.inst 0.019693 # miss rate for overall accesses 346system.l2c.overall_miss_rate::cpu0.data 0.331099 # miss rate for overall accesses 347system.l2c.overall_miss_rate::cpu1.inst 0.001608 # miss rate for overall accesses 348system.l2c.overall_miss_rate::cpu1.data 0.044386 # miss rate for overall accesses 349system.l2c.overall_miss_rate::total 0.166722 # miss rate for overall accesses 350system.l2c.ReadReq_avg_miss_latency::cpu0.inst 61266.267587 # average ReadReq miss latency 351system.l2c.ReadReq_avg_miss_latency::cpu0.data 43035.092595 # average ReadReq miss latency 352system.l2c.ReadReq_avg_miss_latency::cpu1.inst 67623.938879 # average ReadReq miss latency 353system.l2c.ReadReq_avg_miss_latency::cpu1.data 67618.279570 # average ReadReq miss latency 354system.l2c.ReadReq_avg_miss_latency::total 44048.801320 # average ReadReq miss latency 355system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 413.903924 # average UpgradeReq miss latency 356system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 5744.756582 # average UpgradeReq miss latency 357system.l2c.UpgradeReq_avg_miss_latency::total 2473.425784 # average UpgradeReq miss latency 358system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 855.879292 # average SCUpgradeReq miss latency 359system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 143.298969 # average SCUpgradeReq miss latency 360system.l2c.SCUpgradeReq_avg_miss_latency::total 497.928534 # average SCUpgradeReq miss latency 361system.l2c.ReadExReq_avg_miss_latency::cpu0.data 71709.259780 # average ReadExReq miss latency 362system.l2c.ReadExReq_avg_miss_latency::cpu1.data 126834.553838 # average ReadExReq miss latency 363system.l2c.ReadExReq_avg_miss_latency::total 75066.771289 # average ReadExReq miss latency 364system.l2c.demand_avg_miss_latency::cpu0.inst 61266.267587 # average overall miss latency 365system.l2c.demand_avg_miss_latency::cpu0.data 51456.088691 # average overall miss latency 366system.l2c.demand_avg_miss_latency::cpu1.inst 67623.938879 # average overall miss latency 367system.l2c.demand_avg_miss_latency::cpu1.data 123990.704880 # average overall miss latency 368system.l2c.demand_avg_miss_latency::total 53202.309250 # average overall miss latency 369system.l2c.overall_avg_miss_latency::cpu0.inst 61266.267587 # average overall miss latency 370system.l2c.overall_avg_miss_latency::cpu0.data 51456.088691 # average overall miss latency 371system.l2c.overall_avg_miss_latency::cpu1.inst 67623.938879 # average overall miss latency 372system.l2c.overall_avg_miss_latency::cpu1.data 123990.704880 # average overall miss latency 373system.l2c.overall_avg_miss_latency::total 53202.309250 # average overall miss latency 374system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 375system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked 376system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked 377system.l2c.blocked::no_targets 0 # number of cycles access was blocked 378system.l2c.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 379system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 380system.l2c.fast_writes 0 # number of fast writes performed 381system.l2c.cache_copies 0 # number of cache copies performed 382system.l2c.writebacks::writebacks 80854 # number of writebacks 383system.l2c.writebacks::total 80854 # number of writebacks 384system.l2c.ReadReq_mshr_hits::cpu0.inst 1 # number of ReadReq MSHR hits 385system.l2c.ReadReq_mshr_hits::cpu1.inst 17 # number of ReadReq MSHR hits 386system.l2c.ReadReq_mshr_hits::total 18 # number of ReadReq MSHR hits 387system.l2c.demand_mshr_hits::cpu0.inst 1 # number of demand (read+write) MSHR hits 388system.l2c.demand_mshr_hits::cpu1.inst 17 # number of demand (read+write) MSHR hits 389system.l2c.demand_mshr_hits::total 18 # number of demand (read+write) MSHR hits 390system.l2c.overall_mshr_hits::cpu0.inst 1 # number of overall MSHR hits 391system.l2c.overall_mshr_hits::cpu1.inst 17 # number of overall MSHR hits 392system.l2c.overall_mshr_hits::total 18 # number of overall MSHR hits 393system.l2c.ReadReq_mshr_misses::cpu0.inst 14783 # number of ReadReq MSHR misses 394system.l2c.ReadReq_mshr_misses::cpu0.data 273448 # number of ReadReq MSHR misses 395system.l2c.ReadReq_mshr_misses::cpu1.inst 572 # number of ReadReq MSHR misses 396system.l2c.ReadReq_mshr_misses::cpu1.data 372 # number of ReadReq MSHR misses 397system.l2c.ReadReq_mshr_misses::total 289175 # number of ReadReq MSHR misses 398system.l2c.UpgradeReq_mshr_misses::cpu0.data 2956 # number of UpgradeReq MSHR misses 399system.l2c.UpgradeReq_mshr_misses::cpu1.data 1861 # number of UpgradeReq MSHR misses 400system.l2c.UpgradeReq_mshr_misses::total 4817 # number of UpgradeReq MSHR misses 401system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 961 # number of SCUpgradeReq MSHR misses 402system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 970 # number of SCUpgradeReq MSHR misses 403system.l2c.SCUpgradeReq_mshr_misses::total 1931 # number of SCUpgradeReq MSHR misses 404system.l2c.ReadExReq_mshr_misses::cpu0.data 113696 # number of ReadExReq MSHR misses 405system.l2c.ReadExReq_mshr_misses::cpu1.data 7374 # number of ReadExReq MSHR misses 406system.l2c.ReadExReq_mshr_misses::total 121070 # number of ReadExReq MSHR misses 407system.l2c.demand_mshr_misses::cpu0.inst 14783 # number of demand (read+write) MSHR misses 408system.l2c.demand_mshr_misses::cpu0.data 387144 # number of demand (read+write) MSHR misses 409system.l2c.demand_mshr_misses::cpu1.inst 572 # number of demand (read+write) MSHR misses 410system.l2c.demand_mshr_misses::cpu1.data 7746 # number of demand (read+write) MSHR misses 411system.l2c.demand_mshr_misses::total 410245 # number of demand (read+write) MSHR misses 412system.l2c.overall_mshr_misses::cpu0.inst 14783 # number of overall MSHR misses 413system.l2c.overall_mshr_misses::cpu0.data 387144 # number of overall MSHR misses 414system.l2c.overall_mshr_misses::cpu1.inst 572 # number of overall MSHR misses 415system.l2c.overall_mshr_misses::cpu1.data 7746 # number of overall MSHR misses 416system.l2c.overall_mshr_misses::total 410245 # number of overall MSHR misses 417system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 719112815 # number of ReadReq MSHR miss cycles 418system.l2c.ReadReq_mshr_miss_latency::cpu0.data 8229861169 # number of ReadReq MSHR miss cycles 419system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 31860434 # number of ReadReq MSHR miss cycles 420system.l2c.ReadReq_mshr_miss_latency::cpu1.data 20498491 # number of ReadReq MSHR miss cycles 421system.l2c.ReadReq_mshr_miss_latency::total 9001332909 # number of ReadReq MSHR miss cycles 422system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 29748918 # number of UpgradeReq MSHR miss cycles 423system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 18618850 # number of UpgradeReq MSHR miss cycles 424system.l2c.UpgradeReq_mshr_miss_latency::total 48367768 # number of UpgradeReq MSHR miss cycles 425system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 9718450 # number of SCUpgradeReq MSHR miss cycles 426system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 9707468 # number of SCUpgradeReq MSHR miss cycles 427system.l2c.SCUpgradeReq_mshr_miss_latency::total 19425918 # number of SCUpgradeReq MSHR miss cycles 428system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 6759605005 # number of ReadExReq MSHR miss cycles 429system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 843564976 # number of ReadExReq MSHR miss cycles 430system.l2c.ReadExReq_mshr_miss_latency::total 7603169981 # number of ReadExReq MSHR miss cycles 431system.l2c.demand_mshr_miss_latency::cpu0.inst 719112815 # number of demand (read+write) MSHR miss cycles 432system.l2c.demand_mshr_miss_latency::cpu0.data 14989466174 # number of demand (read+write) MSHR miss cycles 433system.l2c.demand_mshr_miss_latency::cpu1.inst 31860434 # number of demand (read+write) MSHR miss cycles 434system.l2c.demand_mshr_miss_latency::cpu1.data 864063467 # number of demand (read+write) MSHR miss cycles 435system.l2c.demand_mshr_miss_latency::total 16604502890 # number of demand (read+write) MSHR miss cycles 436system.l2c.overall_mshr_miss_latency::cpu0.inst 719112815 # number of overall MSHR miss cycles 437system.l2c.overall_mshr_miss_latency::cpu0.data 14989466174 # number of overall MSHR miss cycles 438system.l2c.overall_mshr_miss_latency::cpu1.inst 31860434 # number of overall MSHR miss cycles 439system.l2c.overall_mshr_miss_latency::cpu1.data 864063467 # number of overall MSHR miss cycles 440system.l2c.overall_mshr_miss_latency::total 16604502890 # number of overall MSHR miss cycles 441system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1376462500 # number of ReadReq MSHR uncacheable cycles 442system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 16944500 # number of ReadReq MSHR uncacheable cycles 443system.l2c.ReadReq_mshr_uncacheable_latency::total 1393407000 # number of ReadReq MSHR uncacheable cycles 444system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2154636000 # number of WriteReq MSHR uncacheable cycles 445system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 678881500 # number of WriteReq MSHR uncacheable cycles 446system.l2c.WriteReq_mshr_uncacheable_latency::total 2833517500 # number of WriteReq MSHR uncacheable cycles 447system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3531098500 # number of overall MSHR uncacheable cycles 448system.l2c.overall_mshr_uncacheable_latency::cpu1.data 695826000 # number of overall MSHR uncacheable cycles 449system.l2c.overall_mshr_uncacheable_latency::total 4226924500 # number of overall MSHR uncacheable cycles 450system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.019692 # mshr miss rate for ReadReq accesses 451system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.292519 # mshr miss rate for ReadReq accesses 452system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.001562 # mshr miss rate for ReadReq accesses 453system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.003170 # mshr miss rate for ReadReq accesses 454system.l2c.ReadReq_mshr_miss_rate::total 0.133313 # mshr miss rate for ReadReq accesses 455system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.942302 # mshr miss rate for UpgradeReq accesses 456system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.770600 # mshr miss rate for UpgradeReq accesses 457system.l2c.UpgradeReq_mshr_miss_rate::total 0.867615 # mshr miss rate for UpgradeReq accesses 458system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.952428 # mshr miss rate for SCUpgradeReq accesses 459system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.970971 # mshr miss rate for SCUpgradeReq accesses 460system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.961653 # mshr miss rate for SCUpgradeReq accesses 461system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.484911 # mshr miss rate for ReadExReq accesses 462system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.129013 # mshr miss rate for ReadExReq accesses 463system.l2c.ReadExReq_mshr_miss_rate::total 0.415156 # mshr miss rate for ReadExReq accesses 464system.l2c.demand_mshr_miss_rate::cpu0.inst 0.019692 # mshr miss rate for demand accesses 465system.l2c.demand_mshr_miss_rate::cpu0.data 0.331099 # mshr miss rate for demand accesses 466system.l2c.demand_mshr_miss_rate::cpu1.inst 0.001562 # mshr miss rate for demand accesses 467system.l2c.demand_mshr_miss_rate::cpu1.data 0.044386 # mshr miss rate for demand accesses 468system.l2c.demand_mshr_miss_rate::total 0.166714 # mshr miss rate for demand accesses 469system.l2c.overall_mshr_miss_rate::cpu0.inst 0.019692 # mshr miss rate for overall accesses 470system.l2c.overall_mshr_miss_rate::cpu0.data 0.331099 # mshr miss rate for overall accesses 471system.l2c.overall_mshr_miss_rate::cpu1.inst 0.001562 # mshr miss rate for overall accesses 472system.l2c.overall_mshr_miss_rate::cpu1.data 0.044386 # mshr miss rate for overall accesses 473system.l2c.overall_mshr_miss_rate::total 0.166714 # mshr miss rate for overall accesses 474system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 48644.579246 # average ReadReq mshr miss latency 475system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 30096.622279 # average ReadReq mshr miss latency 476system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 55700.059441 # average ReadReq mshr miss latency 477system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 55103.470430 # average ReadReq mshr miss latency 478system.l2c.ReadReq_avg_mshr_miss_latency::total 31127.631742 # average ReadReq mshr miss latency 479system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10063.910014 # average UpgradeReq mshr miss latency 480system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10004.755508 # average UpgradeReq mshr miss latency 481system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10041.056259 # average UpgradeReq mshr miss latency 482system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10112.851197 # average SCUpgradeReq mshr miss latency 483system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10007.698969 # average SCUpgradeReq mshr miss latency 484system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10060.030036 # average SCUpgradeReq mshr miss latency 485system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 59453.322940 # average ReadExReq mshr miss latency 486system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 114397.203146 # average ReadExReq mshr miss latency 487system.l2c.ReadExReq_avg_mshr_miss_latency::total 62799.785091 # average ReadExReq mshr miss latency 488system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 48644.579246 # average overall mshr miss latency 489system.l2c.demand_avg_mshr_miss_latency::cpu0.data 38718.064012 # average overall mshr miss latency 490system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 55700.059441 # average overall mshr miss latency 491system.l2c.demand_avg_mshr_miss_latency::cpu1.data 111549.634263 # average overall mshr miss latency 492system.l2c.demand_avg_mshr_miss_latency::total 40474.601494 # average overall mshr miss latency 493system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 48644.579246 # average overall mshr miss latency 494system.l2c.overall_avg_mshr_miss_latency::cpu0.data 38718.064012 # average overall mshr miss latency 495system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 55700.059441 # average overall mshr miss latency 496system.l2c.overall_avg_mshr_miss_latency::cpu1.data 111549.634263 # average overall mshr miss latency 497system.l2c.overall_avg_mshr_miss_latency::total 40474.601494 # average overall mshr miss latency 498system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency 499system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency 500system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 501system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency 502system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency 503system.l2c.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 504system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data inf # average overall mshr uncacheable latency 505system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency 506system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 507system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate 508system.iocache.replacements 41694 # number of replacements 509system.iocache.tagsinuse 0.494943 # Cycle average of tags in use 510system.iocache.total_refs 0 # Total number of references to valid blocks. 511system.iocache.sampled_refs 41710 # Sample count of references to valid blocks. 512system.iocache.avg_refs 0 # Average number of references to valid blocks. 513system.iocache.warmup_cycle 1705457230000 # Cycle when the warmup percentage was hit. 514system.iocache.occ_blocks::tsunami.ide 0.494943 # Average occupied blocks per requestor 515system.iocache.occ_percent::tsunami.ide 0.030934 # Average percentage of cache occupancy 516system.iocache.occ_percent::total 0.030934 # Average percentage of cache occupancy 517system.iocache.ReadReq_misses::tsunami.ide 174 # number of ReadReq misses 518system.iocache.ReadReq_misses::total 174 # number of ReadReq misses 519system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses 520system.iocache.WriteReq_misses::total 41552 # number of WriteReq misses 521system.iocache.demand_misses::tsunami.ide 41726 # number of demand (read+write) misses 522system.iocache.demand_misses::total 41726 # number of demand (read+write) misses 523system.iocache.overall_misses::tsunami.ide 41726 # number of overall misses 524system.iocache.overall_misses::total 41726 # number of overall misses 525system.iocache.ReadReq_miss_latency::tsunami.ide 21041998 # number of ReadReq miss cycles 526system.iocache.ReadReq_miss_latency::total 21041998 # number of ReadReq miss cycles 527system.iocache.WriteReq_miss_latency::tsunami.ide 9500949806 # number of WriteReq miss cycles 528system.iocache.WriteReq_miss_latency::total 9500949806 # number of WriteReq miss cycles 529system.iocache.demand_miss_latency::tsunami.ide 9521991804 # number of demand (read+write) miss cycles 530system.iocache.demand_miss_latency::total 9521991804 # number of demand (read+write) miss cycles 531system.iocache.overall_miss_latency::tsunami.ide 9521991804 # number of overall miss cycles 532system.iocache.overall_miss_latency::total 9521991804 # number of overall miss cycles 533system.iocache.ReadReq_accesses::tsunami.ide 174 # number of ReadReq accesses(hits+misses) 534system.iocache.ReadReq_accesses::total 174 # number of ReadReq accesses(hits+misses) 535system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses) 536system.iocache.WriteReq_accesses::total 41552 # number of WriteReq accesses(hits+misses) 537system.iocache.demand_accesses::tsunami.ide 41726 # number of demand (read+write) accesses 538system.iocache.demand_accesses::total 41726 # number of demand (read+write) accesses 539system.iocache.overall_accesses::tsunami.ide 41726 # number of overall (read+write) accesses 540system.iocache.overall_accesses::total 41726 # number of overall (read+write) accesses 541system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses 542system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses 543system.iocache.WriteReq_miss_rate::tsunami.ide 1 # miss rate for WriteReq accesses 544system.iocache.WriteReq_miss_rate::total 1 # miss rate for WriteReq accesses 545system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses 546system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses 547system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses 548system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses 549system.iocache.ReadReq_avg_miss_latency::tsunami.ide 120931.022989 # average ReadReq miss latency 550system.iocache.ReadReq_avg_miss_latency::total 120931.022989 # average ReadReq miss latency 551system.iocache.WriteReq_avg_miss_latency::tsunami.ide 228652.045774 # average WriteReq miss latency 552system.iocache.WriteReq_avg_miss_latency::total 228652.045774 # average WriteReq miss latency 553system.iocache.demand_avg_miss_latency::tsunami.ide 228202.842448 # average overall miss latency 554system.iocache.demand_avg_miss_latency::total 228202.842448 # average overall miss latency 555system.iocache.overall_avg_miss_latency::tsunami.ide 228202.842448 # average overall miss latency 556system.iocache.overall_avg_miss_latency::total 228202.842448 # average overall miss latency 557system.iocache.blocked_cycles::no_mshrs 192112 # number of cycles access was blocked 558system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked 559system.iocache.blocked::no_mshrs 23026 # number of cycles access was blocked 560system.iocache.blocked::no_targets 0 # number of cycles access was blocked 561system.iocache.avg_blocked_cycles::no_mshrs 8.343264 # average number of cycles each access was blocked 562system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 563system.iocache.fast_writes 0 # number of fast writes performed 564system.iocache.cache_copies 0 # number of cache copies performed 565system.iocache.writebacks::writebacks 41520 # number of writebacks 566system.iocache.writebacks::total 41520 # number of writebacks 567system.iocache.ReadReq_mshr_misses::tsunami.ide 174 # number of ReadReq MSHR misses 568system.iocache.ReadReq_mshr_misses::total 174 # number of ReadReq MSHR misses 569system.iocache.WriteReq_mshr_misses::tsunami.ide 41552 # number of WriteReq MSHR misses 570system.iocache.WriteReq_mshr_misses::total 41552 # number of WriteReq MSHR misses 571system.iocache.demand_mshr_misses::tsunami.ide 41726 # number of demand (read+write) MSHR misses 572system.iocache.demand_mshr_misses::total 41726 # number of demand (read+write) MSHR misses 573system.iocache.overall_mshr_misses::tsunami.ide 41726 # number of overall MSHR misses 574system.iocache.overall_mshr_misses::total 41726 # number of overall MSHR misses 575system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11993000 # number of ReadReq MSHR miss cycles 576system.iocache.ReadReq_mshr_miss_latency::total 11993000 # number of ReadReq MSHR miss cycles 577system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 7338178524 # number of WriteReq MSHR miss cycles 578system.iocache.WriteReq_mshr_miss_latency::total 7338178524 # number of WriteReq MSHR miss cycles 579system.iocache.demand_mshr_miss_latency::tsunami.ide 7350171524 # number of demand (read+write) MSHR miss cycles 580system.iocache.demand_mshr_miss_latency::total 7350171524 # number of demand (read+write) MSHR miss cycles 581system.iocache.overall_mshr_miss_latency::tsunami.ide 7350171524 # number of overall MSHR miss cycles 582system.iocache.overall_mshr_miss_latency::total 7350171524 # number of overall MSHR miss cycles 583system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses 584system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses 585system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses 586system.iocache.WriteReq_mshr_miss_rate::total 1 # mshr miss rate for WriteReq accesses 587system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses 588system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses 589system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses 590system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses 591system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 68925.287356 # average ReadReq mshr miss latency 592system.iocache.ReadReq_avg_mshr_miss_latency::total 68925.287356 # average ReadReq mshr miss latency 593system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 176602.294089 # average WriteReq mshr miss latency 594system.iocache.WriteReq_avg_mshr_miss_latency::total 176602.294089 # average WriteReq mshr miss latency 595system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 176153.274313 # average overall mshr miss latency 596system.iocache.demand_avg_mshr_miss_latency::total 176153.274313 # average overall mshr miss latency 597system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 176153.274313 # average overall mshr miss latency 598system.iocache.overall_avg_mshr_miss_latency::total 176153.274313 # average overall mshr miss latency 599system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate 600system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). 601system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). 602system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD). 603system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes. 604system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes. 605system.disk0.dma_write_txs 395 # Number of DMA write transactions. 606system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). 607system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). 608system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD). 609system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes. 610system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes. 611system.disk2.dma_write_txs 1 # Number of DMA write transactions. 612system.cpu0.dtb.fetch_hits 0 # ITB hits 613system.cpu0.dtb.fetch_misses 0 # ITB misses 614system.cpu0.dtb.fetch_acv 0 # ITB acv 615system.cpu0.dtb.fetch_accesses 0 # ITB accesses 616system.cpu0.dtb.read_hits 8153093 # DTB read hits 617system.cpu0.dtb.read_misses 30801 # DTB read misses 618system.cpu0.dtb.read_acv 546 # DTB read access violations 619system.cpu0.dtb.read_accesses 631302 # DTB read accesses 620system.cpu0.dtb.write_hits 5186191 # DTB write hits 621system.cpu0.dtb.write_misses 6023 # DTB write misses 622system.cpu0.dtb.write_acv 347 # DTB write access violations 623system.cpu0.dtb.write_accesses 217125 # DTB write accesses 624system.cpu0.dtb.data_hits 13339284 # DTB hits 625system.cpu0.dtb.data_misses 36824 # DTB misses 626system.cpu0.dtb.data_acv 893 # DTB access violations 627system.cpu0.dtb.data_accesses 848427 # DTB accesses 628system.cpu0.itb.fetch_hits 954719 # ITB hits 629system.cpu0.itb.fetch_misses 30502 # ITB misses 630system.cpu0.itb.fetch_acv 1031 # ITB acv 631system.cpu0.itb.fetch_accesses 985221 # ITB accesses 632system.cpu0.itb.read_hits 0 # DTB read hits 633system.cpu0.itb.read_misses 0 # DTB read misses 634system.cpu0.itb.read_acv 0 # DTB read access violations 635system.cpu0.itb.read_accesses 0 # DTB read accesses 636system.cpu0.itb.write_hits 0 # DTB write hits 637system.cpu0.itb.write_misses 0 # DTB write misses 638system.cpu0.itb.write_acv 0 # DTB write access violations 639system.cpu0.itb.write_accesses 0 # DTB write accesses 640system.cpu0.itb.data_hits 0 # DTB hits 641system.cpu0.itb.data_misses 0 # DTB misses 642system.cpu0.itb.data_acv 0 # DTB access violations 643system.cpu0.itb.data_accesses 0 # DTB accesses 644system.cpu0.numCycles 96359628 # number of cpu cycles simulated 645system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started 646system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed 647system.cpu0.BPredUnit.lookups 11511160 # Number of BP lookups 648system.cpu0.BPredUnit.condPredicted 9658650 # Number of conditional branches predicted 649system.cpu0.BPredUnit.condIncorrect 337362 # Number of conditional branches incorrect 650system.cpu0.BPredUnit.BTBLookups 8089137 # Number of BTB lookups 651system.cpu0.BPredUnit.BTBHits 5013359 # Number of BTB hits 652system.cpu0.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 653system.cpu0.BPredUnit.usedRAS 738841 # Number of times the RAS was used to get a target. 654system.cpu0.BPredUnit.RASInCorrect 28813 # Number of incorrect RAS predictions. 655system.cpu0.fetch.icacheStallCycles 22209501 # Number of cycles fetch is stalled on an Icache miss 656system.cpu0.fetch.Insts 59836413 # Number of instructions fetch has processed 657system.cpu0.fetch.Branches 11511160 # Number of branches that fetch encountered 658system.cpu0.fetch.predictedBranches 5752200 # Number of branches that fetch has predicted taken 659system.cpu0.fetch.Cycles 11350991 # Number of cycles fetch has run and was not squashing or blocked 660system.cpu0.fetch.SquashCycles 1703319 # Number of cycles fetch has spent squashing 661system.cpu0.fetch.BlockedCycles 34574956 # Number of cycles fetch has spent blocked 662system.cpu0.fetch.MiscStallCycles 35024 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 663system.cpu0.fetch.PendingTrapStallCycles 203611 # Number of stall cycles due to pending traps 664system.cpu0.fetch.PendingQuiesceStallCycles 316697 # Number of stall cycles due to pending quiesce instructions 665system.cpu0.fetch.IcacheWaitRetryStallCycles 225 # Number of stall cycles due to full MSHR 666system.cpu0.fetch.CacheLines 7365602 # Number of cache lines fetched 667system.cpu0.fetch.IcacheSquashes 218420 # Number of outstanding Icache misses that were squashed 668system.cpu0.fetch.rateDist::samples 69794661 # Number of instructions fetched each cycle (Total) 669system.cpu0.fetch.rateDist::mean 0.857321 # Number of instructions fetched each cycle (Total) 670system.cpu0.fetch.rateDist::stdev 2.189603 # Number of instructions fetched each cycle (Total) 671system.cpu0.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 672system.cpu0.fetch.rateDist::0 58443670 83.74% 83.74% # Number of instructions fetched each cycle (Total) 673system.cpu0.fetch.rateDist::1 721745 1.03% 84.77% # Number of instructions fetched each cycle (Total) 674system.cpu0.fetch.rateDist::2 1525948 2.19% 86.96% # Number of instructions fetched each cycle (Total) 675system.cpu0.fetch.rateDist::3 670208 0.96% 87.92% # Number of instructions fetched each cycle (Total) 676system.cpu0.fetch.rateDist::4 2529232 3.62% 91.54% # Number of instructions fetched each cycle (Total) 677system.cpu0.fetch.rateDist::5 511055 0.73% 92.27% # Number of instructions fetched each cycle (Total) 678system.cpu0.fetch.rateDist::6 558087 0.80% 93.07% # Number of instructions fetched each cycle (Total) 679system.cpu0.fetch.rateDist::7 646305 0.93% 94.00% # Number of instructions fetched each cycle (Total) 680system.cpu0.fetch.rateDist::8 4188411 6.00% 100.00% # Number of instructions fetched each cycle (Total) 681system.cpu0.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 682system.cpu0.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 683system.cpu0.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 684system.cpu0.fetch.rateDist::total 69794661 # Number of instructions fetched each cycle (Total) 685system.cpu0.fetch.branchRate 0.119460 # Number of branch fetches per cycle 686system.cpu0.fetch.rate 0.620970 # Number of inst fetches per cycle 687system.cpu0.decode.IdleCycles 23572170 # Number of cycles decode is idle 688system.cpu0.decode.BlockedCycles 33977525 # Number of cycles decode is blocked 689system.cpu0.decode.RunCycles 10309860 # Number of cycles decode is running 690system.cpu0.decode.UnblockCycles 863665 # Number of cycles decode is unblocking 691system.cpu0.decode.SquashCycles 1071440 # Number of cycles decode is squashing 692system.cpu0.decode.BranchResolved 494315 # Number of times decode resolved a branch 693system.cpu0.decode.BranchMispred 32656 # Number of times decode detected a branch misprediction 694system.cpu0.decode.DecodedInsts 58557743 # Number of instructions handled by decode 695system.cpu0.decode.SquashedInsts 90732 # Number of squashed instructions handled by decode 696system.cpu0.rename.SquashCycles 1071440 # Number of cycles rename is squashing 697system.cpu0.rename.IdleCycles 24508121 # Number of cycles rename is idle 698system.cpu0.rename.BlockCycles 14373596 # Number of cycles rename is blocking 699system.cpu0.rename.serializeStallCycles 16410684 # count of cycles rename stalled for serializing inst 700system.cpu0.rename.RunCycles 9644673 # Number of cycles rename is running 701system.cpu0.rename.UnblockCycles 3786145 # Number of cycles rename is unblocking 702system.cpu0.rename.RenamedInsts 55387876 # Number of instructions processed by rename 703system.cpu0.rename.ROBFullEvents 6888 # Number of times rename has blocked due to ROB full 704system.cpu0.rename.IQFullEvents 592503 # Number of times rename has blocked due to IQ full 705system.cpu0.rename.LSQFullEvents 1353497 # Number of times rename has blocked due to LSQ full 706system.cpu0.rename.RenamedOperands 37339158 # Number of destination operands rename has renamed 707system.cpu0.rename.RenameLookups 67830341 # Number of register rename lookups that rename has made 708system.cpu0.rename.int_rename_lookups 67526671 # Number of integer rename lookups 709system.cpu0.rename.fp_rename_lookups 303670 # Number of floating rename lookups 710system.cpu0.rename.CommittedMaps 32375017 # Number of HB maps that are committed 711system.cpu0.rename.UndoneMaps 4964141 # Number of HB maps that are undone due to squashing 712system.cpu0.rename.serializingInsts 1283235 # count of serializing insts renamed 713system.cpu0.rename.tempSerializingInsts 190076 # count of temporary serializing insts renamed 714system.cpu0.rename.skidInsts 10267361 # count of insts added to the skid buffer 715system.cpu0.memDep0.insertedLoads 8584787 # Number of loads inserted to the mem dependence unit. 716system.cpu0.memDep0.insertedStores 5466291 # Number of stores inserted to the mem dependence unit. 717system.cpu0.memDep0.conflictingLoads 1084962 # Number of conflicting loads. 718system.cpu0.memDep0.conflictingStores 724878 # Number of conflicting stores. 719system.cpu0.iq.iqInstsAdded 49128818 # Number of instructions added to the IQ (excludes non-spec) 720system.cpu0.iq.iqNonSpecInstsAdded 1589448 # Number of non-speculative instructions added to the IQ 721system.cpu0.iq.iqInstsIssued 47805943 # Number of instructions issued 722system.cpu0.iq.iqSquashedInstsIssued 98656 # Number of squashed instructions issued 723system.cpu0.iq.iqSquashedInstsExamined 5900406 # Number of squashed instructions iterated over during squash; mainly for profiling 724system.cpu0.iq.iqSquashedOperandsExamined 3193389 # Number of squashed operands that are examined and possibly removed from graph 725system.cpu0.iq.iqSquashedNonSpecRemoved 1078704 # Number of squashed non-spec instructions that were removed 726system.cpu0.iq.issued_per_cycle::samples 69794661 # Number of insts issued each cycle 727system.cpu0.iq.issued_per_cycle::mean 0.684951 # Number of insts issued each cycle 728system.cpu0.iq.issued_per_cycle::stdev 1.331704 # Number of insts issued each cycle 729system.cpu0.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 730system.cpu0.iq.issued_per_cycle::0 48560473 69.58% 69.58% # Number of insts issued each cycle 731system.cpu0.iq.issued_per_cycle::1 9626391 13.79% 83.37% # Number of insts issued each cycle 732system.cpu0.iq.issued_per_cycle::2 4360326 6.25% 89.62% # Number of insts issued each cycle 733system.cpu0.iq.issued_per_cycle::3 2905573 4.16% 93.78% # Number of insts issued each cycle 734system.cpu0.iq.issued_per_cycle::4 2277062 3.26% 97.04% # Number of insts issued each cycle 735system.cpu0.iq.issued_per_cycle::5 1128487 1.62% 98.66% # Number of insts issued each cycle 736system.cpu0.iq.issued_per_cycle::6 610541 0.87% 99.53% # Number of insts issued each cycle 737system.cpu0.iq.issued_per_cycle::7 278212 0.40% 99.93% # Number of insts issued each cycle 738system.cpu0.iq.issued_per_cycle::8 47596 0.07% 100.00% # Number of insts issued each cycle 739system.cpu0.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 740system.cpu0.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 741system.cpu0.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 742system.cpu0.iq.issued_per_cycle::total 69794661 # Number of insts issued each cycle 743system.cpu0.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 744system.cpu0.iq.fu_full::IntAlu 83272 13.43% 13.43% # attempts to use FU when none available 745system.cpu0.iq.fu_full::IntMult 0 0.00% 13.43% # attempts to use FU when none available 746system.cpu0.iq.fu_full::IntDiv 0 0.00% 13.43% # attempts to use FU when none available 747system.cpu0.iq.fu_full::FloatAdd 0 0.00% 13.43% # attempts to use FU when none available 748system.cpu0.iq.fu_full::FloatCmp 0 0.00% 13.43% # attempts to use FU when none available 749system.cpu0.iq.fu_full::FloatCvt 0 0.00% 13.43% # attempts to use FU when none available 750system.cpu0.iq.fu_full::FloatMult 0 0.00% 13.43% # attempts to use FU when none available 751system.cpu0.iq.fu_full::FloatDiv 0 0.00% 13.43% # attempts to use FU when none available 752system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 13.43% # attempts to use FU when none available 753system.cpu0.iq.fu_full::SimdAdd 0 0.00% 13.43% # attempts to use FU when none available 754system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 13.43% # attempts to use FU when none available 755system.cpu0.iq.fu_full::SimdAlu 0 0.00% 13.43% # attempts to use FU when none available 756system.cpu0.iq.fu_full::SimdCmp 0 0.00% 13.43% # attempts to use FU when none available 757system.cpu0.iq.fu_full::SimdCvt 0 0.00% 13.43% # attempts to use FU when none available 758system.cpu0.iq.fu_full::SimdMisc 0 0.00% 13.43% # attempts to use FU when none available 759system.cpu0.iq.fu_full::SimdMult 0 0.00% 13.43% # attempts to use FU when none available 760system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 13.43% # attempts to use FU when none available 761system.cpu0.iq.fu_full::SimdShift 0 0.00% 13.43% # attempts to use FU when none available 762system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 13.43% # attempts to use FU when none available 763system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 13.43% # attempts to use FU when none available 764system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 13.43% # attempts to use FU when none available 765system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 13.43% # attempts to use FU when none available 766system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 13.43% # attempts to use FU when none available 767system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 13.43% # attempts to use FU when none available 768system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 13.43% # attempts to use FU when none available 769system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 13.43% # attempts to use FU when none available 770system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 13.43% # attempts to use FU when none available 771system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 13.43% # attempts to use FU when none available 772system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 13.43% # attempts to use FU when none available 773system.cpu0.iq.fu_full::MemRead 288642 46.54% 59.97% # attempts to use FU when none available 774system.cpu0.iq.fu_full::MemWrite 248279 40.03% 100.00% # attempts to use FU when none available 775system.cpu0.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 776system.cpu0.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 777system.cpu0.iq.FU_type_0::No_OpClass 3328 0.01% 0.01% # Type of FU issued 778system.cpu0.iq.FU_type_0::IntAlu 33277792 69.61% 69.62% # Type of FU issued 779system.cpu0.iq.FU_type_0::IntMult 52563 0.11% 69.73% # Type of FU issued 780system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 69.73% # Type of FU issued 781system.cpu0.iq.FU_type_0::FloatAdd 13047 0.03% 69.75% # Type of FU issued 782system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 69.75% # Type of FU issued 783system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 69.75% # Type of FU issued 784system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 69.75% # Type of FU issued 785system.cpu0.iq.FU_type_0::FloatDiv 1656 0.00% 69.76% # Type of FU issued 786system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 69.76% # Type of FU issued 787system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 69.76% # Type of FU issued 788system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 69.76% # Type of FU issued 789system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 69.76% # Type of FU issued 790system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 69.76% # Type of FU issued 791system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 69.76% # Type of FU issued 792system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 69.76% # Type of FU issued 793system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 69.76% # Type of FU issued 794system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 69.76% # Type of FU issued 795system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 69.76% # Type of FU issued 796system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 69.76% # Type of FU issued 797system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 69.76% # Type of FU issued 798system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 69.76% # Type of FU issued 799system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 69.76% # Type of FU issued 800system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 69.76% # Type of FU issued 801system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 69.76% # Type of FU issued 802system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 69.76% # Type of FU issued 803system.cpu0.iq.FU_type_0::SimdFloatMisc 0 0.00% 69.76% # Type of FU issued 804system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 69.76% # Type of FU issued 805system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 69.76% # Type of FU issued 806system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 69.76% # Type of FU issued 807system.cpu0.iq.FU_type_0::MemRead 8484999 17.75% 87.51% # Type of FU issued 808system.cpu0.iq.FU_type_0::MemWrite 5253957 10.99% 98.50% # Type of FU issued 809system.cpu0.iq.FU_type_0::IprAccess 718601 1.50% 100.00% # Type of FU issued 810system.cpu0.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 811system.cpu0.iq.FU_type_0::total 47805943 # Type of FU issued 812system.cpu0.iq.rate 0.496120 # Inst issue rate 813system.cpu0.iq.fu_busy_cnt 620193 # FU busy when requested 814system.cpu0.iq.fu_busy_rate 0.012973 # FU busy rate (busy events/executed inst) 815system.cpu0.iq.int_inst_queue_reads 165689680 # Number of integer instruction queue reads 816system.cpu0.iq.int_inst_queue_writes 56419476 # Number of integer instruction queue writes 817system.cpu0.iq.int_inst_queue_wakeup_accesses 46799675 # Number of integer instruction queue wakeup accesses 818system.cpu0.iq.fp_inst_queue_reads 435716 # Number of floating instruction queue reads 819system.cpu0.iq.fp_inst_queue_writes 211307 # Number of floating instruction queue writes 820system.cpu0.iq.fp_inst_queue_wakeup_accesses 205983 # Number of floating instruction queue wakeup accesses 821system.cpu0.iq.int_alu_accesses 48194794 # Number of integer alu accesses 822system.cpu0.iq.fp_alu_accesses 228014 # Number of floating point alu accesses 823system.cpu0.iew.lsq.thread0.forwLoads 514272 # Number of loads that had data forwarded from stores 824system.cpu0.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 825system.cpu0.iew.lsq.thread0.squashedLoads 1137404 # Number of loads squashed 826system.cpu0.iew.lsq.thread0.ignoredResponses 2618 # Number of memory responses ignored because the instruction is squashed 827system.cpu0.iew.lsq.thread0.memOrderViolation 12330 # Number of memory ordering violations 828system.cpu0.iew.lsq.thread0.squashedStores 467046 # Number of stores squashed 829system.cpu0.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 830system.cpu0.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 831system.cpu0.iew.lsq.thread0.rescheduledLoads 18608 # Number of loads that were rescheduled 832system.cpu0.iew.lsq.thread0.cacheBlocked 143062 # Number of times an access to memory failed due to the cache being blocked 833system.cpu0.iew.iewIdleCycles 0 # Number of cycles IEW is idle 834system.cpu0.iew.iewSquashCycles 1071440 # Number of cycles IEW is squashing 835system.cpu0.iew.iewBlockCycles 10277613 # Number of cycles IEW is blocking 836system.cpu0.iew.iewUnblockCycles 727728 # Number of cycles IEW is unblocking 837system.cpu0.iew.iewDispatchedInsts 53688552 # Number of instructions dispatched to IQ 838system.cpu0.iew.iewDispSquashedInsts 610167 # Number of squashed instructions skipped by dispatch 839system.cpu0.iew.iewDispLoadInsts 8584787 # Number of dispatched load instructions 840system.cpu0.iew.iewDispStoreInsts 5466291 # Number of dispatched store instructions 841system.cpu0.iew.iewDispNonSpecInsts 1400307 # Number of dispatched non-speculative instructions 842system.cpu0.iew.iewIQFullEvents 521112 # Number of times the IQ has become full, causing a stall 843system.cpu0.iew.iewLSQFullEvents 4713 # Number of times the LSQ has become full, causing a stall 844system.cpu0.iew.memOrderViolationEvents 12330 # Number of memory order violations 845system.cpu0.iew.predictedTakenIncorrect 181936 # Number of branches that were predicted taken incorrectly 846system.cpu0.iew.predictedNotTakenIncorrect 316829 # Number of branches that were predicted not taken incorrectly 847system.cpu0.iew.branchMispredicts 498765 # Number of branch mispredicts detected at execute 848system.cpu0.iew.iewExecutedInsts 47397397 # Number of executed instructions 849system.cpu0.iew.iewExecLoadInsts 8205181 # Number of load instructions executed 850system.cpu0.iew.iewExecSquashedInsts 408546 # Number of squashed instructions skipped in execute 851system.cpu0.iew.exec_swp 0 # number of swp insts executed 852system.cpu0.iew.exec_nop 2970286 # number of nop insts executed 853system.cpu0.iew.exec_refs 13410008 # number of memory reference insts executed 854system.cpu0.iew.exec_branches 7582856 # Number of branches executed 855system.cpu0.iew.exec_stores 5204827 # Number of stores executed 856system.cpu0.iew.exec_rate 0.491880 # Inst execution rate 857system.cpu0.iew.wb_sent 47094366 # cumulative count of insts sent to commit 858system.cpu0.iew.wb_count 47005658 # cumulative count of insts written-back 859system.cpu0.iew.wb_producers 23624719 # num instructions producing a value 860system.cpu0.iew.wb_consumers 31676204 # num instructions consuming a value 861system.cpu0.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 862system.cpu0.iew.wb_rate 0.487815 # insts written-back per cycle 863system.cpu0.iew.wb_fanout 0.745819 # average fanout of values written-back 864system.cpu0.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 865system.cpu0.commit.commitSquashedInsts 6363159 # The number of squashed insts skipped by commit 866system.cpu0.commit.commitNonSpecStalls 510744 # The number of times commit has been forced to stall to communicate backwards 867system.cpu0.commit.branchMispredicts 465851 # The number of times a branch was mispredicted 868system.cpu0.commit.committed_per_cycle::samples 68723221 # Number of insts commited each cycle 869system.cpu0.commit.committed_per_cycle::mean 0.687218 # Number of insts commited each cycle 870system.cpu0.commit.committed_per_cycle::stdev 1.593416 # Number of insts commited each cycle 871system.cpu0.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 872system.cpu0.commit.committed_per_cycle::0 50805017 73.93% 73.93% # Number of insts commited each cycle 873system.cpu0.commit.committed_per_cycle::1 7482510 10.89% 84.81% # Number of insts commited each cycle 874system.cpu0.commit.committed_per_cycle::2 4158339 6.05% 90.87% # Number of insts commited each cycle 875system.cpu0.commit.committed_per_cycle::3 2211388 3.22% 94.08% # Number of insts commited each cycle 876system.cpu0.commit.committed_per_cycle::4 1226271 1.78% 95.87% # Number of insts commited each cycle 877system.cpu0.commit.committed_per_cycle::5 519535 0.76% 96.62% # Number of insts commited each cycle 878system.cpu0.commit.committed_per_cycle::6 434174 0.63% 97.26% # Number of insts commited each cycle 879system.cpu0.commit.committed_per_cycle::7 401210 0.58% 97.84% # Number of insts commited each cycle 880system.cpu0.commit.committed_per_cycle::8 1484777 2.16% 100.00% # Number of insts commited each cycle 881system.cpu0.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 882system.cpu0.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 883system.cpu0.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 884system.cpu0.commit.committed_per_cycle::total 68723221 # Number of insts commited each cycle 885system.cpu0.commit.committedInsts 47227841 # Number of instructions committed 886system.cpu0.commit.committedOps 47227841 # Number of ops (including micro ops) committed 887system.cpu0.commit.swp_count 0 # Number of s/w prefetches committed 888system.cpu0.commit.refs 12446628 # Number of memory references committed 889system.cpu0.commit.loads 7447383 # Number of loads committed 890system.cpu0.commit.membars 170869 # Number of memory barriers committed 891system.cpu0.commit.branches 7170885 # Number of branches committed 892system.cpu0.commit.fp_insts 203520 # Number of committed floating point instructions. 893system.cpu0.commit.int_insts 43794871 # Number of committed integer instructions. 894system.cpu0.commit.function_calls 589410 # Number of function calls committed. 895system.cpu0.commit.bw_lim_events 1484777 # number cycles where commit BW limit reached 896system.cpu0.commit.bw_limited 0 # number of insts not committed due to BW limits 897system.cpu0.rob.rob_reads 120629648 # The number of ROB reads 898system.cpu0.rob.rob_writes 108253472 # The number of ROB writes 899system.cpu0.timesIdled 983557 # Number of times that the entire CPU went into an idle state and unscheduled itself 900system.cpu0.idleCycles 26564967 # Total number of cycles that the CPU has spent unscheduled due to idling 901system.cpu0.quiesceCycles 3700831730 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 902system.cpu0.committedInsts 44545141 # Number of Instructions Simulated 903system.cpu0.committedOps 44545141 # Number of Ops (including micro ops) Simulated 904system.cpu0.committedInsts_total 44545141 # Number of Instructions Simulated 905system.cpu0.cpi 2.163191 # CPI: Cycles Per Instruction 906system.cpu0.cpi_total 2.163191 # CPI: Total CPI of All Threads 907system.cpu0.ipc 0.462280 # IPC: Instructions Per Cycle 908system.cpu0.ipc_total 0.462280 # IPC: Total IPC of All Threads 909system.cpu0.int_regfile_reads 62595782 # number of integer regfile reads 910system.cpu0.int_regfile_writes 34216642 # number of integer regfile writes 911system.cpu0.fp_regfile_reads 100415 # number of floating regfile reads 912system.cpu0.fp_regfile_writes 101247 # number of floating regfile writes 913system.cpu0.misc_regfile_reads 1454133 # number of misc regfile reads 914system.cpu0.misc_regfile_writes 720721 # number of misc regfile writes 915system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA 916system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA 917system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA 918system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA 919system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU 920system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post 921system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR 922system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU 923system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post 924system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR 925system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU 926system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post 927system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR 928system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU 929system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post 930system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR 931system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU 932system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post 933system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR 934system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU 935system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post 936system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR 937system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU 938system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post 939system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR 940system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU 941system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post 942system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR 943system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post 944system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU 945system.tsunami.ethernet.droppedPackets 0 # number of packets dropped 946system.cpu0.icache.replacements 750148 # number of replacements 947system.cpu0.icache.tagsinuse 510.325521 # Cycle average of tags in use 948system.cpu0.icache.total_refs 6574672 # Total number of references to valid blocks. 949system.cpu0.icache.sampled_refs 750660 # Sample count of references to valid blocks. 950system.cpu0.icache.avg_refs 8.758522 # Average number of references to valid blocks. 951system.cpu0.icache.warmup_cycle 20341529000 # Cycle when the warmup percentage was hit. 952system.cpu0.icache.occ_blocks::cpu0.inst 510.325521 # Average occupied blocks per requestor 953system.cpu0.icache.occ_percent::cpu0.inst 0.996730 # Average percentage of cache occupancy 954system.cpu0.icache.occ_percent::total 0.996730 # Average percentage of cache occupancy 955system.cpu0.icache.ReadReq_hits::cpu0.inst 6574672 # number of ReadReq hits 956system.cpu0.icache.ReadReq_hits::total 6574672 # number of ReadReq hits 957system.cpu0.icache.demand_hits::cpu0.inst 6574672 # number of demand (read+write) hits 958system.cpu0.icache.demand_hits::total 6574672 # number of demand (read+write) hits 959system.cpu0.icache.overall_hits::cpu0.inst 6574672 # number of overall hits 960system.cpu0.icache.overall_hits::total 6574672 # number of overall hits 961system.cpu0.icache.ReadReq_misses::cpu0.inst 790930 # number of ReadReq misses 962system.cpu0.icache.ReadReq_misses::total 790930 # number of ReadReq misses 963system.cpu0.icache.demand_misses::cpu0.inst 790930 # number of demand (read+write) misses 964system.cpu0.icache.demand_misses::total 790930 # number of demand (read+write) misses 965system.cpu0.icache.overall_misses::cpu0.inst 790930 # number of overall misses 966system.cpu0.icache.overall_misses::total 790930 # number of overall misses 967system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 11244615993 # number of ReadReq miss cycles 968system.cpu0.icache.ReadReq_miss_latency::total 11244615993 # number of ReadReq miss cycles 969system.cpu0.icache.demand_miss_latency::cpu0.inst 11244615993 # number of demand (read+write) miss cycles 970system.cpu0.icache.demand_miss_latency::total 11244615993 # number of demand (read+write) miss cycles 971system.cpu0.icache.overall_miss_latency::cpu0.inst 11244615993 # number of overall miss cycles 972system.cpu0.icache.overall_miss_latency::total 11244615993 # number of overall miss cycles 973system.cpu0.icache.ReadReq_accesses::cpu0.inst 7365602 # number of ReadReq accesses(hits+misses) 974system.cpu0.icache.ReadReq_accesses::total 7365602 # number of ReadReq accesses(hits+misses) 975system.cpu0.icache.demand_accesses::cpu0.inst 7365602 # number of demand (read+write) accesses 976system.cpu0.icache.demand_accesses::total 7365602 # number of demand (read+write) accesses 977system.cpu0.icache.overall_accesses::cpu0.inst 7365602 # number of overall (read+write) accesses 978system.cpu0.icache.overall_accesses::total 7365602 # number of overall (read+write) accesses 979system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.107382 # miss rate for ReadReq accesses 980system.cpu0.icache.ReadReq_miss_rate::total 0.107382 # miss rate for ReadReq accesses 981system.cpu0.icache.demand_miss_rate::cpu0.inst 0.107382 # miss rate for demand accesses 982system.cpu0.icache.demand_miss_rate::total 0.107382 # miss rate for demand accesses 983system.cpu0.icache.overall_miss_rate::cpu0.inst 0.107382 # miss rate for overall accesses 984system.cpu0.icache.overall_miss_rate::total 0.107382 # miss rate for overall accesses 985system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 14216.954715 # average ReadReq miss latency 986system.cpu0.icache.ReadReq_avg_miss_latency::total 14216.954715 # average ReadReq miss latency 987system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 14216.954715 # average overall miss latency 988system.cpu0.icache.demand_avg_miss_latency::total 14216.954715 # average overall miss latency 989system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 14216.954715 # average overall miss latency 990system.cpu0.icache.overall_avg_miss_latency::total 14216.954715 # average overall miss latency 991system.cpu0.icache.blocked_cycles::no_mshrs 2954 # number of cycles access was blocked 992system.cpu0.icache.blocked_cycles::no_targets 318 # number of cycles access was blocked 993system.cpu0.icache.blocked::no_mshrs 148 # number of cycles access was blocked 994system.cpu0.icache.blocked::no_targets 1 # number of cycles access was blocked 995system.cpu0.icache.avg_blocked_cycles::no_mshrs 19.959459 # average number of cycles each access was blocked 996system.cpu0.icache.avg_blocked_cycles::no_targets 318 # average number of cycles each access was blocked 997system.cpu0.icache.fast_writes 0 # number of fast writes performed 998system.cpu0.icache.cache_copies 0 # number of cache copies performed 999system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 40102 # number of ReadReq MSHR hits 1000system.cpu0.icache.ReadReq_mshr_hits::total 40102 # number of ReadReq MSHR hits 1001system.cpu0.icache.demand_mshr_hits::cpu0.inst 40102 # number of demand (read+write) MSHR hits 1002system.cpu0.icache.demand_mshr_hits::total 40102 # number of demand (read+write) MSHR hits 1003system.cpu0.icache.overall_mshr_hits::cpu0.inst 40102 # number of overall MSHR hits 1004system.cpu0.icache.overall_mshr_hits::total 40102 # number of overall MSHR hits 1005system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 750828 # number of ReadReq MSHR misses 1006system.cpu0.icache.ReadReq_mshr_misses::total 750828 # number of ReadReq MSHR misses 1007system.cpu0.icache.demand_mshr_misses::cpu0.inst 750828 # number of demand (read+write) MSHR misses 1008system.cpu0.icache.demand_mshr_misses::total 750828 # number of demand (read+write) MSHR misses 1009system.cpu0.icache.overall_mshr_misses::cpu0.inst 750828 # number of overall MSHR misses 1010system.cpu0.icache.overall_mshr_misses::total 750828 # number of overall MSHR misses 1011system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 9260198495 # number of ReadReq MSHR miss cycles 1012system.cpu0.icache.ReadReq_mshr_miss_latency::total 9260198495 # number of ReadReq MSHR miss cycles 1013system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 9260198495 # number of demand (read+write) MSHR miss cycles 1014system.cpu0.icache.demand_mshr_miss_latency::total 9260198495 # number of demand (read+write) MSHR miss cycles 1015system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 9260198495 # number of overall MSHR miss cycles 1016system.cpu0.icache.overall_mshr_miss_latency::total 9260198495 # number of overall MSHR miss cycles 1017system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.101937 # mshr miss rate for ReadReq accesses 1018system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.101937 # mshr miss rate for ReadReq accesses 1019system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.101937 # mshr miss rate for demand accesses 1020system.cpu0.icache.demand_mshr_miss_rate::total 0.101937 # mshr miss rate for demand accesses 1021system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.101937 # mshr miss rate for overall accesses 1022system.cpu0.icache.overall_mshr_miss_rate::total 0.101937 # mshr miss rate for overall accesses 1023system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12333.315347 # average ReadReq mshr miss latency 1024system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12333.315347 # average ReadReq mshr miss latency 1025system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12333.315347 # average overall mshr miss latency 1026system.cpu0.icache.demand_avg_mshr_miss_latency::total 12333.315347 # average overall mshr miss latency 1027system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12333.315347 # average overall mshr miss latency 1028system.cpu0.icache.overall_avg_mshr_miss_latency::total 12333.315347 # average overall mshr miss latency 1029system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate 1030system.cpu0.dcache.replacements 1172092 # number of replacements 1031system.cpu0.dcache.tagsinuse 505.853040 # Cycle average of tags in use 1032system.cpu0.dcache.total_refs 9524802 # Total number of references to valid blocks. 1033system.cpu0.dcache.sampled_refs 1172488 # Sample count of references to valid blocks. 1034system.cpu0.dcache.avg_refs 8.123582 # Average number of references to valid blocks. 1035system.cpu0.dcache.warmup_cycle 21811000 # Cycle when the warmup percentage was hit. 1036system.cpu0.dcache.occ_blocks::cpu0.data 505.853040 # Average occupied blocks per requestor 1037system.cpu0.dcache.occ_percent::cpu0.data 0.987994 # Average percentage of cache occupancy 1038system.cpu0.dcache.occ_percent::total 0.987994 # Average percentage of cache occupancy 1039system.cpu0.dcache.ReadReq_hits::cpu0.data 5943112 # number of ReadReq hits 1040system.cpu0.dcache.ReadReq_hits::total 5943112 # number of ReadReq hits 1041system.cpu0.dcache.WriteReq_hits::cpu0.data 3262323 # number of WriteReq hits 1042system.cpu0.dcache.WriteReq_hits::total 3262323 # number of WriteReq hits 1043system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 143230 # number of LoadLockedReq hits 1044system.cpu0.dcache.LoadLockedReq_hits::total 143230 # number of LoadLockedReq hits 1045system.cpu0.dcache.StoreCondReq_hits::cpu0.data 162594 # number of StoreCondReq hits 1046system.cpu0.dcache.StoreCondReq_hits::total 162594 # number of StoreCondReq hits 1047system.cpu0.dcache.demand_hits::cpu0.data 9205435 # number of demand (read+write) hits 1048system.cpu0.dcache.demand_hits::total 9205435 # number of demand (read+write) hits 1049system.cpu0.dcache.overall_hits::cpu0.data 9205435 # number of overall hits 1050system.cpu0.dcache.overall_hits::total 9205435 # number of overall hits 1051system.cpu0.dcache.ReadReq_misses::cpu0.data 1417911 # number of ReadReq misses 1052system.cpu0.dcache.ReadReq_misses::total 1417911 # number of ReadReq misses 1053system.cpu0.dcache.WriteReq_misses::cpu0.data 1553318 # number of WriteReq misses 1054system.cpu0.dcache.WriteReq_misses::total 1553318 # number of WriteReq misses 1055system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 17723 # number of LoadLockedReq misses 1056system.cpu0.dcache.LoadLockedReq_misses::total 17723 # number of LoadLockedReq misses 1057system.cpu0.dcache.StoreCondReq_misses::cpu0.data 5875 # number of StoreCondReq misses 1058system.cpu0.dcache.StoreCondReq_misses::total 5875 # number of StoreCondReq misses 1059system.cpu0.dcache.demand_misses::cpu0.data 2971229 # number of demand (read+write) misses 1060system.cpu0.dcache.demand_misses::total 2971229 # number of demand (read+write) misses 1061system.cpu0.dcache.overall_misses::cpu0.data 2971229 # number of overall misses 1062system.cpu0.dcache.overall_misses::total 2971229 # number of overall misses 1063system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 31710477500 # number of ReadReq miss cycles 1064system.cpu0.dcache.ReadReq_miss_latency::total 31710477500 # number of ReadReq miss cycles 1065system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 68102427025 # number of WriteReq miss cycles 1066system.cpu0.dcache.WriteReq_miss_latency::total 68102427025 # number of WriteReq miss cycles 1067system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 236251500 # number of LoadLockedReq miss cycles 1068system.cpu0.dcache.LoadLockedReq_miss_latency::total 236251500 # number of LoadLockedReq miss cycles 1069system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 44454500 # number of StoreCondReq miss cycles 1070system.cpu0.dcache.StoreCondReq_miss_latency::total 44454500 # number of StoreCondReq miss cycles 1071system.cpu0.dcache.demand_miss_latency::cpu0.data 99812904525 # number of demand (read+write) miss cycles 1072system.cpu0.dcache.demand_miss_latency::total 99812904525 # number of demand (read+write) miss cycles 1073system.cpu0.dcache.overall_miss_latency::cpu0.data 99812904525 # number of overall miss cycles 1074system.cpu0.dcache.overall_miss_latency::total 99812904525 # number of overall miss cycles 1075system.cpu0.dcache.ReadReq_accesses::cpu0.data 7361023 # number of ReadReq accesses(hits+misses) 1076system.cpu0.dcache.ReadReq_accesses::total 7361023 # number of ReadReq accesses(hits+misses) 1077system.cpu0.dcache.WriteReq_accesses::cpu0.data 4815641 # number of WriteReq accesses(hits+misses) 1078system.cpu0.dcache.WriteReq_accesses::total 4815641 # number of WriteReq accesses(hits+misses) 1079system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 160953 # number of LoadLockedReq accesses(hits+misses) 1080system.cpu0.dcache.LoadLockedReq_accesses::total 160953 # number of LoadLockedReq accesses(hits+misses) 1081system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 168469 # number of StoreCondReq accesses(hits+misses) 1082system.cpu0.dcache.StoreCondReq_accesses::total 168469 # number of StoreCondReq accesses(hits+misses) 1083system.cpu0.dcache.demand_accesses::cpu0.data 12176664 # number of demand (read+write) accesses 1084system.cpu0.dcache.demand_accesses::total 12176664 # number of demand (read+write) accesses 1085system.cpu0.dcache.overall_accesses::cpu0.data 12176664 # number of overall (read+write) accesses 1086system.cpu0.dcache.overall_accesses::total 12176664 # number of overall (read+write) accesses 1087system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.192624 # miss rate for ReadReq accesses 1088system.cpu0.dcache.ReadReq_miss_rate::total 0.192624 # miss rate for ReadReq accesses 1089system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.322557 # miss rate for WriteReq accesses 1090system.cpu0.dcache.WriteReq_miss_rate::total 0.322557 # miss rate for WriteReq accesses 1091system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.110113 # miss rate for LoadLockedReq accesses 1092system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.110113 # miss rate for LoadLockedReq accesses 1093system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.034873 # miss rate for StoreCondReq accesses 1094system.cpu0.dcache.StoreCondReq_miss_rate::total 0.034873 # miss rate for StoreCondReq accesses 1095system.cpu0.dcache.demand_miss_rate::cpu0.data 0.244010 # miss rate for demand accesses 1096system.cpu0.dcache.demand_miss_rate::total 0.244010 # miss rate for demand accesses 1097system.cpu0.dcache.overall_miss_rate::cpu0.data 0.244010 # miss rate for overall accesses 1098system.cpu0.dcache.overall_miss_rate::total 0.244010 # miss rate for overall accesses 1099system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 22364.222790 # average ReadReq miss latency 1100system.cpu0.dcache.ReadReq_avg_miss_latency::total 22364.222790 # average ReadReq miss latency 1101system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 43843.196966 # average WriteReq miss latency 1102system.cpu0.dcache.WriteReq_avg_miss_latency::total 43843.196966 # average WriteReq miss latency 1103system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13330.220617 # average LoadLockedReq miss latency 1104system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 13330.220617 # average LoadLockedReq miss latency 1105system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 7566.723404 # average StoreCondReq miss latency 1106system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 7566.723404 # average StoreCondReq miss latency 1107system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 33593.137562 # average overall miss latency 1108system.cpu0.dcache.demand_avg_miss_latency::total 33593.137562 # average overall miss latency 1109system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 33593.137562 # average overall miss latency 1110system.cpu0.dcache.overall_avg_miss_latency::total 33593.137562 # average overall miss latency 1111system.cpu0.dcache.blocked_cycles::no_mshrs 2427231 # number of cycles access was blocked 1112system.cpu0.dcache.blocked_cycles::no_targets 1005 # number of cycles access was blocked 1113system.cpu0.dcache.blocked::no_mshrs 46334 # number of cycles access was blocked 1114system.cpu0.dcache.blocked::no_targets 7 # number of cycles access was blocked 1115system.cpu0.dcache.avg_blocked_cycles::no_mshrs 52.385527 # average number of cycles each access was blocked 1116system.cpu0.dcache.avg_blocked_cycles::no_targets 143.571429 # average number of cycles each access was blocked 1117system.cpu0.dcache.fast_writes 0 # number of fast writes performed 1118system.cpu0.dcache.cache_copies 0 # number of cache copies performed 1119system.cpu0.dcache.writebacks::writebacks 669951 # number of writebacks 1120system.cpu0.dcache.writebacks::total 669951 # number of writebacks 1121system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 478870 # number of ReadReq MSHR hits 1122system.cpu0.dcache.ReadReq_mshr_hits::total 478870 # number of ReadReq MSHR hits 1123system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1309589 # number of WriteReq MSHR hits 1124system.cpu0.dcache.WriteReq_mshr_hits::total 1309589 # number of WriteReq MSHR hits 1125system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 3866 # number of LoadLockedReq MSHR hits 1126system.cpu0.dcache.LoadLockedReq_mshr_hits::total 3866 # number of LoadLockedReq MSHR hits 1127system.cpu0.dcache.demand_mshr_hits::cpu0.data 1788459 # number of demand (read+write) MSHR hits 1128system.cpu0.dcache.demand_mshr_hits::total 1788459 # number of demand (read+write) MSHR hits 1129system.cpu0.dcache.overall_mshr_hits::cpu0.data 1788459 # number of overall MSHR hits 1130system.cpu0.dcache.overall_mshr_hits::total 1788459 # number of overall MSHR hits 1131system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 939041 # number of ReadReq MSHR misses 1132system.cpu0.dcache.ReadReq_mshr_misses::total 939041 # number of ReadReq MSHR misses 1133system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 243729 # number of WriteReq MSHR misses 1134system.cpu0.dcache.WriteReq_mshr_misses::total 243729 # number of WriteReq MSHR misses 1135system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 13857 # number of LoadLockedReq MSHR misses 1136system.cpu0.dcache.LoadLockedReq_mshr_misses::total 13857 # number of LoadLockedReq MSHR misses 1137system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 5874 # number of StoreCondReq MSHR misses 1138system.cpu0.dcache.StoreCondReq_mshr_misses::total 5874 # number of StoreCondReq MSHR misses 1139system.cpu0.dcache.demand_mshr_misses::cpu0.data 1182770 # number of demand (read+write) MSHR misses 1140system.cpu0.dcache.demand_mshr_misses::total 1182770 # number of demand (read+write) MSHR misses 1141system.cpu0.dcache.overall_mshr_misses::cpu0.data 1182770 # number of overall MSHR misses 1142system.cpu0.dcache.overall_mshr_misses::total 1182770 # number of overall MSHR misses 1143system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 20515201000 # number of ReadReq MSHR miss cycles 1144system.cpu0.dcache.ReadReq_mshr_miss_latency::total 20515201000 # number of ReadReq MSHR miss cycles 1145system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 9973935364 # number of WriteReq MSHR miss cycles 1146system.cpu0.dcache.WriteReq_mshr_miss_latency::total 9973935364 # number of WriteReq MSHR miss cycles 1147system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 136652000 # number of LoadLockedReq MSHR miss cycles 1148system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 136652000 # number of LoadLockedReq MSHR miss cycles 1149system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 32706500 # number of StoreCondReq MSHR miss cycles 1150system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 32706500 # number of StoreCondReq MSHR miss cycles 1151system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 30489136364 # number of demand (read+write) MSHR miss cycles 1152system.cpu0.dcache.demand_mshr_miss_latency::total 30489136364 # number of demand (read+write) MSHR miss cycles 1153system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 30489136364 # number of overall MSHR miss cycles 1154system.cpu0.dcache.overall_mshr_miss_latency::total 30489136364 # number of overall MSHR miss cycles 1155system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1471717500 # number of ReadReq MSHR uncacheable cycles 1156system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1471717500 # number of ReadReq MSHR uncacheable cycles 1157system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2287191498 # number of WriteReq MSHR uncacheable cycles 1158system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2287191498 # number of WriteReq MSHR uncacheable cycles 1159system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3758908998 # number of overall MSHR uncacheable cycles 1160system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3758908998 # number of overall MSHR uncacheable cycles 1161system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.127569 # mshr miss rate for ReadReq accesses 1162system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.127569 # mshr miss rate for ReadReq accesses 1163system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.050612 # mshr miss rate for WriteReq accesses 1164system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.050612 # mshr miss rate for WriteReq accesses 1165system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.086093 # mshr miss rate for LoadLockedReq accesses 1166system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.086093 # mshr miss rate for LoadLockedReq accesses 1167system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.034867 # mshr miss rate for StoreCondReq accesses 1168system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.034867 # mshr miss rate for StoreCondReq accesses 1169system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.097134 # mshr miss rate for demand accesses 1170system.cpu0.dcache.demand_mshr_miss_rate::total 0.097134 # mshr miss rate for demand accesses 1171system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.097134 # mshr miss rate for overall accesses 1172system.cpu0.dcache.overall_mshr_miss_rate::total 0.097134 # mshr miss rate for overall accesses 1173system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 21846.970473 # average ReadReq mshr miss latency 1174system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 21846.970473 # average ReadReq mshr miss latency 1175system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 40922.234794 # average WriteReq mshr miss latency 1176system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 40922.234794 # average WriteReq mshr miss latency 1177system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 9861.586202 # average LoadLockedReq mshr miss latency 1178system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 9861.586202 # average LoadLockedReq mshr miss latency 1179system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 5568.011576 # average StoreCondReq mshr miss latency 1180system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 5568.011576 # average StoreCondReq mshr miss latency 1181system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 25777.739006 # average overall mshr miss latency 1182system.cpu0.dcache.demand_avg_mshr_miss_latency::total 25777.739006 # average overall mshr miss latency 1183system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 25777.739006 # average overall mshr miss latency 1184system.cpu0.dcache.overall_avg_mshr_miss_latency::total 25777.739006 # average overall mshr miss latency 1185system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency 1186system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 1187system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency 1188system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 1189system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data inf # average overall mshr uncacheable latency 1190system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 1191system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1192system.cpu1.dtb.fetch_hits 0 # ITB hits 1193system.cpu1.dtb.fetch_misses 0 # ITB misses 1194system.cpu1.dtb.fetch_acv 0 # ITB acv 1195system.cpu1.dtb.fetch_accesses 0 # ITB accesses 1196system.cpu1.dtb.read_hits 2751784 # DTB read hits 1197system.cpu1.dtb.read_misses 11470 # DTB read misses 1198system.cpu1.dtb.read_acv 7 # DTB read access violations 1199system.cpu1.dtb.read_accesses 320817 # DTB read accesses 1200system.cpu1.dtb.write_hits 1920140 # DTB write hits 1201system.cpu1.dtb.write_misses 2953 # DTB write misses 1202system.cpu1.dtb.write_acv 42 # DTB write access violations 1203system.cpu1.dtb.write_accesses 122077 # DTB write accesses 1204system.cpu1.dtb.data_hits 4671924 # DTB hits 1205system.cpu1.dtb.data_misses 14423 # DTB misses 1206system.cpu1.dtb.data_acv 49 # DTB access violations 1207system.cpu1.dtb.data_accesses 442894 # DTB accesses 1208system.cpu1.itb.fetch_hits 498760 # ITB hits 1209system.cpu1.itb.fetch_misses 8025 # ITB misses 1210system.cpu1.itb.fetch_acv 112 # ITB acv 1211system.cpu1.itb.fetch_accesses 506785 # ITB accesses 1212system.cpu1.itb.read_hits 0 # DTB read hits 1213system.cpu1.itb.read_misses 0 # DTB read misses 1214system.cpu1.itb.read_acv 0 # DTB read access violations 1215system.cpu1.itb.read_accesses 0 # DTB read accesses 1216system.cpu1.itb.write_hits 0 # DTB write hits 1217system.cpu1.itb.write_misses 0 # DTB write misses 1218system.cpu1.itb.write_acv 0 # DTB write access violations 1219system.cpu1.itb.write_accesses 0 # DTB write accesses 1220system.cpu1.itb.data_hits 0 # DTB hits 1221system.cpu1.itb.data_misses 0 # DTB misses 1222system.cpu1.itb.data_acv 0 # DTB access violations 1223system.cpu1.itb.data_accesses 0 # DTB accesses 1224system.cpu1.numCycles 23450533 # number of cpu cycles simulated 1225system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started 1226system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed 1227system.cpu1.BPredUnit.lookups 3776767 # Number of BP lookups 1228system.cpu1.BPredUnit.condPredicted 3137470 # Number of conditional branches predicted 1229system.cpu1.BPredUnit.condIncorrect 107427 # Number of conditional branches incorrect 1230system.cpu1.BPredUnit.BTBLookups 2636449 # Number of BTB lookups 1231system.cpu1.BPredUnit.BTBHits 1329693 # Number of BTB hits 1232system.cpu1.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 1233system.cpu1.BPredUnit.usedRAS 256698 # Number of times the RAS was used to get a target. 1234system.cpu1.BPredUnit.RASInCorrect 10696 # Number of incorrect RAS predictions. 1235system.cpu1.fetch.icacheStallCycles 9578000 # Number of cycles fetch is stalled on an Icache miss 1236system.cpu1.fetch.Insts 17862357 # Number of instructions fetch has processed 1237system.cpu1.fetch.Branches 3776767 # Number of branches that fetch encountered 1238system.cpu1.fetch.predictedBranches 1586391 # Number of branches that fetch has predicted taken 1239system.cpu1.fetch.Cycles 3193569 # Number of cycles fetch has run and was not squashing or blocked 1240system.cpu1.fetch.SquashCycles 532728 # Number of cycles fetch has spent squashing 1241system.cpu1.fetch.BlockedCycles 8846684 # Number of cycles fetch has spent blocked 1242system.cpu1.fetch.MiscStallCycles 29714 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 1243system.cpu1.fetch.PendingTrapStallCycles 64849 # Number of stall cycles due to pending traps 1244system.cpu1.fetch.PendingQuiesceStallCycles 64234 # Number of stall cycles due to pending quiesce instructions 1245system.cpu1.fetch.CacheLines 2092153 # Number of cache lines fetched 1246system.cpu1.fetch.IcacheSquashes 72512 # Number of outstanding Icache misses that were squashed 1247system.cpu1.fetch.rateDist::samples 22109536 # Number of instructions fetched each cycle (Total) 1248system.cpu1.fetch.rateDist::mean 0.807903 # Number of instructions fetched each cycle (Total) 1249system.cpu1.fetch.rateDist::stdev 2.182028 # Number of instructions fetched each cycle (Total) 1250system.cpu1.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 1251system.cpu1.fetch.rateDist::0 18915967 85.56% 85.56% # Number of instructions fetched each cycle (Total) 1252system.cpu1.fetch.rateDist::1 225371 1.02% 86.58% # Number of instructions fetched each cycle (Total) 1253system.cpu1.fetch.rateDist::2 332195 1.50% 88.08% # Number of instructions fetched each cycle (Total) 1254system.cpu1.fetch.rateDist::3 235368 1.06% 89.14% # Number of instructions fetched each cycle (Total) 1255system.cpu1.fetch.rateDist::4 429129 1.94% 91.08% # Number of instructions fetched each cycle (Total) 1256system.cpu1.fetch.rateDist::5 160604 0.73% 91.81% # Number of instructions fetched each cycle (Total) 1257system.cpu1.fetch.rateDist::6 176264 0.80% 92.61% # Number of instructions fetched each cycle (Total) 1258system.cpu1.fetch.rateDist::7 387732 1.75% 94.36% # Number of instructions fetched each cycle (Total) 1259system.cpu1.fetch.rateDist::8 1246906 5.64% 100.00% # Number of instructions fetched each cycle (Total) 1260system.cpu1.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 1261system.cpu1.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 1262system.cpu1.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 1263system.cpu1.fetch.rateDist::total 22109536 # Number of instructions fetched each cycle (Total) 1264system.cpu1.fetch.branchRate 0.161053 # Number of branch fetches per cycle 1265system.cpu1.fetch.rate 0.761704 # Number of inst fetches per cycle 1266system.cpu1.decode.IdleCycles 9287856 # Number of cycles decode is idle 1267system.cpu1.decode.BlockedCycles 9344742 # Number of cycles decode is blocked 1268system.cpu1.decode.RunCycles 2981707 # Number of cycles decode is running 1269system.cpu1.decode.UnblockCycles 172176 # Number of cycles decode is unblocking 1270system.cpu1.decode.SquashCycles 323054 # Number of cycles decode is squashing 1271system.cpu1.decode.BranchResolved 161936 # Number of times decode resolved a branch 1272system.cpu1.decode.BranchMispred 9554 # Number of times decode detected a branch misprediction 1273system.cpu1.decode.DecodedInsts 17577560 # Number of instructions handled by decode 1274system.cpu1.decode.SquashedInsts 27080 # Number of squashed instructions handled by decode 1275system.cpu1.rename.SquashCycles 323054 # Number of cycles rename is squashing 1276system.cpu1.rename.IdleCycles 9598975 # Number of cycles rename is idle 1277system.cpu1.rename.BlockCycles 567037 # Number of cycles rename is blocking 1278system.cpu1.rename.serializeStallCycles 7834145 # count of cycles rename stalled for serializing inst 1279system.cpu1.rename.RunCycles 2842462 # Number of cycles rename is running 1280system.cpu1.rename.UnblockCycles 943861 # Number of cycles rename is unblocking 1281system.cpu1.rename.RenamedInsts 16294411 # Number of instructions processed by rename 1282system.cpu1.rename.ROBFullEvents 62 # Number of times rename has blocked due to ROB full 1283system.cpu1.rename.IQFullEvents 85147 # Number of times rename has blocked due to IQ full 1284system.cpu1.rename.LSQFullEvents 230847 # Number of times rename has blocked due to LSQ full 1285system.cpu1.rename.RenamedOperands 10570715 # Number of destination operands rename has renamed 1286system.cpu1.rename.RenameLookups 19279832 # Number of register rename lookups that rename has made 1287system.cpu1.rename.int_rename_lookups 19004281 # Number of integer rename lookups 1288system.cpu1.rename.fp_rename_lookups 275551 # Number of floating rename lookups 1289system.cpu1.rename.CommittedMaps 9242282 # Number of HB maps that are committed 1290system.cpu1.rename.UndoneMaps 1328425 # Number of HB maps that are undone due to squashing 1291system.cpu1.rename.serializingInsts 653029 # count of serializing insts renamed 1292system.cpu1.rename.tempSerializingInsts 73319 # count of temporary serializing insts renamed 1293system.cpu1.rename.skidInsts 2960053 # count of insts added to the skid buffer 1294system.cpu1.memDep0.insertedLoads 2891333 # Number of loads inserted to the mem dependence unit. 1295system.cpu1.memDep0.insertedStores 2010374 # Number of stores inserted to the mem dependence unit. 1296system.cpu1.memDep0.conflictingLoads 258927 # Number of conflicting loads. 1297system.cpu1.memDep0.conflictingStores 184993 # Number of conflicting stores. 1298system.cpu1.iq.iqInstsAdded 14228135 # Number of instructions added to the IQ (excludes non-spec) 1299system.cpu1.iq.iqNonSpecInstsAdded 747471 # Number of non-speculative instructions added to the IQ 1300system.cpu1.iq.iqInstsIssued 13980669 # Number of instructions issued 1301system.cpu1.iq.iqSquashedInstsIssued 34327 # Number of squashed instructions issued 1302system.cpu1.iq.iqSquashedInstsExamined 1780795 # Number of squashed instructions iterated over during squash; mainly for profiling 1303system.cpu1.iq.iqSquashedOperandsExamined 830376 # Number of squashed operands that are examined and possibly removed from graph 1304system.cpu1.iq.iqSquashedNonSpecRemoved 520995 # Number of squashed non-spec instructions that were removed 1305system.cpu1.iq.issued_per_cycle::samples 22109536 # Number of insts issued each cycle 1306system.cpu1.iq.issued_per_cycle::mean 0.632337 # Number of insts issued each cycle 1307system.cpu1.iq.issued_per_cycle::stdev 1.304677 # Number of insts issued each cycle 1308system.cpu1.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 1309system.cpu1.iq.issued_per_cycle::0 15925897 72.03% 72.03% # Number of insts issued each cycle 1310system.cpu1.iq.issued_per_cycle::1 2876428 13.01% 85.04% # Number of insts issued each cycle 1311system.cpu1.iq.issued_per_cycle::2 1188641 5.38% 90.42% # Number of insts issued each cycle 1312system.cpu1.iq.issued_per_cycle::3 788361 3.57% 93.98% # Number of insts issued each cycle 1313system.cpu1.iq.issued_per_cycle::4 710967 3.22% 97.20% # Number of insts issued each cycle 1314system.cpu1.iq.issued_per_cycle::5 312206 1.41% 98.61% # Number of insts issued each cycle 1315system.cpu1.iq.issued_per_cycle::6 203719 0.92% 99.53% # Number of insts issued each cycle 1316system.cpu1.iq.issued_per_cycle::7 91872 0.42% 99.95% # Number of insts issued each cycle 1317system.cpu1.iq.issued_per_cycle::8 11445 0.05% 100.00% # Number of insts issued each cycle 1318system.cpu1.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 1319system.cpu1.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 1320system.cpu1.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 1321system.cpu1.iq.issued_per_cycle::total 22109536 # Number of insts issued each cycle 1322system.cpu1.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 1323system.cpu1.iq.fu_full::IntAlu 4072 1.54% 1.54% # attempts to use FU when none available 1324system.cpu1.iq.fu_full::IntMult 0 0.00% 1.54% # attempts to use FU when none available 1325system.cpu1.iq.fu_full::IntDiv 0 0.00% 1.54% # attempts to use FU when none available 1326system.cpu1.iq.fu_full::FloatAdd 0 0.00% 1.54% # attempts to use FU when none available 1327system.cpu1.iq.fu_full::FloatCmp 0 0.00% 1.54% # attempts to use FU when none available 1328system.cpu1.iq.fu_full::FloatCvt 0 0.00% 1.54% # attempts to use FU when none available 1329system.cpu1.iq.fu_full::FloatMult 0 0.00% 1.54% # attempts to use FU when none available 1330system.cpu1.iq.fu_full::FloatDiv 0 0.00% 1.54% # attempts to use FU when none available 1331system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 1.54% # attempts to use FU when none available 1332system.cpu1.iq.fu_full::SimdAdd 0 0.00% 1.54% # attempts to use FU when none available 1333system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 1.54% # attempts to use FU when none available 1334system.cpu1.iq.fu_full::SimdAlu 0 0.00% 1.54% # attempts to use FU when none available 1335system.cpu1.iq.fu_full::SimdCmp 0 0.00% 1.54% # attempts to use FU when none available 1336system.cpu1.iq.fu_full::SimdCvt 0 0.00% 1.54% # attempts to use FU when none available 1337system.cpu1.iq.fu_full::SimdMisc 0 0.00% 1.54% # attempts to use FU when none available 1338system.cpu1.iq.fu_full::SimdMult 0 0.00% 1.54% # attempts to use FU when none available 1339system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 1.54% # attempts to use FU when none available 1340system.cpu1.iq.fu_full::SimdShift 0 0.00% 1.54% # attempts to use FU when none available 1341system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 1.54% # attempts to use FU when none available 1342system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 1.54% # attempts to use FU when none available 1343system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 1.54% # attempts to use FU when none available 1344system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 1.54% # attempts to use FU when none available 1345system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 1.54% # attempts to use FU when none available 1346system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 1.54% # attempts to use FU when none available 1347system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 1.54% # attempts to use FU when none available 1348system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 1.54% # attempts to use FU when none available 1349system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 1.54% # attempts to use FU when none available 1350system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.54% # attempts to use FU when none available 1351system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 1.54% # attempts to use FU when none available 1352system.cpu1.iq.fu_full::MemRead 138321 52.40% 53.95% # attempts to use FU when none available 1353system.cpu1.iq.fu_full::MemWrite 121563 46.05% 100.00% # attempts to use FU when none available 1354system.cpu1.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 1355system.cpu1.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 1356system.cpu1.iq.FU_type_0::No_OpClass 3973 0.03% 0.03% # Type of FU issued 1357system.cpu1.iq.FU_type_0::IntAlu 8718475 62.36% 62.39% # Type of FU issued 1358system.cpu1.iq.FU_type_0::IntMult 23525 0.17% 62.56% # Type of FU issued 1359system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 62.56% # Type of FU issued 1360system.cpu1.iq.FU_type_0::FloatAdd 14518 0.10% 62.66% # Type of FU issued 1361system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 62.66% # Type of FU issued 1362system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 62.66% # Type of FU issued 1363system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 62.66% # Type of FU issued 1364system.cpu1.iq.FU_type_0::FloatDiv 1986 0.01% 62.68% # Type of FU issued 1365system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 62.68% # Type of FU issued 1366system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 62.68% # Type of FU issued 1367system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 62.68% # Type of FU issued 1368system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 62.68% # Type of FU issued 1369system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 62.68% # Type of FU issued 1370system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 62.68% # Type of FU issued 1371system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 62.68% # Type of FU issued 1372system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 62.68% # Type of FU issued 1373system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 62.68% # Type of FU issued 1374system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 62.68% # Type of FU issued 1375system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 62.68% # Type of FU issued 1376system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 62.68% # Type of FU issued 1377system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 62.68% # Type of FU issued 1378system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 62.68% # Type of FU issued 1379system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 62.68% # Type of FU issued 1380system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 62.68% # Type of FU issued 1381system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 62.68% # Type of FU issued 1382system.cpu1.iq.FU_type_0::SimdFloatMisc 0 0.00% 62.68% # Type of FU issued 1383system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 62.68% # Type of FU issued 1384system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.68% # Type of FU issued 1385system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.68% # Type of FU issued 1386system.cpu1.iq.FU_type_0::MemRead 2887601 20.65% 83.33% # Type of FU issued 1387system.cpu1.iq.FU_type_0::MemWrite 1950660 13.95% 97.28% # Type of FU issued 1388system.cpu1.iq.FU_type_0::IprAccess 379931 2.72% 100.00% # Type of FU issued 1389system.cpu1.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 1390system.cpu1.iq.FU_type_0::total 13980669 # Type of FU issued 1391system.cpu1.iq.rate 0.596177 # Inst issue rate 1392system.cpu1.iq.fu_busy_cnt 263956 # FU busy when requested 1393system.cpu1.iq.fu_busy_rate 0.018880 # FU busy rate (busy events/executed inst) 1394system.cpu1.iq.int_inst_queue_reads 49973211 # Number of integer instruction queue reads 1395system.cpu1.iq.int_inst_queue_writes 16565755 # Number of integer instruction queue writes 1396system.cpu1.iq.int_inst_queue_wakeup_accesses 13576031 # Number of integer instruction queue wakeup accesses 1397system.cpu1.iq.fp_inst_queue_reads 395945 # Number of floating instruction queue reads 1398system.cpu1.iq.fp_inst_queue_writes 192396 # Number of floating instruction queue writes 1399system.cpu1.iq.fp_inst_queue_wakeup_accesses 186883 # Number of floating instruction queue wakeup accesses 1400system.cpu1.iq.int_alu_accesses 14033908 # Number of integer alu accesses 1401system.cpu1.iq.fp_alu_accesses 206744 # Number of floating point alu accesses 1402system.cpu1.iew.lsq.thread0.forwLoads 127652 # Number of loads that had data forwarded from stores 1403system.cpu1.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 1404system.cpu1.iew.lsq.thread0.squashedLoads 343707 # Number of loads squashed 1405system.cpu1.iew.lsq.thread0.ignoredResponses 718 # Number of memory responses ignored because the instruction is squashed 1406system.cpu1.iew.lsq.thread0.memOrderViolation 1847 # Number of memory ordering violations 1407system.cpu1.iew.lsq.thread0.squashedStores 149646 # Number of stores squashed 1408system.cpu1.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 1409system.cpu1.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 1410system.cpu1.iew.lsq.thread0.rescheduledLoads 268 # Number of loads that were rescheduled 1411system.cpu1.iew.lsq.thread0.cacheBlocked 8933 # Number of times an access to memory failed due to the cache being blocked 1412system.cpu1.iew.iewIdleCycles 0 # Number of cycles IEW is idle 1413system.cpu1.iew.iewSquashCycles 323054 # Number of cycles IEW is squashing 1414system.cpu1.iew.iewBlockCycles 323914 # Number of cycles IEW is blocking 1415system.cpu1.iew.iewUnblockCycles 83587 # Number of cycles IEW is unblocking 1416system.cpu1.iew.iewDispatchedInsts 15804070 # Number of instructions dispatched to IQ 1417system.cpu1.iew.iewDispSquashedInsts 217247 # Number of squashed instructions skipped by dispatch 1418system.cpu1.iew.iewDispLoadInsts 2891333 # Number of dispatched load instructions 1419system.cpu1.iew.iewDispStoreInsts 2010374 # Number of dispatched store instructions 1420system.cpu1.iew.iewDispNonSpecInsts 666348 # Number of dispatched non-speculative instructions 1421system.cpu1.iew.iewIQFullEvents 75335 # Number of times the IQ has become full, causing a stall 1422system.cpu1.iew.iewLSQFullEvents 2938 # Number of times the LSQ has become full, causing a stall 1423system.cpu1.iew.memOrderViolationEvents 1847 # Number of memory order violations 1424system.cpu1.iew.predictedTakenIncorrect 54178 # Number of branches that were predicted taken incorrectly 1425system.cpu1.iew.predictedNotTakenIncorrect 138289 # Number of branches that were predicted not taken incorrectly 1426system.cpu1.iew.branchMispredicts 192467 # Number of branch mispredicts detected at execute 1427system.cpu1.iew.iewExecutedInsts 13856768 # Number of executed instructions 1428system.cpu1.iew.iewExecLoadInsts 2775542 # Number of load instructions executed 1429system.cpu1.iew.iewExecSquashedInsts 123900 # Number of squashed instructions skipped in execute 1430system.cpu1.iew.exec_swp 0 # number of swp insts executed 1431system.cpu1.iew.exec_nop 828464 # number of nop insts executed 1432system.cpu1.iew.exec_refs 4708126 # number of memory reference insts executed 1433system.cpu1.iew.exec_branches 2079937 # Number of branches executed 1434system.cpu1.iew.exec_stores 1932584 # Number of stores executed 1435system.cpu1.iew.exec_rate 0.590894 # Inst execution rate 1436system.cpu1.iew.wb_sent 13794604 # cumulative count of insts sent to commit 1437system.cpu1.iew.wb_count 13762914 # cumulative count of insts written-back 1438system.cpu1.iew.wb_producers 6356145 # num instructions producing a value 1439system.cpu1.iew.wb_consumers 9022133 # num instructions consuming a value 1440system.cpu1.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 1441system.cpu1.iew.wb_rate 0.586891 # insts written-back per cycle 1442system.cpu1.iew.wb_fanout 0.704506 # average fanout of values written-back 1443system.cpu1.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 1444system.cpu1.commit.commitSquashedInsts 1892811 # The number of squashed insts skipped by commit 1445system.cpu1.commit.commitNonSpecStalls 226476 # The number of times commit has been forced to stall to communicate backwards 1446system.cpu1.commit.branchMispredicts 180279 # The number of times a branch was mispredicted 1447system.cpu1.commit.committed_per_cycle::samples 21786482 # Number of insts commited each cycle 1448system.cpu1.commit.committed_per_cycle::mean 0.634671 # Number of insts commited each cycle 1449system.cpu1.commit.committed_per_cycle::stdev 1.584399 # Number of insts commited each cycle 1450system.cpu1.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 1451system.cpu1.commit.committed_per_cycle::0 16693912 76.63% 76.63% # Number of insts commited each cycle 1452system.cpu1.commit.committed_per_cycle::1 2323450 10.66% 87.29% # Number of insts commited each cycle 1453system.cpu1.commit.committed_per_cycle::2 881751 4.05% 91.34% # Number of insts commited each cycle 1454system.cpu1.commit.committed_per_cycle::3 546550 2.51% 93.85% # Number of insts commited each cycle 1455system.cpu1.commit.committed_per_cycle::4 424121 1.95% 95.79% # Number of insts commited each cycle 1456system.cpu1.commit.committed_per_cycle::5 149663 0.69% 96.48% # Number of insts commited each cycle 1457system.cpu1.commit.committed_per_cycle::6 143043 0.66% 97.14% # Number of insts commited each cycle 1458system.cpu1.commit.committed_per_cycle::7 194342 0.89% 98.03% # Number of insts commited each cycle 1459system.cpu1.commit.committed_per_cycle::8 429650 1.97% 100.00% # Number of insts commited each cycle 1460system.cpu1.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 1461system.cpu1.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 1462system.cpu1.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 1463system.cpu1.commit.committed_per_cycle::total 21786482 # Number of insts commited each cycle 1464system.cpu1.commit.committedInsts 13827253 # Number of instructions committed 1465system.cpu1.commit.committedOps 13827253 # Number of ops (including micro ops) committed 1466system.cpu1.commit.swp_count 0 # Number of s/w prefetches committed 1467system.cpu1.commit.refs 4408354 # Number of memory references committed 1468system.cpu1.commit.loads 2547626 # Number of loads committed 1469system.cpu1.commit.membars 77059 # Number of memory barriers committed 1470system.cpu1.commit.branches 1974738 # Number of branches committed 1471system.cpu1.commit.fp_insts 185573 # Number of committed floating point instructions. 1472system.cpu1.commit.int_insts 12741220 # Number of committed integer instructions. 1473system.cpu1.commit.function_calls 216858 # Number of function calls committed. 1474system.cpu1.commit.bw_lim_events 429650 # number cycles where commit BW limit reached 1475system.cpu1.commit.bw_limited 0 # number of insts not committed due to BW limits 1476system.cpu1.rob.rob_reads 36982885 # The number of ROB reads 1477system.cpu1.rob.rob_writes 31761465 # The number of ROB writes 1478system.cpu1.timesIdled 211192 # Number of times that the entire CPU went into an idle state and unscheduled itself 1479system.cpu1.idleCycles 1340997 # Total number of cycles that the CPU has spent unscheduled due to idling 1480system.cpu1.quiesceCycles 3774455201 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 1481system.cpu1.committedInsts 13084179 # Number of Instructions Simulated 1482system.cpu1.committedOps 13084179 # Number of Ops (including micro ops) Simulated 1483system.cpu1.committedInsts_total 13084179 # Number of Instructions Simulated 1484system.cpu1.cpi 1.792282 # CPI: Cycles Per Instruction 1485system.cpu1.cpi_total 1.792282 # CPI: Total CPI of All Threads 1486system.cpu1.ipc 0.557948 # IPC: Instructions Per Cycle 1487system.cpu1.ipc_total 0.557948 # IPC: Total IPC of All Threads 1488system.cpu1.int_regfile_reads 17801475 # number of integer regfile reads 1489system.cpu1.int_regfile_writes 9673582 # number of integer regfile writes 1490system.cpu1.fp_regfile_reads 97896 # number of floating regfile reads 1491system.cpu1.fp_regfile_writes 98917 # number of floating regfile writes 1492system.cpu1.misc_regfile_reads 828029 # number of misc regfile reads 1493system.cpu1.misc_regfile_writes 335588 # number of misc regfile writes 1494system.cpu1.icache.replacements 365714 # number of replacements 1495system.cpu1.icache.tagsinuse 472.361820 # Cycle average of tags in use 1496system.cpu1.icache.total_refs 1714322 # Total number of references to valid blocks. 1497system.cpu1.icache.sampled_refs 366225 # Sample count of references to valid blocks. 1498system.cpu1.icache.avg_refs 4.681062 # Average number of references to valid blocks. 1499system.cpu1.icache.warmup_cycle 1888132363000 # Cycle when the warmup percentage was hit. 1500system.cpu1.icache.occ_blocks::cpu1.inst 472.361820 # Average occupied blocks per requestor 1501system.cpu1.icache.occ_percent::cpu1.inst 0.922582 # Average percentage of cache occupancy 1502system.cpu1.icache.occ_percent::total 0.922582 # Average percentage of cache occupancy 1503system.cpu1.icache.ReadReq_hits::cpu1.inst 1714323 # number of ReadReq hits 1504system.cpu1.icache.ReadReq_hits::total 1714323 # number of ReadReq hits 1505system.cpu1.icache.demand_hits::cpu1.inst 1714323 # number of demand (read+write) hits 1506system.cpu1.icache.demand_hits::total 1714323 # number of demand (read+write) hits 1507system.cpu1.icache.overall_hits::cpu1.inst 1714323 # number of overall hits 1508system.cpu1.icache.overall_hits::total 1714323 # number of overall hits 1509system.cpu1.icache.ReadReq_misses::cpu1.inst 377830 # number of ReadReq misses 1510system.cpu1.icache.ReadReq_misses::total 377830 # number of ReadReq misses 1511system.cpu1.icache.demand_misses::cpu1.inst 377830 # number of demand (read+write) misses 1512system.cpu1.icache.demand_misses::total 377830 # number of demand (read+write) misses 1513system.cpu1.icache.overall_misses::cpu1.inst 377830 # number of overall misses 1514system.cpu1.icache.overall_misses::total 377830 # number of overall misses 1515system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 5021047500 # number of ReadReq miss cycles 1516system.cpu1.icache.ReadReq_miss_latency::total 5021047500 # number of ReadReq miss cycles 1517system.cpu1.icache.demand_miss_latency::cpu1.inst 5021047500 # number of demand (read+write) miss cycles 1518system.cpu1.icache.demand_miss_latency::total 5021047500 # number of demand (read+write) miss cycles 1519system.cpu1.icache.overall_miss_latency::cpu1.inst 5021047500 # number of overall miss cycles 1520system.cpu1.icache.overall_miss_latency::total 5021047500 # number of overall miss cycles 1521system.cpu1.icache.ReadReq_accesses::cpu1.inst 2092153 # number of ReadReq accesses(hits+misses) 1522system.cpu1.icache.ReadReq_accesses::total 2092153 # number of ReadReq accesses(hits+misses) 1523system.cpu1.icache.demand_accesses::cpu1.inst 2092153 # number of demand (read+write) accesses 1524system.cpu1.icache.demand_accesses::total 2092153 # number of demand (read+write) accesses 1525system.cpu1.icache.overall_accesses::cpu1.inst 2092153 # number of overall (read+write) accesses 1526system.cpu1.icache.overall_accesses::total 2092153 # number of overall (read+write) accesses 1527system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.180594 # miss rate for ReadReq accesses 1528system.cpu1.icache.ReadReq_miss_rate::total 0.180594 # miss rate for ReadReq accesses 1529system.cpu1.icache.demand_miss_rate::cpu1.inst 0.180594 # miss rate for demand accesses 1530system.cpu1.icache.demand_miss_rate::total 0.180594 # miss rate for demand accesses 1531system.cpu1.icache.overall_miss_rate::cpu1.inst 0.180594 # miss rate for overall accesses 1532system.cpu1.icache.overall_miss_rate::total 0.180594 # miss rate for overall accesses 1533system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13289.171056 # average ReadReq miss latency 1534system.cpu1.icache.ReadReq_avg_miss_latency::total 13289.171056 # average ReadReq miss latency 1535system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13289.171056 # average overall miss latency 1536system.cpu1.icache.demand_avg_miss_latency::total 13289.171056 # average overall miss latency 1537system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13289.171056 # average overall miss latency 1538system.cpu1.icache.overall_avg_miss_latency::total 13289.171056 # average overall miss latency 1539system.cpu1.icache.blocked_cycles::no_mshrs 20 # number of cycles access was blocked 1540system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1541system.cpu1.icache.blocked::no_mshrs 6 # number of cycles access was blocked 1542system.cpu1.icache.blocked::no_targets 0 # number of cycles access was blocked 1543system.cpu1.icache.avg_blocked_cycles::no_mshrs 3.333333 # average number of cycles each access was blocked 1544system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1545system.cpu1.icache.fast_writes 0 # number of fast writes performed 1546system.cpu1.icache.cache_copies 0 # number of cache copies performed 1547system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 11532 # number of ReadReq MSHR hits 1548system.cpu1.icache.ReadReq_mshr_hits::total 11532 # number of ReadReq MSHR hits 1549system.cpu1.icache.demand_mshr_hits::cpu1.inst 11532 # number of demand (read+write) MSHR hits 1550system.cpu1.icache.demand_mshr_hits::total 11532 # number of demand (read+write) MSHR hits 1551system.cpu1.icache.overall_mshr_hits::cpu1.inst 11532 # number of overall MSHR hits 1552system.cpu1.icache.overall_mshr_hits::total 11532 # number of overall MSHR hits 1553system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 366298 # number of ReadReq MSHR misses 1554system.cpu1.icache.ReadReq_mshr_misses::total 366298 # number of ReadReq MSHR misses 1555system.cpu1.icache.demand_mshr_misses::cpu1.inst 366298 # number of demand (read+write) MSHR misses 1556system.cpu1.icache.demand_mshr_misses::total 366298 # number of demand (read+write) MSHR misses 1557system.cpu1.icache.overall_mshr_misses::cpu1.inst 366298 # number of overall MSHR misses 1558system.cpu1.icache.overall_mshr_misses::total 366298 # number of overall MSHR misses 1559system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 4196886000 # number of ReadReq MSHR miss cycles 1560system.cpu1.icache.ReadReq_mshr_miss_latency::total 4196886000 # number of ReadReq MSHR miss cycles 1561system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 4196886000 # number of demand (read+write) MSHR miss cycles 1562system.cpu1.icache.demand_mshr_miss_latency::total 4196886000 # number of demand (read+write) MSHR miss cycles 1563system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 4196886000 # number of overall MSHR miss cycles 1564system.cpu1.icache.overall_mshr_miss_latency::total 4196886000 # number of overall MSHR miss cycles 1565system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.175082 # mshr miss rate for ReadReq accesses 1566system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.175082 # mshr miss rate for ReadReq accesses 1567system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.175082 # mshr miss rate for demand accesses 1568system.cpu1.icache.demand_mshr_miss_rate::total 0.175082 # mshr miss rate for demand accesses 1569system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.175082 # mshr miss rate for overall accesses 1570system.cpu1.icache.overall_mshr_miss_rate::total 0.175082 # mshr miss rate for overall accesses 1571system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11457.572796 # average ReadReq mshr miss latency 1572system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11457.572796 # average ReadReq mshr miss latency 1573system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11457.572796 # average overall mshr miss latency 1574system.cpu1.icache.demand_avg_mshr_miss_latency::total 11457.572796 # average overall mshr miss latency 1575system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11457.572796 # average overall mshr miss latency 1576system.cpu1.icache.overall_avg_mshr_miss_latency::total 11457.572796 # average overall mshr miss latency 1577system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate 1578system.cpu1.dcache.replacements 177713 # number of replacements 1579system.cpu1.dcache.tagsinuse 493.227826 # Cycle average of tags in use 1580system.cpu1.dcache.total_refs 3781655 # Total number of references to valid blocks. 1581system.cpu1.dcache.sampled_refs 178225 # Sample count of references to valid blocks. 1582system.cpu1.dcache.avg_refs 21.218432 # Average number of references to valid blocks. 1583system.cpu1.dcache.warmup_cycle 31174945000 # Cycle when the warmup percentage was hit. 1584system.cpu1.dcache.occ_blocks::cpu1.data 493.227826 # Average occupied blocks per requestor 1585system.cpu1.dcache.occ_percent::cpu1.data 0.963336 # Average percentage of cache occupancy 1586system.cpu1.dcache.occ_percent::total 0.963336 # Average percentage of cache occupancy 1587system.cpu1.dcache.ReadReq_hits::cpu1.data 2216837 # number of ReadReq hits 1588system.cpu1.dcache.ReadReq_hits::total 2216837 # number of ReadReq hits 1589system.cpu1.dcache.WriteReq_hits::cpu1.data 1431438 # number of WriteReq hits 1590system.cpu1.dcache.WriteReq_hits::total 1431438 # number of WriteReq hits 1591system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 57301 # number of LoadLockedReq hits 1592system.cpu1.dcache.LoadLockedReq_hits::total 57301 # number of LoadLockedReq hits 1593system.cpu1.dcache.StoreCondReq_hits::cpu1.data 56389 # number of StoreCondReq hits 1594system.cpu1.dcache.StoreCondReq_hits::total 56389 # number of StoreCondReq hits 1595system.cpu1.dcache.demand_hits::cpu1.data 3648275 # number of demand (read+write) hits 1596system.cpu1.dcache.demand_hits::total 3648275 # number of demand (read+write) hits 1597system.cpu1.dcache.overall_hits::cpu1.data 3648275 # number of overall hits 1598system.cpu1.dcache.overall_hits::total 3648275 # number of overall hits 1599system.cpu1.dcache.ReadReq_misses::cpu1.data 345575 # number of ReadReq misses 1600system.cpu1.dcache.ReadReq_misses::total 345575 # number of ReadReq misses 1601system.cpu1.dcache.WriteReq_misses::cpu1.data 359483 # number of WriteReq misses 1602system.cpu1.dcache.WriteReq_misses::total 359483 # number of WriteReq misses 1603system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 10381 # number of LoadLockedReq misses 1604system.cpu1.dcache.LoadLockedReq_misses::total 10381 # number of LoadLockedReq misses 1605system.cpu1.dcache.StoreCondReq_misses::cpu1.data 6326 # number of StoreCondReq misses 1606system.cpu1.dcache.StoreCondReq_misses::total 6326 # number of StoreCondReq misses 1607system.cpu1.dcache.demand_misses::cpu1.data 705058 # number of demand (read+write) misses 1608system.cpu1.dcache.demand_misses::total 705058 # number of demand (read+write) misses 1609system.cpu1.dcache.overall_misses::cpu1.data 705058 # number of overall misses 1610system.cpu1.dcache.overall_misses::total 705058 # number of overall misses 1611system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 4984534000 # number of ReadReq miss cycles 1612system.cpu1.dcache.ReadReq_miss_latency::total 4984534000 # number of ReadReq miss cycles 1613system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 10785650333 # number of WriteReq miss cycles 1614system.cpu1.dcache.WriteReq_miss_latency::total 10785650333 # number of WriteReq miss cycles 1615system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 103272500 # number of LoadLockedReq miss cycles 1616system.cpu1.dcache.LoadLockedReq_miss_latency::total 103272500 # number of LoadLockedReq miss cycles 1617system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 46472500 # number of StoreCondReq miss cycles 1618system.cpu1.dcache.StoreCondReq_miss_latency::total 46472500 # number of StoreCondReq miss cycles 1619system.cpu1.dcache.demand_miss_latency::cpu1.data 15770184333 # number of demand (read+write) miss cycles 1620system.cpu1.dcache.demand_miss_latency::total 15770184333 # number of demand (read+write) miss cycles 1621system.cpu1.dcache.overall_miss_latency::cpu1.data 15770184333 # number of overall miss cycles 1622system.cpu1.dcache.overall_miss_latency::total 15770184333 # number of overall miss cycles 1623system.cpu1.dcache.ReadReq_accesses::cpu1.data 2562412 # number of ReadReq accesses(hits+misses) 1624system.cpu1.dcache.ReadReq_accesses::total 2562412 # number of ReadReq accesses(hits+misses) 1625system.cpu1.dcache.WriteReq_accesses::cpu1.data 1790921 # number of WriteReq accesses(hits+misses) 1626system.cpu1.dcache.WriteReq_accesses::total 1790921 # number of WriteReq accesses(hits+misses) 1627system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 67682 # number of LoadLockedReq accesses(hits+misses) 1628system.cpu1.dcache.LoadLockedReq_accesses::total 67682 # number of LoadLockedReq accesses(hits+misses) 1629system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 62715 # number of StoreCondReq accesses(hits+misses) 1630system.cpu1.dcache.StoreCondReq_accesses::total 62715 # number of StoreCondReq accesses(hits+misses) 1631system.cpu1.dcache.demand_accesses::cpu1.data 4353333 # number of demand (read+write) accesses 1632system.cpu1.dcache.demand_accesses::total 4353333 # number of demand (read+write) accesses 1633system.cpu1.dcache.overall_accesses::cpu1.data 4353333 # number of overall (read+write) accesses 1634system.cpu1.dcache.overall_accesses::total 4353333 # number of overall (read+write) accesses 1635system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.134863 # miss rate for ReadReq accesses 1636system.cpu1.dcache.ReadReq_miss_rate::total 0.134863 # miss rate for ReadReq accesses 1637system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.200725 # miss rate for WriteReq accesses 1638system.cpu1.dcache.WriteReq_miss_rate::total 0.200725 # miss rate for WriteReq accesses 1639system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.153379 # miss rate for LoadLockedReq accesses 1640system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.153379 # miss rate for LoadLockedReq accesses 1641system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.100869 # miss rate for StoreCondReq accesses 1642system.cpu1.dcache.StoreCondReq_miss_rate::total 0.100869 # miss rate for StoreCondReq accesses 1643system.cpu1.dcache.demand_miss_rate::cpu1.data 0.161958 # miss rate for demand accesses 1644system.cpu1.dcache.demand_miss_rate::total 0.161958 # miss rate for demand accesses 1645system.cpu1.dcache.overall_miss_rate::cpu1.data 0.161958 # miss rate for overall accesses 1646system.cpu1.dcache.overall_miss_rate::total 0.161958 # miss rate for overall accesses 1647system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 14423.884830 # average ReadReq miss latency 1648system.cpu1.dcache.ReadReq_avg_miss_latency::total 14423.884830 # average ReadReq miss latency 1649system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 30003.227783 # average WriteReq miss latency 1650system.cpu1.dcache.WriteReq_avg_miss_latency::total 30003.227783 # average WriteReq miss latency 1651system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9948.222715 # average LoadLockedReq miss latency 1652system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9948.222715 # average LoadLockedReq miss latency 1653system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 7346.269365 # average StoreCondReq miss latency 1654system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 7346.269365 # average StoreCondReq miss latency 1655system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 22367.215652 # average overall miss latency 1656system.cpu1.dcache.demand_avg_miss_latency::total 22367.215652 # average overall miss latency 1657system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 22367.215652 # average overall miss latency 1658system.cpu1.dcache.overall_avg_miss_latency::total 22367.215652 # average overall miss latency 1659system.cpu1.dcache.blocked_cycles::no_mshrs 367146 # number of cycles access was blocked 1660system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1661system.cpu1.dcache.blocked::no_mshrs 4032 # number of cycles access was blocked 1662system.cpu1.dcache.blocked::no_targets 0 # number of cycles access was blocked 1663system.cpu1.dcache.avg_blocked_cycles::no_mshrs 91.058036 # average number of cycles each access was blocked 1664system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1665system.cpu1.dcache.fast_writes 0 # number of fast writes performed 1666system.cpu1.dcache.cache_copies 0 # number of cache copies performed 1667system.cpu1.dcache.writebacks::writebacks 122264 # number of writebacks 1668system.cpu1.dcache.writebacks::total 122264 # number of writebacks 1669system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 218997 # number of ReadReq MSHR hits 1670system.cpu1.dcache.ReadReq_mshr_hits::total 218997 # number of ReadReq MSHR hits 1671system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 293003 # number of WriteReq MSHR hits 1672system.cpu1.dcache.WriteReq_mshr_hits::total 293003 # number of WriteReq MSHR hits 1673system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 737 # number of LoadLockedReq MSHR hits 1674system.cpu1.dcache.LoadLockedReq_mshr_hits::total 737 # number of LoadLockedReq MSHR hits 1675system.cpu1.dcache.demand_mshr_hits::cpu1.data 512000 # number of demand (read+write) MSHR hits 1676system.cpu1.dcache.demand_mshr_hits::total 512000 # number of demand (read+write) MSHR hits 1677system.cpu1.dcache.overall_mshr_hits::cpu1.data 512000 # number of overall MSHR hits 1678system.cpu1.dcache.overall_mshr_hits::total 512000 # number of overall MSHR hits 1679system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 126578 # number of ReadReq MSHR misses 1680system.cpu1.dcache.ReadReq_mshr_misses::total 126578 # number of ReadReq MSHR misses 1681system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 66480 # number of WriteReq MSHR misses 1682system.cpu1.dcache.WriteReq_mshr_misses::total 66480 # number of WriteReq MSHR misses 1683system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 9644 # number of LoadLockedReq MSHR misses 1684system.cpu1.dcache.LoadLockedReq_mshr_misses::total 9644 # number of LoadLockedReq MSHR misses 1685system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 6325 # number of StoreCondReq MSHR misses 1686system.cpu1.dcache.StoreCondReq_mshr_misses::total 6325 # number of StoreCondReq MSHR misses 1687system.cpu1.dcache.demand_mshr_misses::cpu1.data 193058 # number of demand (read+write) MSHR misses 1688system.cpu1.dcache.demand_mshr_misses::total 193058 # number of demand (read+write) MSHR misses 1689system.cpu1.dcache.overall_mshr_misses::cpu1.data 193058 # number of overall MSHR misses 1690system.cpu1.dcache.overall_mshr_misses::total 193058 # number of overall MSHR misses 1691system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1500682500 # number of ReadReq MSHR miss cycles 1692system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1500682500 # number of ReadReq MSHR miss cycles 1693system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1627145493 # number of WriteReq MSHR miss cycles 1694system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1627145493 # number of WriteReq MSHR miss cycles 1695system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 75395000 # number of LoadLockedReq MSHR miss cycles 1696system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 75395000 # number of LoadLockedReq MSHR miss cycles 1697system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 33822500 # number of StoreCondReq MSHR miss cycles 1698system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 33822500 # number of StoreCondReq MSHR miss cycles 1699system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3127827993 # number of demand (read+write) MSHR miss cycles 1700system.cpu1.dcache.demand_mshr_miss_latency::total 3127827993 # number of demand (read+write) MSHR miss cycles 1701system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 3127827993 # number of overall MSHR miss cycles 1702system.cpu1.dcache.overall_mshr_miss_latency::total 3127827993 # number of overall MSHR miss cycles 1703system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 18098500 # number of ReadReq MSHR uncacheable cycles 1704system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 18098500 # number of ReadReq MSHR uncacheable cycles 1705system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 718992500 # number of WriteReq MSHR uncacheable cycles 1706system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 718992500 # number of WriteReq MSHR uncacheable cycles 1707system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 737091000 # number of overall MSHR uncacheable cycles 1708system.cpu1.dcache.overall_mshr_uncacheable_latency::total 737091000 # number of overall MSHR uncacheable cycles 1709system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.049398 # mshr miss rate for ReadReq accesses 1710system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.049398 # mshr miss rate for ReadReq accesses 1711system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.037121 # mshr miss rate for WriteReq accesses 1712system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.037121 # mshr miss rate for WriteReq accesses 1713system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.142490 # mshr miss rate for LoadLockedReq accesses 1714system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.142490 # mshr miss rate for LoadLockedReq accesses 1715system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.100853 # mshr miss rate for StoreCondReq accesses 1716system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.100853 # mshr miss rate for StoreCondReq accesses 1717system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.044347 # mshr miss rate for demand accesses 1718system.cpu1.dcache.demand_mshr_miss_rate::total 0.044347 # mshr miss rate for demand accesses 1719system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.044347 # mshr miss rate for overall accesses 1720system.cpu1.dcache.overall_mshr_miss_rate::total 0.044347 # mshr miss rate for overall accesses 1721system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11855.792476 # average ReadReq mshr miss latency 1722system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11855.792476 # average ReadReq mshr miss latency 1723system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 24475.714395 # average WriteReq mshr miss latency 1724system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 24475.714395 # average WriteReq mshr miss latency 1725system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 7817.814185 # average LoadLockedReq mshr miss latency 1726system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7817.814185 # average LoadLockedReq mshr miss latency 1727system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 5347.430830 # average StoreCondReq mshr miss latency 1728system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 5347.430830 # average StoreCondReq mshr miss latency 1729system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 16201.493815 # average overall mshr miss latency 1730system.cpu1.dcache.demand_avg_mshr_miss_latency::total 16201.493815 # average overall mshr miss latency 1731system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 16201.493815 # average overall mshr miss latency 1732system.cpu1.dcache.overall_avg_mshr_miss_latency::total 16201.493815 # average overall mshr miss latency 1733system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency 1734system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 1735system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency 1736system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 1737system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency 1738system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 1739system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1740system.cpu0.kern.inst.arm 0 # number of arm instructions executed 1741system.cpu0.kern.inst.quiesce 6891 # number of quiesce instructions executed 1742system.cpu0.kern.inst.hwrei 160705 # number of hwrei instructions executed 1743system.cpu0.kern.ipl_count::0 55206 40.22% 40.22% # number of times we switched to this ipl 1744system.cpu0.kern.ipl_count::21 141 0.10% 40.32% # number of times we switched to this ipl 1745system.cpu0.kern.ipl_count::22 1925 1.40% 41.72% # number of times we switched to this ipl 1746system.cpu0.kern.ipl_count::30 459 0.33% 42.06% # number of times we switched to this ipl 1747system.cpu0.kern.ipl_count::31 79532 57.94% 100.00% # number of times we switched to this ipl 1748system.cpu0.kern.ipl_count::total 137263 # number of times we switched to this ipl 1749system.cpu0.kern.ipl_good::0 54744 49.07% 49.07% # number of times we switched to this ipl from a different ipl 1750system.cpu0.kern.ipl_good::21 141 0.13% 49.20% # number of times we switched to this ipl from a different ipl 1751system.cpu0.kern.ipl_good::22 1925 1.73% 50.92% # number of times we switched to this ipl from a different ipl 1752system.cpu0.kern.ipl_good::30 459 0.41% 51.34% # number of times we switched to this ipl from a different ipl 1753system.cpu0.kern.ipl_good::31 54290 48.66% 100.00% # number of times we switched to this ipl from a different ipl 1754system.cpu0.kern.ipl_good::total 111559 # number of times we switched to this ipl from a different ipl 1755system.cpu0.kern.ipl_ticks::0 1864428350500 98.20% 98.20% # number of cycles we spent at this ipl 1756system.cpu0.kern.ipl_ticks::21 66694000 0.00% 98.20% # number of cycles we spent at this ipl 1757system.cpu0.kern.ipl_ticks::22 571257500 0.03% 98.23% # number of cycles we spent at this ipl 1758system.cpu0.kern.ipl_ticks::30 222612500 0.01% 98.25% # number of cycles we spent at this ipl 1759system.cpu0.kern.ipl_ticks::31 33310195000 1.75% 100.00% # number of cycles we spent at this ipl 1760system.cpu0.kern.ipl_ticks::total 1898599109500 # number of cycles we spent at this ipl 1761system.cpu0.kern.ipl_used::0 0.991631 # fraction of swpipl calls that actually changed the ipl 1762system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl 1763system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl 1764system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl 1765system.cpu0.kern.ipl_used::31 0.682618 # fraction of swpipl calls that actually changed the ipl 1766system.cpu0.kern.ipl_used::total 0.812739 # fraction of swpipl calls that actually changed the ipl 1767system.cpu0.kern.syscall::2 8 3.60% 3.60% # number of syscalls executed 1768system.cpu0.kern.syscall::3 19 8.56% 12.16% # number of syscalls executed 1769system.cpu0.kern.syscall::4 4 1.80% 13.96% # number of syscalls executed 1770system.cpu0.kern.syscall::6 32 14.41% 28.38% # number of syscalls executed 1771system.cpu0.kern.syscall::12 1 0.45% 28.83% # number of syscalls executed 1772system.cpu0.kern.syscall::17 9 4.05% 32.88% # number of syscalls executed 1773system.cpu0.kern.syscall::19 10 4.50% 37.39% # number of syscalls executed 1774system.cpu0.kern.syscall::20 6 2.70% 40.09% # number of syscalls executed 1775system.cpu0.kern.syscall::23 1 0.45% 40.54% # number of syscalls executed 1776system.cpu0.kern.syscall::24 3 1.35% 41.89% # number of syscalls executed 1777system.cpu0.kern.syscall::33 7 3.15% 45.05% # number of syscalls executed 1778system.cpu0.kern.syscall::41 2 0.90% 45.95% # number of syscalls executed 1779system.cpu0.kern.syscall::45 36 16.22% 62.16% # number of syscalls executed 1780system.cpu0.kern.syscall::47 3 1.35% 63.51% # number of syscalls executed 1781system.cpu0.kern.syscall::48 10 4.50% 68.02% # number of syscalls executed 1782system.cpu0.kern.syscall::54 10 4.50% 72.52% # number of syscalls executed 1783system.cpu0.kern.syscall::58 1 0.45% 72.97% # number of syscalls executed 1784system.cpu0.kern.syscall::59 6 2.70% 75.68% # number of syscalls executed 1785system.cpu0.kern.syscall::71 23 10.36% 86.04% # number of syscalls executed 1786system.cpu0.kern.syscall::73 3 1.35% 87.39% # number of syscalls executed 1787system.cpu0.kern.syscall::74 6 2.70% 90.09% # number of syscalls executed 1788system.cpu0.kern.syscall::87 1 0.45% 90.54% # number of syscalls executed 1789system.cpu0.kern.syscall::90 3 1.35% 91.89% # number of syscalls executed 1790system.cpu0.kern.syscall::92 9 4.05% 95.95% # number of syscalls executed 1791system.cpu0.kern.syscall::97 2 0.90% 96.85% # number of syscalls executed 1792system.cpu0.kern.syscall::98 2 0.90% 97.75% # number of syscalls executed 1793system.cpu0.kern.syscall::132 1 0.45% 98.20% # number of syscalls executed 1794system.cpu0.kern.syscall::144 2 0.90% 99.10% # number of syscalls executed 1795system.cpu0.kern.syscall::147 2 0.90% 100.00% # number of syscalls executed 1796system.cpu0.kern.syscall::total 222 # number of syscalls executed 1797system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed 1798system.cpu0.kern.callpal::wripir 540 0.37% 0.37% # number of callpals executed 1799system.cpu0.kern.callpal::wrmces 1 0.00% 0.37% # number of callpals executed 1800system.cpu0.kern.callpal::wrfen 1 0.00% 0.37% # number of callpals executed 1801system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.37% # number of callpals executed 1802system.cpu0.kern.callpal::swpctx 2997 2.06% 2.43% # number of callpals executed 1803system.cpu0.kern.callpal::tbi 51 0.04% 2.47% # number of callpals executed 1804system.cpu0.kern.callpal::wrent 7 0.00% 2.47% # number of callpals executed 1805system.cpu0.kern.callpal::swpipl 130488 89.67% 92.14% # number of callpals executed 1806system.cpu0.kern.callpal::rdps 6655 4.57% 96.71% # number of callpals executed 1807system.cpu0.kern.callpal::wrkgp 1 0.00% 96.71% # number of callpals executed 1808system.cpu0.kern.callpal::wrusp 3 0.00% 96.71% # number of callpals executed 1809system.cpu0.kern.callpal::rdusp 9 0.01% 96.72% # number of callpals executed 1810system.cpu0.kern.callpal::whami 2 0.00% 96.72% # number of callpals executed 1811system.cpu0.kern.callpal::rti 4254 2.92% 99.64% # number of callpals executed 1812system.cpu0.kern.callpal::callsys 381 0.26% 99.91% # number of callpals executed 1813system.cpu0.kern.callpal::imb 136 0.09% 100.00% # number of callpals executed 1814system.cpu0.kern.callpal::total 145528 # number of callpals executed 1815system.cpu0.kern.mode_switch::kernel 6813 # number of protection mode switches 1816system.cpu0.kern.mode_switch::user 1282 # number of protection mode switches 1817system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches 1818system.cpu0.kern.mode_good::kernel 1282 1819system.cpu0.kern.mode_good::user 1282 1820system.cpu0.kern.mode_good::idle 0 1821system.cpu0.kern.mode_switch_good::kernel 0.188170 # fraction of useful protection mode switches 1822system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches 1823system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches 1824system.cpu0.kern.mode_switch_good::total 0.316739 # fraction of useful protection mode switches 1825system.cpu0.kern.mode_ticks::kernel 1896637292000 99.90% 99.90% # number of ticks spent at the given mode 1826system.cpu0.kern.mode_ticks::user 1952797500 0.10% 100.00% # number of ticks spent at the given mode 1827system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode 1828system.cpu0.kern.swap_context 2998 # number of times the context was actually changed 1829system.cpu1.kern.inst.arm 0 # number of arm instructions executed 1830system.cpu1.kern.inst.quiesce 2640 # number of quiesce instructions executed 1831system.cpu1.kern.inst.hwrei 82284 # number of hwrei instructions executed 1832system.cpu1.kern.ipl_count::0 28208 38.75% 38.75% # number of times we switched to this ipl 1833system.cpu1.kern.ipl_count::22 1924 2.64% 41.39% # number of times we switched to this ipl 1834system.cpu1.kern.ipl_count::30 540 0.74% 42.13% # number of times we switched to this ipl 1835system.cpu1.kern.ipl_count::31 42124 57.87% 100.00% # number of times we switched to this ipl 1836system.cpu1.kern.ipl_count::total 72796 # number of times we switched to this ipl 1837system.cpu1.kern.ipl_good::0 27293 48.30% 48.30% # number of times we switched to this ipl from a different ipl 1838system.cpu1.kern.ipl_good::22 1924 3.40% 51.70% # number of times we switched to this ipl from a different ipl 1839system.cpu1.kern.ipl_good::30 540 0.96% 52.66% # number of times we switched to this ipl from a different ipl 1840system.cpu1.kern.ipl_good::31 26753 47.34% 100.00% # number of times we switched to this ipl from a different ipl 1841system.cpu1.kern.ipl_good::total 56510 # number of times we switched to this ipl from a different ipl 1842system.cpu1.kern.ipl_ticks::0 1872083396500 98.59% 98.59% # number of cycles we spent at this ipl 1843system.cpu1.kern.ipl_ticks::22 532362500 0.03% 98.61% # number of cycles we spent at this ipl 1844system.cpu1.kern.ipl_ticks::30 246280000 0.01% 98.63% # number of cycles we spent at this ipl 1845system.cpu1.kern.ipl_ticks::31 26091314000 1.37% 100.00% # number of cycles we spent at this ipl 1846system.cpu1.kern.ipl_ticks::total 1898953353000 # number of cycles we spent at this ipl 1847system.cpu1.kern.ipl_used::0 0.967562 # fraction of swpipl calls that actually changed the ipl 1848system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl 1849system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl 1850system.cpu1.kern.ipl_used::31 0.635101 # fraction of swpipl calls that actually changed the ipl 1851system.cpu1.kern.ipl_used::total 0.776279 # fraction of swpipl calls that actually changed the ipl 1852system.cpu1.kern.syscall::3 11 10.58% 10.58% # number of syscalls executed 1853system.cpu1.kern.syscall::6 10 9.62% 20.19% # number of syscalls executed 1854system.cpu1.kern.syscall::15 1 0.96% 21.15% # number of syscalls executed 1855system.cpu1.kern.syscall::17 6 5.77% 26.92% # number of syscalls executed 1856system.cpu1.kern.syscall::23 3 2.88% 29.81% # number of syscalls executed 1857system.cpu1.kern.syscall::24 3 2.88% 32.69% # number of syscalls executed 1858system.cpu1.kern.syscall::33 4 3.85% 36.54% # number of syscalls executed 1859system.cpu1.kern.syscall::45 18 17.31% 53.85% # number of syscalls executed 1860system.cpu1.kern.syscall::47 3 2.88% 56.73% # number of syscalls executed 1861system.cpu1.kern.syscall::59 1 0.96% 57.69% # number of syscalls executed 1862system.cpu1.kern.syscall::71 31 29.81% 87.50% # number of syscalls executed 1863system.cpu1.kern.syscall::74 10 9.62% 97.12% # number of syscalls executed 1864system.cpu1.kern.syscall::132 3 2.88% 100.00% # number of syscalls executed 1865system.cpu1.kern.syscall::total 104 # number of syscalls executed 1866system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed 1867system.cpu1.kern.callpal::wripir 459 0.61% 0.61% # number of callpals executed 1868system.cpu1.kern.callpal::wrmces 1 0.00% 0.61% # number of callpals executed 1869system.cpu1.kern.callpal::wrfen 1 0.00% 0.61% # number of callpals executed 1870system.cpu1.kern.callpal::swpctx 2146 2.85% 3.47% # number of callpals executed 1871system.cpu1.kern.callpal::tbi 3 0.00% 3.47% # number of callpals executed 1872system.cpu1.kern.callpal::wrent 7 0.01% 3.48% # number of callpals executed 1873system.cpu1.kern.callpal::swpipl 66489 88.37% 91.85% # number of callpals executed 1874system.cpu1.kern.callpal::rdps 2102 2.79% 94.64% # number of callpals executed 1875system.cpu1.kern.callpal::wrkgp 1 0.00% 94.64% # number of callpals executed 1876system.cpu1.kern.callpal::wrusp 4 0.01% 94.65% # number of callpals executed 1877system.cpu1.kern.callpal::whami 3 0.00% 94.65% # number of callpals executed 1878system.cpu1.kern.callpal::rti 3842 5.11% 99.76% # number of callpals executed 1879system.cpu1.kern.callpal::callsys 136 0.18% 99.94% # number of callpals executed 1880system.cpu1.kern.callpal::imb 44 0.06% 100.00% # number of callpals executed 1881system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed 1882system.cpu1.kern.callpal::total 75240 # number of callpals executed 1883system.cpu1.kern.mode_switch::kernel 2162 # number of protection mode switches 1884system.cpu1.kern.mode_switch::user 464 # number of protection mode switches 1885system.cpu1.kern.mode_switch::idle 2922 # number of protection mode switches 1886system.cpu1.kern.mode_good::kernel 928 1887system.cpu1.kern.mode_good::user 464 1888system.cpu1.kern.mode_good::idle 464 1889system.cpu1.kern.mode_switch_good::kernel 0.429232 # fraction of useful protection mode switches 1890system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches 1891system.cpu1.kern.mode_switch_good::idle 0.158795 # fraction of useful protection mode switches 1892system.cpu1.kern.mode_switch_good::total 0.334535 # fraction of useful protection mode switches 1893system.cpu1.kern.mode_ticks::kernel 8174267000 0.43% 0.43% # number of ticks spent at the given mode 1894system.cpu1.kern.mode_ticks::user 802919500 0.04% 0.47% # number of ticks spent at the given mode 1895system.cpu1.kern.mode_ticks::idle 1889976158500 99.53% 100.00% # number of ticks spent at the given mode 1896system.cpu1.kern.swap_context 2147 # number of times the context was actually changed 1897 1898---------- End Simulation Statistics ---------- 1899